xref: /linux/sound/soc/codecs/rt1308-sdw.c (revision 49ae74abc76b2d9be4777e7ac833674fa4749071)
1 // SPDX-License-Identifier: GPL-2.0
2 //
3 // rt1308-sdw.c -- rt1308 ALSA SoC audio driver
4 //
5 // Copyright(c) 2019 Realtek Semiconductor Corp.
6 //
7 //
8 #include <linux/delay.h>
9 #include <linux/device.h>
10 #include <linux/pm_runtime.h>
11 #include <linux/mod_devicetable.h>
12 #include <linux/soundwire/sdw.h>
13 #include <linux/soundwire/sdw_type.h>
14 #include <linux/soundwire/sdw_registers.h>
15 #include <linux/module.h>
16 #include <linux/regmap.h>
17 #include <sound/core.h>
18 #include <sound/pcm.h>
19 #include <sound/pcm_params.h>
20 #include <sound/sdw.h>
21 #include <sound/soc.h>
22 #include <sound/soc-dapm.h>
23 #include <sound/initval.h>
24 
25 #include "rt1308.h"
26 #include "rt1308-sdw.h"
27 
28 static bool rt1308_readable_register(struct device *dev, unsigned int reg)
29 {
30 	switch (reg) {
31 	case 0x00e0:
32 	case 0x00f0:
33 	case 0x2f01 ... 0x2f07:
34 	case 0x3000 ... 0x3001:
35 	case 0x3004 ... 0x3005:
36 	case 0x3008:
37 	case 0x300a:
38 	case 0xc000 ... 0xcff3:
39 		return true;
40 	default:
41 		return false;
42 	}
43 }
44 
45 static bool rt1308_volatile_register(struct device *dev, unsigned int reg)
46 {
47 	switch (reg) {
48 	case 0x2f01 ... 0x2f07:
49 	case 0x3000 ... 0x3001:
50 	case 0x3004 ... 0x3005:
51 	case 0x3008:
52 	case 0x300a:
53 	case 0xc000:
54 	case 0xc710:
55 	case 0xc860 ... 0xc863:
56 	case 0xc870 ... 0xc873:
57 		return true;
58 	default:
59 		return false;
60 	}
61 }
62 
63 static const struct regmap_config rt1308_sdw_regmap = {
64 	.reg_bits = 32,
65 	.val_bits = 8,
66 	.readable_reg = rt1308_readable_register,
67 	.volatile_reg = rt1308_volatile_register,
68 	.max_register = 0xcfff,
69 	.reg_defaults = rt1308_reg_defaults,
70 	.num_reg_defaults = ARRAY_SIZE(rt1308_reg_defaults),
71 	.cache_type = REGCACHE_MAPLE,
72 	.use_single_read = true,
73 	.use_single_write = true,
74 };
75 
76 /* Bus clock frequency */
77 #define RT1308_CLK_FREQ_9600000HZ 9600000
78 #define RT1308_CLK_FREQ_12000000HZ 12000000
79 #define RT1308_CLK_FREQ_6000000HZ 6000000
80 #define RT1308_CLK_FREQ_4800000HZ 4800000
81 #define RT1308_CLK_FREQ_2400000HZ 2400000
82 #define RT1308_CLK_FREQ_12288000HZ 12288000
83 
84 static int rt1308_clock_config(struct device *dev)
85 {
86 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
87 	unsigned int clk_freq, value;
88 
89 	clk_freq = (rt1308->params.curr_dr_freq >> 1);
90 
91 	switch (clk_freq) {
92 	case RT1308_CLK_FREQ_12000000HZ:
93 		value = 0x0;
94 		break;
95 	case RT1308_CLK_FREQ_6000000HZ:
96 		value = 0x1;
97 		break;
98 	case RT1308_CLK_FREQ_9600000HZ:
99 		value = 0x2;
100 		break;
101 	case RT1308_CLK_FREQ_4800000HZ:
102 		value = 0x3;
103 		break;
104 	case RT1308_CLK_FREQ_2400000HZ:
105 		value = 0x4;
106 		break;
107 	case RT1308_CLK_FREQ_12288000HZ:
108 		value = 0x5;
109 		break;
110 	default:
111 		return -EINVAL;
112 	}
113 
114 	regmap_write(rt1308->regmap, 0xe0, value);
115 	regmap_write(rt1308->regmap, 0xf0, value);
116 
117 	dev_dbg(dev, "%s complete, clk_freq=%d\n", __func__, clk_freq);
118 
119 	return 0;
120 }
121 
122 static int rt1308_read_prop(struct sdw_slave *slave)
123 {
124 	struct sdw_slave_prop *prop = &slave->prop;
125 	int nval, i;
126 	u32 bit;
127 	unsigned long addr;
128 	struct sdw_dpn_prop *dpn;
129 
130 	prop->scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
131 	prop->quirks = SDW_SLAVE_QUIRKS_INVALID_INITIAL_PARITY;
132 
133 	prop->paging_support = true;
134 
135 	/* first we need to allocate memory for set bits in port lists */
136 	prop->source_ports = 0x00; /* BITMAP: 00010100 (not enable yet) */
137 	prop->sink_ports = 0x2; /* BITMAP:  00000010 */
138 
139 	/* for sink */
140 	nval = hweight32(prop->sink_ports);
141 	prop->sink_dpn_prop = devm_kcalloc(&slave->dev, nval,
142 						sizeof(*prop->sink_dpn_prop),
143 						GFP_KERNEL);
144 	if (!prop->sink_dpn_prop)
145 		return -ENOMEM;
146 
147 	i = 0;
148 	dpn = prop->sink_dpn_prop;
149 	addr = prop->sink_ports;
150 	for_each_set_bit(bit, &addr, 32) {
151 		dpn[i].num = bit;
152 		dpn[i].type = SDW_DPN_FULL;
153 		dpn[i].simple_ch_prep_sm = true;
154 		dpn[i].ch_prep_timeout = 10;
155 		i++;
156 	}
157 
158 	/* set the timeout values */
159 	prop->clk_stop_timeout = 20;
160 
161 	dev_dbg(&slave->dev, "%s\n", __func__);
162 
163 	return 0;
164 }
165 
166 static void rt1308_apply_calib_params(struct rt1308_sdw_priv *rt1308)
167 {
168 	unsigned int efuse_m_btl_l, efuse_m_btl_r, tmp;
169 	unsigned int efuse_c_btl_l, efuse_c_btl_r;
170 
171 	/* read efuse to apply calibration parameters */
172 	regmap_write(rt1308->regmap, 0xc7f0, 0x04);
173 	regmap_write(rt1308->regmap, 0xc7f1, 0xfe);
174 	msleep(100);
175 	regmap_write(rt1308->regmap, 0xc7f0, 0x44);
176 	msleep(20);
177 	regmap_write(rt1308->regmap, 0xc240, 0x10);
178 
179 	regmap_read(rt1308->regmap, 0xc861, &tmp);
180 	efuse_m_btl_l = tmp;
181 	regmap_read(rt1308->regmap, 0xc860, &tmp);
182 	efuse_m_btl_l = efuse_m_btl_l | (tmp << 8);
183 	regmap_read(rt1308->regmap, 0xc863, &tmp);
184 	efuse_c_btl_l = tmp;
185 	regmap_read(rt1308->regmap, 0xc862, &tmp);
186 	efuse_c_btl_l = efuse_c_btl_l | (tmp << 8);
187 	regmap_read(rt1308->regmap, 0xc871, &tmp);
188 	efuse_m_btl_r = tmp;
189 	regmap_read(rt1308->regmap, 0xc870, &tmp);
190 	efuse_m_btl_r = efuse_m_btl_r | (tmp << 8);
191 	regmap_read(rt1308->regmap, 0xc873, &tmp);
192 	efuse_c_btl_r = tmp;
193 	regmap_read(rt1308->regmap, 0xc872, &tmp);
194 	efuse_c_btl_r = efuse_c_btl_r | (tmp << 8);
195 	dev_dbg(&rt1308->sdw_slave->dev, "%s m_btl_l=0x%x, m_btl_r=0x%x\n", __func__,
196 		efuse_m_btl_l, efuse_m_btl_r);
197 	dev_dbg(&rt1308->sdw_slave->dev, "%s c_btl_l=0x%x, c_btl_r=0x%x\n", __func__,
198 		efuse_c_btl_l, efuse_c_btl_r);
199 }
200 
201 static void rt1308_apply_bq_params(struct rt1308_sdw_priv *rt1308)
202 {
203 	unsigned int i, reg, data;
204 
205 	for (i = 0; i < rt1308->bq_params_cnt; i += 3) {
206 		reg = rt1308->bq_params[i] | (rt1308->bq_params[i + 1] << 8);
207 		data = rt1308->bq_params[i + 2];
208 		regmap_write(rt1308->regmap, reg, data);
209 	}
210 }
211 
212 static int rt1308_io_init(struct device *dev, struct sdw_slave *slave)
213 {
214 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
215 	int ret = 0;
216 	unsigned int tmp;
217 
218 	if (rt1308->hw_init)
219 		return 0;
220 
221 	regcache_cache_only(rt1308->regmap, false);
222 	if (rt1308->first_hw_init)
223 		regcache_cache_bypass(rt1308->regmap, true);
224 
225 	/*
226 	 * PM runtime is only enabled when a Slave reports as Attached
227 	 */
228 	if (!rt1308->first_hw_init) {
229 		/* set autosuspend parameters */
230 		pm_runtime_set_autosuspend_delay(&slave->dev, 3000);
231 		pm_runtime_use_autosuspend(&slave->dev);
232 
233 		/* update count of parent 'active' children */
234 		pm_runtime_set_active(&slave->dev);
235 
236 		/* make sure the device does not suspend immediately */
237 		pm_runtime_mark_last_busy(&slave->dev);
238 
239 		pm_runtime_enable(&slave->dev);
240 	}
241 
242 	pm_runtime_get_noresume(&slave->dev);
243 
244 	/* sw reset */
245 	regmap_write(rt1308->regmap, RT1308_SDW_RESET, 0);
246 
247 	regmap_read(rt1308->regmap, 0xc710, &tmp);
248 	rt1308->hw_ver = tmp;
249 	dev_dbg(dev, "%s, hw_ver=0x%x\n", __func__, rt1308->hw_ver);
250 
251 	/* initial settings */
252 	regmap_write(rt1308->regmap, 0xc103, 0xc0);
253 	regmap_write(rt1308->regmap, 0xc030, 0x17);
254 	regmap_write(rt1308->regmap, 0xc031, 0x81);
255 	regmap_write(rt1308->regmap, 0xc032, 0x26);
256 	regmap_write(rt1308->regmap, 0xc040, 0x80);
257 	regmap_write(rt1308->regmap, 0xc041, 0x80);
258 	regmap_write(rt1308->regmap, 0xc042, 0x06);
259 	regmap_write(rt1308->regmap, 0xc052, 0x0a);
260 	regmap_write(rt1308->regmap, 0xc080, 0x0a);
261 	regmap_write(rt1308->regmap, 0xc060, 0x02);
262 	regmap_write(rt1308->regmap, 0xc061, 0x75);
263 	regmap_write(rt1308->regmap, 0xc062, 0x05);
264 	regmap_write(rt1308->regmap, 0xc171, 0x07);
265 	regmap_write(rt1308->regmap, 0xc173, 0x0d);
266 	if (rt1308->hw_ver == RT1308_VER_C) {
267 		regmap_write(rt1308->regmap, 0xc311, 0x7f);
268 		regmap_write(rt1308->regmap, 0xc300, 0x09);
269 	} else {
270 		regmap_write(rt1308->regmap, 0xc311, 0x4f);
271 		regmap_write(rt1308->regmap, 0xc300, 0x0b);
272 	}
273 	regmap_write(rt1308->regmap, 0xc900, 0x5a);
274 	regmap_write(rt1308->regmap, 0xc1a0, 0x84);
275 	regmap_write(rt1308->regmap, 0xc1a1, 0x01);
276 	regmap_write(rt1308->regmap, 0xc360, 0x78);
277 	regmap_write(rt1308->regmap, 0xc361, 0x87);
278 	regmap_write(rt1308->regmap, 0xc0a1, 0x71);
279 	regmap_write(rt1308->regmap, 0xc210, 0x00);
280 	regmap_write(rt1308->regmap, 0xc070, 0x00);
281 	regmap_write(rt1308->regmap, 0xc100, 0xd7);
282 	regmap_write(rt1308->regmap, 0xc101, 0xd7);
283 
284 	if (rt1308->first_hw_init) {
285 		regcache_cache_bypass(rt1308->regmap, false);
286 		regcache_mark_dirty(rt1308->regmap);
287 	} else
288 		rt1308->first_hw_init = true;
289 
290 	/* Mark Slave initialization complete */
291 	rt1308->hw_init = true;
292 
293 	pm_runtime_mark_last_busy(&slave->dev);
294 	pm_runtime_put_autosuspend(&slave->dev);
295 
296 	dev_dbg(&slave->dev, "%s hw_init complete\n", __func__);
297 
298 	return ret;
299 }
300 
301 static int rt1308_update_status(struct sdw_slave *slave,
302 					enum sdw_slave_status status)
303 {
304 	struct  rt1308_sdw_priv *rt1308 = dev_get_drvdata(&slave->dev);
305 
306 	if (status == SDW_SLAVE_UNATTACHED)
307 		rt1308->hw_init = false;
308 
309 	/*
310 	 * Perform initialization only if slave status is present and
311 	 * hw_init flag is false
312 	 */
313 	if (rt1308->hw_init || status != SDW_SLAVE_ATTACHED)
314 		return 0;
315 
316 	/* perform I/O transfers required for Slave initialization */
317 	return rt1308_io_init(&slave->dev, slave);
318 }
319 
320 static int rt1308_bus_config(struct sdw_slave *slave,
321 				struct sdw_bus_params *params)
322 {
323 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(&slave->dev);
324 	int ret;
325 
326 	memcpy(&rt1308->params, params, sizeof(*params));
327 
328 	ret = rt1308_clock_config(&slave->dev);
329 	if (ret < 0)
330 		dev_err(&slave->dev, "Invalid clk config");
331 
332 	return ret;
333 }
334 
335 static int rt1308_interrupt_callback(struct sdw_slave *slave,
336 					struct sdw_slave_intr_status *status)
337 {
338 	dev_dbg(&slave->dev,
339 		"%s control_port_stat=%x", __func__, status->control_port);
340 
341 	return 0;
342 }
343 
344 static int rt1308_classd_event(struct snd_soc_dapm_widget *w,
345 	struct snd_kcontrol *kcontrol, int event)
346 {
347 	struct snd_soc_component *component =
348 		snd_soc_dapm_to_component(w->dapm);
349 	struct rt1308_sdw_priv *rt1308 =
350 		snd_soc_component_get_drvdata(component);
351 
352 	switch (event) {
353 	case SND_SOC_DAPM_POST_PMU:
354 		msleep(30);
355 		snd_soc_component_update_bits(component,
356 			RT1308_SDW_OFFSET | (RT1308_POWER_STATUS << 4),
357 			0x3,	0x3);
358 		msleep(40);
359 		rt1308_apply_calib_params(rt1308);
360 		break;
361 	case SND_SOC_DAPM_PRE_PMD:
362 		snd_soc_component_update_bits(component,
363 			RT1308_SDW_OFFSET | (RT1308_POWER_STATUS << 4),
364 			0x3, 0);
365 		usleep_range(150000, 200000);
366 		break;
367 
368 	default:
369 		break;
370 	}
371 
372 	return 0;
373 }
374 
375 static const char * const rt1308_rx_data_ch_select[] = {
376 	"LR",
377 	"LL",
378 	"RL",
379 	"RR",
380 };
381 
382 static SOC_ENUM_SINGLE_DECL(rt1308_rx_data_ch_enum,
383 	RT1308_SDW_OFFSET | (RT1308_DATA_PATH << 4), 0,
384 	rt1308_rx_data_ch_select);
385 
386 static const struct snd_kcontrol_new rt1308_snd_controls[] = {
387 
388 	/* I2S Data Channel Selection */
389 	SOC_ENUM("RX Channel Select", rt1308_rx_data_ch_enum),
390 };
391 
392 static const struct snd_kcontrol_new rt1308_sto_dac_l =
393 	SOC_DAPM_SINGLE_AUTODISABLE("Switch",
394 		RT1308_SDW_OFFSET_BYTE3 | (RT1308_DAC_SET << 4),
395 		RT1308_DVOL_MUTE_L_EN_SFT, 1, 1);
396 
397 static const struct snd_kcontrol_new rt1308_sto_dac_r =
398 	SOC_DAPM_SINGLE_AUTODISABLE("Switch",
399 		RT1308_SDW_OFFSET_BYTE3 | (RT1308_DAC_SET << 4),
400 		RT1308_DVOL_MUTE_R_EN_SFT, 1, 1);
401 
402 static const struct snd_soc_dapm_widget rt1308_dapm_widgets[] = {
403 	/* Audio Interface */
404 	SND_SOC_DAPM_AIF_IN("AIF1RX", "DP1 Playback", 0, SND_SOC_NOPM, 0, 0),
405 
406 	/* Supply Widgets */
407 	SND_SOC_DAPM_SUPPLY("MBIAS20U",
408 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	7, 0, NULL, 0),
409 	SND_SOC_DAPM_SUPPLY("ALDO",
410 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	6, 0, NULL, 0),
411 	SND_SOC_DAPM_SUPPLY("DBG",
412 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	5, 0, NULL, 0),
413 	SND_SOC_DAPM_SUPPLY("DACL",
414 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	4, 0, NULL, 0),
415 	SND_SOC_DAPM_SUPPLY("CLK25M",
416 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	2, 0, NULL, 0),
417 	SND_SOC_DAPM_SUPPLY("ADC_R",
418 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	1, 0, NULL, 0),
419 	SND_SOC_DAPM_SUPPLY("ADC_L",
420 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	0, 0, NULL, 0),
421 	SND_SOC_DAPM_SUPPLY("DAC Power",
422 		RT1308_SDW_OFFSET | (RT1308_POWER << 4),	3, 0, NULL, 0),
423 
424 	SND_SOC_DAPM_SUPPLY("DLDO",
425 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	5, 0, NULL, 0),
426 	SND_SOC_DAPM_SUPPLY("VREF",
427 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	4, 0, NULL, 0),
428 	SND_SOC_DAPM_SUPPLY("MIXER_R",
429 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	2, 0, NULL, 0),
430 	SND_SOC_DAPM_SUPPLY("MIXER_L",
431 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	1, 0, NULL, 0),
432 	SND_SOC_DAPM_SUPPLY("MBIAS4U",
433 		RT1308_SDW_OFFSET_BYTE1 | (RT1308_POWER << 4),	0, 0, NULL, 0),
434 
435 	SND_SOC_DAPM_SUPPLY("PLL2_LDO",
436 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 4, 0, NULL, 0),
437 	SND_SOC_DAPM_SUPPLY("PLL2B",
438 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 3, 0, NULL, 0),
439 	SND_SOC_DAPM_SUPPLY("PLL2F",
440 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 2, 0, NULL, 0),
441 	SND_SOC_DAPM_SUPPLY("PLL2F2",
442 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 1, 0, NULL, 0),
443 	SND_SOC_DAPM_SUPPLY("PLL2B2",
444 		RT1308_SDW_OFFSET_BYTE2 | (RT1308_POWER << 4), 0, 0, NULL, 0),
445 
446 	/* Digital Interface */
447 	SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
448 	SND_SOC_DAPM_SWITCH("DAC L", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_l),
449 	SND_SOC_DAPM_SWITCH("DAC R", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_r),
450 
451 	/* Output Lines */
452 	SND_SOC_DAPM_PGA_E("CLASS D", SND_SOC_NOPM, 0, 0, NULL, 0,
453 		rt1308_classd_event,
454 		SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
455 	SND_SOC_DAPM_OUTPUT("SPOL"),
456 	SND_SOC_DAPM_OUTPUT("SPOR"),
457 };
458 
459 static const struct snd_soc_dapm_route rt1308_dapm_routes[] = {
460 
461 	{ "DAC", NULL, "AIF1RX" },
462 
463 	{ "DAC", NULL, "MBIAS20U" },
464 	{ "DAC", NULL, "ALDO" },
465 	{ "DAC", NULL, "DBG" },
466 	{ "DAC", NULL, "DACL" },
467 	{ "DAC", NULL, "CLK25M" },
468 	{ "DAC", NULL, "ADC_R" },
469 	{ "DAC", NULL, "ADC_L" },
470 	{ "DAC", NULL, "DLDO" },
471 	{ "DAC", NULL, "VREF" },
472 	{ "DAC", NULL, "MIXER_R" },
473 	{ "DAC", NULL, "MIXER_L" },
474 	{ "DAC", NULL, "MBIAS4U" },
475 	{ "DAC", NULL, "PLL2_LDO" },
476 	{ "DAC", NULL, "PLL2B" },
477 	{ "DAC", NULL, "PLL2F" },
478 	{ "DAC", NULL, "PLL2F2" },
479 	{ "DAC", NULL, "PLL2B2" },
480 
481 	{ "DAC L", "Switch", "DAC" },
482 	{ "DAC R", "Switch", "DAC" },
483 	{ "DAC L", NULL, "DAC Power" },
484 	{ "DAC R", NULL, "DAC Power" },
485 
486 	{ "CLASS D", NULL, "DAC L" },
487 	{ "CLASS D", NULL, "DAC R" },
488 	{ "SPOL", NULL, "CLASS D" },
489 	{ "SPOR", NULL, "CLASS D" },
490 };
491 
492 static int rt1308_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream,
493 				int direction)
494 {
495 	snd_soc_dai_dma_data_set(dai, direction, sdw_stream);
496 
497 	return 0;
498 }
499 
500 static void rt1308_sdw_shutdown(struct snd_pcm_substream *substream,
501 				struct snd_soc_dai *dai)
502 {
503 	snd_soc_dai_set_dma_data(dai, substream, NULL);
504 }
505 
506 static int rt1308_sdw_set_tdm_slot(struct snd_soc_dai *dai,
507 				   unsigned int tx_mask,
508 				   unsigned int rx_mask,
509 				   int slots, int slot_width)
510 {
511 	struct snd_soc_component *component = dai->component;
512 	struct rt1308_sdw_priv *rt1308 =
513 		snd_soc_component_get_drvdata(component);
514 
515 	if (tx_mask)
516 		return -EINVAL;
517 
518 	if (slots > 2)
519 		return -EINVAL;
520 
521 	rt1308->rx_mask = rx_mask;
522 	rt1308->slots = slots;
523 	/* slot_width is not used since it's irrelevant for SoundWire */
524 
525 	return 0;
526 }
527 
528 static int rt1308_sdw_hw_params(struct snd_pcm_substream *substream,
529 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
530 {
531 	struct snd_soc_component *component = dai->component;
532 	struct rt1308_sdw_priv *rt1308 =
533 		snd_soc_component_get_drvdata(component);
534 	struct sdw_stream_config stream_config = {0};
535 	struct sdw_port_config port_config = {0};
536 	struct sdw_stream_runtime *sdw_stream;
537 	int retval;
538 
539 	dev_dbg(dai->dev, "%s %s", __func__, dai->name);
540 	sdw_stream = snd_soc_dai_get_dma_data(dai, substream);
541 
542 	if (!sdw_stream)
543 		return -EINVAL;
544 
545 	if (!rt1308->sdw_slave)
546 		return -EINVAL;
547 
548 	/* SoundWire specific configuration */
549 	snd_sdw_params_to_config(substream, params, &stream_config, &port_config);
550 
551 	/* port 1 for playback */
552 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
553 		port_config.num = 1;
554 	else
555 		return -EINVAL;
556 
557 	if (rt1308->slots) {
558 		stream_config.ch_count = rt1308->slots;
559 		port_config.ch_mask = rt1308->rx_mask;
560 	}
561 
562 	retval = sdw_stream_add_slave(rt1308->sdw_slave, &stream_config,
563 				&port_config, 1, sdw_stream);
564 	if (retval) {
565 		dev_err(dai->dev, "Unable to configure port\n");
566 		return retval;
567 	}
568 
569 	return retval;
570 }
571 
572 static int rt1308_sdw_pcm_hw_free(struct snd_pcm_substream *substream,
573 				struct snd_soc_dai *dai)
574 {
575 	struct snd_soc_component *component = dai->component;
576 	struct rt1308_sdw_priv *rt1308 =
577 		snd_soc_component_get_drvdata(component);
578 	struct sdw_stream_runtime *sdw_stream =
579 		snd_soc_dai_get_dma_data(dai, substream);
580 
581 	if (!rt1308->sdw_slave)
582 		return -EINVAL;
583 
584 	sdw_stream_remove_slave(rt1308->sdw_slave, sdw_stream);
585 	return 0;
586 }
587 
588 /*
589  * slave_ops: callbacks for get_clock_stop_mode, clock_stop and
590  * port_prep are not defined for now
591  */
592 static const struct sdw_slave_ops rt1308_slave_ops = {
593 	.read_prop = rt1308_read_prop,
594 	.interrupt_callback = rt1308_interrupt_callback,
595 	.update_status = rt1308_update_status,
596 	.bus_config = rt1308_bus_config,
597 };
598 
599 static int rt1308_sdw_parse_dt(struct rt1308_sdw_priv *rt1308, struct device *dev)
600 {
601 	int ret = 0;
602 
603 	device_property_read_u32(dev, "realtek,bq-params-cnt", &rt1308->bq_params_cnt);
604 	if (rt1308->bq_params_cnt) {
605 		rt1308->bq_params = devm_kzalloc(dev, rt1308->bq_params_cnt, GFP_KERNEL);
606 		if (!rt1308->bq_params) {
607 			dev_err(dev, "Could not allocate bq_params memory\n");
608 			ret = -ENOMEM;
609 		} else {
610 			ret = device_property_read_u8_array(dev, "realtek,bq-params", rt1308->bq_params, rt1308->bq_params_cnt);
611 			if (ret < 0)
612 				dev_err(dev, "Could not read list of realtek,bq-params\n");
613 		}
614 	}
615 
616 	dev_dbg(dev, "bq_params_cnt=%d\n", rt1308->bq_params_cnt);
617 	return ret;
618 }
619 
620 static int rt1308_sdw_component_probe(struct snd_soc_component *component)
621 {
622 	struct rt1308_sdw_priv *rt1308 = snd_soc_component_get_drvdata(component);
623 	int ret;
624 
625 	rt1308->component = component;
626 	rt1308_sdw_parse_dt(rt1308, &rt1308->sdw_slave->dev);
627 
628 	ret = pm_runtime_resume(component->dev);
629 	if (ret < 0 && ret != -EACCES)
630 		return ret;
631 
632 	/* apply BQ params */
633 	rt1308_apply_bq_params(rt1308);
634 
635 	return 0;
636 }
637 
638 static const struct snd_soc_component_driver soc_component_sdw_rt1308 = {
639 	.probe = rt1308_sdw_component_probe,
640 	.controls = rt1308_snd_controls,
641 	.num_controls = ARRAY_SIZE(rt1308_snd_controls),
642 	.dapm_widgets = rt1308_dapm_widgets,
643 	.num_dapm_widgets = ARRAY_SIZE(rt1308_dapm_widgets),
644 	.dapm_routes = rt1308_dapm_routes,
645 	.num_dapm_routes = ARRAY_SIZE(rt1308_dapm_routes),
646 	.endianness = 1,
647 };
648 
649 static const struct snd_soc_dai_ops rt1308_aif_dai_ops = {
650 	.hw_params = rt1308_sdw_hw_params,
651 	.hw_free	= rt1308_sdw_pcm_hw_free,
652 	.set_stream	= rt1308_set_sdw_stream,
653 	.shutdown	= rt1308_sdw_shutdown,
654 	.set_tdm_slot	= rt1308_sdw_set_tdm_slot,
655 };
656 
657 #define RT1308_STEREO_RATES SNDRV_PCM_RATE_48000
658 #define RT1308_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
659 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
660 			SNDRV_PCM_FMTBIT_S24_LE)
661 
662 static struct snd_soc_dai_driver rt1308_sdw_dai[] = {
663 	{
664 		.name = "rt1308-aif",
665 		.playback = {
666 			.stream_name = "DP1 Playback",
667 			.channels_min = 1,
668 			.channels_max = 2,
669 			.rates = RT1308_STEREO_RATES,
670 			.formats = RT1308_FORMATS,
671 		},
672 		.ops = &rt1308_aif_dai_ops,
673 	},
674 };
675 
676 static int rt1308_sdw_init(struct device *dev, struct regmap *regmap,
677 				struct sdw_slave *slave)
678 {
679 	struct rt1308_sdw_priv *rt1308;
680 	int ret;
681 
682 	rt1308 = devm_kzalloc(dev, sizeof(*rt1308), GFP_KERNEL);
683 	if (!rt1308)
684 		return -ENOMEM;
685 
686 	dev_set_drvdata(dev, rt1308);
687 	rt1308->sdw_slave = slave;
688 	rt1308->regmap = regmap;
689 
690 	regcache_cache_only(rt1308->regmap, true);
691 
692 	/*
693 	 * Mark hw_init to false
694 	 * HW init will be performed when device reports present
695 	 */
696 	rt1308->hw_init = false;
697 	rt1308->first_hw_init = false;
698 
699 	ret =  devm_snd_soc_register_component(dev,
700 				&soc_component_sdw_rt1308,
701 				rt1308_sdw_dai,
702 				ARRAY_SIZE(rt1308_sdw_dai));
703 
704 	dev_dbg(&slave->dev, "%s\n", __func__);
705 
706 	return ret;
707 }
708 
709 static int rt1308_sdw_probe(struct sdw_slave *slave,
710 				const struct sdw_device_id *id)
711 {
712 	struct regmap *regmap;
713 
714 	/* Regmap Initialization */
715 	regmap = devm_regmap_init_sdw(slave, &rt1308_sdw_regmap);
716 	if (IS_ERR(regmap))
717 		return PTR_ERR(regmap);
718 
719 	return rt1308_sdw_init(&slave->dev, regmap, slave);
720 }
721 
722 static int rt1308_sdw_remove(struct sdw_slave *slave)
723 {
724 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(&slave->dev);
725 
726 	if (rt1308->first_hw_init)
727 		pm_runtime_disable(&slave->dev);
728 
729 	return 0;
730 }
731 
732 static const struct sdw_device_id rt1308_id[] = {
733 	SDW_SLAVE_ENTRY_EXT(0x025d, 0x1308, 0x2, 0, 0),
734 	{},
735 };
736 MODULE_DEVICE_TABLE(sdw, rt1308_id);
737 
738 static int __maybe_unused rt1308_dev_suspend(struct device *dev)
739 {
740 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
741 
742 	if (!rt1308->hw_init)
743 		return 0;
744 
745 	regcache_cache_only(rt1308->regmap, true);
746 
747 	return 0;
748 }
749 
750 #define RT1308_PROBE_TIMEOUT 5000
751 
752 static int __maybe_unused rt1308_dev_resume(struct device *dev)
753 {
754 	struct sdw_slave *slave = dev_to_sdw_dev(dev);
755 	struct rt1308_sdw_priv *rt1308 = dev_get_drvdata(dev);
756 	unsigned long time;
757 
758 	if (!rt1308->first_hw_init)
759 		return 0;
760 
761 	if (!slave->unattach_request)
762 		goto regmap_sync;
763 
764 	time = wait_for_completion_timeout(&slave->initialization_complete,
765 				msecs_to_jiffies(RT1308_PROBE_TIMEOUT));
766 	if (!time) {
767 		dev_err(&slave->dev, "Initialization not complete, timed out\n");
768 		sdw_show_ping_status(slave->bus, true);
769 
770 		return -ETIMEDOUT;
771 	}
772 
773 regmap_sync:
774 	slave->unattach_request = 0;
775 	regcache_cache_only(rt1308->regmap, false);
776 	regcache_sync_region(rt1308->regmap, 0xc000, 0xcfff);
777 
778 	return 0;
779 }
780 
781 static const struct dev_pm_ops rt1308_pm = {
782 	SET_SYSTEM_SLEEP_PM_OPS(rt1308_dev_suspend, rt1308_dev_resume)
783 	SET_RUNTIME_PM_OPS(rt1308_dev_suspend, rt1308_dev_resume, NULL)
784 };
785 
786 static struct sdw_driver rt1308_sdw_driver = {
787 	.driver = {
788 		.name = "rt1308",
789 		.owner = THIS_MODULE,
790 		.pm = &rt1308_pm,
791 	},
792 	.probe = rt1308_sdw_probe,
793 	.remove = rt1308_sdw_remove,
794 	.ops = &rt1308_slave_ops,
795 	.id_table = rt1308_id,
796 };
797 module_sdw_driver(rt1308_sdw_driver);
798 
799 MODULE_DESCRIPTION("ASoC RT1308 driver SDW");
800 MODULE_AUTHOR("Shuming Fan <shumingf@realtek.com>");
801 MODULE_LICENSE("GPL v2");
802