1*decbc00eSZhengShunQian /* 2*decbc00eSZhengShunQian * Driver of Inno Codec for rk3036 by Rockchip Inc. 3*decbc00eSZhengShunQian * 4*decbc00eSZhengShunQian * Author: Zheng ShunQian<zhengsq@rock-chips.com> 5*decbc00eSZhengShunQian */ 6*decbc00eSZhengShunQian 7*decbc00eSZhengShunQian #ifndef _INNO_RK3036_CODEC_H 8*decbc00eSZhengShunQian #define _INNO_RK3036_CODEC_H 9*decbc00eSZhengShunQian 10*decbc00eSZhengShunQian /* codec registers */ 11*decbc00eSZhengShunQian #define INNO_R00 0x00 12*decbc00eSZhengShunQian #define INNO_R01 0x0c 13*decbc00eSZhengShunQian #define INNO_R02 0x10 14*decbc00eSZhengShunQian #define INNO_R03 0x14 15*decbc00eSZhengShunQian #define INNO_R04 0x88 16*decbc00eSZhengShunQian #define INNO_R05 0x8c 17*decbc00eSZhengShunQian #define INNO_R06 0x90 18*decbc00eSZhengShunQian #define INNO_R07 0x94 19*decbc00eSZhengShunQian #define INNO_R08 0x98 20*decbc00eSZhengShunQian #define INNO_R09 0x9c 21*decbc00eSZhengShunQian #define INNO_R10 0xa0 22*decbc00eSZhengShunQian 23*decbc00eSZhengShunQian /* register bit filed */ 24*decbc00eSZhengShunQian #define INNO_R00_CSR_RESET (0x0 << 0) /*codec system reset*/ 25*decbc00eSZhengShunQian #define INNO_R00_CSR_WORK (0x1 << 0) 26*decbc00eSZhengShunQian #define INNO_R00_CDCR_RESET (0x0 << 1) /*codec digital core reset*/ 27*decbc00eSZhengShunQian #define INNO_R00_CDCR_WORK (0x1 << 1) 28*decbc00eSZhengShunQian #define INNO_R00_PRB_DISABLE (0x0 << 6) /*power reset bypass*/ 29*decbc00eSZhengShunQian #define INNO_R00_PRB_ENABLE (0x1 << 6) 30*decbc00eSZhengShunQian 31*decbc00eSZhengShunQian #define INNO_R01_I2SMODE_MSK (0x1 << 4) 32*decbc00eSZhengShunQian #define INNO_R01_I2SMODE_SLAVE (0x0 << 4) 33*decbc00eSZhengShunQian #define INNO_R01_I2SMODE_MASTER (0x1 << 4) 34*decbc00eSZhengShunQian #define INNO_R01_PINDIR_MSK (0x1 << 5) 35*decbc00eSZhengShunQian #define INNO_R01_PINDIR_IN_SLAVE (0x0 << 5) /*direction of pin*/ 36*decbc00eSZhengShunQian #define INNO_R01_PINDIR_OUT_MASTER (0x1 << 5) 37*decbc00eSZhengShunQian 38*decbc00eSZhengShunQian #define INNO_R02_LRS_MSK (0x1 << 2) 39*decbc00eSZhengShunQian #define INNO_R02_LRS_NORMAL (0x0 << 2) /*DAC Left Right Swap*/ 40*decbc00eSZhengShunQian #define INNO_R02_LRS_SWAP (0x1 << 2) 41*decbc00eSZhengShunQian #define INNO_R02_DACM_MSK (0x3 << 3) 42*decbc00eSZhengShunQian #define INNO_R02_DACM_PCM (0x3 << 3) /*DAC Mode*/ 43*decbc00eSZhengShunQian #define INNO_R02_DACM_I2S (0x2 << 3) 44*decbc00eSZhengShunQian #define INNO_R02_DACM_LJM (0x1 << 3) 45*decbc00eSZhengShunQian #define INNO_R02_DACM_RJM (0x0 << 3) 46*decbc00eSZhengShunQian #define INNO_R02_VWL_MSK (0x3 << 5) 47*decbc00eSZhengShunQian #define INNO_R02_VWL_32BIT (0x3 << 5) /*1/2Frame Valid Word Len*/ 48*decbc00eSZhengShunQian #define INNO_R02_VWL_24BIT (0x2 << 5) 49*decbc00eSZhengShunQian #define INNO_R02_VWL_20BIT (0x1 << 5) 50*decbc00eSZhengShunQian #define INNO_R02_VWL_16BIT (0x0 << 5) 51*decbc00eSZhengShunQian #define INNO_R02_LRCP_MSK (0x1 << 7) 52*decbc00eSZhengShunQian #define INNO_R02_LRCP_NORMAL (0x0 << 7) /*Left Right Polarity*/ 53*decbc00eSZhengShunQian #define INNO_R02_LRCP_REVERSAL (0x1 << 7) 54*decbc00eSZhengShunQian 55*decbc00eSZhengShunQian #define INNO_R03_BCP_MSK (0x1 << 0) 56*decbc00eSZhengShunQian #define INNO_R03_BCP_NORMAL (0x0 << 0) /*DAC bit clock polarity*/ 57*decbc00eSZhengShunQian #define INNO_R03_BCP_REVERSAL (0x1 << 0) 58*decbc00eSZhengShunQian #define INNO_R03_DACR_MSK (0x1 << 1) 59*decbc00eSZhengShunQian #define INNO_R03_DACR_RESET (0x0 << 1) /*DAC Reset*/ 60*decbc00eSZhengShunQian #define INNO_R03_DACR_WORK (0x1 << 1) 61*decbc00eSZhengShunQian #define INNO_R03_FWL_MSK (0x3 << 2) 62*decbc00eSZhengShunQian #define INNO_R03_FWL_32BIT (0x3 << 2) /*1/2Frame Word Length*/ 63*decbc00eSZhengShunQian #define INNO_R03_FWL_24BIT (0x2 << 2) 64*decbc00eSZhengShunQian #define INNO_R03_FWL_20BIT (0x1 << 2) 65*decbc00eSZhengShunQian #define INNO_R03_FWL_16BIT (0x0 << 2) 66*decbc00eSZhengShunQian 67*decbc00eSZhengShunQian #define INNO_R04_DACR_SW_SHIFT 0 68*decbc00eSZhengShunQian #define INNO_R04_DACL_SW_SHIFT 1 69*decbc00eSZhengShunQian #define INNO_R04_DACR_CLK_SHIFT 2 70*decbc00eSZhengShunQian #define INNO_R04_DACL_CLK_SHIFT 3 71*decbc00eSZhengShunQian #define INNO_R04_DACR_VREF_SHIFT 4 72*decbc00eSZhengShunQian #define INNO_R04_DACL_VREF_SHIFT 5 73*decbc00eSZhengShunQian 74*decbc00eSZhengShunQian #define INNO_R05_HPR_EN_SHIFT 0 75*decbc00eSZhengShunQian #define INNO_R05_HPL_EN_SHIFT 1 76*decbc00eSZhengShunQian #define INNO_R05_HPR_WORK_SHIFT 2 77*decbc00eSZhengShunQian #define INNO_R05_HPL_WORK_SHIFT 3 78*decbc00eSZhengShunQian 79*decbc00eSZhengShunQian #define INNO_R06_VOUTR_CZ_SHIFT 0 80*decbc00eSZhengShunQian #define INNO_R06_VOUTL_CZ_SHIFT 1 81*decbc00eSZhengShunQian #define INNO_R06_DACR_HILO_VREF_SHIFT 2 82*decbc00eSZhengShunQian #define INNO_R06_DACL_HILO_VREF_SHIFT 3 83*decbc00eSZhengShunQian #define INNO_R06_DAC_EN_SHIFT 5 84*decbc00eSZhengShunQian 85*decbc00eSZhengShunQian #define INNO_R06_DAC_PRECHARGE (0x0 << 4) /*PreCharge control for DAC*/ 86*decbc00eSZhengShunQian #define INNO_R06_DAC_DISCHARGE (0x1 << 4) 87*decbc00eSZhengShunQian 88*decbc00eSZhengShunQian #define INNO_HP_GAIN_SHIFT 0 89*decbc00eSZhengShunQian /* Gain of output, 1.5db step: -39db(0x0) ~ 0db(0x1a) ~ 6db(0x1f) */ 90*decbc00eSZhengShunQian #define INNO_HP_GAIN_0DB 0x1a 91*decbc00eSZhengShunQian #define INNO_HP_GAIN_N39DB 0x0 92*decbc00eSZhengShunQian 93*decbc00eSZhengShunQian #define INNO_R09_HP_ANTIPOP_MSK 0x3 94*decbc00eSZhengShunQian #define INNO_R09_HP_ANTIPOP_OFF 0x1 95*decbc00eSZhengShunQian #define INNO_R09_HP_ANTIPOP_ON 0x2 96*decbc00eSZhengShunQian #define INNO_R09_HPR_ANITPOP_SHIFT 0 97*decbc00eSZhengShunQian #define INNO_R09_HPL_ANITPOP_SHIFT 2 98*decbc00eSZhengShunQian #define INNO_R09_HPR_MUTE_SHIFT 4 99*decbc00eSZhengShunQian #define INNO_R09_HPL_MUTE_SHIFT 5 100*decbc00eSZhengShunQian #define INNO_R09_DACR_SWITCH_SHIFT 6 101*decbc00eSZhengShunQian #define INNO_R09_DACL_SWITCH_SHIFT 7 102*decbc00eSZhengShunQian 103*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_400I_YES (0x0 << 0) 104*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_400I_NO (0x1 << 0) 105*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_260I_YES (0x0 << 1) 106*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_260I_NO (0x1 << 1) 107*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_130I_YES (0x0 << 2) 108*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_130I_NO (0x1 << 2) 109*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_100I_YES (0x0 << 3) 110*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_100I_NO (0x1 << 3) 111*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_050I_YES (0x0 << 4) 112*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_050I_NO (0x1 << 4) 113*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_027I_YES (0x0 << 5) 114*decbc00eSZhengShunQian #define INNO_R10_CHARGE_SEL_CUR_027I_NO (0x1 << 5) 115*decbc00eSZhengShunQian 116*decbc00eSZhengShunQian #define INNO_R10_MAX_CUR (INNO_R10_CHARGE_SEL_CUR_400I_YES | \ 117*decbc00eSZhengShunQian INNO_R10_CHARGE_SEL_CUR_260I_YES | \ 118*decbc00eSZhengShunQian INNO_R10_CHARGE_SEL_CUR_130I_YES | \ 119*decbc00eSZhengShunQian INNO_R10_CHARGE_SEL_CUR_100I_YES | \ 120*decbc00eSZhengShunQian INNO_R10_CHARGE_SEL_CUR_050I_YES | \ 121*decbc00eSZhengShunQian INNO_R10_CHARGE_SEL_CUR_027I_YES) 122*decbc00eSZhengShunQian 123*decbc00eSZhengShunQian #endif 124