1 /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */ 2 /* 3 * This file is provided under a dual BSD/GPLv2 license. When using or 4 * redistributing this file, you may do so under either license. 5 * 6 * Copyright(c) 2021 Advanced Micro Devices, Inc. All rights reserved. 7 * 8 * Author: Ajit Kumar Pandey <AjitKumar.Pandey@amd.com> 9 */ 10 11 #ifndef _ACP_IP_OFFSET_HEADER 12 #define _ACP_IP_OFFSET_HEADER 13 14 #define ACPAXI2AXI_ATU_CTRL 0xC40 15 #define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_5 0xC20 16 #define ACPAXI2AXI_ATU_BASE_ADDR_GRP_5 0xC24 17 18 #define ACP_PGFSM_CONTROL 0x141C 19 #define ACP_PGFSM_STATUS 0x1420 20 #define ACP_SOFT_RESET 0x1000 21 #define ACP_CONTROL 0x1004 22 #define ACP_PIN_CONFIG 0x1440 23 24 #define ACP_EXTERNAL_INTR_REG_ADDR(adata, offset, ctrl) \ 25 (adata->acp_base + adata->rsrc->irq_reg_offset + offset + (ctrl * 0x04)) 26 27 #define ACP_EXTERNAL_INTR_ENB(adata) ACP_EXTERNAL_INTR_REG_ADDR(adata, 0x0, 0x0) 28 #define ACP_EXTERNAL_INTR_CNTL(adata, ctrl) ACP_EXTERNAL_INTR_REG_ADDR(adata, 0x4, ctrl) 29 #define ACP_EXTERNAL_INTR_STAT(adata, ctrl) ACP_EXTERNAL_INTR_REG_ADDR(adata, \ 30 (0x4 + (adata->rsrc->no_of_ctrls * 0x04)), ctrl) 31 32 /* Registers from ACP_AUDIO_BUFFERS block */ 33 34 #define ACP_I2S_RX_RINGBUFADDR 0x2000 35 #define ACP_I2S_RX_RINGBUFSIZE 0x2004 36 #define ACP_I2S_RX_LINKPOSITIONCNTR 0x2008 37 #define ACP_I2S_RX_FIFOADDR 0x200C 38 #define ACP_I2S_RX_FIFOSIZE 0x2010 39 #define ACP_I2S_RX_DMA_SIZE 0x2014 40 #define ACP_I2S_RX_LINEARPOSITIONCNTR_HIGH 0x2018 41 #define ACP_I2S_RX_LINEARPOSITIONCNTR_LOW 0x201C 42 #define ACP_I2S_RX_INTR_WATERMARK_SIZE 0x2020 43 #define ACP_I2S_TX_RINGBUFADDR 0x2024 44 #define ACP_I2S_TX_RINGBUFSIZE 0x2028 45 #define ACP_I2S_TX_LINKPOSITIONCNTR 0x202C 46 #define ACP_I2S_TX_FIFOADDR 0x2030 47 #define ACP_I2S_TX_FIFOSIZE 0x2034 48 #define ACP_I2S_TX_DMA_SIZE 0x2038 49 #define ACP_I2S_TX_LINEARPOSITIONCNTR_HIGH 0x203C 50 #define ACP_I2S_TX_LINEARPOSITIONCNTR_LOW 0x2040 51 #define ACP_I2S_TX_INTR_WATERMARK_SIZE 0x2044 52 #define ACP_BT_RX_RINGBUFADDR 0x2048 53 #define ACP_BT_RX_RINGBUFSIZE 0x204C 54 #define ACP_BT_RX_LINKPOSITIONCNTR 0x2050 55 #define ACP_BT_RX_FIFOADDR 0x2054 56 #define ACP_BT_RX_FIFOSIZE 0x2058 57 #define ACP_BT_RX_DMA_SIZE 0x205C 58 #define ACP_BT_RX_LINEARPOSITIONCNTR_HIGH 0x2060 59 #define ACP_BT_RX_LINEARPOSITIONCNTR_LOW 0x2064 60 #define ACP_BT_RX_INTR_WATERMARK_SIZE 0x2068 61 #define ACP_BT_TX_RINGBUFADDR 0x206C 62 #define ACP_BT_TX_RINGBUFSIZE 0x2070 63 #define ACP_BT_TX_LINKPOSITIONCNTR 0x2074 64 #define ACP_BT_TX_FIFOADDR 0x2078 65 #define ACP_BT_TX_FIFOSIZE 0x207C 66 #define ACP_BT_TX_DMA_SIZE 0x2080 67 #define ACP_BT_TX_LINEARPOSITIONCNTR_HIGH 0x2084 68 #define ACP_BT_TX_LINEARPOSITIONCNTR_LOW 0x2088 69 #define ACP_BT_TX_INTR_WATERMARK_SIZE 0x208C 70 #define ACP_HS_RX_RINGBUFADDR 0x3A90 71 #define ACP_HS_RX_RINGBUFSIZE 0x3A94 72 #define ACP_HS_RX_LINKPOSITIONCNTR 0x3A98 73 #define ACP_HS_RX_FIFOADDR 0x3A9C 74 #define ACP_HS_RX_FIFOSIZE 0x3AA0 75 #define ACP_HS_RX_DMA_SIZE 0x3AA4 76 #define ACP_HS_RX_LINEARPOSITIONCNTR_HIGH 0x3AA8 77 #define ACP_HS_RX_LINEARPOSITIONCNTR_LOW 0x3AAC 78 #define ACP_HS_RX_INTR_WATERMARK_SIZE 0x3AB0 79 #define ACP_HS_TX_RINGBUFADDR 0x3AB4 80 #define ACP_HS_TX_RINGBUFSIZE 0x3AB8 81 #define ACP_HS_TX_LINKPOSITIONCNTR 0x3ABC 82 #define ACP_HS_TX_FIFOADDR 0x3AC0 83 #define ACP_HS_TX_FIFOSIZE 0x3AC4 84 #define ACP_HS_TX_DMA_SIZE 0x3AC8 85 #define ACP_HS_TX_LINEARPOSITIONCNTR_HIGH 0x3ACC 86 #define ACP_HS_TX_LINEARPOSITIONCNTR_LOW 0x3AD0 87 #define ACP_HS_TX_INTR_WATERMARK_SIZE 0x3AD4 88 89 #define ACP_I2STDM_IER 0x2400 90 #define ACP_I2STDM_IRER 0x2404 91 #define ACP_I2STDM_RXFRMT 0x2408 92 #define ACP_I2STDM_ITER 0x240C 93 #define ACP_I2STDM_TXFRMT 0x2410 94 95 /* Registers from ACP_BT_TDM block */ 96 97 #define ACP_BTTDM_IER 0x2800 98 #define ACP_BTTDM_IRER 0x2804 99 #define ACP_BTTDM_RXFRMT 0x2808 100 #define ACP_BTTDM_ITER 0x280C 101 #define ACP_BTTDM_TXFRMT 0x2810 102 103 /* Registers from ACP_HS_TDM block */ 104 #define ACP_HSTDM_IER 0x2814 105 #define ACP_HSTDM_IRER 0x2818 106 #define ACP_HSTDM_RXFRMT 0x281C 107 #define ACP_HSTDM_ITER 0x2820 108 #define ACP_HSTDM_TXFRMT 0x2824 109 110 /* Registers from ACP_WOV_PDM block */ 111 112 #define ACP_WOV_PDM_ENABLE 0x2C04 113 #define ACP_WOV_PDM_DMA_ENABLE 0x2C08 114 #define ACP_WOV_RX_RINGBUFADDR 0x2C0C 115 #define ACP_WOV_RX_RINGBUFSIZE 0x2C10 116 #define ACP_WOV_RX_LINKPOSITIONCNTR 0x2C14 117 #define ACP_WOV_RX_LINEARPOSITIONCNTR_HIGH 0x2C18 118 #define ACP_WOV_RX_LINEARPOSITIONCNTR_LOW 0x2C1C 119 #define ACP_WOV_RX_INTR_WATERMARK_SIZE 0x2C20 120 #define ACP_WOV_PDM_FIFO_FLUSH 0x2C24 121 #define ACP_WOV_PDM_NO_OF_CHANNELS 0x2C28 122 #define ACP_WOV_PDM_DECIMATION_FACTOR 0x2C2C 123 #define ACP_WOV_PDM_VAD_CTRL 0x2C30 124 #define ACP_WOV_BUFFER_STATUS 0x2C58 125 #define ACP_WOV_MISC_CTRL 0x2C5C 126 #define ACP_WOV_CLK_CTRL 0x2C60 127 #define ACP_PDM_VAD_DYNAMIC_CLK_GATING_EN 0x2C64 128 #define ACP_WOV_ERROR_STATUS_REGISTER 0x2C68 129 130 #define ACP_I2STDM0_MSTRCLKGEN 0x2414 131 #define ACP_I2STDM1_MSTRCLKGEN 0x2418 132 #define ACP_I2STDM2_MSTRCLKGEN 0x241C 133 #endif 134