11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * Driver for C-Media CMI8338 and 8738 PCI soundcards. 31da177e4SLinus Torvalds * Copyright (c) 2000 by Takashi Iwai <tiwai@suse.de> 41da177e4SLinus Torvalds * 51da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 61da177e4SLinus Torvalds * it under the terms of the GNU General Public License as published by 71da177e4SLinus Torvalds * the Free Software Foundation; either version 2 of the License, or 81da177e4SLinus Torvalds * (at your option) any later version. 91da177e4SLinus Torvalds * 101da177e4SLinus Torvalds * This program is distributed in the hope that it will be useful, 111da177e4SLinus Torvalds * but WITHOUT ANY WARRANTY; without even the implied warranty of 121da177e4SLinus Torvalds * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 131da177e4SLinus Torvalds * GNU General Public License for more details. 141da177e4SLinus Torvalds * 151da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License 161da177e4SLinus Torvalds * along with this program; if not, write to the Free Software 171da177e4SLinus Torvalds * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 181da177e4SLinus Torvalds */ 191da177e4SLinus Torvalds 201da177e4SLinus Torvalds /* Does not work. Warning may block system in capture mode */ 211da177e4SLinus Torvalds /* #define USE_VAR48KRATE */ 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds #include <sound/driver.h> 241da177e4SLinus Torvalds #include <asm/io.h> 251da177e4SLinus Torvalds #include <linux/delay.h> 261da177e4SLinus Torvalds #include <linux/interrupt.h> 271da177e4SLinus Torvalds #include <linux/init.h> 281da177e4SLinus Torvalds #include <linux/pci.h> 291da177e4SLinus Torvalds #include <linux/slab.h> 301da177e4SLinus Torvalds #include <linux/gameport.h> 311da177e4SLinus Torvalds #include <linux/moduleparam.h> 3262932df8SIngo Molnar #include <linux/mutex.h> 331da177e4SLinus Torvalds #include <sound/core.h> 341da177e4SLinus Torvalds #include <sound/info.h> 351da177e4SLinus Torvalds #include <sound/control.h> 361da177e4SLinus Torvalds #include <sound/pcm.h> 371da177e4SLinus Torvalds #include <sound/rawmidi.h> 381da177e4SLinus Torvalds #include <sound/mpu401.h> 391da177e4SLinus Torvalds #include <sound/opl3.h> 401da177e4SLinus Torvalds #include <sound/sb.h> 411da177e4SLinus Torvalds #include <sound/asoundef.h> 421da177e4SLinus Torvalds #include <sound/initval.h> 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>"); 451da177e4SLinus Torvalds MODULE_DESCRIPTION("C-Media CMI8x38 PCI"); 461da177e4SLinus Torvalds MODULE_LICENSE("GPL"); 471da177e4SLinus Torvalds MODULE_SUPPORTED_DEVICE("{{C-Media,CMI8738}," 481da177e4SLinus Torvalds "{C-Media,CMI8738B}," 491da177e4SLinus Torvalds "{C-Media,CMI8338A}," 501da177e4SLinus Torvalds "{C-Media,CMI8338B}}"); 511da177e4SLinus Torvalds 521da177e4SLinus Torvalds #if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE)) 531da177e4SLinus Torvalds #define SUPPORT_JOYSTICK 1 541da177e4SLinus Torvalds #endif 551da177e4SLinus Torvalds 561da177e4SLinus Torvalds static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */ 571da177e4SLinus Torvalds static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */ 581da177e4SLinus Torvalds static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */ 591da177e4SLinus Torvalds static long mpu_port[SNDRV_CARDS]; 602f24d159STakashi Iwai static long fm_port[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)]=1}; 611da177e4SLinus Torvalds static int soft_ac3[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)]=1}; 621da177e4SLinus Torvalds #ifdef SUPPORT_JOYSTICK 631da177e4SLinus Torvalds static int joystick_port[SNDRV_CARDS]; 641da177e4SLinus Torvalds #endif 651da177e4SLinus Torvalds 661da177e4SLinus Torvalds module_param_array(index, int, NULL, 0444); 671da177e4SLinus Torvalds MODULE_PARM_DESC(index, "Index value for C-Media PCI soundcard."); 681da177e4SLinus Torvalds module_param_array(id, charp, NULL, 0444); 691da177e4SLinus Torvalds MODULE_PARM_DESC(id, "ID string for C-Media PCI soundcard."); 701da177e4SLinus Torvalds module_param_array(enable, bool, NULL, 0444); 711da177e4SLinus Torvalds MODULE_PARM_DESC(enable, "Enable C-Media PCI soundcard."); 721da177e4SLinus Torvalds module_param_array(mpu_port, long, NULL, 0444); 731da177e4SLinus Torvalds MODULE_PARM_DESC(mpu_port, "MPU-401 port."); 741da177e4SLinus Torvalds module_param_array(fm_port, long, NULL, 0444); 751da177e4SLinus Torvalds MODULE_PARM_DESC(fm_port, "FM port."); 761da177e4SLinus Torvalds module_param_array(soft_ac3, bool, NULL, 0444); 771da177e4SLinus Torvalds MODULE_PARM_DESC(soft_ac3, "Sofware-conversion of raw SPDIF packets (model 033 only)."); 781da177e4SLinus Torvalds #ifdef SUPPORT_JOYSTICK 791da177e4SLinus Torvalds module_param_array(joystick_port, int, NULL, 0444); 801da177e4SLinus Torvalds MODULE_PARM_DESC(joystick_port, "Joystick port address."); 811da177e4SLinus Torvalds #endif 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds /* 841da177e4SLinus Torvalds * CM8x38 registers definition 851da177e4SLinus Torvalds */ 861da177e4SLinus Torvalds 871da177e4SLinus Torvalds #define CM_REG_FUNCTRL0 0x00 881da177e4SLinus Torvalds #define CM_RST_CH1 0x00080000 891da177e4SLinus Torvalds #define CM_RST_CH0 0x00040000 901da177e4SLinus Torvalds #define CM_CHEN1 0x00020000 /* ch1: enable */ 911da177e4SLinus Torvalds #define CM_CHEN0 0x00010000 /* ch0: enable */ 921da177e4SLinus Torvalds #define CM_PAUSE1 0x00000008 /* ch1: pause */ 931da177e4SLinus Torvalds #define CM_PAUSE0 0x00000004 /* ch0: pause */ 941da177e4SLinus Torvalds #define CM_CHADC1 0x00000002 /* ch1, 0:playback, 1:record */ 951da177e4SLinus Torvalds #define CM_CHADC0 0x00000001 /* ch0, 0:playback, 1:record */ 961da177e4SLinus Torvalds 971da177e4SLinus Torvalds #define CM_REG_FUNCTRL1 0x04 98a839a33dSClemens Ladisch #define CM_DSFC_MASK 0x0000E000 /* channel 1 (DAC?) sampling frequency */ 99a839a33dSClemens Ladisch #define CM_DSFC_SHIFT 13 100a839a33dSClemens Ladisch #define CM_ASFC_MASK 0x00001C00 /* channel 0 (ADC?) sampling frequency */ 101a839a33dSClemens Ladisch #define CM_ASFC_SHIFT 10 1021da177e4SLinus Torvalds #define CM_SPDF_1 0x00000200 /* SPDIF IN/OUT at channel B */ 1031da177e4SLinus Torvalds #define CM_SPDF_0 0x00000100 /* SPDIF OUT only channel A */ 104a839a33dSClemens Ladisch #define CM_SPDFLOOP 0x00000080 /* ext. SPDIIF/IN -> OUT loopback */ 1051da177e4SLinus Torvalds #define CM_SPDO2DAC 0x00000040 /* SPDIF/OUT can be heard from internal DAC */ 1061da177e4SLinus Torvalds #define CM_INTRM 0x00000020 /* master control block (MCB) interrupt enabled */ 1071da177e4SLinus Torvalds #define CM_BREQ 0x00000010 /* bus master enabled */ 1081da177e4SLinus Torvalds #define CM_VOICE_EN 0x00000008 /* legacy voice (SB16,FM) */ 109a839a33dSClemens Ladisch #define CM_UART_EN 0x00000004 /* legacy UART */ 110a839a33dSClemens Ladisch #define CM_JYSTK_EN 0x00000002 /* legacy joystick */ 111a839a33dSClemens Ladisch #define CM_ZVPORT 0x00000001 /* ZVPORT */ 1121da177e4SLinus Torvalds 1131da177e4SLinus Torvalds #define CM_REG_CHFORMAT 0x08 1141da177e4SLinus Torvalds 1151da177e4SLinus Torvalds #define CM_CHB3D5C 0x80000000 /* 5,6 channels */ 116a839a33dSClemens Ladisch #define CM_FMOFFSET2 0x40000000 /* initial FM PCM offset 2 when Fmute=1 */ 1171da177e4SLinus Torvalds #define CM_CHB3D 0x20000000 /* 4 channels */ 1181da177e4SLinus Torvalds 1191da177e4SLinus Torvalds #define CM_CHIP_MASK1 0x1f000000 1201da177e4SLinus Torvalds #define CM_CHIP_037 0x01000000 121a839a33dSClemens Ladisch #define CM_SETLAT48 0x00800000 /* set latency timer 48h */ 122a839a33dSClemens Ladisch #define CM_EDGEIRQ 0x00400000 /* emulated edge trigger legacy IRQ */ 123a839a33dSClemens Ladisch #define CM_SPD24SEL39 0x00200000 /* 24-bit spdif: model 039 */ 1241da177e4SLinus Torvalds #define CM_AC3EN1 0x00100000 /* enable AC3: model 037 */ 125a839a33dSClemens Ladisch #define CM_SPDIF_SELECT1 0x00080000 /* for model <= 037 ? */ 1261da177e4SLinus Torvalds #define CM_SPD24SEL 0x00020000 /* 24bit spdif: model 037 */ 1271da177e4SLinus Torvalds /* #define CM_SPDIF_INVERSE 0x00010000 */ /* ??? */ 1281da177e4SLinus Torvalds 1291da177e4SLinus Torvalds #define CM_ADCBITLEN_MASK 0x0000C000 1301da177e4SLinus Torvalds #define CM_ADCBITLEN_16 0x00000000 1311da177e4SLinus Torvalds #define CM_ADCBITLEN_15 0x00004000 1321da177e4SLinus Torvalds #define CM_ADCBITLEN_14 0x00008000 1331da177e4SLinus Torvalds #define CM_ADCBITLEN_13 0x0000C000 1341da177e4SLinus Torvalds 135a839a33dSClemens Ladisch #define CM_ADCDACLEN_MASK 0x00003000 /* model 037 */ 1361da177e4SLinus Torvalds #define CM_ADCDACLEN_060 0x00000000 1371da177e4SLinus Torvalds #define CM_ADCDACLEN_066 0x00001000 1381da177e4SLinus Torvalds #define CM_ADCDACLEN_130 0x00002000 1391da177e4SLinus Torvalds #define CM_ADCDACLEN_280 0x00003000 1401da177e4SLinus Torvalds 141a839a33dSClemens Ladisch #define CM_ADCDLEN_MASK 0x00003000 /* model 039 */ 142a839a33dSClemens Ladisch #define CM_ADCDLEN_ORIGINAL 0x00000000 143a839a33dSClemens Ladisch #define CM_ADCDLEN_EXTRA 0x00001000 144a839a33dSClemens Ladisch #define CM_ADCDLEN_24K 0x00002000 145a839a33dSClemens Ladisch #define CM_ADCDLEN_WEIGHT 0x00003000 146a839a33dSClemens Ladisch 1471da177e4SLinus Torvalds #define CM_CH1_SRATE_176K 0x00000800 1488992e18dSClemens Ladisch #define CM_CH1_SRATE_96K 0x00000800 /* model 055? */ 1491da177e4SLinus Torvalds #define CM_CH1_SRATE_88K 0x00000400 1501da177e4SLinus Torvalds #define CM_CH0_SRATE_176K 0x00000200 1518992e18dSClemens Ladisch #define CM_CH0_SRATE_96K 0x00000200 /* model 055? */ 1521da177e4SLinus Torvalds #define CM_CH0_SRATE_88K 0x00000100 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds #define CM_SPDIF_INVERSE2 0x00000080 /* model 055? */ 155a839a33dSClemens Ladisch #define CM_DBLSPDS 0x00000040 /* double SPDIF sample rate 88.2/96 */ 156a839a33dSClemens Ladisch #define CM_POLVALID 0x00000020 /* inverse SPDIF/IN valid bit */ 157a839a33dSClemens Ladisch #define CM_SPDLOCKED 0x00000010 1581da177e4SLinus Torvalds 159a839a33dSClemens Ladisch #define CM_CH1FMT_MASK 0x0000000C /* bit 3: 16 bits, bit 2: stereo */ 1601da177e4SLinus Torvalds #define CM_CH1FMT_SHIFT 2 161a839a33dSClemens Ladisch #define CM_CH0FMT_MASK 0x00000003 /* bit 1: 16 bits, bit 0: stereo */ 1621da177e4SLinus Torvalds #define CM_CH0FMT_SHIFT 0 1631da177e4SLinus Torvalds 1641da177e4SLinus Torvalds #define CM_REG_INT_HLDCLR 0x0C 1651da177e4SLinus Torvalds #define CM_CHIP_MASK2 0xff000000 166a839a33dSClemens Ladisch #define CM_CHIP_8768 0x20000000 167a839a33dSClemens Ladisch #define CM_CHIP_055 0x08000000 1681da177e4SLinus Torvalds #define CM_CHIP_039 0x04000000 1691da177e4SLinus Torvalds #define CM_CHIP_039_6CH 0x01000000 170a839a33dSClemens Ladisch #define CM_UNKNOWN_INT_EN 0x00080000 /* ? */ 1711da177e4SLinus Torvalds #define CM_TDMA_INT_EN 0x00040000 1721da177e4SLinus Torvalds #define CM_CH1_INT_EN 0x00020000 1731da177e4SLinus Torvalds #define CM_CH0_INT_EN 0x00010000 1741da177e4SLinus Torvalds 1751da177e4SLinus Torvalds #define CM_REG_INT_STATUS 0x10 1761da177e4SLinus Torvalds #define CM_INTR 0x80000000 1771da177e4SLinus Torvalds #define CM_VCO 0x08000000 /* Voice Control? CMI8738 */ 1781da177e4SLinus Torvalds #define CM_MCBINT 0x04000000 /* Master Control Block abort cond.? */ 1791da177e4SLinus Torvalds #define CM_UARTINT 0x00010000 1801da177e4SLinus Torvalds #define CM_LTDMAINT 0x00008000 1811da177e4SLinus Torvalds #define CM_HTDMAINT 0x00004000 1821da177e4SLinus Torvalds #define CM_XDO46 0x00000080 /* Modell 033? Direct programming EEPROM (read data register) */ 1831da177e4SLinus Torvalds #define CM_LHBTOG 0x00000040 /* High/Low status from DMA ctrl register */ 1841da177e4SLinus Torvalds #define CM_LEG_HDMA 0x00000020 /* Legacy is in High DMA channel */ 1851da177e4SLinus Torvalds #define CM_LEG_STEREO 0x00000010 /* Legacy is in Stereo mode */ 1861da177e4SLinus Torvalds #define CM_CH1BUSY 0x00000008 1871da177e4SLinus Torvalds #define CM_CH0BUSY 0x00000004 1881da177e4SLinus Torvalds #define CM_CHINT1 0x00000002 1891da177e4SLinus Torvalds #define CM_CHINT0 0x00000001 1901da177e4SLinus Torvalds 1911da177e4SLinus Torvalds #define CM_REG_LEGACY_CTRL 0x14 192a839a33dSClemens Ladisch #define CM_NXCHG 0x80000000 /* don't map base reg dword->sample */ 1931da177e4SLinus Torvalds #define CM_VMPU_MASK 0x60000000 /* MPU401 i/o port address */ 1941da177e4SLinus Torvalds #define CM_VMPU_330 0x00000000 1951da177e4SLinus Torvalds #define CM_VMPU_320 0x20000000 1961da177e4SLinus Torvalds #define CM_VMPU_310 0x40000000 1971da177e4SLinus Torvalds #define CM_VMPU_300 0x60000000 198a839a33dSClemens Ladisch #define CM_ENWR8237 0x10000000 /* enable bus master to write 8237 base reg */ 1991da177e4SLinus Torvalds #define CM_VSBSEL_MASK 0x0C000000 /* SB16 base address */ 2001da177e4SLinus Torvalds #define CM_VSBSEL_220 0x00000000 2011da177e4SLinus Torvalds #define CM_VSBSEL_240 0x04000000 2021da177e4SLinus Torvalds #define CM_VSBSEL_260 0x08000000 2031da177e4SLinus Torvalds #define CM_VSBSEL_280 0x0C000000 2041da177e4SLinus Torvalds #define CM_FMSEL_MASK 0x03000000 /* FM OPL3 base address */ 2051da177e4SLinus Torvalds #define CM_FMSEL_388 0x00000000 2061da177e4SLinus Torvalds #define CM_FMSEL_3C8 0x01000000 2071da177e4SLinus Torvalds #define CM_FMSEL_3E0 0x02000000 2081da177e4SLinus Torvalds #define CM_FMSEL_3E8 0x03000000 209a839a33dSClemens Ladisch #define CM_ENSPDOUT 0x00800000 /* enable XSPDIF/OUT to I/O interface */ 210a839a33dSClemens Ladisch #define CM_SPDCOPYRHT 0x00400000 /* spdif in/out copyright bit */ 2111da177e4SLinus Torvalds #define CM_DAC2SPDO 0x00200000 /* enable wave+fm_midi -> SPDIF/OUT */ 212a839a33dSClemens Ladisch #define CM_INVIDWEN 0x00100000 /* internal vendor ID write enable, model 039? */ 213a839a33dSClemens Ladisch #define CM_SETRETRY 0x00100000 /* 0: legacy i/o wait (default), 1: legacy i/o bus retry */ 214a839a33dSClemens Ladisch #define CM_C_EEACCESS 0x00080000 /* direct programming eeprom regs */ 215a839a33dSClemens Ladisch #define CM_C_EECS 0x00040000 216a839a33dSClemens Ladisch #define CM_C_EEDI46 0x00020000 217a839a33dSClemens Ladisch #define CM_C_EECK46 0x00010000 2181da177e4SLinus Torvalds #define CM_CHB3D6C 0x00008000 /* 5.1 channels support */ 219a839a33dSClemens Ladisch #define CM_CENTR2LIN 0x00004000 /* line-in as center out */ 220a839a33dSClemens Ladisch #define CM_BASE2LIN 0x00002000 /* line-in as bass out */ 221a839a33dSClemens Ladisch #define CM_EXBASEN 0x00001000 /* external bass input enable */ 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvalds #define CM_REG_MISC_CTRL 0x18 224a839a33dSClemens Ladisch #define CM_PWD 0x80000000 /* power down */ 2251da177e4SLinus Torvalds #define CM_RESET 0x40000000 226a839a33dSClemens Ladisch #define CM_SFIL_MASK 0x30000000 /* filter control at front end DAC, model 037? */ 227a839a33dSClemens Ladisch #define CM_VMGAIN 0x10000000 /* analog master amp +6dB, model 039? */ 228a839a33dSClemens Ladisch #define CM_TXVX 0x08000000 /* model 037? */ 229a839a33dSClemens Ladisch #define CM_N4SPK3D 0x04000000 /* copy front to rear */ 2301da177e4SLinus Torvalds #define CM_SPDO5V 0x02000000 /* 5V spdif output (1 = 0.5v (coax)) */ 2311da177e4SLinus Torvalds #define CM_SPDIF48K 0x01000000 /* write */ 2321da177e4SLinus Torvalds #define CM_SPATUS48K 0x01000000 /* read */ 233a839a33dSClemens Ladisch #define CM_ENDBDAC 0x00800000 /* enable double dac */ 2341da177e4SLinus Torvalds #define CM_XCHGDAC 0x00400000 /* 0: front=ch0, 1: front=ch1 */ 2351da177e4SLinus Torvalds #define CM_SPD32SEL 0x00200000 /* 0: 16bit SPDIF, 1: 32bit */ 236a839a33dSClemens Ladisch #define CM_SPDFLOOPI 0x00100000 /* int. SPDIF-OUT -> int. IN */ 237a839a33dSClemens Ladisch #define CM_FM_EN 0x00080000 /* enable legacy FM */ 2381da177e4SLinus Torvalds #define CM_AC3EN2 0x00040000 /* enable AC3: model 039 */ 239a839a33dSClemens Ladisch #define CM_ENWRASID 0x00010000 /* choose writable internal SUBID (audio) */ 240a839a33dSClemens Ladisch #define CM_VIDWPDSB 0x00010000 /* model 037? */ 2411da177e4SLinus Torvalds #define CM_SPDF_AC97 0x00008000 /* 0: SPDIF/OUT 44.1K, 1: 48K */ 242a839a33dSClemens Ladisch #define CM_MASK_EN 0x00004000 /* activate channel mask on legacy DMA */ 243a839a33dSClemens Ladisch #define CM_ENWRMSID 0x00002000 /* choose writable internal SUBID (modem) */ 244a839a33dSClemens Ladisch #define CM_VIDWPPRT 0x00002000 /* model 037? */ 245a839a33dSClemens Ladisch #define CM_SFILENB 0x00001000 /* filter stepping at front end DAC, model 037? */ 246a839a33dSClemens Ladisch #define CM_MMODE_MASK 0x00000E00 /* model DAA interface mode */ 2471da177e4SLinus Torvalds #define CM_SPDIF_SELECT2 0x00000100 /* for model > 039 ? */ 2481da177e4SLinus Torvalds #define CM_ENCENTER 0x00000080 249a839a33dSClemens Ladisch #define CM_FLINKON 0x00000080 /* force modem link detection on, model 037 */ 250a839a33dSClemens Ladisch #define CM_MUTECH1 0x00000040 /* mute PCI ch1 to DAC */ 251a839a33dSClemens Ladisch #define CM_FLINKOFF 0x00000040 /* force modem link detection off, model 037 */ 252a839a33dSClemens Ladisch #define CM_UNKNOWN_18_5 0x00000020 /* ? */ 253a839a33dSClemens Ladisch #define CM_MIDSMP 0x00000010 /* 1/2 interpolation at front end DAC */ 254a839a33dSClemens Ladisch #define CM_UPDDMA_MASK 0x0000000C /* TDMA position update notification */ 255a839a33dSClemens Ladisch #define CM_UPDDMA_2048 0x00000000 256a839a33dSClemens Ladisch #define CM_UPDDMA_1024 0x00000004 257a839a33dSClemens Ladisch #define CM_UPDDMA_512 0x00000008 258a839a33dSClemens Ladisch #define CM_UPDDMA_256 0x0000000C 259a839a33dSClemens Ladisch #define CM_TWAIT_MASK 0x00000003 /* model 037 */ 260a839a33dSClemens Ladisch #define CM_TWAIT1 0x00000002 /* FM i/o cycle, 0: 48, 1: 64 PCICLKs */ 261a839a33dSClemens Ladisch #define CM_TWAIT0 0x00000001 /* i/o cycle, 0: 4, 1: 6 PCICLKs */ 262a839a33dSClemens Ladisch 263a839a33dSClemens Ladisch #define CM_REG_TDMA_POSITION 0x1C 264a839a33dSClemens Ladisch #define CM_TDMA_CNT_MASK 0xFFFF0000 /* current byte/word count */ 265a839a33dSClemens Ladisch #define CM_TDMA_ADR_MASK 0x0000FFFF /* current address */ 2661da177e4SLinus Torvalds 2671da177e4SLinus Torvalds /* byte */ 2681da177e4SLinus Torvalds #define CM_REG_MIXER0 0x20 269a839a33dSClemens Ladisch #define CM_REG_SBVR 0x20 /* write: sb16 version */ 270a839a33dSClemens Ladisch #define CM_REG_DEV 0x20 /* read: hardware device version */ 271a839a33dSClemens Ladisch 272a839a33dSClemens Ladisch #define CM_REG_MIXER21 0x21 273a839a33dSClemens Ladisch #define CM_UNKNOWN_21_MASK 0x78 /* ? */ 274a839a33dSClemens Ladisch #define CM_X_ADPCM 0x04 /* SB16 ADPCM enable */ 275a839a33dSClemens Ladisch #define CM_PROINV 0x02 /* SBPro left/right channel switching */ 276a839a33dSClemens Ladisch #define CM_X_SB16 0x01 /* SB16 compatible */ 2771da177e4SLinus Torvalds 2781da177e4SLinus Torvalds #define CM_REG_SB16_DATA 0x22 2791da177e4SLinus Torvalds #define CM_REG_SB16_ADDR 0x23 2801da177e4SLinus Torvalds 2811da177e4SLinus Torvalds #define CM_REFFREQ_XIN (315*1000*1000)/22 /* 14.31818 Mhz reference clock frequency pin XIN */ 2821da177e4SLinus Torvalds #define CM_ADCMULT_XIN 512 /* Guessed (487 best for 44.1kHz, not for 88/176kHz) */ 2831da177e4SLinus Torvalds #define CM_TOLERANCE_RATE 0.001 /* Tolerance sample rate pitch (1000ppm) */ 2841da177e4SLinus Torvalds #define CM_MAXIMUM_RATE 80000000 /* Note more than 80MHz */ 2851da177e4SLinus Torvalds 2861da177e4SLinus Torvalds #define CM_REG_MIXER1 0x24 2871da177e4SLinus Torvalds #define CM_FMMUTE 0x80 /* mute FM */ 2881da177e4SLinus Torvalds #define CM_FMMUTE_SHIFT 7 2891da177e4SLinus Torvalds #define CM_WSMUTE 0x40 /* mute PCM */ 2901da177e4SLinus Torvalds #define CM_WSMUTE_SHIFT 6 291a839a33dSClemens Ladisch #define CM_REAR2LIN 0x20 /* lin-in -> rear line out */ 292a839a33dSClemens Ladisch #define CM_REAR2LIN_SHIFT 5 2931da177e4SLinus Torvalds #define CM_REAR2FRONT 0x10 /* exchange rear/front */ 2941da177e4SLinus Torvalds #define CM_REAR2FRONT_SHIFT 4 2951da177e4SLinus Torvalds #define CM_WAVEINL 0x08 /* digital wave rec. left chan */ 2961da177e4SLinus Torvalds #define CM_WAVEINL_SHIFT 3 2971da177e4SLinus Torvalds #define CM_WAVEINR 0x04 /* digical wave rec. right */ 2981da177e4SLinus Torvalds #define CM_WAVEINR_SHIFT 2 2991da177e4SLinus Torvalds #define CM_X3DEN 0x02 /* 3D surround enable */ 3001da177e4SLinus Torvalds #define CM_X3DEN_SHIFT 1 3011da177e4SLinus Torvalds #define CM_CDPLAY 0x01 /* enable SPDIF/IN PCM -> DAC */ 3021da177e4SLinus Torvalds #define CM_CDPLAY_SHIFT 0 3031da177e4SLinus Torvalds 3041da177e4SLinus Torvalds #define CM_REG_MIXER2 0x25 3051da177e4SLinus Torvalds #define CM_RAUXREN 0x80 /* AUX right capture */ 3061da177e4SLinus Torvalds #define CM_RAUXREN_SHIFT 7 3071da177e4SLinus Torvalds #define CM_RAUXLEN 0x40 /* AUX left capture */ 3081da177e4SLinus Torvalds #define CM_RAUXLEN_SHIFT 6 3091da177e4SLinus Torvalds #define CM_VAUXRM 0x20 /* AUX right mute */ 3101da177e4SLinus Torvalds #define CM_VAUXRM_SHIFT 5 3111da177e4SLinus Torvalds #define CM_VAUXLM 0x10 /* AUX left mute */ 3121da177e4SLinus Torvalds #define CM_VAUXLM_SHIFT 4 3131da177e4SLinus Torvalds #define CM_VADMIC_MASK 0x0e /* mic gain level (0-3) << 1 */ 3141da177e4SLinus Torvalds #define CM_VADMIC_SHIFT 1 3151da177e4SLinus Torvalds #define CM_MICGAINZ 0x01 /* mic boost */ 3161da177e4SLinus Torvalds #define CM_MICGAINZ_SHIFT 0 3171da177e4SLinus Torvalds 318cb60e5f5STakashi Iwai #define CM_REG_MIXER3 0x24 3191da177e4SLinus Torvalds #define CM_REG_AUX_VOL 0x26 3201da177e4SLinus Torvalds #define CM_VAUXL_MASK 0xf0 3211da177e4SLinus Torvalds #define CM_VAUXR_MASK 0x0f 3221da177e4SLinus Torvalds 3231da177e4SLinus Torvalds #define CM_REG_MISC 0x27 324a839a33dSClemens Ladisch #define CM_UNKNOWN_27_MASK 0xd8 /* ? */ 3251da177e4SLinus Torvalds #define CM_XGPO1 0x20 3261da177e4SLinus Torvalds // #define CM_XGPBIO 0x04 3271da177e4SLinus Torvalds #define CM_MIC_CENTER_LFE 0x04 /* mic as center/lfe out? (model 039 or later?) */ 3281da177e4SLinus Torvalds #define CM_SPDIF_INVERSE 0x04 /* spdif input phase inverse (model 037) */ 3291da177e4SLinus Torvalds #define CM_SPDVALID 0x02 /* spdif input valid check */ 330a839a33dSClemens Ladisch #define CM_DMAUTO 0x01 /* SB16 DMA auto detect */ 3311da177e4SLinus Torvalds 3321da177e4SLinus Torvalds #define CM_REG_AC97 0x28 /* hmmm.. do we have ac97 link? */ 3331da177e4SLinus Torvalds /* 3341da177e4SLinus Torvalds * For CMI-8338 (0x28 - 0x2b) .. is this valid for CMI-8738 3351da177e4SLinus Torvalds * or identical with AC97 codec? 3361da177e4SLinus Torvalds */ 3371da177e4SLinus Torvalds #define CM_REG_EXTERN_CODEC CM_REG_AC97 3381da177e4SLinus Torvalds 3391da177e4SLinus Torvalds /* 3401da177e4SLinus Torvalds * MPU401 pci port index address 0x40 - 0x4f (CMI-8738 spec ver. 0.6) 3411da177e4SLinus Torvalds */ 3421da177e4SLinus Torvalds #define CM_REG_MPU_PCI 0x40 3431da177e4SLinus Torvalds 3441da177e4SLinus Torvalds /* 3451da177e4SLinus Torvalds * FM pci port index address 0x50 - 0x5f (CMI-8738 spec ver. 0.6) 3461da177e4SLinus Torvalds */ 3471da177e4SLinus Torvalds #define CM_REG_FM_PCI 0x50 3481da177e4SLinus Torvalds 3491da177e4SLinus Torvalds /* 3502eff7ec8STakashi Iwai * access from SB-mixer port 3511da177e4SLinus Torvalds */ 3521da177e4SLinus Torvalds #define CM_REG_EXTENT_IND 0xf0 3531da177e4SLinus Torvalds #define CM_VPHONE_MASK 0xe0 /* Phone volume control (0-3) << 5 */ 3541da177e4SLinus Torvalds #define CM_VPHONE_SHIFT 5 3551da177e4SLinus Torvalds #define CM_VPHOM 0x10 /* Phone mute control */ 3561da177e4SLinus Torvalds #define CM_VSPKM 0x08 /* Speaker mute control, default high */ 3571da177e4SLinus Torvalds #define CM_RLOOPREN 0x04 /* Rec. R-channel enable */ 3581da177e4SLinus Torvalds #define CM_RLOOPLEN 0x02 /* Rec. L-channel enable */ 3592eff7ec8STakashi Iwai #define CM_VADMIC3 0x01 /* Mic record boost */ 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvalds /* 3621da177e4SLinus Torvalds * CMI-8338 spec ver 0.5 (this is not valid for CMI-8738): 3631da177e4SLinus Torvalds * the 8 registers 0xf8 - 0xff are used for programming m/n counter by the PLL 3641da177e4SLinus Torvalds * unit (readonly?). 3651da177e4SLinus Torvalds */ 3661da177e4SLinus Torvalds #define CM_REG_PLL 0xf8 3671da177e4SLinus Torvalds 3681da177e4SLinus Torvalds /* 3691da177e4SLinus Torvalds * extended registers 3701da177e4SLinus Torvalds */ 371a839a33dSClemens Ladisch #define CM_REG_CH0_FRAME1 0x80 /* write: base address */ 372a839a33dSClemens Ladisch #define CM_REG_CH0_FRAME2 0x84 /* read: current address */ 3731da177e4SLinus Torvalds #define CM_REG_CH1_FRAME1 0x88 /* 0-15: count of samples at bus master; buffer size */ 3741da177e4SLinus Torvalds #define CM_REG_CH1_FRAME2 0x8C /* 16-31: count of samples at codec; fragment size */ 375a839a33dSClemens Ladisch 376cb60e5f5STakashi Iwai #define CM_REG_EXT_MISC 0x90 377a839a33dSClemens Ladisch #define CM_ADC48K44K 0x10000000 /* ADC parameters group, 0: 44k, 1: 48k */ 378a839a33dSClemens Ladisch #define CM_CHB3D8C 0x00200000 /* 7.1 channels support */ 379a839a33dSClemens Ladisch #define CM_SPD32FMT 0x00100000 /* SPDIF/IN 32k sample rate */ 380a839a33dSClemens Ladisch #define CM_ADC2SPDIF 0x00080000 /* ADC output to SPDIF/OUT */ 381a839a33dSClemens Ladisch #define CM_SHAREADC 0x00040000 /* DAC in ADC as Center/LFE */ 382a839a33dSClemens Ladisch #define CM_REALTCMP 0x00020000 /* monitor the CMPL/CMPR of ADC */ 383a839a33dSClemens Ladisch #define CM_INVLRCK 0x00010000 /* invert ZVPORT's LRCK */ 384a839a33dSClemens Ladisch #define CM_UNKNOWN_90_MASK 0x0000FFFF /* ? */ 3851da177e4SLinus Torvalds 3861da177e4SLinus Torvalds /* 3871da177e4SLinus Torvalds * size of i/o region 3881da177e4SLinus Torvalds */ 3891da177e4SLinus Torvalds #define CM_EXTENT_CODEC 0x100 3901da177e4SLinus Torvalds #define CM_EXTENT_MIDI 0x2 3911da177e4SLinus Torvalds #define CM_EXTENT_SYNTH 0x4 3921da177e4SLinus Torvalds 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds /* 3951da177e4SLinus Torvalds * channels for playback / capture 3961da177e4SLinus Torvalds */ 3971da177e4SLinus Torvalds #define CM_CH_PLAY 0 3981da177e4SLinus Torvalds #define CM_CH_CAPT 1 3991da177e4SLinus Torvalds 4001da177e4SLinus Torvalds /* 4011da177e4SLinus Torvalds * flags to check device open/close 4021da177e4SLinus Torvalds */ 4031da177e4SLinus Torvalds #define CM_OPEN_NONE 0 4041da177e4SLinus Torvalds #define CM_OPEN_CH_MASK 0x01 4051da177e4SLinus Torvalds #define CM_OPEN_DAC 0x10 4061da177e4SLinus Torvalds #define CM_OPEN_ADC 0x20 4071da177e4SLinus Torvalds #define CM_OPEN_SPDIF 0x40 4081da177e4SLinus Torvalds #define CM_OPEN_MCHAN 0x80 4091da177e4SLinus Torvalds #define CM_OPEN_PLAYBACK (CM_CH_PLAY | CM_OPEN_DAC) 4101da177e4SLinus Torvalds #define CM_OPEN_PLAYBACK2 (CM_CH_CAPT | CM_OPEN_DAC) 4111da177e4SLinus Torvalds #define CM_OPEN_PLAYBACK_MULTI (CM_CH_PLAY | CM_OPEN_DAC | CM_OPEN_MCHAN) 4121da177e4SLinus Torvalds #define CM_OPEN_CAPTURE (CM_CH_CAPT | CM_OPEN_ADC) 4131da177e4SLinus Torvalds #define CM_OPEN_SPDIF_PLAYBACK (CM_CH_PLAY | CM_OPEN_DAC | CM_OPEN_SPDIF) 4141da177e4SLinus Torvalds #define CM_OPEN_SPDIF_CAPTURE (CM_CH_CAPT | CM_OPEN_ADC | CM_OPEN_SPDIF) 4151da177e4SLinus Torvalds 4161da177e4SLinus Torvalds 4171da177e4SLinus Torvalds #if CM_CH_PLAY == 1 4181da177e4SLinus Torvalds #define CM_PLAYBACK_SRATE_176K CM_CH1_SRATE_176K 4191da177e4SLinus Torvalds #define CM_PLAYBACK_SPDF CM_SPDF_1 4201da177e4SLinus Torvalds #define CM_CAPTURE_SPDF CM_SPDF_0 4211da177e4SLinus Torvalds #else 4221da177e4SLinus Torvalds #define CM_PLAYBACK_SRATE_176K CM_CH0_SRATE_176K 4231da177e4SLinus Torvalds #define CM_PLAYBACK_SPDF CM_SPDF_0 4241da177e4SLinus Torvalds #define CM_CAPTURE_SPDF CM_SPDF_1 4251da177e4SLinus Torvalds #endif 4261da177e4SLinus Torvalds 4271da177e4SLinus Torvalds 4281da177e4SLinus Torvalds /* 4291da177e4SLinus Torvalds * driver data 4301da177e4SLinus Torvalds */ 4311da177e4SLinus Torvalds 4322cbdb686STakashi Iwai struct cmipci_pcm { 4332cbdb686STakashi Iwai struct snd_pcm_substream *substream; 434ebe9e289SClemens Ladisch u8 running; /* dac/adc running? */ 435ebe9e289SClemens Ladisch u8 fmt; /* format bits */ 436ebe9e289SClemens Ladisch u8 is_dac; 437*c36fd8c3SClemens Ladisch u8 needs_silencing; 4381da177e4SLinus Torvalds unsigned int dma_size; /* in frames */ 439ebe9e289SClemens Ladisch unsigned int shift; 440ebe9e289SClemens Ladisch unsigned int ch; /* channel (0/1) */ 4411da177e4SLinus Torvalds unsigned int offset; /* physical address of the buffer */ 4421da177e4SLinus Torvalds }; 4431da177e4SLinus Torvalds 4441da177e4SLinus Torvalds /* mixer elements toggled/resumed during ac3 playback */ 4451da177e4SLinus Torvalds struct cmipci_mixer_auto_switches { 4461da177e4SLinus Torvalds const char *name; /* switch to toggle */ 4471da177e4SLinus Torvalds int toggle_on; /* value to change when ac3 mode */ 4481da177e4SLinus Torvalds }; 4491da177e4SLinus Torvalds static const struct cmipci_mixer_auto_switches cm_saved_mixer[] = { 4501da177e4SLinus Torvalds {"PCM Playback Switch", 0}, 4511da177e4SLinus Torvalds {"IEC958 Output Switch", 1}, 4521da177e4SLinus Torvalds {"IEC958 Mix Analog", 0}, 4531da177e4SLinus Torvalds // {"IEC958 Out To DAC", 1}, // no longer used 4541da177e4SLinus Torvalds {"IEC958 Loop", 0}, 4551da177e4SLinus Torvalds }; 4561da177e4SLinus Torvalds #define CM_SAVED_MIXERS ARRAY_SIZE(cm_saved_mixer) 4571da177e4SLinus Torvalds 4582cbdb686STakashi Iwai struct cmipci { 4592cbdb686STakashi Iwai struct snd_card *card; 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvalds struct pci_dev *pci; 4621da177e4SLinus Torvalds unsigned int device; /* device ID */ 4631da177e4SLinus Torvalds int irq; 4641da177e4SLinus Torvalds 4651da177e4SLinus Torvalds unsigned long iobase; 4661da177e4SLinus Torvalds unsigned int ctrl; /* FUNCTRL0 current value */ 4671da177e4SLinus Torvalds 4682cbdb686STakashi Iwai struct snd_pcm *pcm; /* DAC/ADC PCM */ 4692cbdb686STakashi Iwai struct snd_pcm *pcm2; /* 2nd DAC */ 4702cbdb686STakashi Iwai struct snd_pcm *pcm_spdif; /* SPDIF */ 4711da177e4SLinus Torvalds 4721da177e4SLinus Torvalds int chip_version; 4731da177e4SLinus Torvalds int max_channels; 4741da177e4SLinus Torvalds unsigned int can_ac3_sw: 1; 4751da177e4SLinus Torvalds unsigned int can_ac3_hw: 1; 4761da177e4SLinus Torvalds unsigned int can_multi_ch: 1; 4771da177e4SLinus Torvalds unsigned int do_soft_ac3: 1; 4781da177e4SLinus Torvalds 4791da177e4SLinus Torvalds unsigned int spdif_playback_avail: 1; /* spdif ready? */ 4801da177e4SLinus Torvalds unsigned int spdif_playback_enabled: 1; /* spdif switch enabled? */ 4811da177e4SLinus Torvalds int spdif_counter; /* for software AC3 */ 4821da177e4SLinus Torvalds 4831da177e4SLinus Torvalds unsigned int dig_status; 4841da177e4SLinus Torvalds unsigned int dig_pcm_status; 4851da177e4SLinus Torvalds 4862cbdb686STakashi Iwai struct snd_pcm_hardware *hw_info[3]; /* for playbacks */ 4871da177e4SLinus Torvalds 4881da177e4SLinus Torvalds int opened[2]; /* open mode */ 48962932df8SIngo Molnar struct mutex open_mutex; 4901da177e4SLinus Torvalds 4911da177e4SLinus Torvalds unsigned int mixer_insensitive: 1; 4922cbdb686STakashi Iwai struct snd_kcontrol *mixer_res_ctl[CM_SAVED_MIXERS]; 4931da177e4SLinus Torvalds int mixer_res_status[CM_SAVED_MIXERS]; 4941da177e4SLinus Torvalds 4952cbdb686STakashi Iwai struct cmipci_pcm channel[2]; /* ch0 - DAC, ch1 - ADC or 2nd DAC */ 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvalds /* external MIDI */ 4982cbdb686STakashi Iwai struct snd_rawmidi *rmidi; 4991da177e4SLinus Torvalds 5001da177e4SLinus Torvalds #ifdef SUPPORT_JOYSTICK 5011da177e4SLinus Torvalds struct gameport *gameport; 5021da177e4SLinus Torvalds #endif 5031da177e4SLinus Torvalds 5041da177e4SLinus Torvalds spinlock_t reg_lock; 505cb60e5f5STakashi Iwai 506cb60e5f5STakashi Iwai #ifdef CONFIG_PM 507cb60e5f5STakashi Iwai unsigned int saved_regs[0x20]; 508cb60e5f5STakashi Iwai unsigned char saved_mixers[0x20]; 509cb60e5f5STakashi Iwai #endif 5101da177e4SLinus Torvalds }; 5111da177e4SLinus Torvalds 5121da177e4SLinus Torvalds 5131da177e4SLinus Torvalds /* read/write operations for dword register */ 5142cbdb686STakashi Iwai static inline void snd_cmipci_write(struct cmipci *cm, unsigned int cmd, unsigned int data) 5151da177e4SLinus Torvalds { 5161da177e4SLinus Torvalds outl(data, cm->iobase + cmd); 5171da177e4SLinus Torvalds } 51877933d72SJesper Juhl 5192cbdb686STakashi Iwai static inline unsigned int snd_cmipci_read(struct cmipci *cm, unsigned int cmd) 5201da177e4SLinus Torvalds { 5211da177e4SLinus Torvalds return inl(cm->iobase + cmd); 5221da177e4SLinus Torvalds } 5231da177e4SLinus Torvalds 5241da177e4SLinus Torvalds /* read/write operations for word register */ 5252cbdb686STakashi Iwai static inline void snd_cmipci_write_w(struct cmipci *cm, unsigned int cmd, unsigned short data) 5261da177e4SLinus Torvalds { 5271da177e4SLinus Torvalds outw(data, cm->iobase + cmd); 5281da177e4SLinus Torvalds } 52977933d72SJesper Juhl 5302cbdb686STakashi Iwai static inline unsigned short snd_cmipci_read_w(struct cmipci *cm, unsigned int cmd) 5311da177e4SLinus Torvalds { 5321da177e4SLinus Torvalds return inw(cm->iobase + cmd); 5331da177e4SLinus Torvalds } 5341da177e4SLinus Torvalds 5351da177e4SLinus Torvalds /* read/write operations for byte register */ 5362cbdb686STakashi Iwai static inline void snd_cmipci_write_b(struct cmipci *cm, unsigned int cmd, unsigned char data) 5371da177e4SLinus Torvalds { 5381da177e4SLinus Torvalds outb(data, cm->iobase + cmd); 5391da177e4SLinus Torvalds } 5401da177e4SLinus Torvalds 5412cbdb686STakashi Iwai static inline unsigned char snd_cmipci_read_b(struct cmipci *cm, unsigned int cmd) 5421da177e4SLinus Torvalds { 5431da177e4SLinus Torvalds return inb(cm->iobase + cmd); 5441da177e4SLinus Torvalds } 5451da177e4SLinus Torvalds 5461da177e4SLinus Torvalds /* bit operations for dword register */ 5472cbdb686STakashi Iwai static int snd_cmipci_set_bit(struct cmipci *cm, unsigned int cmd, unsigned int flag) 5481da177e4SLinus Torvalds { 54901d25d46STakashi Iwai unsigned int val, oval; 55001d25d46STakashi Iwai val = oval = inl(cm->iobase + cmd); 5511da177e4SLinus Torvalds val |= flag; 55201d25d46STakashi Iwai if (val == oval) 55301d25d46STakashi Iwai return 0; 5541da177e4SLinus Torvalds outl(val, cm->iobase + cmd); 55501d25d46STakashi Iwai return 1; 5561da177e4SLinus Torvalds } 5571da177e4SLinus Torvalds 5582cbdb686STakashi Iwai static int snd_cmipci_clear_bit(struct cmipci *cm, unsigned int cmd, unsigned int flag) 5591da177e4SLinus Torvalds { 56001d25d46STakashi Iwai unsigned int val, oval; 56101d25d46STakashi Iwai val = oval = inl(cm->iobase + cmd); 5621da177e4SLinus Torvalds val &= ~flag; 56301d25d46STakashi Iwai if (val == oval) 56401d25d46STakashi Iwai return 0; 5651da177e4SLinus Torvalds outl(val, cm->iobase + cmd); 56601d25d46STakashi Iwai return 1; 5671da177e4SLinus Torvalds } 5681da177e4SLinus Torvalds 5691da177e4SLinus Torvalds /* bit operations for byte register */ 5702cbdb686STakashi Iwai static int snd_cmipci_set_bit_b(struct cmipci *cm, unsigned int cmd, unsigned char flag) 5711da177e4SLinus Torvalds { 57201d25d46STakashi Iwai unsigned char val, oval; 57301d25d46STakashi Iwai val = oval = inb(cm->iobase + cmd); 5741da177e4SLinus Torvalds val |= flag; 57501d25d46STakashi Iwai if (val == oval) 57601d25d46STakashi Iwai return 0; 5771da177e4SLinus Torvalds outb(val, cm->iobase + cmd); 57801d25d46STakashi Iwai return 1; 5791da177e4SLinus Torvalds } 5801da177e4SLinus Torvalds 5812cbdb686STakashi Iwai static int snd_cmipci_clear_bit_b(struct cmipci *cm, unsigned int cmd, unsigned char flag) 5821da177e4SLinus Torvalds { 58301d25d46STakashi Iwai unsigned char val, oval; 58401d25d46STakashi Iwai val = oval = inb(cm->iobase + cmd); 5851da177e4SLinus Torvalds val &= ~flag; 58601d25d46STakashi Iwai if (val == oval) 58701d25d46STakashi Iwai return 0; 5881da177e4SLinus Torvalds outb(val, cm->iobase + cmd); 58901d25d46STakashi Iwai return 1; 5901da177e4SLinus Torvalds } 5911da177e4SLinus Torvalds 5921da177e4SLinus Torvalds 5931da177e4SLinus Torvalds /* 5941da177e4SLinus Torvalds * PCM interface 5951da177e4SLinus Torvalds */ 5961da177e4SLinus Torvalds 5971da177e4SLinus Torvalds /* 5981da177e4SLinus Torvalds * calculate frequency 5991da177e4SLinus Torvalds */ 6001da177e4SLinus Torvalds 6011da177e4SLinus Torvalds static unsigned int rates[] = { 5512, 11025, 22050, 44100, 8000, 16000, 32000, 48000 }; 6021da177e4SLinus Torvalds 6031da177e4SLinus Torvalds static unsigned int snd_cmipci_rate_freq(unsigned int rate) 6041da177e4SLinus Torvalds { 6051da177e4SLinus Torvalds unsigned int i; 6060f28eca3SClemens Ladisch 6070f28eca3SClemens Ladisch if (rate > 48000) 6080f28eca3SClemens Ladisch rate /= 2; 6091da177e4SLinus Torvalds for (i = 0; i < ARRAY_SIZE(rates); i++) { 6101da177e4SLinus Torvalds if (rates[i] == rate) 6111da177e4SLinus Torvalds return i; 6121da177e4SLinus Torvalds } 6131da177e4SLinus Torvalds snd_BUG(); 6141da177e4SLinus Torvalds return 0; 6151da177e4SLinus Torvalds } 6161da177e4SLinus Torvalds 6171da177e4SLinus Torvalds #ifdef USE_VAR48KRATE 6181da177e4SLinus Torvalds /* 6191da177e4SLinus Torvalds * Determine PLL values for frequency setup, maybe the CMI8338 (CMI8738???) 6201da177e4SLinus Torvalds * does it this way .. maybe not. Never get any information from C-Media about 6211da177e4SLinus Torvalds * that <werner@suse.de>. 6221da177e4SLinus Torvalds */ 6231da177e4SLinus Torvalds static int snd_cmipci_pll_rmn(unsigned int rate, unsigned int adcmult, int *r, int *m, int *n) 6241da177e4SLinus Torvalds { 6251da177e4SLinus Torvalds unsigned int delta, tolerance; 6261da177e4SLinus Torvalds int xm, xn, xr; 6271da177e4SLinus Torvalds 6281da177e4SLinus Torvalds for (*r = 0; rate < CM_MAXIMUM_RATE/adcmult; *r += (1<<5)) 6291da177e4SLinus Torvalds rate <<= 1; 6301da177e4SLinus Torvalds *n = -1; 6311da177e4SLinus Torvalds if (*r > 0xff) 6321da177e4SLinus Torvalds goto out; 6331da177e4SLinus Torvalds tolerance = rate*CM_TOLERANCE_RATE; 6341da177e4SLinus Torvalds 6351da177e4SLinus Torvalds for (xn = (1+2); xn < (0x1f+2); xn++) { 6361da177e4SLinus Torvalds for (xm = (1+2); xm < (0xff+2); xm++) { 6371da177e4SLinus Torvalds xr = ((CM_REFFREQ_XIN/adcmult) * xm) / xn; 6381da177e4SLinus Torvalds 6391da177e4SLinus Torvalds if (xr < rate) 6401da177e4SLinus Torvalds delta = rate - xr; 6411da177e4SLinus Torvalds else 6421da177e4SLinus Torvalds delta = xr - rate; 6431da177e4SLinus Torvalds 6441da177e4SLinus Torvalds /* 6451da177e4SLinus Torvalds * If we found one, remember this, 6461da177e4SLinus Torvalds * and try to find a closer one 6471da177e4SLinus Torvalds */ 6481da177e4SLinus Torvalds if (delta < tolerance) { 6491da177e4SLinus Torvalds tolerance = delta; 6501da177e4SLinus Torvalds *m = xm - 2; 6511da177e4SLinus Torvalds *n = xn - 2; 6521da177e4SLinus Torvalds } 6531da177e4SLinus Torvalds } 6541da177e4SLinus Torvalds } 6551da177e4SLinus Torvalds out: 6561da177e4SLinus Torvalds return (*n > -1); 6571da177e4SLinus Torvalds } 6581da177e4SLinus Torvalds 6591da177e4SLinus Torvalds /* 6601da177e4SLinus Torvalds * Program pll register bits, I assume that the 8 registers 0xf8 upto 0xff 6611da177e4SLinus Torvalds * are mapped onto the 8 ADC/DAC sampling frequency which can be choosen 6621da177e4SLinus Torvalds * at the register CM_REG_FUNCTRL1 (0x04). 6631da177e4SLinus Torvalds * Problem: other ways are also possible (any information about that?) 6641da177e4SLinus Torvalds */ 6652cbdb686STakashi Iwai static void snd_cmipci_set_pll(struct cmipci *cm, unsigned int rate, unsigned int slot) 6661da177e4SLinus Torvalds { 6671da177e4SLinus Torvalds unsigned int reg = CM_REG_PLL + slot; 6681da177e4SLinus Torvalds /* 6691da177e4SLinus Torvalds * Guess that this programs at reg. 0x04 the pos 15:13/12:10 6701da177e4SLinus Torvalds * for DSFC/ASFC (000 upto 111). 6711da177e4SLinus Torvalds */ 6721da177e4SLinus Torvalds 6731da177e4SLinus Torvalds /* FIXME: Init (Do we've to set an other register first before programming?) */ 6741da177e4SLinus Torvalds 6751da177e4SLinus Torvalds /* FIXME: Is this correct? Or shouldn't the m/n/r values be used for that? */ 6761da177e4SLinus Torvalds snd_cmipci_write_b(cm, reg, rate>>8); 6771da177e4SLinus Torvalds snd_cmipci_write_b(cm, reg, rate&0xff); 6781da177e4SLinus Torvalds 6791da177e4SLinus Torvalds /* FIXME: Setup (Do we've to set an other register first to enable this?) */ 6801da177e4SLinus Torvalds } 6811da177e4SLinus Torvalds #endif /* USE_VAR48KRATE */ 6821da177e4SLinus Torvalds 6832cbdb686STakashi Iwai static int snd_cmipci_hw_params(struct snd_pcm_substream *substream, 6842cbdb686STakashi Iwai struct snd_pcm_hw_params *hw_params) 6851da177e4SLinus Torvalds { 6861da177e4SLinus Torvalds return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params)); 6871da177e4SLinus Torvalds } 6881da177e4SLinus Torvalds 6892cbdb686STakashi Iwai static int snd_cmipci_playback2_hw_params(struct snd_pcm_substream *substream, 6902cbdb686STakashi Iwai struct snd_pcm_hw_params *hw_params) 6911da177e4SLinus Torvalds { 6922cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 6931da177e4SLinus Torvalds if (params_channels(hw_params) > 2) { 69462932df8SIngo Molnar mutex_lock(&cm->open_mutex); 6951da177e4SLinus Torvalds if (cm->opened[CM_CH_PLAY]) { 69662932df8SIngo Molnar mutex_unlock(&cm->open_mutex); 6971da177e4SLinus Torvalds return -EBUSY; 6981da177e4SLinus Torvalds } 6991da177e4SLinus Torvalds /* reserve the channel A */ 7001da177e4SLinus Torvalds cm->opened[CM_CH_PLAY] = CM_OPEN_PLAYBACK_MULTI; 70162932df8SIngo Molnar mutex_unlock(&cm->open_mutex); 7021da177e4SLinus Torvalds } 7031da177e4SLinus Torvalds return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params)); 7041da177e4SLinus Torvalds } 7051da177e4SLinus Torvalds 7062cbdb686STakashi Iwai static void snd_cmipci_ch_reset(struct cmipci *cm, int ch) 7071da177e4SLinus Torvalds { 7081da177e4SLinus Torvalds int reset = CM_RST_CH0 << (cm->channel[ch].ch); 7091da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | reset); 7101da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~reset); 7111da177e4SLinus Torvalds udelay(10); 7121da177e4SLinus Torvalds } 7131da177e4SLinus Torvalds 7142cbdb686STakashi Iwai static int snd_cmipci_hw_free(struct snd_pcm_substream *substream) 7151da177e4SLinus Torvalds { 7161da177e4SLinus Torvalds return snd_pcm_lib_free_pages(substream); 7171da177e4SLinus Torvalds } 7181da177e4SLinus Torvalds 7191da177e4SLinus Torvalds 7201da177e4SLinus Torvalds /* 7211da177e4SLinus Torvalds */ 7221da177e4SLinus Torvalds 72335add1c2SClemens Ladisch static unsigned int hw_channels[] = {1, 2, 4, 6, 8}; 7242cbdb686STakashi Iwai static struct snd_pcm_hw_constraint_list hw_constraints_channels_4 = { 7251da177e4SLinus Torvalds .count = 3, 7261da177e4SLinus Torvalds .list = hw_channels, 7271da177e4SLinus Torvalds .mask = 0, 7281da177e4SLinus Torvalds }; 7292cbdb686STakashi Iwai static struct snd_pcm_hw_constraint_list hw_constraints_channels_6 = { 73035add1c2SClemens Ladisch .count = 4, 7311da177e4SLinus Torvalds .list = hw_channels, 7321da177e4SLinus Torvalds .mask = 0, 7331da177e4SLinus Torvalds }; 7342cbdb686STakashi Iwai static struct snd_pcm_hw_constraint_list hw_constraints_channels_8 = { 73535add1c2SClemens Ladisch .count = 5, 7361da177e4SLinus Torvalds .list = hw_channels, 7371da177e4SLinus Torvalds .mask = 0, 7381da177e4SLinus Torvalds }; 7391da177e4SLinus Torvalds 7402cbdb686STakashi Iwai static int set_dac_channels(struct cmipci *cm, struct cmipci_pcm *rec, int channels) 7411da177e4SLinus Torvalds { 7421da177e4SLinus Torvalds if (channels > 2) { 7438ffbc01eSClemens Ladisch if (!cm->can_multi_ch || !rec->ch) 7441da177e4SLinus Torvalds return -EINVAL; 7451da177e4SLinus Torvalds if (rec->fmt != 0x03) /* stereo 16bit only */ 7461da177e4SLinus Torvalds return -EINVAL; 7478ffbc01eSClemens Ladisch } 7481da177e4SLinus Torvalds 7491da177e4SLinus Torvalds if (cm->can_multi_ch) { 7501da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 7518ffbc01eSClemens Ladisch if (channels > 2) { 7528ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_NXCHG); 7538ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC); 7548ffbc01eSClemens Ladisch } else { 7551da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_NXCHG); 7568ffbc01eSClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC); 7578ffbc01eSClemens Ladisch } 7588ffbc01eSClemens Ladisch if (channels == 8) 7598ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_EXT_MISC, CM_CHB3D8C); 7608ffbc01eSClemens Ladisch else 7618ffbc01eSClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_EXT_MISC, CM_CHB3D8C); 7628ffbc01eSClemens Ladisch if (channels == 6) { 7638ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_CHB3D5C); 7648ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_CHB3D6C); 7658ffbc01eSClemens Ladisch } else { 7661da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_CHB3D5C); 7671da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_CHB3D6C); 7681da177e4SLinus Torvalds } 7698ffbc01eSClemens Ladisch if (channels == 4) 7708ffbc01eSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_CHB3D); 7718ffbc01eSClemens Ladisch else 7728ffbc01eSClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_CHB3D); 7738ffbc01eSClemens Ladisch spin_unlock_irq(&cm->reg_lock); 7741da177e4SLinus Torvalds } 7751da177e4SLinus Torvalds return 0; 7761da177e4SLinus Torvalds } 7771da177e4SLinus Torvalds 7781da177e4SLinus Torvalds 7791da177e4SLinus Torvalds /* 7801da177e4SLinus Torvalds * prepare playback/capture channel 7811da177e4SLinus Torvalds * channel to be used must have been set in rec->ch. 7821da177e4SLinus Torvalds */ 7832cbdb686STakashi Iwai static int snd_cmipci_pcm_prepare(struct cmipci *cm, struct cmipci_pcm *rec, 7842cbdb686STakashi Iwai struct snd_pcm_substream *substream) 7851da177e4SLinus Torvalds { 7861da177e4SLinus Torvalds unsigned int reg, freq, val; 787ebe9e289SClemens Ladisch unsigned int period_size; 7882cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 7891da177e4SLinus Torvalds 7901da177e4SLinus Torvalds rec->fmt = 0; 7911da177e4SLinus Torvalds rec->shift = 0; 7921da177e4SLinus Torvalds if (snd_pcm_format_width(runtime->format) >= 16) { 7931da177e4SLinus Torvalds rec->fmt |= 0x02; 7941da177e4SLinus Torvalds if (snd_pcm_format_width(runtime->format) > 16) 7951da177e4SLinus Torvalds rec->shift++; /* 24/32bit */ 7961da177e4SLinus Torvalds } 7971da177e4SLinus Torvalds if (runtime->channels > 1) 7981da177e4SLinus Torvalds rec->fmt |= 0x01; 7991da177e4SLinus Torvalds if (rec->is_dac && set_dac_channels(cm, rec, runtime->channels) < 0) { 8001da177e4SLinus Torvalds snd_printd("cannot set dac channels\n"); 8011da177e4SLinus Torvalds return -EINVAL; 8021da177e4SLinus Torvalds } 8031da177e4SLinus Torvalds 8041da177e4SLinus Torvalds rec->offset = runtime->dma_addr; 8051da177e4SLinus Torvalds /* buffer and period sizes in frame */ 8061da177e4SLinus Torvalds rec->dma_size = runtime->buffer_size << rec->shift; 807ebe9e289SClemens Ladisch period_size = runtime->period_size << rec->shift; 8081da177e4SLinus Torvalds if (runtime->channels > 2) { 8091da177e4SLinus Torvalds /* multi-channels */ 8101da177e4SLinus Torvalds rec->dma_size = (rec->dma_size * runtime->channels) / 2; 811ebe9e289SClemens Ladisch period_size = (period_size * runtime->channels) / 2; 8121da177e4SLinus Torvalds } 8131da177e4SLinus Torvalds 8141da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 8151da177e4SLinus Torvalds 8161da177e4SLinus Torvalds /* set buffer address */ 8171da177e4SLinus Torvalds reg = rec->ch ? CM_REG_CH1_FRAME1 : CM_REG_CH0_FRAME1; 8181da177e4SLinus Torvalds snd_cmipci_write(cm, reg, rec->offset); 8191da177e4SLinus Torvalds /* program sample counts */ 8201da177e4SLinus Torvalds reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2; 8211da177e4SLinus Torvalds snd_cmipci_write_w(cm, reg, rec->dma_size - 1); 822ebe9e289SClemens Ladisch snd_cmipci_write_w(cm, reg + 2, period_size - 1); 8231da177e4SLinus Torvalds 8241da177e4SLinus Torvalds /* set adc/dac flag */ 8251da177e4SLinus Torvalds val = rec->ch ? CM_CHADC1 : CM_CHADC0; 8261da177e4SLinus Torvalds if (rec->is_dac) 8271da177e4SLinus Torvalds cm->ctrl &= ~val; 8281da177e4SLinus Torvalds else 8291da177e4SLinus Torvalds cm->ctrl |= val; 8301da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl); 8311da177e4SLinus Torvalds //snd_printd("cmipci: functrl0 = %08x\n", cm->ctrl); 8321da177e4SLinus Torvalds 8331da177e4SLinus Torvalds /* set sample rate */ 8341da177e4SLinus Torvalds freq = snd_cmipci_rate_freq(runtime->rate); 8351da177e4SLinus Torvalds val = snd_cmipci_read(cm, CM_REG_FUNCTRL1); 8361da177e4SLinus Torvalds if (rec->ch) { 8371da177e4SLinus Torvalds val &= ~CM_DSFC_MASK; 8381da177e4SLinus Torvalds val |= (freq << CM_DSFC_SHIFT) & CM_DSFC_MASK; 839a839a33dSClemens Ladisch } else { 840a839a33dSClemens Ladisch val &= ~CM_ASFC_MASK; 841a839a33dSClemens Ladisch val |= (freq << CM_ASFC_SHIFT) & CM_ASFC_MASK; 8421da177e4SLinus Torvalds } 8431da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL1, val); 8441da177e4SLinus Torvalds //snd_printd("cmipci: functrl1 = %08x\n", val); 8451da177e4SLinus Torvalds 8461da177e4SLinus Torvalds /* set format */ 8471da177e4SLinus Torvalds val = snd_cmipci_read(cm, CM_REG_CHFORMAT); 8481da177e4SLinus Torvalds if (rec->ch) { 8491da177e4SLinus Torvalds val &= ~CM_CH1FMT_MASK; 8501da177e4SLinus Torvalds val |= rec->fmt << CM_CH1FMT_SHIFT; 8511da177e4SLinus Torvalds } else { 8521da177e4SLinus Torvalds val &= ~CM_CH0FMT_MASK; 8531da177e4SLinus Torvalds val |= rec->fmt << CM_CH0FMT_SHIFT; 8541da177e4SLinus Torvalds } 8558992e18dSClemens Ladisch if (cm->chip_version == 68) { 8568992e18dSClemens Ladisch if (runtime->rate == 88200) 8578992e18dSClemens Ladisch val |= CM_CH0_SRATE_88K << (rec->ch * 2); 8588992e18dSClemens Ladisch else 8598992e18dSClemens Ladisch val &= ~(CM_CH0_SRATE_88K << (rec->ch * 2)); 8608992e18dSClemens Ladisch if (runtime->rate == 96000) 8618992e18dSClemens Ladisch val |= CM_CH0_SRATE_96K << (rec->ch * 2); 8628992e18dSClemens Ladisch else 8638992e18dSClemens Ladisch val &= ~(CM_CH0_SRATE_96K << (rec->ch * 2)); 8648992e18dSClemens Ladisch } 8651da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_CHFORMAT, val); 8661da177e4SLinus Torvalds //snd_printd("cmipci: chformat = %08x\n", val); 8671da177e4SLinus Torvalds 8681da177e4SLinus Torvalds rec->running = 0; 8691da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 8701da177e4SLinus Torvalds 8711da177e4SLinus Torvalds return 0; 8721da177e4SLinus Torvalds } 8731da177e4SLinus Torvalds 8741da177e4SLinus Torvalds /* 8751da177e4SLinus Torvalds * PCM trigger/stop 8761da177e4SLinus Torvalds */ 8772cbdb686STakashi Iwai static int snd_cmipci_pcm_trigger(struct cmipci *cm, struct cmipci_pcm *rec, 878ebe9e289SClemens Ladisch int cmd) 8791da177e4SLinus Torvalds { 8801da177e4SLinus Torvalds unsigned int inthld, chen, reset, pause; 8811da177e4SLinus Torvalds int result = 0; 8821da177e4SLinus Torvalds 8831da177e4SLinus Torvalds inthld = CM_CH0_INT_EN << rec->ch; 8841da177e4SLinus Torvalds chen = CM_CHEN0 << rec->ch; 8851da177e4SLinus Torvalds reset = CM_RST_CH0 << rec->ch; 8861da177e4SLinus Torvalds pause = CM_PAUSE0 << rec->ch; 8871da177e4SLinus Torvalds 8881da177e4SLinus Torvalds spin_lock(&cm->reg_lock); 8891da177e4SLinus Torvalds switch (cmd) { 8901da177e4SLinus Torvalds case SNDRV_PCM_TRIGGER_START: 8911da177e4SLinus Torvalds rec->running = 1; 8921da177e4SLinus Torvalds /* set interrupt */ 8931da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_INT_HLDCLR, inthld); 8941da177e4SLinus Torvalds cm->ctrl |= chen; 8951da177e4SLinus Torvalds /* enable channel */ 8961da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl); 8971da177e4SLinus Torvalds //snd_printd("cmipci: functrl0 = %08x\n", cm->ctrl); 8981da177e4SLinus Torvalds break; 8991da177e4SLinus Torvalds case SNDRV_PCM_TRIGGER_STOP: 9001da177e4SLinus Torvalds rec->running = 0; 9011da177e4SLinus Torvalds /* disable interrupt */ 9021da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_INT_HLDCLR, inthld); 9031da177e4SLinus Torvalds /* reset */ 9041da177e4SLinus Torvalds cm->ctrl &= ~chen; 9051da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | reset); 9061da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~reset); 907*c36fd8c3SClemens Ladisch rec->needs_silencing = rec->is_dac; 9081da177e4SLinus Torvalds break; 9091da177e4SLinus Torvalds case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 910cb60e5f5STakashi Iwai case SNDRV_PCM_TRIGGER_SUSPEND: 9111da177e4SLinus Torvalds cm->ctrl |= pause; 9121da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl); 9131da177e4SLinus Torvalds break; 9141da177e4SLinus Torvalds case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 915cb60e5f5STakashi Iwai case SNDRV_PCM_TRIGGER_RESUME: 9161da177e4SLinus Torvalds cm->ctrl &= ~pause; 9171da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl); 9181da177e4SLinus Torvalds break; 9191da177e4SLinus Torvalds default: 9201da177e4SLinus Torvalds result = -EINVAL; 9211da177e4SLinus Torvalds break; 9221da177e4SLinus Torvalds } 9231da177e4SLinus Torvalds spin_unlock(&cm->reg_lock); 9241da177e4SLinus Torvalds return result; 9251da177e4SLinus Torvalds } 9261da177e4SLinus Torvalds 9271da177e4SLinus Torvalds /* 9281da177e4SLinus Torvalds * return the current pointer 9291da177e4SLinus Torvalds */ 9302cbdb686STakashi Iwai static snd_pcm_uframes_t snd_cmipci_pcm_pointer(struct cmipci *cm, struct cmipci_pcm *rec, 9312cbdb686STakashi Iwai struct snd_pcm_substream *substream) 9321da177e4SLinus Torvalds { 9331da177e4SLinus Torvalds size_t ptr; 9341da177e4SLinus Torvalds unsigned int reg; 9351da177e4SLinus Torvalds if (!rec->running) 9361da177e4SLinus Torvalds return 0; 9371da177e4SLinus Torvalds #if 1 // this seems better.. 9381da177e4SLinus Torvalds reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2; 9391da177e4SLinus Torvalds ptr = rec->dma_size - (snd_cmipci_read_w(cm, reg) + 1); 9401da177e4SLinus Torvalds ptr >>= rec->shift; 9411da177e4SLinus Torvalds #else 9421da177e4SLinus Torvalds reg = rec->ch ? CM_REG_CH1_FRAME1 : CM_REG_CH0_FRAME1; 9431da177e4SLinus Torvalds ptr = snd_cmipci_read(cm, reg) - rec->offset; 9441da177e4SLinus Torvalds ptr = bytes_to_frames(substream->runtime, ptr); 9451da177e4SLinus Torvalds #endif 9461da177e4SLinus Torvalds if (substream->runtime->channels > 2) 9471da177e4SLinus Torvalds ptr = (ptr * 2) / substream->runtime->channels; 9481da177e4SLinus Torvalds return ptr; 9491da177e4SLinus Torvalds } 9501da177e4SLinus Torvalds 9511da177e4SLinus Torvalds /* 9521da177e4SLinus Torvalds * playback 9531da177e4SLinus Torvalds */ 9541da177e4SLinus Torvalds 9552cbdb686STakashi Iwai static int snd_cmipci_playback_trigger(struct snd_pcm_substream *substream, 9561da177e4SLinus Torvalds int cmd) 9571da177e4SLinus Torvalds { 9582cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 959ebe9e289SClemens Ladisch return snd_cmipci_pcm_trigger(cm, &cm->channel[CM_CH_PLAY], cmd); 9601da177e4SLinus Torvalds } 9611da177e4SLinus Torvalds 9622cbdb686STakashi Iwai static snd_pcm_uframes_t snd_cmipci_playback_pointer(struct snd_pcm_substream *substream) 9631da177e4SLinus Torvalds { 9642cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 9651da177e4SLinus Torvalds return snd_cmipci_pcm_pointer(cm, &cm->channel[CM_CH_PLAY], substream); 9661da177e4SLinus Torvalds } 9671da177e4SLinus Torvalds 9681da177e4SLinus Torvalds 9691da177e4SLinus Torvalds 9701da177e4SLinus Torvalds /* 9711da177e4SLinus Torvalds * capture 9721da177e4SLinus Torvalds */ 9731da177e4SLinus Torvalds 9742cbdb686STakashi Iwai static int snd_cmipci_capture_trigger(struct snd_pcm_substream *substream, 9751da177e4SLinus Torvalds int cmd) 9761da177e4SLinus Torvalds { 9772cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 978ebe9e289SClemens Ladisch return snd_cmipci_pcm_trigger(cm, &cm->channel[CM_CH_CAPT], cmd); 9791da177e4SLinus Torvalds } 9801da177e4SLinus Torvalds 9812cbdb686STakashi Iwai static snd_pcm_uframes_t snd_cmipci_capture_pointer(struct snd_pcm_substream *substream) 9821da177e4SLinus Torvalds { 9832cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 9841da177e4SLinus Torvalds return snd_cmipci_pcm_pointer(cm, &cm->channel[CM_CH_CAPT], substream); 9851da177e4SLinus Torvalds } 9861da177e4SLinus Torvalds 9871da177e4SLinus Torvalds 9881da177e4SLinus Torvalds /* 9891da177e4SLinus Torvalds * hw preparation for spdif 9901da177e4SLinus Torvalds */ 9911da177e4SLinus Torvalds 9922cbdb686STakashi Iwai static int snd_cmipci_spdif_default_info(struct snd_kcontrol *kcontrol, 9932cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 9941da177e4SLinus Torvalds { 9951da177e4SLinus Torvalds uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 9961da177e4SLinus Torvalds uinfo->count = 1; 9971da177e4SLinus Torvalds return 0; 9981da177e4SLinus Torvalds } 9991da177e4SLinus Torvalds 10002cbdb686STakashi Iwai static int snd_cmipci_spdif_default_get(struct snd_kcontrol *kcontrol, 10012cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 10021da177e4SLinus Torvalds { 10032cbdb686STakashi Iwai struct cmipci *chip = snd_kcontrol_chip(kcontrol); 10041da177e4SLinus Torvalds int i; 10051da177e4SLinus Torvalds 10061da177e4SLinus Torvalds spin_lock_irq(&chip->reg_lock); 10071da177e4SLinus Torvalds for (i = 0; i < 4; i++) 10081da177e4SLinus Torvalds ucontrol->value.iec958.status[i] = (chip->dig_status >> (i * 8)) & 0xff; 10091da177e4SLinus Torvalds spin_unlock_irq(&chip->reg_lock); 10101da177e4SLinus Torvalds return 0; 10111da177e4SLinus Torvalds } 10121da177e4SLinus Torvalds 10132cbdb686STakashi Iwai static int snd_cmipci_spdif_default_put(struct snd_kcontrol *kcontrol, 10142cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 10151da177e4SLinus Torvalds { 10162cbdb686STakashi Iwai struct cmipci *chip = snd_kcontrol_chip(kcontrol); 10171da177e4SLinus Torvalds int i, change; 10181da177e4SLinus Torvalds unsigned int val; 10191da177e4SLinus Torvalds 10201da177e4SLinus Torvalds val = 0; 10211da177e4SLinus Torvalds spin_lock_irq(&chip->reg_lock); 10221da177e4SLinus Torvalds for (i = 0; i < 4; i++) 10231da177e4SLinus Torvalds val |= (unsigned int)ucontrol->value.iec958.status[i] << (i * 8); 10241da177e4SLinus Torvalds change = val != chip->dig_status; 10251da177e4SLinus Torvalds chip->dig_status = val; 10261da177e4SLinus Torvalds spin_unlock_irq(&chip->reg_lock); 10271da177e4SLinus Torvalds return change; 10281da177e4SLinus Torvalds } 10291da177e4SLinus Torvalds 10302cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_spdif_default __devinitdata = 10311da177e4SLinus Torvalds { 10321da177e4SLinus Torvalds .iface = SNDRV_CTL_ELEM_IFACE_PCM, 10331da177e4SLinus Torvalds .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT), 10341da177e4SLinus Torvalds .info = snd_cmipci_spdif_default_info, 10351da177e4SLinus Torvalds .get = snd_cmipci_spdif_default_get, 10361da177e4SLinus Torvalds .put = snd_cmipci_spdif_default_put 10371da177e4SLinus Torvalds }; 10381da177e4SLinus Torvalds 10392cbdb686STakashi Iwai static int snd_cmipci_spdif_mask_info(struct snd_kcontrol *kcontrol, 10402cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 10411da177e4SLinus Torvalds { 10421da177e4SLinus Torvalds uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 10431da177e4SLinus Torvalds uinfo->count = 1; 10441da177e4SLinus Torvalds return 0; 10451da177e4SLinus Torvalds } 10461da177e4SLinus Torvalds 10472cbdb686STakashi Iwai static int snd_cmipci_spdif_mask_get(struct snd_kcontrol *kcontrol, 10482cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 10491da177e4SLinus Torvalds { 10501da177e4SLinus Torvalds ucontrol->value.iec958.status[0] = 0xff; 10511da177e4SLinus Torvalds ucontrol->value.iec958.status[1] = 0xff; 10521da177e4SLinus Torvalds ucontrol->value.iec958.status[2] = 0xff; 10531da177e4SLinus Torvalds ucontrol->value.iec958.status[3] = 0xff; 10541da177e4SLinus Torvalds return 0; 10551da177e4SLinus Torvalds } 10561da177e4SLinus Torvalds 10572cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_spdif_mask __devinitdata = 10581da177e4SLinus Torvalds { 10591da177e4SLinus Torvalds .access = SNDRV_CTL_ELEM_ACCESS_READ, 106067ed4161SClemens Ladisch .iface = SNDRV_CTL_ELEM_IFACE_PCM, 10611da177e4SLinus Torvalds .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK), 10621da177e4SLinus Torvalds .info = snd_cmipci_spdif_mask_info, 10631da177e4SLinus Torvalds .get = snd_cmipci_spdif_mask_get, 10641da177e4SLinus Torvalds }; 10651da177e4SLinus Torvalds 10662cbdb686STakashi Iwai static int snd_cmipci_spdif_stream_info(struct snd_kcontrol *kcontrol, 10672cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 10681da177e4SLinus Torvalds { 10691da177e4SLinus Torvalds uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958; 10701da177e4SLinus Torvalds uinfo->count = 1; 10711da177e4SLinus Torvalds return 0; 10721da177e4SLinus Torvalds } 10731da177e4SLinus Torvalds 10742cbdb686STakashi Iwai static int snd_cmipci_spdif_stream_get(struct snd_kcontrol *kcontrol, 10752cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 10761da177e4SLinus Torvalds { 10772cbdb686STakashi Iwai struct cmipci *chip = snd_kcontrol_chip(kcontrol); 10781da177e4SLinus Torvalds int i; 10791da177e4SLinus Torvalds 10801da177e4SLinus Torvalds spin_lock_irq(&chip->reg_lock); 10811da177e4SLinus Torvalds for (i = 0; i < 4; i++) 10821da177e4SLinus Torvalds ucontrol->value.iec958.status[i] = (chip->dig_pcm_status >> (i * 8)) & 0xff; 10831da177e4SLinus Torvalds spin_unlock_irq(&chip->reg_lock); 10841da177e4SLinus Torvalds return 0; 10851da177e4SLinus Torvalds } 10861da177e4SLinus Torvalds 10872cbdb686STakashi Iwai static int snd_cmipci_spdif_stream_put(struct snd_kcontrol *kcontrol, 10882cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 10891da177e4SLinus Torvalds { 10902cbdb686STakashi Iwai struct cmipci *chip = snd_kcontrol_chip(kcontrol); 10911da177e4SLinus Torvalds int i, change; 10921da177e4SLinus Torvalds unsigned int val; 10931da177e4SLinus Torvalds 10941da177e4SLinus Torvalds val = 0; 10951da177e4SLinus Torvalds spin_lock_irq(&chip->reg_lock); 10961da177e4SLinus Torvalds for (i = 0; i < 4; i++) 10971da177e4SLinus Torvalds val |= (unsigned int)ucontrol->value.iec958.status[i] << (i * 8); 10981da177e4SLinus Torvalds change = val != chip->dig_pcm_status; 10991da177e4SLinus Torvalds chip->dig_pcm_status = val; 11001da177e4SLinus Torvalds spin_unlock_irq(&chip->reg_lock); 11011da177e4SLinus Torvalds return change; 11021da177e4SLinus Torvalds } 11031da177e4SLinus Torvalds 11042cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_spdif_stream __devinitdata = 11051da177e4SLinus Torvalds { 11061da177e4SLinus Torvalds .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE, 11071da177e4SLinus Torvalds .iface = SNDRV_CTL_ELEM_IFACE_PCM, 11081da177e4SLinus Torvalds .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM), 11091da177e4SLinus Torvalds .info = snd_cmipci_spdif_stream_info, 11101da177e4SLinus Torvalds .get = snd_cmipci_spdif_stream_get, 11111da177e4SLinus Torvalds .put = snd_cmipci_spdif_stream_put 11121da177e4SLinus Torvalds }; 11131da177e4SLinus Torvalds 11141da177e4SLinus Torvalds /* 11151da177e4SLinus Torvalds */ 11161da177e4SLinus Torvalds 11171da177e4SLinus Torvalds /* save mixer setting and mute for AC3 playback */ 11182cbdb686STakashi Iwai static int save_mixer_state(struct cmipci *cm) 11191da177e4SLinus Torvalds { 11201da177e4SLinus Torvalds if (! cm->mixer_insensitive) { 11212cbdb686STakashi Iwai struct snd_ctl_elem_value *val; 11221da177e4SLinus Torvalds unsigned int i; 11231da177e4SLinus Torvalds 11241da177e4SLinus Torvalds val = kmalloc(sizeof(*val), GFP_ATOMIC); 11251da177e4SLinus Torvalds if (!val) 11261da177e4SLinus Torvalds return -ENOMEM; 11271da177e4SLinus Torvalds for (i = 0; i < CM_SAVED_MIXERS; i++) { 11282cbdb686STakashi Iwai struct snd_kcontrol *ctl = cm->mixer_res_ctl[i]; 11291da177e4SLinus Torvalds if (ctl) { 11301da177e4SLinus Torvalds int event; 11311da177e4SLinus Torvalds memset(val, 0, sizeof(*val)); 11321da177e4SLinus Torvalds ctl->get(ctl, val); 11331da177e4SLinus Torvalds cm->mixer_res_status[i] = val->value.integer.value[0]; 11341da177e4SLinus Torvalds val->value.integer.value[0] = cm_saved_mixer[i].toggle_on; 11351da177e4SLinus Torvalds event = SNDRV_CTL_EVENT_MASK_INFO; 11361da177e4SLinus Torvalds if (cm->mixer_res_status[i] != val->value.integer.value[0]) { 11371da177e4SLinus Torvalds ctl->put(ctl, val); /* toggle */ 11381da177e4SLinus Torvalds event |= SNDRV_CTL_EVENT_MASK_VALUE; 11391da177e4SLinus Torvalds } 11401da177e4SLinus Torvalds ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE; 11411da177e4SLinus Torvalds snd_ctl_notify(cm->card, event, &ctl->id); 11421da177e4SLinus Torvalds } 11431da177e4SLinus Torvalds } 11441da177e4SLinus Torvalds kfree(val); 11451da177e4SLinus Torvalds cm->mixer_insensitive = 1; 11461da177e4SLinus Torvalds } 11471da177e4SLinus Torvalds return 0; 11481da177e4SLinus Torvalds } 11491da177e4SLinus Torvalds 11501da177e4SLinus Torvalds 11511da177e4SLinus Torvalds /* restore the previously saved mixer status */ 11522cbdb686STakashi Iwai static void restore_mixer_state(struct cmipci *cm) 11531da177e4SLinus Torvalds { 11541da177e4SLinus Torvalds if (cm->mixer_insensitive) { 11552cbdb686STakashi Iwai struct snd_ctl_elem_value *val; 11561da177e4SLinus Torvalds unsigned int i; 11571da177e4SLinus Torvalds 11581da177e4SLinus Torvalds val = kmalloc(sizeof(*val), GFP_KERNEL); 11591da177e4SLinus Torvalds if (!val) 11601da177e4SLinus Torvalds return; 11611da177e4SLinus Torvalds cm->mixer_insensitive = 0; /* at first clear this; 11621da177e4SLinus Torvalds otherwise the changes will be ignored */ 11631da177e4SLinus Torvalds for (i = 0; i < CM_SAVED_MIXERS; i++) { 11642cbdb686STakashi Iwai struct snd_kcontrol *ctl = cm->mixer_res_ctl[i]; 11651da177e4SLinus Torvalds if (ctl) { 11661da177e4SLinus Torvalds int event; 11671da177e4SLinus Torvalds 11681da177e4SLinus Torvalds memset(val, 0, sizeof(*val)); 11691da177e4SLinus Torvalds ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE; 11701da177e4SLinus Torvalds ctl->get(ctl, val); 11711da177e4SLinus Torvalds event = SNDRV_CTL_EVENT_MASK_INFO; 11721da177e4SLinus Torvalds if (val->value.integer.value[0] != cm->mixer_res_status[i]) { 11731da177e4SLinus Torvalds val->value.integer.value[0] = cm->mixer_res_status[i]; 11741da177e4SLinus Torvalds ctl->put(ctl, val); 11751da177e4SLinus Torvalds event |= SNDRV_CTL_EVENT_MASK_VALUE; 11761da177e4SLinus Torvalds } 11771da177e4SLinus Torvalds snd_ctl_notify(cm->card, event, &ctl->id); 11781da177e4SLinus Torvalds } 11791da177e4SLinus Torvalds } 11801da177e4SLinus Torvalds kfree(val); 11811da177e4SLinus Torvalds } 11821da177e4SLinus Torvalds } 11831da177e4SLinus Torvalds 11841da177e4SLinus Torvalds /* spinlock held! */ 11852cbdb686STakashi Iwai static void setup_ac3(struct cmipci *cm, struct snd_pcm_substream *subs, int do_ac3, int rate) 11861da177e4SLinus Torvalds { 11871da177e4SLinus Torvalds if (do_ac3) { 11881da177e4SLinus Torvalds /* AC3EN for 037 */ 11891da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_AC3EN1); 11901da177e4SLinus Torvalds /* AC3EN for 039 */ 11911da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_AC3EN2); 11921da177e4SLinus Torvalds 11931da177e4SLinus Torvalds if (cm->can_ac3_hw) { 11941da177e4SLinus Torvalds /* SPD24SEL for 037, 0x02 */ 11951da177e4SLinus Torvalds /* SPD24SEL for 039, 0x20, but cannot be set */ 11961da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL); 11971da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL); 11981da177e4SLinus Torvalds } else { /* can_ac3_sw */ 11991da177e4SLinus Torvalds /* SPD32SEL for 037 & 039, 0x20 */ 12001da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL); 12011da177e4SLinus Torvalds /* set 176K sample rate to fix 033 HW bug */ 12021da177e4SLinus Torvalds if (cm->chip_version == 33) { 12031da177e4SLinus Torvalds if (rate >= 48000) { 12041da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K); 12051da177e4SLinus Torvalds } else { 12061da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K); 12071da177e4SLinus Torvalds } 12081da177e4SLinus Torvalds } 12091da177e4SLinus Torvalds } 12101da177e4SLinus Torvalds 12111da177e4SLinus Torvalds } else { 12121da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_AC3EN1); 12131da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_AC3EN2); 12141da177e4SLinus Torvalds 12151da177e4SLinus Torvalds if (cm->can_ac3_hw) { 12161da177e4SLinus Torvalds /* chip model >= 37 */ 12171da177e4SLinus Torvalds if (snd_pcm_format_width(subs->runtime->format) > 16) { 12181da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL); 12191da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL); 12201da177e4SLinus Torvalds } else { 12211da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL); 12221da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL); 12231da177e4SLinus Torvalds } 12241da177e4SLinus Torvalds } else { 12251da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL); 12261da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL); 12271da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K); 12281da177e4SLinus Torvalds } 12291da177e4SLinus Torvalds } 12301da177e4SLinus Torvalds } 12311da177e4SLinus Torvalds 12322cbdb686STakashi Iwai static int setup_spdif_playback(struct cmipci *cm, struct snd_pcm_substream *subs, int up, int do_ac3) 12331da177e4SLinus Torvalds { 12341da177e4SLinus Torvalds int rate, err; 12351da177e4SLinus Torvalds 12361da177e4SLinus Torvalds rate = subs->runtime->rate; 12371da177e4SLinus Torvalds 12381da177e4SLinus Torvalds if (up && do_ac3) 12391da177e4SLinus Torvalds if ((err = save_mixer_state(cm)) < 0) 12401da177e4SLinus Torvalds return err; 12411da177e4SLinus Torvalds 12421da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 12431da177e4SLinus Torvalds cm->spdif_playback_avail = up; 12441da177e4SLinus Torvalds if (up) { 12451da177e4SLinus Torvalds /* they are controlled via "IEC958 Output Switch" */ 12461da177e4SLinus Torvalds /* snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT); */ 12471da177e4SLinus Torvalds /* snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_SPDO2DAC); */ 12481da177e4SLinus Torvalds if (cm->spdif_playback_enabled) 12491da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF); 12501da177e4SLinus Torvalds setup_ac3(cm, subs, do_ac3, rate); 12511da177e4SLinus Torvalds 12528992e18dSClemens Ladisch if (rate == 48000 || rate == 96000) 12531da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K | CM_SPDF_AC97); 12541da177e4SLinus Torvalds else 12551da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K | CM_SPDF_AC97); 12568992e18dSClemens Ladisch if (rate > 48000) 12578992e18dSClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS); 12588992e18dSClemens Ladisch else 12598992e18dSClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS); 12601da177e4SLinus Torvalds } else { 12611da177e4SLinus Torvalds /* they are controlled via "IEC958 Output Switch" */ 12621da177e4SLinus Torvalds /* snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT); */ 12631da177e4SLinus Torvalds /* snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_SPDO2DAC); */ 12648992e18dSClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS); 12651da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF); 12661da177e4SLinus Torvalds setup_ac3(cm, subs, 0, 0); 12671da177e4SLinus Torvalds } 12681da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 12691da177e4SLinus Torvalds return 0; 12701da177e4SLinus Torvalds } 12711da177e4SLinus Torvalds 12721da177e4SLinus Torvalds 12731da177e4SLinus Torvalds /* 12741da177e4SLinus Torvalds * preparation 12751da177e4SLinus Torvalds */ 12761da177e4SLinus Torvalds 12771da177e4SLinus Torvalds /* playback - enable spdif only on the certain condition */ 12782cbdb686STakashi Iwai static int snd_cmipci_playback_prepare(struct snd_pcm_substream *substream) 12791da177e4SLinus Torvalds { 12802cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 12811da177e4SLinus Torvalds int rate = substream->runtime->rate; 12821da177e4SLinus Torvalds int err, do_spdif, do_ac3 = 0; 12831da177e4SLinus Torvalds 12848992e18dSClemens Ladisch do_spdif = (rate >= 44100 && 12851da177e4SLinus Torvalds substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE && 12861da177e4SLinus Torvalds substream->runtime->channels == 2); 12871da177e4SLinus Torvalds if (do_spdif && cm->can_ac3_hw) 12881da177e4SLinus Torvalds do_ac3 = cm->dig_pcm_status & IEC958_AES0_NONAUDIO; 12891da177e4SLinus Torvalds if ((err = setup_spdif_playback(cm, substream, do_spdif, do_ac3)) < 0) 12901da177e4SLinus Torvalds return err; 12911da177e4SLinus Torvalds return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_PLAY], substream); 12921da177e4SLinus Torvalds } 12931da177e4SLinus Torvalds 12941da177e4SLinus Torvalds /* playback (via device #2) - enable spdif always */ 12952cbdb686STakashi Iwai static int snd_cmipci_playback_spdif_prepare(struct snd_pcm_substream *substream) 12961da177e4SLinus Torvalds { 12972cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 12981da177e4SLinus Torvalds int err, do_ac3; 12991da177e4SLinus Torvalds 13001da177e4SLinus Torvalds if (cm->can_ac3_hw) 13011da177e4SLinus Torvalds do_ac3 = cm->dig_pcm_status & IEC958_AES0_NONAUDIO; 13021da177e4SLinus Torvalds else 13031da177e4SLinus Torvalds do_ac3 = 1; /* doesn't matter */ 13041da177e4SLinus Torvalds if ((err = setup_spdif_playback(cm, substream, 1, do_ac3)) < 0) 13051da177e4SLinus Torvalds return err; 13061da177e4SLinus Torvalds return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_PLAY], substream); 13071da177e4SLinus Torvalds } 13081da177e4SLinus Torvalds 1309*c36fd8c3SClemens Ladisch /* 1310*c36fd8c3SClemens Ladisch * Apparently, the samples last played on channel A stay in some buffer, even 1311*c36fd8c3SClemens Ladisch * after the channel is reset, and get added to the data for the rear DACs when 1312*c36fd8c3SClemens Ladisch * playing a multichannel stream on channel B. This is likely to generate 1313*c36fd8c3SClemens Ladisch * wraparounds and thus distortions. 1314*c36fd8c3SClemens Ladisch * To avoid this, we play at least one zero sample after the actual stream has 1315*c36fd8c3SClemens Ladisch * stopped. 1316*c36fd8c3SClemens Ladisch */ 1317*c36fd8c3SClemens Ladisch static void snd_cmipci_silence_hack(struct cmipci *cm, struct cmipci_pcm *rec) 1318*c36fd8c3SClemens Ladisch { 1319*c36fd8c3SClemens Ladisch struct snd_pcm_runtime *runtime = rec->substream->runtime; 1320*c36fd8c3SClemens Ladisch unsigned int reg, val; 1321*c36fd8c3SClemens Ladisch 1322*c36fd8c3SClemens Ladisch if (rec->needs_silencing && runtime && runtime->dma_area) { 1323*c36fd8c3SClemens Ladisch /* set up a small silence buffer */ 1324*c36fd8c3SClemens Ladisch memset(runtime->dma_area, 0, PAGE_SIZE); 1325*c36fd8c3SClemens Ladisch reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2; 1326*c36fd8c3SClemens Ladisch val = ((PAGE_SIZE / 4) - 1) | (((PAGE_SIZE / 4) / 2 - 1) << 16); 1327*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, reg, val); 1328*c36fd8c3SClemens Ladisch 1329*c36fd8c3SClemens Ladisch /* configure for 16 bits, 2 channels, 8 kHz */ 1330*c36fd8c3SClemens Ladisch if (runtime->channels > 2) 1331*c36fd8c3SClemens Ladisch set_dac_channels(cm, rec, 2); 1332*c36fd8c3SClemens Ladisch spin_lock_irq(&cm->reg_lock); 1333*c36fd8c3SClemens Ladisch val = snd_cmipci_read(cm, CM_REG_FUNCTRL1); 1334*c36fd8c3SClemens Ladisch val &= ~(CM_ASFC_MASK << (rec->ch * 3)); 1335*c36fd8c3SClemens Ladisch val |= (4 << CM_ASFC_SHIFT) << (rec->ch * 3); 1336*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, CM_REG_FUNCTRL1, val); 1337*c36fd8c3SClemens Ladisch val = snd_cmipci_read(cm, CM_REG_CHFORMAT); 1338*c36fd8c3SClemens Ladisch val &= ~(CM_CH0FMT_MASK << (rec->ch * 2)); 1339*c36fd8c3SClemens Ladisch val |= (3 << CM_CH0FMT_SHIFT) << (rec->ch * 2); 1340*c36fd8c3SClemens Ladisch if (cm->chip_version == 68) { 1341*c36fd8c3SClemens Ladisch val &= ~(CM_CH0_SRATE_88K << (rec->ch * 2)); 1342*c36fd8c3SClemens Ladisch val &= ~(CM_CH0_SRATE_96K << (rec->ch * 2)); 1343*c36fd8c3SClemens Ladisch } 1344*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, CM_REG_CHFORMAT, val); 1345*c36fd8c3SClemens Ladisch 1346*c36fd8c3SClemens Ladisch /* start stream (we don't need interrupts) */ 1347*c36fd8c3SClemens Ladisch cm->ctrl |= CM_CHEN0 << rec->ch; 1348*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl); 1349*c36fd8c3SClemens Ladisch spin_unlock_irq(&cm->reg_lock); 1350*c36fd8c3SClemens Ladisch 1351*c36fd8c3SClemens Ladisch msleep(1); 1352*c36fd8c3SClemens Ladisch 1353*c36fd8c3SClemens Ladisch /* stop and reset stream */ 1354*c36fd8c3SClemens Ladisch spin_lock_irq(&cm->reg_lock); 1355*c36fd8c3SClemens Ladisch cm->ctrl &= ~(CM_CHEN0 << rec->ch); 1356*c36fd8c3SClemens Ladisch val = CM_RST_CH0 << rec->ch; 1357*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | val); 1358*c36fd8c3SClemens Ladisch snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~val); 1359*c36fd8c3SClemens Ladisch spin_unlock_irq(&cm->reg_lock); 1360*c36fd8c3SClemens Ladisch 1361*c36fd8c3SClemens Ladisch rec->needs_silencing = 0; 1362*c36fd8c3SClemens Ladisch } 1363*c36fd8c3SClemens Ladisch } 1364*c36fd8c3SClemens Ladisch 13652cbdb686STakashi Iwai static int snd_cmipci_playback_hw_free(struct snd_pcm_substream *substream) 13661da177e4SLinus Torvalds { 13672cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 13681da177e4SLinus Torvalds setup_spdif_playback(cm, substream, 0, 0); 13691da177e4SLinus Torvalds restore_mixer_state(cm); 1370*c36fd8c3SClemens Ladisch snd_cmipci_silence_hack(cm, &cm->channel[0]); 1371*c36fd8c3SClemens Ladisch return snd_cmipci_hw_free(substream); 1372*c36fd8c3SClemens Ladisch } 1373*c36fd8c3SClemens Ladisch 1374*c36fd8c3SClemens Ladisch static int snd_cmipci_playback2_hw_free(struct snd_pcm_substream *substream) 1375*c36fd8c3SClemens Ladisch { 1376*c36fd8c3SClemens Ladisch struct cmipci *cm = snd_pcm_substream_chip(substream); 1377*c36fd8c3SClemens Ladisch snd_cmipci_silence_hack(cm, &cm->channel[1]); 13781da177e4SLinus Torvalds return snd_cmipci_hw_free(substream); 13791da177e4SLinus Torvalds } 13801da177e4SLinus Torvalds 13811da177e4SLinus Torvalds /* capture */ 13822cbdb686STakashi Iwai static int snd_cmipci_capture_prepare(struct snd_pcm_substream *substream) 13831da177e4SLinus Torvalds { 13842cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 13851da177e4SLinus Torvalds return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_CAPT], substream); 13861da177e4SLinus Torvalds } 13871da177e4SLinus Torvalds 13881da177e4SLinus Torvalds /* capture with spdif (via device #2) */ 13892cbdb686STakashi Iwai static int snd_cmipci_capture_spdif_prepare(struct snd_pcm_substream *substream) 13901da177e4SLinus Torvalds { 13912cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 13921da177e4SLinus Torvalds 13931da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 13941da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_CAPTURE_SPDF); 13951da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 13961da177e4SLinus Torvalds 13971da177e4SLinus Torvalds return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_CAPT], substream); 13981da177e4SLinus Torvalds } 13991da177e4SLinus Torvalds 14002cbdb686STakashi Iwai static int snd_cmipci_capture_spdif_hw_free(struct snd_pcm_substream *subs) 14011da177e4SLinus Torvalds { 14022cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(subs); 14031da177e4SLinus Torvalds 14041da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 14051da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_CAPTURE_SPDF); 14061da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 14071da177e4SLinus Torvalds 14081da177e4SLinus Torvalds return snd_cmipci_hw_free(subs); 14091da177e4SLinus Torvalds } 14101da177e4SLinus Torvalds 14111da177e4SLinus Torvalds 14121da177e4SLinus Torvalds /* 14131da177e4SLinus Torvalds * interrupt handler 14141da177e4SLinus Torvalds */ 14157d12e780SDavid Howells static irqreturn_t snd_cmipci_interrupt(int irq, void *dev_id) 14161da177e4SLinus Torvalds { 14172cbdb686STakashi Iwai struct cmipci *cm = dev_id; 14181da177e4SLinus Torvalds unsigned int status, mask = 0; 14191da177e4SLinus Torvalds 14201da177e4SLinus Torvalds /* fastpath out, to ease interrupt sharing */ 14211da177e4SLinus Torvalds status = snd_cmipci_read(cm, CM_REG_INT_STATUS); 14221da177e4SLinus Torvalds if (!(status & CM_INTR)) 14231da177e4SLinus Torvalds return IRQ_NONE; 14241da177e4SLinus Torvalds 14251da177e4SLinus Torvalds /* acknowledge interrupt */ 14261da177e4SLinus Torvalds spin_lock(&cm->reg_lock); 14271da177e4SLinus Torvalds if (status & CM_CHINT0) 14281da177e4SLinus Torvalds mask |= CM_CH0_INT_EN; 14291da177e4SLinus Torvalds if (status & CM_CHINT1) 14301da177e4SLinus Torvalds mask |= CM_CH1_INT_EN; 14311da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_INT_HLDCLR, mask); 14321da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_INT_HLDCLR, mask); 14331da177e4SLinus Torvalds spin_unlock(&cm->reg_lock); 14341da177e4SLinus Torvalds 14351da177e4SLinus Torvalds if (cm->rmidi && (status & CM_UARTINT)) 14367d12e780SDavid Howells snd_mpu401_uart_interrupt(irq, cm->rmidi->private_data); 14371da177e4SLinus Torvalds 14381da177e4SLinus Torvalds if (cm->pcm) { 14391da177e4SLinus Torvalds if ((status & CM_CHINT0) && cm->channel[0].running) 14401da177e4SLinus Torvalds snd_pcm_period_elapsed(cm->channel[0].substream); 14411da177e4SLinus Torvalds if ((status & CM_CHINT1) && cm->channel[1].running) 14421da177e4SLinus Torvalds snd_pcm_period_elapsed(cm->channel[1].substream); 14431da177e4SLinus Torvalds } 14441da177e4SLinus Torvalds return IRQ_HANDLED; 14451da177e4SLinus Torvalds } 14461da177e4SLinus Torvalds 14471da177e4SLinus Torvalds /* 14481da177e4SLinus Torvalds * h/w infos 14491da177e4SLinus Torvalds */ 14501da177e4SLinus Torvalds 14511da177e4SLinus Torvalds /* playback on channel A */ 14522cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_playback = 14531da177e4SLinus Torvalds { 14541da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 14551da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1456cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 14571da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE, 14581da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000, 14591da177e4SLinus Torvalds .rate_min = 5512, 14601da177e4SLinus Torvalds .rate_max = 48000, 14611da177e4SLinus Torvalds .channels_min = 1, 14621da177e4SLinus Torvalds .channels_max = 2, 14631da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 14641da177e4SLinus Torvalds .period_bytes_min = 64, 14651da177e4SLinus Torvalds .period_bytes_max = (128*1024), 14661da177e4SLinus Torvalds .periods_min = 2, 14671da177e4SLinus Torvalds .periods_max = 1024, 14681da177e4SLinus Torvalds .fifo_size = 0, 14691da177e4SLinus Torvalds }; 14701da177e4SLinus Torvalds 14711da177e4SLinus Torvalds /* capture on channel B */ 14722cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_capture = 14731da177e4SLinus Torvalds { 14741da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 14751da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1476cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 14771da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE, 14781da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000, 14791da177e4SLinus Torvalds .rate_min = 5512, 14801da177e4SLinus Torvalds .rate_max = 48000, 14811da177e4SLinus Torvalds .channels_min = 1, 14821da177e4SLinus Torvalds .channels_max = 2, 14831da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 14841da177e4SLinus Torvalds .period_bytes_min = 64, 14851da177e4SLinus Torvalds .period_bytes_max = (128*1024), 14861da177e4SLinus Torvalds .periods_min = 2, 14871da177e4SLinus Torvalds .periods_max = 1024, 14881da177e4SLinus Torvalds .fifo_size = 0, 14891da177e4SLinus Torvalds }; 14901da177e4SLinus Torvalds 14911da177e4SLinus Torvalds /* playback on channel B - stereo 16bit only? */ 14922cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_playback2 = 14931da177e4SLinus Torvalds { 14941da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 14951da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1496cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 14971da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_S16_LE, 14981da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000, 14991da177e4SLinus Torvalds .rate_min = 5512, 15001da177e4SLinus Torvalds .rate_max = 48000, 15011da177e4SLinus Torvalds .channels_min = 2, 15021da177e4SLinus Torvalds .channels_max = 2, 15031da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 15041da177e4SLinus Torvalds .period_bytes_min = 64, 15051da177e4SLinus Torvalds .period_bytes_max = (128*1024), 15061da177e4SLinus Torvalds .periods_min = 2, 15071da177e4SLinus Torvalds .periods_max = 1024, 15081da177e4SLinus Torvalds .fifo_size = 0, 15091da177e4SLinus Torvalds }; 15101da177e4SLinus Torvalds 15111da177e4SLinus Torvalds /* spdif playback on channel A */ 15122cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_playback_spdif = 15131da177e4SLinus Torvalds { 15141da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 15151da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1516cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 15171da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_S16_LE, 15181da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000, 15191da177e4SLinus Torvalds .rate_min = 44100, 15201da177e4SLinus Torvalds .rate_max = 48000, 15211da177e4SLinus Torvalds .channels_min = 2, 15221da177e4SLinus Torvalds .channels_max = 2, 15231da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 15241da177e4SLinus Torvalds .period_bytes_min = 64, 15251da177e4SLinus Torvalds .period_bytes_max = (128*1024), 15261da177e4SLinus Torvalds .periods_min = 2, 15271da177e4SLinus Torvalds .periods_max = 1024, 15281da177e4SLinus Torvalds .fifo_size = 0, 15291da177e4SLinus Torvalds }; 15301da177e4SLinus Torvalds 15311da177e4SLinus Torvalds /* spdif playback on channel A (32bit, IEC958 subframes) */ 15322cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_playback_iec958_subframe = 15331da177e4SLinus Torvalds { 15341da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 15351da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1536cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 15371da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE, 15381da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000, 15391da177e4SLinus Torvalds .rate_min = 44100, 15401da177e4SLinus Torvalds .rate_max = 48000, 15411da177e4SLinus Torvalds .channels_min = 2, 15421da177e4SLinus Torvalds .channels_max = 2, 15431da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 15441da177e4SLinus Torvalds .period_bytes_min = 64, 15451da177e4SLinus Torvalds .period_bytes_max = (128*1024), 15461da177e4SLinus Torvalds .periods_min = 2, 15471da177e4SLinus Torvalds .periods_max = 1024, 15481da177e4SLinus Torvalds .fifo_size = 0, 15491da177e4SLinus Torvalds }; 15501da177e4SLinus Torvalds 15511da177e4SLinus Torvalds /* spdif capture on channel B */ 15522cbdb686STakashi Iwai static struct snd_pcm_hardware snd_cmipci_capture_spdif = 15531da177e4SLinus Torvalds { 15541da177e4SLinus Torvalds .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED | 15551da177e4SLinus Torvalds SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE | 1556cb60e5f5STakashi Iwai SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID), 15571da177e4SLinus Torvalds .formats = SNDRV_PCM_FMTBIT_S16_LE, 15581da177e4SLinus Torvalds .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000, 15591da177e4SLinus Torvalds .rate_min = 44100, 15601da177e4SLinus Torvalds .rate_max = 48000, 15611da177e4SLinus Torvalds .channels_min = 2, 15621da177e4SLinus Torvalds .channels_max = 2, 15631da177e4SLinus Torvalds .buffer_bytes_max = (128*1024), 15641da177e4SLinus Torvalds .period_bytes_min = 64, 15651da177e4SLinus Torvalds .period_bytes_max = (128*1024), 15661da177e4SLinus Torvalds .periods_min = 2, 15671da177e4SLinus Torvalds .periods_max = 1024, 15681da177e4SLinus Torvalds .fifo_size = 0, 15691da177e4SLinus Torvalds }; 15701da177e4SLinus Torvalds 15711da177e4SLinus Torvalds /* 15721da177e4SLinus Torvalds * check device open/close 15731da177e4SLinus Torvalds */ 15742cbdb686STakashi Iwai static int open_device_check(struct cmipci *cm, int mode, struct snd_pcm_substream *subs) 15751da177e4SLinus Torvalds { 15761da177e4SLinus Torvalds int ch = mode & CM_OPEN_CH_MASK; 15771da177e4SLinus Torvalds 15781da177e4SLinus Torvalds /* FIXME: a file should wait until the device becomes free 15791da177e4SLinus Torvalds * when it's opened on blocking mode. however, since the current 15801da177e4SLinus Torvalds * pcm framework doesn't pass file pointer before actually opened, 15811da177e4SLinus Torvalds * we can't know whether blocking mode or not in open callback.. 15821da177e4SLinus Torvalds */ 158362932df8SIngo Molnar mutex_lock(&cm->open_mutex); 15841da177e4SLinus Torvalds if (cm->opened[ch]) { 158562932df8SIngo Molnar mutex_unlock(&cm->open_mutex); 15861da177e4SLinus Torvalds return -EBUSY; 15871da177e4SLinus Torvalds } 15881da177e4SLinus Torvalds cm->opened[ch] = mode; 15891da177e4SLinus Torvalds cm->channel[ch].substream = subs; 15901da177e4SLinus Torvalds if (! (mode & CM_OPEN_DAC)) { 15911da177e4SLinus Torvalds /* disable dual DAC mode */ 15921da177e4SLinus Torvalds cm->channel[ch].is_dac = 0; 15931da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 15941da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC); 15951da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 15961da177e4SLinus Torvalds } 159762932df8SIngo Molnar mutex_unlock(&cm->open_mutex); 15981da177e4SLinus Torvalds return 0; 15991da177e4SLinus Torvalds } 16001da177e4SLinus Torvalds 16012cbdb686STakashi Iwai static void close_device_check(struct cmipci *cm, int mode) 16021da177e4SLinus Torvalds { 16031da177e4SLinus Torvalds int ch = mode & CM_OPEN_CH_MASK; 16041da177e4SLinus Torvalds 160562932df8SIngo Molnar mutex_lock(&cm->open_mutex); 16061da177e4SLinus Torvalds if (cm->opened[ch] == mode) { 16071da177e4SLinus Torvalds if (cm->channel[ch].substream) { 16081da177e4SLinus Torvalds snd_cmipci_ch_reset(cm, ch); 16091da177e4SLinus Torvalds cm->channel[ch].running = 0; 16101da177e4SLinus Torvalds cm->channel[ch].substream = NULL; 16111da177e4SLinus Torvalds } 16121da177e4SLinus Torvalds cm->opened[ch] = 0; 16131da177e4SLinus Torvalds if (! cm->channel[ch].is_dac) { 16141da177e4SLinus Torvalds /* enable dual DAC mode again */ 16151da177e4SLinus Torvalds cm->channel[ch].is_dac = 1; 16161da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 16171da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC); 16181da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 16191da177e4SLinus Torvalds } 16201da177e4SLinus Torvalds } 162162932df8SIngo Molnar mutex_unlock(&cm->open_mutex); 16221da177e4SLinus Torvalds } 16231da177e4SLinus Torvalds 16241da177e4SLinus Torvalds /* 16251da177e4SLinus Torvalds */ 16261da177e4SLinus Torvalds 16272cbdb686STakashi Iwai static int snd_cmipci_playback_open(struct snd_pcm_substream *substream) 16281da177e4SLinus Torvalds { 16292cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 16302cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 16311da177e4SLinus Torvalds int err; 16321da177e4SLinus Torvalds 16331da177e4SLinus Torvalds if ((err = open_device_check(cm, CM_OPEN_PLAYBACK, substream)) < 0) 16341da177e4SLinus Torvalds return err; 16351da177e4SLinus Torvalds runtime->hw = snd_cmipci_playback; 16368992e18dSClemens Ladisch if (cm->chip_version == 68) { 16378992e18dSClemens Ladisch runtime->hw.rates |= SNDRV_PCM_RATE_88200 | 16388992e18dSClemens Ladisch SNDRV_PCM_RATE_96000; 16398992e18dSClemens Ladisch runtime->hw.rate_max = 96000; 16408992e18dSClemens Ladisch } 16411da177e4SLinus Torvalds snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000); 16421da177e4SLinus Torvalds cm->dig_pcm_status = cm->dig_status; 16431da177e4SLinus Torvalds return 0; 16441da177e4SLinus Torvalds } 16451da177e4SLinus Torvalds 16462cbdb686STakashi Iwai static int snd_cmipci_capture_open(struct snd_pcm_substream *substream) 16471da177e4SLinus Torvalds { 16482cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 16492cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 16501da177e4SLinus Torvalds int err; 16511da177e4SLinus Torvalds 16521da177e4SLinus Torvalds if ((err = open_device_check(cm, CM_OPEN_CAPTURE, substream)) < 0) 16531da177e4SLinus Torvalds return err; 16541da177e4SLinus Torvalds runtime->hw = snd_cmipci_capture; 16551da177e4SLinus Torvalds if (cm->chip_version == 68) { // 8768 only supports 44k/48k recording 16561da177e4SLinus Torvalds runtime->hw.rate_min = 41000; 16571da177e4SLinus Torvalds runtime->hw.rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000; 16581da177e4SLinus Torvalds } 16591da177e4SLinus Torvalds snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000); 16601da177e4SLinus Torvalds return 0; 16611da177e4SLinus Torvalds } 16621da177e4SLinus Torvalds 16632cbdb686STakashi Iwai static int snd_cmipci_playback2_open(struct snd_pcm_substream *substream) 16641da177e4SLinus Torvalds { 16652cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 16662cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 16671da177e4SLinus Torvalds int err; 16681da177e4SLinus Torvalds 16691da177e4SLinus Torvalds if ((err = open_device_check(cm, CM_OPEN_PLAYBACK2, substream)) < 0) /* use channel B */ 16701da177e4SLinus Torvalds return err; 16711da177e4SLinus Torvalds runtime->hw = snd_cmipci_playback2; 167262932df8SIngo Molnar mutex_lock(&cm->open_mutex); 16731da177e4SLinus Torvalds if (! cm->opened[CM_CH_PLAY]) { 16741da177e4SLinus Torvalds if (cm->can_multi_ch) { 16751da177e4SLinus Torvalds runtime->hw.channels_max = cm->max_channels; 16761da177e4SLinus Torvalds if (cm->max_channels == 4) 16771da177e4SLinus Torvalds snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_4); 16781da177e4SLinus Torvalds else if (cm->max_channels == 6) 16791da177e4SLinus Torvalds snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_6); 16801da177e4SLinus Torvalds else if (cm->max_channels == 8) 16811da177e4SLinus Torvalds snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_8); 16821da177e4SLinus Torvalds } 168322a22f5aSClemens Ladisch } 168422a22f5aSClemens Ladisch mutex_unlock(&cm->open_mutex); 16858992e18dSClemens Ladisch if (cm->chip_version == 68) { 16868992e18dSClemens Ladisch runtime->hw.rates |= SNDRV_PCM_RATE_88200 | 16878992e18dSClemens Ladisch SNDRV_PCM_RATE_96000; 16888992e18dSClemens Ladisch runtime->hw.rate_max = 96000; 16898992e18dSClemens Ladisch } 16901da177e4SLinus Torvalds snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000); 16911da177e4SLinus Torvalds return 0; 16921da177e4SLinus Torvalds } 16931da177e4SLinus Torvalds 16942cbdb686STakashi Iwai static int snd_cmipci_playback_spdif_open(struct snd_pcm_substream *substream) 16951da177e4SLinus Torvalds { 16962cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 16972cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 16981da177e4SLinus Torvalds int err; 16991da177e4SLinus Torvalds 17001da177e4SLinus Torvalds if ((err = open_device_check(cm, CM_OPEN_SPDIF_PLAYBACK, substream)) < 0) /* use channel A */ 17011da177e4SLinus Torvalds return err; 17021da177e4SLinus Torvalds if (cm->can_ac3_hw) { 17031da177e4SLinus Torvalds runtime->hw = snd_cmipci_playback_spdif; 170457bd68b8SClemens Ladisch if (cm->chip_version >= 37) { 17051da177e4SLinus Torvalds runtime->hw.formats |= SNDRV_PCM_FMTBIT_S32_LE; 170657bd68b8SClemens Ladisch snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24); 170757bd68b8SClemens Ladisch } 17088992e18dSClemens Ladisch if (cm->chip_version == 68) { 17098992e18dSClemens Ladisch runtime->hw.rates |= SNDRV_PCM_RATE_88200 | 17108992e18dSClemens Ladisch SNDRV_PCM_RATE_96000; 17118992e18dSClemens Ladisch runtime->hw.rate_max = 96000; 17128992e18dSClemens Ladisch } 17131da177e4SLinus Torvalds } else { 17141da177e4SLinus Torvalds runtime->hw = snd_cmipci_playback_iec958_subframe; 17151da177e4SLinus Torvalds } 17161da177e4SLinus Torvalds snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x40000); 17171da177e4SLinus Torvalds cm->dig_pcm_status = cm->dig_status; 17181da177e4SLinus Torvalds return 0; 17191da177e4SLinus Torvalds } 17201da177e4SLinus Torvalds 17212cbdb686STakashi Iwai static int snd_cmipci_capture_spdif_open(struct snd_pcm_substream *substream) 17221da177e4SLinus Torvalds { 17232cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17242cbdb686STakashi Iwai struct snd_pcm_runtime *runtime = substream->runtime; 17251da177e4SLinus Torvalds int err; 17261da177e4SLinus Torvalds 17271da177e4SLinus Torvalds if ((err = open_device_check(cm, CM_OPEN_SPDIF_CAPTURE, substream)) < 0) /* use channel B */ 17281da177e4SLinus Torvalds return err; 17291da177e4SLinus Torvalds runtime->hw = snd_cmipci_capture_spdif; 17301da177e4SLinus Torvalds snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x40000); 17311da177e4SLinus Torvalds return 0; 17321da177e4SLinus Torvalds } 17331da177e4SLinus Torvalds 17341da177e4SLinus Torvalds 17351da177e4SLinus Torvalds /* 17361da177e4SLinus Torvalds */ 17371da177e4SLinus Torvalds 17382cbdb686STakashi Iwai static int snd_cmipci_playback_close(struct snd_pcm_substream *substream) 17391da177e4SLinus Torvalds { 17402cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17411da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_PLAYBACK); 17421da177e4SLinus Torvalds return 0; 17431da177e4SLinus Torvalds } 17441da177e4SLinus Torvalds 17452cbdb686STakashi Iwai static int snd_cmipci_capture_close(struct snd_pcm_substream *substream) 17461da177e4SLinus Torvalds { 17472cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17481da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_CAPTURE); 17491da177e4SLinus Torvalds return 0; 17501da177e4SLinus Torvalds } 17511da177e4SLinus Torvalds 17522cbdb686STakashi Iwai static int snd_cmipci_playback2_close(struct snd_pcm_substream *substream) 17531da177e4SLinus Torvalds { 17542cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17551da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_PLAYBACK2); 17561da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_PLAYBACK_MULTI); 17571da177e4SLinus Torvalds return 0; 17581da177e4SLinus Torvalds } 17591da177e4SLinus Torvalds 17602cbdb686STakashi Iwai static int snd_cmipci_playback_spdif_close(struct snd_pcm_substream *substream) 17611da177e4SLinus Torvalds { 17622cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17631da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_SPDIF_PLAYBACK); 17641da177e4SLinus Torvalds return 0; 17651da177e4SLinus Torvalds } 17661da177e4SLinus Torvalds 17672cbdb686STakashi Iwai static int snd_cmipci_capture_spdif_close(struct snd_pcm_substream *substream) 17681da177e4SLinus Torvalds { 17692cbdb686STakashi Iwai struct cmipci *cm = snd_pcm_substream_chip(substream); 17701da177e4SLinus Torvalds close_device_check(cm, CM_OPEN_SPDIF_CAPTURE); 17711da177e4SLinus Torvalds return 0; 17721da177e4SLinus Torvalds } 17731da177e4SLinus Torvalds 17741da177e4SLinus Torvalds 17751da177e4SLinus Torvalds /* 17761da177e4SLinus Torvalds */ 17771da177e4SLinus Torvalds 17782cbdb686STakashi Iwai static struct snd_pcm_ops snd_cmipci_playback_ops = { 17791da177e4SLinus Torvalds .open = snd_cmipci_playback_open, 17801da177e4SLinus Torvalds .close = snd_cmipci_playback_close, 17811da177e4SLinus Torvalds .ioctl = snd_pcm_lib_ioctl, 17821da177e4SLinus Torvalds .hw_params = snd_cmipci_hw_params, 17831da177e4SLinus Torvalds .hw_free = snd_cmipci_playback_hw_free, 17841da177e4SLinus Torvalds .prepare = snd_cmipci_playback_prepare, 17851da177e4SLinus Torvalds .trigger = snd_cmipci_playback_trigger, 17861da177e4SLinus Torvalds .pointer = snd_cmipci_playback_pointer, 17871da177e4SLinus Torvalds }; 17881da177e4SLinus Torvalds 17892cbdb686STakashi Iwai static struct snd_pcm_ops snd_cmipci_capture_ops = { 17901da177e4SLinus Torvalds .open = snd_cmipci_capture_open, 17911da177e4SLinus Torvalds .close = snd_cmipci_capture_close, 17921da177e4SLinus Torvalds .ioctl = snd_pcm_lib_ioctl, 17931da177e4SLinus Torvalds .hw_params = snd_cmipci_hw_params, 17941da177e4SLinus Torvalds .hw_free = snd_cmipci_hw_free, 17951da177e4SLinus Torvalds .prepare = snd_cmipci_capture_prepare, 17961da177e4SLinus Torvalds .trigger = snd_cmipci_capture_trigger, 17971da177e4SLinus Torvalds .pointer = snd_cmipci_capture_pointer, 17981da177e4SLinus Torvalds }; 17991da177e4SLinus Torvalds 18002cbdb686STakashi Iwai static struct snd_pcm_ops snd_cmipci_playback2_ops = { 18011da177e4SLinus Torvalds .open = snd_cmipci_playback2_open, 18021da177e4SLinus Torvalds .close = snd_cmipci_playback2_close, 18031da177e4SLinus Torvalds .ioctl = snd_pcm_lib_ioctl, 18041da177e4SLinus Torvalds .hw_params = snd_cmipci_playback2_hw_params, 1805*c36fd8c3SClemens Ladisch .hw_free = snd_cmipci_playback2_hw_free, 18061da177e4SLinus Torvalds .prepare = snd_cmipci_capture_prepare, /* channel B */ 18071da177e4SLinus Torvalds .trigger = snd_cmipci_capture_trigger, /* channel B */ 18081da177e4SLinus Torvalds .pointer = snd_cmipci_capture_pointer, /* channel B */ 18091da177e4SLinus Torvalds }; 18101da177e4SLinus Torvalds 18112cbdb686STakashi Iwai static struct snd_pcm_ops snd_cmipci_playback_spdif_ops = { 18121da177e4SLinus Torvalds .open = snd_cmipci_playback_spdif_open, 18131da177e4SLinus Torvalds .close = snd_cmipci_playback_spdif_close, 18141da177e4SLinus Torvalds .ioctl = snd_pcm_lib_ioctl, 18151da177e4SLinus Torvalds .hw_params = snd_cmipci_hw_params, 18161da177e4SLinus Torvalds .hw_free = snd_cmipci_playback_hw_free, 18171da177e4SLinus Torvalds .prepare = snd_cmipci_playback_spdif_prepare, /* set up rate */ 18181da177e4SLinus Torvalds .trigger = snd_cmipci_playback_trigger, 18191da177e4SLinus Torvalds .pointer = snd_cmipci_playback_pointer, 18201da177e4SLinus Torvalds }; 18211da177e4SLinus Torvalds 18222cbdb686STakashi Iwai static struct snd_pcm_ops snd_cmipci_capture_spdif_ops = { 18231da177e4SLinus Torvalds .open = snd_cmipci_capture_spdif_open, 18241da177e4SLinus Torvalds .close = snd_cmipci_capture_spdif_close, 18251da177e4SLinus Torvalds .ioctl = snd_pcm_lib_ioctl, 18261da177e4SLinus Torvalds .hw_params = snd_cmipci_hw_params, 18271da177e4SLinus Torvalds .hw_free = snd_cmipci_capture_spdif_hw_free, 18281da177e4SLinus Torvalds .prepare = snd_cmipci_capture_spdif_prepare, 18291da177e4SLinus Torvalds .trigger = snd_cmipci_capture_trigger, 18301da177e4SLinus Torvalds .pointer = snd_cmipci_capture_pointer, 18311da177e4SLinus Torvalds }; 18321da177e4SLinus Torvalds 18331da177e4SLinus Torvalds 18341da177e4SLinus Torvalds /* 18351da177e4SLinus Torvalds */ 18361da177e4SLinus Torvalds 18372cbdb686STakashi Iwai static int __devinit snd_cmipci_pcm_new(struct cmipci *cm, int device) 18381da177e4SLinus Torvalds { 18392cbdb686STakashi Iwai struct snd_pcm *pcm; 18401da177e4SLinus Torvalds int err; 18411da177e4SLinus Torvalds 18421da177e4SLinus Torvalds err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 1, &pcm); 18431da177e4SLinus Torvalds if (err < 0) 18441da177e4SLinus Torvalds return err; 18451da177e4SLinus Torvalds 18461da177e4SLinus Torvalds snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback_ops); 18471da177e4SLinus Torvalds snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cmipci_capture_ops); 18481da177e4SLinus Torvalds 18491da177e4SLinus Torvalds pcm->private_data = cm; 18501da177e4SLinus Torvalds pcm->info_flags = 0; 18511da177e4SLinus Torvalds strcpy(pcm->name, "C-Media PCI DAC/ADC"); 18521da177e4SLinus Torvalds cm->pcm = pcm; 18531da177e4SLinus Torvalds 18541da177e4SLinus Torvalds snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV, 18551da177e4SLinus Torvalds snd_dma_pci_data(cm->pci), 64*1024, 128*1024); 18561da177e4SLinus Torvalds 18571da177e4SLinus Torvalds return 0; 18581da177e4SLinus Torvalds } 18591da177e4SLinus Torvalds 18602cbdb686STakashi Iwai static int __devinit snd_cmipci_pcm2_new(struct cmipci *cm, int device) 18611da177e4SLinus Torvalds { 18622cbdb686STakashi Iwai struct snd_pcm *pcm; 18631da177e4SLinus Torvalds int err; 18641da177e4SLinus Torvalds 18651da177e4SLinus Torvalds err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 0, &pcm); 18661da177e4SLinus Torvalds if (err < 0) 18671da177e4SLinus Torvalds return err; 18681da177e4SLinus Torvalds 18691da177e4SLinus Torvalds snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback2_ops); 18701da177e4SLinus Torvalds 18711da177e4SLinus Torvalds pcm->private_data = cm; 18721da177e4SLinus Torvalds pcm->info_flags = 0; 18731da177e4SLinus Torvalds strcpy(pcm->name, "C-Media PCI 2nd DAC"); 18741da177e4SLinus Torvalds cm->pcm2 = pcm; 18751da177e4SLinus Torvalds 18761da177e4SLinus Torvalds snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV, 18771da177e4SLinus Torvalds snd_dma_pci_data(cm->pci), 64*1024, 128*1024); 18781da177e4SLinus Torvalds 18791da177e4SLinus Torvalds return 0; 18801da177e4SLinus Torvalds } 18811da177e4SLinus Torvalds 18822cbdb686STakashi Iwai static int __devinit snd_cmipci_pcm_spdif_new(struct cmipci *cm, int device) 18831da177e4SLinus Torvalds { 18842cbdb686STakashi Iwai struct snd_pcm *pcm; 18851da177e4SLinus Torvalds int err; 18861da177e4SLinus Torvalds 18871da177e4SLinus Torvalds err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 1, &pcm); 18881da177e4SLinus Torvalds if (err < 0) 18891da177e4SLinus Torvalds return err; 18901da177e4SLinus Torvalds 18911da177e4SLinus Torvalds snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback_spdif_ops); 18921da177e4SLinus Torvalds snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cmipci_capture_spdif_ops); 18931da177e4SLinus Torvalds 18941da177e4SLinus Torvalds pcm->private_data = cm; 18951da177e4SLinus Torvalds pcm->info_flags = 0; 18961da177e4SLinus Torvalds strcpy(pcm->name, "C-Media PCI IEC958"); 18971da177e4SLinus Torvalds cm->pcm_spdif = pcm; 18981da177e4SLinus Torvalds 18991da177e4SLinus Torvalds snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV, 19001da177e4SLinus Torvalds snd_dma_pci_data(cm->pci), 64*1024, 128*1024); 19011da177e4SLinus Torvalds 19021da177e4SLinus Torvalds return 0; 19031da177e4SLinus Torvalds } 19041da177e4SLinus Torvalds 19051da177e4SLinus Torvalds /* 19061da177e4SLinus Torvalds * mixer interface: 19071da177e4SLinus Torvalds * - CM8338/8738 has a compatible mixer interface with SB16, but 19081da177e4SLinus Torvalds * lack of some elements like tone control, i/o gain and AGC. 19091da177e4SLinus Torvalds * - Access to native registers: 19101da177e4SLinus Torvalds * - A 3D switch 19111da177e4SLinus Torvalds * - Output mute switches 19121da177e4SLinus Torvalds */ 19131da177e4SLinus Torvalds 19142cbdb686STakashi Iwai static void snd_cmipci_mixer_write(struct cmipci *s, unsigned char idx, unsigned char data) 19151da177e4SLinus Torvalds { 19161da177e4SLinus Torvalds outb(idx, s->iobase + CM_REG_SB16_ADDR); 19171da177e4SLinus Torvalds outb(data, s->iobase + CM_REG_SB16_DATA); 19181da177e4SLinus Torvalds } 19191da177e4SLinus Torvalds 19202cbdb686STakashi Iwai static unsigned char snd_cmipci_mixer_read(struct cmipci *s, unsigned char idx) 19211da177e4SLinus Torvalds { 19221da177e4SLinus Torvalds unsigned char v; 19231da177e4SLinus Torvalds 19241da177e4SLinus Torvalds outb(idx, s->iobase + CM_REG_SB16_ADDR); 19251da177e4SLinus Torvalds v = inb(s->iobase + CM_REG_SB16_DATA); 19261da177e4SLinus Torvalds return v; 19271da177e4SLinus Torvalds } 19281da177e4SLinus Torvalds 19291da177e4SLinus Torvalds /* 19301da177e4SLinus Torvalds * general mixer element 19311da177e4SLinus Torvalds */ 19322cbdb686STakashi Iwai struct cmipci_sb_reg { 19331da177e4SLinus Torvalds unsigned int left_reg, right_reg; 19341da177e4SLinus Torvalds unsigned int left_shift, right_shift; 19351da177e4SLinus Torvalds unsigned int mask; 19361da177e4SLinus Torvalds unsigned int invert: 1; 19371da177e4SLinus Torvalds unsigned int stereo: 1; 19382cbdb686STakashi Iwai }; 19391da177e4SLinus Torvalds 19401da177e4SLinus Torvalds #define COMPOSE_SB_REG(lreg,rreg,lshift,rshift,mask,invert,stereo) \ 19411da177e4SLinus Torvalds ((lreg) | ((rreg) << 8) | (lshift << 16) | (rshift << 19) | (mask << 24) | (invert << 22) | (stereo << 23)) 19421da177e4SLinus Torvalds 19431da177e4SLinus Torvalds #define CMIPCI_DOUBLE(xname, left_reg, right_reg, left_shift, right_shift, mask, invert, stereo) \ 19441da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 19451da177e4SLinus Torvalds .info = snd_cmipci_info_volume, \ 19461da177e4SLinus Torvalds .get = snd_cmipci_get_volume, .put = snd_cmipci_put_volume, \ 19471da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(left_reg, right_reg, left_shift, right_shift, mask, invert, stereo), \ 19481da177e4SLinus Torvalds } 19491da177e4SLinus Torvalds 19501da177e4SLinus Torvalds #define CMIPCI_SB_VOL_STEREO(xname,reg,shift,mask) CMIPCI_DOUBLE(xname, reg, reg+1, shift, shift, mask, 0, 1) 19511da177e4SLinus Torvalds #define CMIPCI_SB_VOL_MONO(xname,reg,shift,mask) CMIPCI_DOUBLE(xname, reg, reg, shift, shift, mask, 0, 0) 19521da177e4SLinus Torvalds #define CMIPCI_SB_SW_STEREO(xname,lshift,rshift) CMIPCI_DOUBLE(xname, SB_DSP4_OUTPUT_SW, SB_DSP4_OUTPUT_SW, lshift, rshift, 1, 0, 1) 19531da177e4SLinus Torvalds #define CMIPCI_SB_SW_MONO(xname,shift) CMIPCI_DOUBLE(xname, SB_DSP4_OUTPUT_SW, SB_DSP4_OUTPUT_SW, shift, shift, 1, 0, 0) 19541da177e4SLinus Torvalds 19552cbdb686STakashi Iwai static void cmipci_sb_reg_decode(struct cmipci_sb_reg *r, unsigned long val) 19561da177e4SLinus Torvalds { 19571da177e4SLinus Torvalds r->left_reg = val & 0xff; 19581da177e4SLinus Torvalds r->right_reg = (val >> 8) & 0xff; 19591da177e4SLinus Torvalds r->left_shift = (val >> 16) & 0x07; 19601da177e4SLinus Torvalds r->right_shift = (val >> 19) & 0x07; 19611da177e4SLinus Torvalds r->invert = (val >> 22) & 1; 19621da177e4SLinus Torvalds r->stereo = (val >> 23) & 1; 19631da177e4SLinus Torvalds r->mask = (val >> 24) & 0xff; 19641da177e4SLinus Torvalds } 19651da177e4SLinus Torvalds 19662cbdb686STakashi Iwai static int snd_cmipci_info_volume(struct snd_kcontrol *kcontrol, 19672cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 19681da177e4SLinus Torvalds { 19692cbdb686STakashi Iwai struct cmipci_sb_reg reg; 19701da177e4SLinus Torvalds 19711da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 19721da177e4SLinus Torvalds uinfo->type = reg.mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER; 19731da177e4SLinus Torvalds uinfo->count = reg.stereo + 1; 19741da177e4SLinus Torvalds uinfo->value.integer.min = 0; 19751da177e4SLinus Torvalds uinfo->value.integer.max = reg.mask; 19761da177e4SLinus Torvalds return 0; 19771da177e4SLinus Torvalds } 19781da177e4SLinus Torvalds 19792cbdb686STakashi Iwai static int snd_cmipci_get_volume(struct snd_kcontrol *kcontrol, 19802cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 19811da177e4SLinus Torvalds { 19822cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 19832cbdb686STakashi Iwai struct cmipci_sb_reg reg; 19841da177e4SLinus Torvalds int val; 19851da177e4SLinus Torvalds 19861da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 19871da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 19881da177e4SLinus Torvalds val = (snd_cmipci_mixer_read(cm, reg.left_reg) >> reg.left_shift) & reg.mask; 19891da177e4SLinus Torvalds if (reg.invert) 19901da177e4SLinus Torvalds val = reg.mask - val; 19911da177e4SLinus Torvalds ucontrol->value.integer.value[0] = val; 19921da177e4SLinus Torvalds if (reg.stereo) { 19931da177e4SLinus Torvalds val = (snd_cmipci_mixer_read(cm, reg.right_reg) >> reg.right_shift) & reg.mask; 19941da177e4SLinus Torvalds if (reg.invert) 19951da177e4SLinus Torvalds val = reg.mask - val; 19961da177e4SLinus Torvalds ucontrol->value.integer.value[1] = val; 19971da177e4SLinus Torvalds } 19981da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 19991da177e4SLinus Torvalds return 0; 20001da177e4SLinus Torvalds } 20011da177e4SLinus Torvalds 20022cbdb686STakashi Iwai static int snd_cmipci_put_volume(struct snd_kcontrol *kcontrol, 20032cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 20041da177e4SLinus Torvalds { 20052cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 20062cbdb686STakashi Iwai struct cmipci_sb_reg reg; 20071da177e4SLinus Torvalds int change; 20081da177e4SLinus Torvalds int left, right, oleft, oright; 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 20111da177e4SLinus Torvalds left = ucontrol->value.integer.value[0] & reg.mask; 20121da177e4SLinus Torvalds if (reg.invert) 20131da177e4SLinus Torvalds left = reg.mask - left; 20141da177e4SLinus Torvalds left <<= reg.left_shift; 20151da177e4SLinus Torvalds if (reg.stereo) { 20161da177e4SLinus Torvalds right = ucontrol->value.integer.value[1] & reg.mask; 20171da177e4SLinus Torvalds if (reg.invert) 20181da177e4SLinus Torvalds right = reg.mask - right; 20191da177e4SLinus Torvalds right <<= reg.right_shift; 20201da177e4SLinus Torvalds } else 20211da177e4SLinus Torvalds right = 0; 20221da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 20231da177e4SLinus Torvalds oleft = snd_cmipci_mixer_read(cm, reg.left_reg); 20241da177e4SLinus Torvalds left |= oleft & ~(reg.mask << reg.left_shift); 20251da177e4SLinus Torvalds change = left != oleft; 20261da177e4SLinus Torvalds if (reg.stereo) { 20271da177e4SLinus Torvalds if (reg.left_reg != reg.right_reg) { 20281da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, reg.left_reg, left); 20291da177e4SLinus Torvalds oright = snd_cmipci_mixer_read(cm, reg.right_reg); 20301da177e4SLinus Torvalds } else 20311da177e4SLinus Torvalds oright = left; 20321da177e4SLinus Torvalds right |= oright & ~(reg.mask << reg.right_shift); 20331da177e4SLinus Torvalds change |= right != oright; 20341da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, reg.right_reg, right); 20351da177e4SLinus Torvalds } else 20361da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, reg.left_reg, left); 20371da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 20381da177e4SLinus Torvalds return change; 20391da177e4SLinus Torvalds } 20401da177e4SLinus Torvalds 20411da177e4SLinus Torvalds /* 20421da177e4SLinus Torvalds * input route (left,right) -> (left,right) 20431da177e4SLinus Torvalds */ 20441da177e4SLinus Torvalds #define CMIPCI_SB_INPUT_SW(xname, left_shift, right_shift) \ 20451da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 20461da177e4SLinus Torvalds .info = snd_cmipci_info_input_sw, \ 20471da177e4SLinus Torvalds .get = snd_cmipci_get_input_sw, .put = snd_cmipci_put_input_sw, \ 20481da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT, left_shift, right_shift, 1, 0, 1), \ 20491da177e4SLinus Torvalds } 20501da177e4SLinus Torvalds 20512cbdb686STakashi Iwai static int snd_cmipci_info_input_sw(struct snd_kcontrol *kcontrol, 20522cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 20531da177e4SLinus Torvalds { 20541da177e4SLinus Torvalds uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN; 20551da177e4SLinus Torvalds uinfo->count = 4; 20561da177e4SLinus Torvalds uinfo->value.integer.min = 0; 20571da177e4SLinus Torvalds uinfo->value.integer.max = 1; 20581da177e4SLinus Torvalds return 0; 20591da177e4SLinus Torvalds } 20601da177e4SLinus Torvalds 20612cbdb686STakashi Iwai static int snd_cmipci_get_input_sw(struct snd_kcontrol *kcontrol, 20622cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 20631da177e4SLinus Torvalds { 20642cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 20652cbdb686STakashi Iwai struct cmipci_sb_reg reg; 20661da177e4SLinus Torvalds int val1, val2; 20671da177e4SLinus Torvalds 20681da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 20691da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 20701da177e4SLinus Torvalds val1 = snd_cmipci_mixer_read(cm, reg.left_reg); 20711da177e4SLinus Torvalds val2 = snd_cmipci_mixer_read(cm, reg.right_reg); 20721da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 20731da177e4SLinus Torvalds ucontrol->value.integer.value[0] = (val1 >> reg.left_shift) & 1; 20741da177e4SLinus Torvalds ucontrol->value.integer.value[1] = (val2 >> reg.left_shift) & 1; 20751da177e4SLinus Torvalds ucontrol->value.integer.value[2] = (val1 >> reg.right_shift) & 1; 20761da177e4SLinus Torvalds ucontrol->value.integer.value[3] = (val2 >> reg.right_shift) & 1; 20771da177e4SLinus Torvalds return 0; 20781da177e4SLinus Torvalds } 20791da177e4SLinus Torvalds 20802cbdb686STakashi Iwai static int snd_cmipci_put_input_sw(struct snd_kcontrol *kcontrol, 20812cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 20821da177e4SLinus Torvalds { 20832cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 20842cbdb686STakashi Iwai struct cmipci_sb_reg reg; 20851da177e4SLinus Torvalds int change; 20861da177e4SLinus Torvalds int val1, val2, oval1, oval2; 20871da177e4SLinus Torvalds 20881da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 20891da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 20901da177e4SLinus Torvalds oval1 = snd_cmipci_mixer_read(cm, reg.left_reg); 20911da177e4SLinus Torvalds oval2 = snd_cmipci_mixer_read(cm, reg.right_reg); 20921da177e4SLinus Torvalds val1 = oval1 & ~((1 << reg.left_shift) | (1 << reg.right_shift)); 20931da177e4SLinus Torvalds val2 = oval2 & ~((1 << reg.left_shift) | (1 << reg.right_shift)); 20941da177e4SLinus Torvalds val1 |= (ucontrol->value.integer.value[0] & 1) << reg.left_shift; 20951da177e4SLinus Torvalds val2 |= (ucontrol->value.integer.value[1] & 1) << reg.left_shift; 20961da177e4SLinus Torvalds val1 |= (ucontrol->value.integer.value[2] & 1) << reg.right_shift; 20971da177e4SLinus Torvalds val2 |= (ucontrol->value.integer.value[3] & 1) << reg.right_shift; 20981da177e4SLinus Torvalds change = val1 != oval1 || val2 != oval2; 20991da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, reg.left_reg, val1); 21001da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, reg.right_reg, val2); 21011da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 21021da177e4SLinus Torvalds return change; 21031da177e4SLinus Torvalds } 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds /* 21061da177e4SLinus Torvalds * native mixer switches/volumes 21071da177e4SLinus Torvalds */ 21081da177e4SLinus Torvalds 21091da177e4SLinus Torvalds #define CMIPCI_MIXER_SW_STEREO(xname, reg, lshift, rshift, invert) \ 21101da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 21111da177e4SLinus Torvalds .info = snd_cmipci_info_native_mixer, \ 21121da177e4SLinus Torvalds .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \ 21131da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(reg, reg, lshift, rshift, 1, invert, 1), \ 21141da177e4SLinus Torvalds } 21151da177e4SLinus Torvalds 21161da177e4SLinus Torvalds #define CMIPCI_MIXER_SW_MONO(xname, reg, shift, invert) \ 21171da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 21181da177e4SLinus Torvalds .info = snd_cmipci_info_native_mixer, \ 21191da177e4SLinus Torvalds .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \ 21201da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(reg, reg, shift, shift, 1, invert, 0), \ 21211da177e4SLinus Torvalds } 21221da177e4SLinus Torvalds 21231da177e4SLinus Torvalds #define CMIPCI_MIXER_VOL_STEREO(xname, reg, lshift, rshift, mask) \ 21241da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 21251da177e4SLinus Torvalds .info = snd_cmipci_info_native_mixer, \ 21261da177e4SLinus Torvalds .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \ 21271da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(reg, reg, lshift, rshift, mask, 0, 1), \ 21281da177e4SLinus Torvalds } 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvalds #define CMIPCI_MIXER_VOL_MONO(xname, reg, shift, mask) \ 21311da177e4SLinus Torvalds { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ 21321da177e4SLinus Torvalds .info = snd_cmipci_info_native_mixer, \ 21331da177e4SLinus Torvalds .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \ 21341da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(reg, reg, shift, shift, mask, 0, 0), \ 21351da177e4SLinus Torvalds } 21361da177e4SLinus Torvalds 21372cbdb686STakashi Iwai static int snd_cmipci_info_native_mixer(struct snd_kcontrol *kcontrol, 21382cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 21391da177e4SLinus Torvalds { 21402cbdb686STakashi Iwai struct cmipci_sb_reg reg; 21411da177e4SLinus Torvalds 21421da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 21431da177e4SLinus Torvalds uinfo->type = reg.mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER; 21441da177e4SLinus Torvalds uinfo->count = reg.stereo + 1; 21451da177e4SLinus Torvalds uinfo->value.integer.min = 0; 21461da177e4SLinus Torvalds uinfo->value.integer.max = reg.mask; 21471da177e4SLinus Torvalds return 0; 21481da177e4SLinus Torvalds 21491da177e4SLinus Torvalds } 21501da177e4SLinus Torvalds 21512cbdb686STakashi Iwai static int snd_cmipci_get_native_mixer(struct snd_kcontrol *kcontrol, 21522cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 21531da177e4SLinus Torvalds { 21542cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 21552cbdb686STakashi Iwai struct cmipci_sb_reg reg; 21561da177e4SLinus Torvalds unsigned char oreg, val; 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 21591da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 21601da177e4SLinus Torvalds oreg = inb(cm->iobase + reg.left_reg); 21611da177e4SLinus Torvalds val = (oreg >> reg.left_shift) & reg.mask; 21621da177e4SLinus Torvalds if (reg.invert) 21631da177e4SLinus Torvalds val = reg.mask - val; 21641da177e4SLinus Torvalds ucontrol->value.integer.value[0] = val; 21651da177e4SLinus Torvalds if (reg.stereo) { 21661da177e4SLinus Torvalds val = (oreg >> reg.right_shift) & reg.mask; 21671da177e4SLinus Torvalds if (reg.invert) 21681da177e4SLinus Torvalds val = reg.mask - val; 21691da177e4SLinus Torvalds ucontrol->value.integer.value[1] = val; 21701da177e4SLinus Torvalds } 21711da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 21721da177e4SLinus Torvalds return 0; 21731da177e4SLinus Torvalds } 21741da177e4SLinus Torvalds 21752cbdb686STakashi Iwai static int snd_cmipci_put_native_mixer(struct snd_kcontrol *kcontrol, 21762cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 21771da177e4SLinus Torvalds { 21782cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 21792cbdb686STakashi Iwai struct cmipci_sb_reg reg; 21801da177e4SLinus Torvalds unsigned char oreg, nreg, val; 21811da177e4SLinus Torvalds 21821da177e4SLinus Torvalds cmipci_sb_reg_decode(®, kcontrol->private_value); 21831da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 21841da177e4SLinus Torvalds oreg = inb(cm->iobase + reg.left_reg); 21851da177e4SLinus Torvalds val = ucontrol->value.integer.value[0] & reg.mask; 21861da177e4SLinus Torvalds if (reg.invert) 21871da177e4SLinus Torvalds val = reg.mask - val; 21881da177e4SLinus Torvalds nreg = oreg & ~(reg.mask << reg.left_shift); 21891da177e4SLinus Torvalds nreg |= (val << reg.left_shift); 21901da177e4SLinus Torvalds if (reg.stereo) { 21911da177e4SLinus Torvalds val = ucontrol->value.integer.value[1] & reg.mask; 21921da177e4SLinus Torvalds if (reg.invert) 21931da177e4SLinus Torvalds val = reg.mask - val; 21941da177e4SLinus Torvalds nreg &= ~(reg.mask << reg.right_shift); 21951da177e4SLinus Torvalds nreg |= (val << reg.right_shift); 21961da177e4SLinus Torvalds } 21971da177e4SLinus Torvalds outb(nreg, cm->iobase + reg.left_reg); 21981da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 21991da177e4SLinus Torvalds return (nreg != oreg); 22001da177e4SLinus Torvalds } 22011da177e4SLinus Torvalds 22021da177e4SLinus Torvalds /* 22031da177e4SLinus Torvalds * special case - check mixer sensitivity 22041da177e4SLinus Torvalds */ 22052cbdb686STakashi Iwai static int snd_cmipci_get_native_mixer_sensitive(struct snd_kcontrol *kcontrol, 22062cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 22071da177e4SLinus Torvalds { 22082cbdb686STakashi Iwai //struct cmipci *cm = snd_kcontrol_chip(kcontrol); 22091da177e4SLinus Torvalds return snd_cmipci_get_native_mixer(kcontrol, ucontrol); 22101da177e4SLinus Torvalds } 22111da177e4SLinus Torvalds 22122cbdb686STakashi Iwai static int snd_cmipci_put_native_mixer_sensitive(struct snd_kcontrol *kcontrol, 22132cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 22141da177e4SLinus Torvalds { 22152cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 22161da177e4SLinus Torvalds if (cm->mixer_insensitive) { 22171da177e4SLinus Torvalds /* ignored */ 22181da177e4SLinus Torvalds return 0; 22191da177e4SLinus Torvalds } 22201da177e4SLinus Torvalds return snd_cmipci_put_native_mixer(kcontrol, ucontrol); 22211da177e4SLinus Torvalds } 22221da177e4SLinus Torvalds 22231da177e4SLinus Torvalds 22242cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_mixers[] __devinitdata = { 22251da177e4SLinus Torvalds CMIPCI_SB_VOL_STEREO("Master Playback Volume", SB_DSP4_MASTER_DEV, 3, 31), 22261da177e4SLinus Torvalds CMIPCI_MIXER_SW_MONO("3D Control - Switch", CM_REG_MIXER1, CM_X3DEN_SHIFT, 0), 22271da177e4SLinus Torvalds CMIPCI_SB_VOL_STEREO("PCM Playback Volume", SB_DSP4_PCM_DEV, 3, 31), 22281da177e4SLinus Torvalds //CMIPCI_MIXER_SW_MONO("PCM Playback Switch", CM_REG_MIXER1, CM_WSMUTE_SHIFT, 1), 22291da177e4SLinus Torvalds { /* switch with sensitivity */ 22301da177e4SLinus Torvalds .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 22311da177e4SLinus Torvalds .name = "PCM Playback Switch", 22321da177e4SLinus Torvalds .info = snd_cmipci_info_native_mixer, 22331da177e4SLinus Torvalds .get = snd_cmipci_get_native_mixer_sensitive, 22341da177e4SLinus Torvalds .put = snd_cmipci_put_native_mixer_sensitive, 22351da177e4SLinus Torvalds .private_value = COMPOSE_SB_REG(CM_REG_MIXER1, CM_REG_MIXER1, CM_WSMUTE_SHIFT, CM_WSMUTE_SHIFT, 1, 1, 0), 22361da177e4SLinus Torvalds }, 22371da177e4SLinus Torvalds CMIPCI_MIXER_SW_STEREO("PCM Capture Switch", CM_REG_MIXER1, CM_WAVEINL_SHIFT, CM_WAVEINR_SHIFT, 0), 22381da177e4SLinus Torvalds CMIPCI_SB_VOL_STEREO("Synth Playback Volume", SB_DSP4_SYNTH_DEV, 3, 31), 22391da177e4SLinus Torvalds CMIPCI_MIXER_SW_MONO("Synth Playback Switch", CM_REG_MIXER1, CM_FMMUTE_SHIFT, 1), 22401da177e4SLinus Torvalds CMIPCI_SB_INPUT_SW("Synth Capture Route", 6, 5), 22411da177e4SLinus Torvalds CMIPCI_SB_VOL_STEREO("CD Playback Volume", SB_DSP4_CD_DEV, 3, 31), 22421da177e4SLinus Torvalds CMIPCI_SB_SW_STEREO("CD Playback Switch", 2, 1), 22431da177e4SLinus Torvalds CMIPCI_SB_INPUT_SW("CD Capture Route", 2, 1), 22441da177e4SLinus Torvalds CMIPCI_SB_VOL_STEREO("Line Playback Volume", SB_DSP4_LINE_DEV, 3, 31), 22451da177e4SLinus Torvalds CMIPCI_SB_SW_STEREO("Line Playback Switch", 4, 3), 22461da177e4SLinus Torvalds CMIPCI_SB_INPUT_SW("Line Capture Route", 4, 3), 22471da177e4SLinus Torvalds CMIPCI_SB_VOL_MONO("Mic Playback Volume", SB_DSP4_MIC_DEV, 3, 31), 22481da177e4SLinus Torvalds CMIPCI_SB_SW_MONO("Mic Playback Switch", 0), 22491da177e4SLinus Torvalds CMIPCI_DOUBLE("Mic Capture Switch", SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT, 0, 0, 1, 0, 0), 22501da177e4SLinus Torvalds CMIPCI_SB_VOL_MONO("PC Speaker Playback Volume", SB_DSP4_SPEAKER_DEV, 6, 3), 22511da177e4SLinus Torvalds CMIPCI_MIXER_VOL_STEREO("Aux Playback Volume", CM_REG_AUX_VOL, 4, 0, 15), 22521da177e4SLinus Torvalds CMIPCI_MIXER_SW_STEREO("Aux Playback Switch", CM_REG_MIXER2, CM_VAUXLM_SHIFT, CM_VAUXRM_SHIFT, 0), 22531da177e4SLinus Torvalds CMIPCI_MIXER_SW_STEREO("Aux Capture Switch", CM_REG_MIXER2, CM_RAUXLEN_SHIFT, CM_RAUXREN_SHIFT, 0), 22542eff7ec8STakashi Iwai CMIPCI_MIXER_SW_MONO("Mic Boost Playback Switch", CM_REG_MIXER2, CM_MICGAINZ_SHIFT, 1), 22551da177e4SLinus Torvalds CMIPCI_MIXER_VOL_MONO("Mic Capture Volume", CM_REG_MIXER2, CM_VADMIC_SHIFT, 7), 22562eff7ec8STakashi Iwai CMIPCI_SB_VOL_MONO("Phone Playback Volume", CM_REG_EXTENT_IND, 5, 7), 22572eff7ec8STakashi Iwai CMIPCI_DOUBLE("Phone Playback Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 4, 4, 1, 0, 0), 2258f26eb78fSTakashi Iwai CMIPCI_DOUBLE("PC Speaker Playback Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 3, 3, 1, 0, 0), 22592eff7ec8STakashi Iwai CMIPCI_DOUBLE("Mic Boost Capture Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 0, 0, 1, 0, 0), 22601da177e4SLinus Torvalds }; 22611da177e4SLinus Torvalds 22621da177e4SLinus Torvalds /* 22631da177e4SLinus Torvalds * other switches 22641da177e4SLinus Torvalds */ 22651da177e4SLinus Torvalds 22662cbdb686STakashi Iwai struct cmipci_switch_args { 22671da177e4SLinus Torvalds int reg; /* register index */ 22681da177e4SLinus Torvalds unsigned int mask; /* mask bits */ 22691da177e4SLinus Torvalds unsigned int mask_on; /* mask bits to turn on */ 22701da177e4SLinus Torvalds unsigned int is_byte: 1; /* byte access? */ 22712cbdb686STakashi Iwai unsigned int ac3_sensitive: 1; /* access forbidden during 22722cbdb686STakashi Iwai * non-audio operation? 22732cbdb686STakashi Iwai */ 22742cbdb686STakashi Iwai }; 22751da177e4SLinus Torvalds 2276a5ce8890STakashi Iwai #define snd_cmipci_uswitch_info snd_ctl_boolean_mono_info 22771da177e4SLinus Torvalds 22782cbdb686STakashi Iwai static int _snd_cmipci_uswitch_get(struct snd_kcontrol *kcontrol, 22792cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol, 22802cbdb686STakashi Iwai struct cmipci_switch_args *args) 22811da177e4SLinus Torvalds { 22821da177e4SLinus Torvalds unsigned int val; 22832cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 22841da177e4SLinus Torvalds 22851da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 22861da177e4SLinus Torvalds if (args->ac3_sensitive && cm->mixer_insensitive) { 22871da177e4SLinus Torvalds ucontrol->value.integer.value[0] = 0; 22881da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 22891da177e4SLinus Torvalds return 0; 22901da177e4SLinus Torvalds } 22911da177e4SLinus Torvalds if (args->is_byte) 22921da177e4SLinus Torvalds val = inb(cm->iobase + args->reg); 22931da177e4SLinus Torvalds else 22941da177e4SLinus Torvalds val = snd_cmipci_read(cm, args->reg); 22951da177e4SLinus Torvalds ucontrol->value.integer.value[0] = ((val & args->mask) == args->mask_on) ? 1 : 0; 22961da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 22971da177e4SLinus Torvalds return 0; 22981da177e4SLinus Torvalds } 22991da177e4SLinus Torvalds 23002cbdb686STakashi Iwai static int snd_cmipci_uswitch_get(struct snd_kcontrol *kcontrol, 23012cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 23021da177e4SLinus Torvalds { 23032cbdb686STakashi Iwai struct cmipci_switch_args *args; 23042cbdb686STakashi Iwai args = (struct cmipci_switch_args *)kcontrol->private_value; 23051da177e4SLinus Torvalds snd_assert(args != NULL, return -EINVAL); 23061da177e4SLinus Torvalds return _snd_cmipci_uswitch_get(kcontrol, ucontrol, args); 23071da177e4SLinus Torvalds } 23081da177e4SLinus Torvalds 23092cbdb686STakashi Iwai static int _snd_cmipci_uswitch_put(struct snd_kcontrol *kcontrol, 23102cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol, 23112cbdb686STakashi Iwai struct cmipci_switch_args *args) 23121da177e4SLinus Torvalds { 23131da177e4SLinus Torvalds unsigned int val; 23141da177e4SLinus Torvalds int change; 23152cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 23161da177e4SLinus Torvalds 23171da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 23181da177e4SLinus Torvalds if (args->ac3_sensitive && cm->mixer_insensitive) { 23191da177e4SLinus Torvalds /* ignored */ 23201da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 23211da177e4SLinus Torvalds return 0; 23221da177e4SLinus Torvalds } 23231da177e4SLinus Torvalds if (args->is_byte) 23241da177e4SLinus Torvalds val = inb(cm->iobase + args->reg); 23251da177e4SLinus Torvalds else 23261da177e4SLinus Torvalds val = snd_cmipci_read(cm, args->reg); 23278c670714STimofei V. Bondarenko change = (val & args->mask) != (ucontrol->value.integer.value[0] ? 23288c670714STimofei V. Bondarenko args->mask_on : (args->mask & ~args->mask_on)); 23291da177e4SLinus Torvalds if (change) { 23301da177e4SLinus Torvalds val &= ~args->mask; 23311da177e4SLinus Torvalds if (ucontrol->value.integer.value[0]) 23321da177e4SLinus Torvalds val |= args->mask_on; 23331da177e4SLinus Torvalds else 23341da177e4SLinus Torvalds val |= (args->mask & ~args->mask_on); 23351da177e4SLinus Torvalds if (args->is_byte) 23361da177e4SLinus Torvalds outb((unsigned char)val, cm->iobase + args->reg); 23371da177e4SLinus Torvalds else 23381da177e4SLinus Torvalds snd_cmipci_write(cm, args->reg, val); 23391da177e4SLinus Torvalds } 23401da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 23411da177e4SLinus Torvalds return change; 23421da177e4SLinus Torvalds } 23431da177e4SLinus Torvalds 23442cbdb686STakashi Iwai static int snd_cmipci_uswitch_put(struct snd_kcontrol *kcontrol, 23452cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 23461da177e4SLinus Torvalds { 23472cbdb686STakashi Iwai struct cmipci_switch_args *args; 23482cbdb686STakashi Iwai args = (struct cmipci_switch_args *)kcontrol->private_value; 23491da177e4SLinus Torvalds snd_assert(args != NULL, return -EINVAL); 23501da177e4SLinus Torvalds return _snd_cmipci_uswitch_put(kcontrol, ucontrol, args); 23511da177e4SLinus Torvalds } 23521da177e4SLinus Torvalds 23531da177e4SLinus Torvalds #define DEFINE_SWITCH_ARG(sname, xreg, xmask, xmask_on, xis_byte, xac3) \ 23542cbdb686STakashi Iwai static struct cmipci_switch_args cmipci_switch_arg_##sname = { \ 23551da177e4SLinus Torvalds .reg = xreg, \ 23561da177e4SLinus Torvalds .mask = xmask, \ 23571da177e4SLinus Torvalds .mask_on = xmask_on, \ 23581da177e4SLinus Torvalds .is_byte = xis_byte, \ 23591da177e4SLinus Torvalds .ac3_sensitive = xac3, \ 23601da177e4SLinus Torvalds } 23611da177e4SLinus Torvalds 23621da177e4SLinus Torvalds #define DEFINE_BIT_SWITCH_ARG(sname, xreg, xmask, xis_byte, xac3) \ 23631da177e4SLinus Torvalds DEFINE_SWITCH_ARG(sname, xreg, xmask, xmask, xis_byte, xac3) 23641da177e4SLinus Torvalds 23651da177e4SLinus Torvalds #if 0 /* these will be controlled in pcm device */ 23661da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_in, CM_REG_FUNCTRL1, CM_SPDF_1, 0, 0); 23671da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_out, CM_REG_FUNCTRL1, CM_SPDF_0, 0, 0); 23681da177e4SLinus Torvalds #endif 23691da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_in_sel1, CM_REG_CHFORMAT, CM_SPDIF_SELECT1, 0, 0); 23701da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_in_sel2, CM_REG_MISC_CTRL, CM_SPDIF_SELECT2, 0, 0); 23711da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_enable, CM_REG_LEGACY_CTRL, CM_ENSPDOUT, 0, 0); 23721da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdo2dac, CM_REG_FUNCTRL1, CM_SPDO2DAC, 0, 1); 23731da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdi_valid, CM_REG_MISC, CM_SPDVALID, 1, 0); 23741da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_copyright, CM_REG_LEGACY_CTRL, CM_SPDCOPYRHT, 0, 0); 23751da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_dac_out, CM_REG_LEGACY_CTRL, CM_DAC2SPDO, 0, 1); 23761da177e4SLinus Torvalds DEFINE_SWITCH_ARG(spdo_5v, CM_REG_MISC_CTRL, CM_SPDO5V, 0, 0, 0); /* inverse: 0 = 5V */ 23771da177e4SLinus Torvalds // DEFINE_BIT_SWITCH_ARG(spdo_48k, CM_REG_MISC_CTRL, CM_SPDF_AC97|CM_SPDIF48K, 0, 1); 23781da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdif_loop, CM_REG_FUNCTRL1, CM_SPDFLOOP, 0, 1); 23791da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdi_monitor, CM_REG_MIXER1, CM_CDPLAY, 1, 0); 23801da177e4SLinus Torvalds /* DEFINE_BIT_SWITCH_ARG(spdi_phase, CM_REG_CHFORMAT, CM_SPDIF_INVERSE, 0, 0); */ 23811da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdi_phase, CM_REG_MISC, CM_SPDIF_INVERSE, 1, 0); 23821da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(spdi_phase2, CM_REG_CHFORMAT, CM_SPDIF_INVERSE2, 0, 0); 23831da177e4SLinus Torvalds #if CM_CH_PLAY == 1 23841da177e4SLinus Torvalds DEFINE_SWITCH_ARG(exchange_dac, CM_REG_MISC_CTRL, CM_XCHGDAC, 0, 0, 0); /* reversed */ 23851da177e4SLinus Torvalds #else 23861da177e4SLinus Torvalds DEFINE_SWITCH_ARG(exchange_dac, CM_REG_MISC_CTRL, CM_XCHGDAC, CM_XCHGDAC, 0, 0); 23871da177e4SLinus Torvalds #endif 23881da177e4SLinus Torvalds DEFINE_BIT_SWITCH_ARG(fourch, CM_REG_MISC_CTRL, CM_N4SPK3D, 0, 0); 2389a839a33dSClemens Ladisch // DEFINE_BIT_SWITCH_ARG(line_rear, CM_REG_MIXER1, CM_REAR2LIN, 1, 0); 2390a839a33dSClemens Ladisch // DEFINE_BIT_SWITCH_ARG(line_bass, CM_REG_LEGACY_CTRL, CM_CENTR2LIN|CM_BASE2LIN, 0, 0); 23911da177e4SLinus Torvalds // DEFINE_BIT_SWITCH_ARG(joystick, CM_REG_FUNCTRL1, CM_JYSTK_EN, 0, 0); /* now module option */ 23921da177e4SLinus Torvalds DEFINE_SWITCH_ARG(modem, CM_REG_MISC_CTRL, CM_FLINKON|CM_FLINKOFF, CM_FLINKON, 0, 0); 23931da177e4SLinus Torvalds 23941da177e4SLinus Torvalds #define DEFINE_SWITCH(sname, stype, sarg) \ 23951da177e4SLinus Torvalds { .name = sname, \ 23961da177e4SLinus Torvalds .iface = stype, \ 23971da177e4SLinus Torvalds .info = snd_cmipci_uswitch_info, \ 23981da177e4SLinus Torvalds .get = snd_cmipci_uswitch_get, \ 23991da177e4SLinus Torvalds .put = snd_cmipci_uswitch_put, \ 24001da177e4SLinus Torvalds .private_value = (unsigned long)&cmipci_switch_arg_##sarg,\ 24011da177e4SLinus Torvalds } 24021da177e4SLinus Torvalds 24031da177e4SLinus Torvalds #define DEFINE_CARD_SWITCH(sname, sarg) DEFINE_SWITCH(sname, SNDRV_CTL_ELEM_IFACE_CARD, sarg) 24041da177e4SLinus Torvalds #define DEFINE_MIXER_SWITCH(sname, sarg) DEFINE_SWITCH(sname, SNDRV_CTL_ELEM_IFACE_MIXER, sarg) 24051da177e4SLinus Torvalds 24061da177e4SLinus Torvalds 24071da177e4SLinus Torvalds /* 24081da177e4SLinus Torvalds * callbacks for spdif output switch 24091da177e4SLinus Torvalds * needs toggle two registers.. 24101da177e4SLinus Torvalds */ 24112cbdb686STakashi Iwai static int snd_cmipci_spdout_enable_get(struct snd_kcontrol *kcontrol, 24122cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 24131da177e4SLinus Torvalds { 24141da177e4SLinus Torvalds int changed; 24151da177e4SLinus Torvalds changed = _snd_cmipci_uswitch_get(kcontrol, ucontrol, &cmipci_switch_arg_spdif_enable); 24161da177e4SLinus Torvalds changed |= _snd_cmipci_uswitch_get(kcontrol, ucontrol, &cmipci_switch_arg_spdo2dac); 24171da177e4SLinus Torvalds return changed; 24181da177e4SLinus Torvalds } 24191da177e4SLinus Torvalds 24202cbdb686STakashi Iwai static int snd_cmipci_spdout_enable_put(struct snd_kcontrol *kcontrol, 24212cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 24221da177e4SLinus Torvalds { 24232cbdb686STakashi Iwai struct cmipci *chip = snd_kcontrol_chip(kcontrol); 24241da177e4SLinus Torvalds int changed; 24251da177e4SLinus Torvalds changed = _snd_cmipci_uswitch_put(kcontrol, ucontrol, &cmipci_switch_arg_spdif_enable); 24261da177e4SLinus Torvalds changed |= _snd_cmipci_uswitch_put(kcontrol, ucontrol, &cmipci_switch_arg_spdo2dac); 24271da177e4SLinus Torvalds if (changed) { 24281da177e4SLinus Torvalds if (ucontrol->value.integer.value[0]) { 24291da177e4SLinus Torvalds if (chip->spdif_playback_avail) 24301da177e4SLinus Torvalds snd_cmipci_set_bit(chip, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF); 24311da177e4SLinus Torvalds } else { 24321da177e4SLinus Torvalds if (chip->spdif_playback_avail) 24331da177e4SLinus Torvalds snd_cmipci_clear_bit(chip, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF); 24341da177e4SLinus Torvalds } 24351da177e4SLinus Torvalds } 24361da177e4SLinus Torvalds chip->spdif_playback_enabled = ucontrol->value.integer.value[0]; 24371da177e4SLinus Torvalds return changed; 24381da177e4SLinus Torvalds } 24391da177e4SLinus Torvalds 24401da177e4SLinus Torvalds 24412cbdb686STakashi Iwai static int snd_cmipci_line_in_mode_info(struct snd_kcontrol *kcontrol, 24422cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 244301d25d46STakashi Iwai { 24442cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 244501d25d46STakashi Iwai static char *texts[3] = { "Line-In", "Rear Output", "Bass Output" }; 244601d25d46STakashi Iwai uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED; 244701d25d46STakashi Iwai uinfo->count = 1; 244801d25d46STakashi Iwai uinfo->value.enumerated.items = cm->chip_version >= 39 ? 3 : 2; 244901d25d46STakashi Iwai if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items) 245001d25d46STakashi Iwai uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1; 245101d25d46STakashi Iwai strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]); 245201d25d46STakashi Iwai return 0; 245301d25d46STakashi Iwai } 245401d25d46STakashi Iwai 24552cbdb686STakashi Iwai static inline unsigned int get_line_in_mode(struct cmipci *cm) 245601d25d46STakashi Iwai { 245701d25d46STakashi Iwai unsigned int val; 245801d25d46STakashi Iwai if (cm->chip_version >= 39) { 245901d25d46STakashi Iwai val = snd_cmipci_read(cm, CM_REG_LEGACY_CTRL); 2460a839a33dSClemens Ladisch if (val & (CM_CENTR2LIN | CM_BASE2LIN)) 246101d25d46STakashi Iwai return 2; 246201d25d46STakashi Iwai } 246301d25d46STakashi Iwai val = snd_cmipci_read_b(cm, CM_REG_MIXER1); 2464a839a33dSClemens Ladisch if (val & CM_REAR2LIN) 246501d25d46STakashi Iwai return 1; 246601d25d46STakashi Iwai return 0; 246701d25d46STakashi Iwai } 246801d25d46STakashi Iwai 24692cbdb686STakashi Iwai static int snd_cmipci_line_in_mode_get(struct snd_kcontrol *kcontrol, 24702cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 247101d25d46STakashi Iwai { 24722cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 247301d25d46STakashi Iwai 247401d25d46STakashi Iwai spin_lock_irq(&cm->reg_lock); 247501d25d46STakashi Iwai ucontrol->value.enumerated.item[0] = get_line_in_mode(cm); 247601d25d46STakashi Iwai spin_unlock_irq(&cm->reg_lock); 247701d25d46STakashi Iwai return 0; 247801d25d46STakashi Iwai } 247901d25d46STakashi Iwai 24802cbdb686STakashi Iwai static int snd_cmipci_line_in_mode_put(struct snd_kcontrol *kcontrol, 24812cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 248201d25d46STakashi Iwai { 24832cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 248401d25d46STakashi Iwai int change; 248501d25d46STakashi Iwai 248601d25d46STakashi Iwai spin_lock_irq(&cm->reg_lock); 248701d25d46STakashi Iwai if (ucontrol->value.enumerated.item[0] == 2) 2488a839a33dSClemens Ladisch change = snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_CENTR2LIN | CM_BASE2LIN); 248901d25d46STakashi Iwai else 2490a839a33dSClemens Ladisch change = snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_CENTR2LIN | CM_BASE2LIN); 249101d25d46STakashi Iwai if (ucontrol->value.enumerated.item[0] == 1) 2492a839a33dSClemens Ladisch change |= snd_cmipci_set_bit_b(cm, CM_REG_MIXER1, CM_REAR2LIN); 249301d25d46STakashi Iwai else 2494a839a33dSClemens Ladisch change |= snd_cmipci_clear_bit_b(cm, CM_REG_MIXER1, CM_REAR2LIN); 249501d25d46STakashi Iwai spin_unlock_irq(&cm->reg_lock); 249601d25d46STakashi Iwai return change; 249701d25d46STakashi Iwai } 249801d25d46STakashi Iwai 24992cbdb686STakashi Iwai static int snd_cmipci_mic_in_mode_info(struct snd_kcontrol *kcontrol, 25002cbdb686STakashi Iwai struct snd_ctl_elem_info *uinfo) 250101d25d46STakashi Iwai { 250201d25d46STakashi Iwai static char *texts[2] = { "Mic-In", "Center/LFE Output" }; 250301d25d46STakashi Iwai uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED; 250401d25d46STakashi Iwai uinfo->count = 1; 250501d25d46STakashi Iwai uinfo->value.enumerated.items = 2; 250601d25d46STakashi Iwai if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items) 250701d25d46STakashi Iwai uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1; 250801d25d46STakashi Iwai strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]); 250901d25d46STakashi Iwai return 0; 251001d25d46STakashi Iwai } 251101d25d46STakashi Iwai 25122cbdb686STakashi Iwai static int snd_cmipci_mic_in_mode_get(struct snd_kcontrol *kcontrol, 25132cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 251401d25d46STakashi Iwai { 25152cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 251601d25d46STakashi Iwai /* same bit as spdi_phase */ 251701d25d46STakashi Iwai spin_lock_irq(&cm->reg_lock); 251801d25d46STakashi Iwai ucontrol->value.enumerated.item[0] = 251901d25d46STakashi Iwai (snd_cmipci_read_b(cm, CM_REG_MISC) & CM_SPDIF_INVERSE) ? 1 : 0; 252001d25d46STakashi Iwai spin_unlock_irq(&cm->reg_lock); 252101d25d46STakashi Iwai return 0; 252201d25d46STakashi Iwai } 252301d25d46STakashi Iwai 25242cbdb686STakashi Iwai static int snd_cmipci_mic_in_mode_put(struct snd_kcontrol *kcontrol, 25252cbdb686STakashi Iwai struct snd_ctl_elem_value *ucontrol) 252601d25d46STakashi Iwai { 25272cbdb686STakashi Iwai struct cmipci *cm = snd_kcontrol_chip(kcontrol); 252801d25d46STakashi Iwai int change; 252901d25d46STakashi Iwai 253001d25d46STakashi Iwai spin_lock_irq(&cm->reg_lock); 253101d25d46STakashi Iwai if (ucontrol->value.enumerated.item[0]) 253201d25d46STakashi Iwai change = snd_cmipci_set_bit_b(cm, CM_REG_MISC, CM_SPDIF_INVERSE); 253301d25d46STakashi Iwai else 253401d25d46STakashi Iwai change = snd_cmipci_clear_bit_b(cm, CM_REG_MISC, CM_SPDIF_INVERSE); 253501d25d46STakashi Iwai spin_unlock_irq(&cm->reg_lock); 253601d25d46STakashi Iwai return change; 253701d25d46STakashi Iwai } 253801d25d46STakashi Iwai 25391da177e4SLinus Torvalds /* both for CM8338/8738 */ 25402cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_mixer_switches[] __devinitdata = { 25411da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("Four Channel Mode", fourch), 254201d25d46STakashi Iwai { 254301d25d46STakashi Iwai .name = "Line-In Mode", 254401d25d46STakashi Iwai .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 254501d25d46STakashi Iwai .info = snd_cmipci_line_in_mode_info, 254601d25d46STakashi Iwai .get = snd_cmipci_line_in_mode_get, 254701d25d46STakashi Iwai .put = snd_cmipci_line_in_mode_put, 254801d25d46STakashi Iwai }, 25491da177e4SLinus Torvalds }; 25501da177e4SLinus Torvalds 25511da177e4SLinus Torvalds /* for non-multichannel chips */ 25522cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_nomulti_switch __devinitdata = 25531da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("Exchange DAC", exchange_dac); 25541da177e4SLinus Torvalds 25551da177e4SLinus Torvalds /* only for CM8738 */ 25562cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_8738_mixer_switches[] __devinitdata = { 25571da177e4SLinus Torvalds #if 0 /* controlled in pcm device */ 25581da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Record", spdif_in), 25591da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 Out", spdif_out), 25601da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 Out To DAC", spdo2dac), 25611da177e4SLinus Torvalds #endif 25621da177e4SLinus Torvalds // DEFINE_MIXER_SWITCH("IEC958 Output Switch", spdif_enable), 25631da177e4SLinus Torvalds { .name = "IEC958 Output Switch", 25641da177e4SLinus Torvalds .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 25651da177e4SLinus Torvalds .info = snd_cmipci_uswitch_info, 25661da177e4SLinus Torvalds .get = snd_cmipci_spdout_enable_get, 25671da177e4SLinus Torvalds .put = snd_cmipci_spdout_enable_put, 25681da177e4SLinus Torvalds }, 25691da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Valid", spdi_valid), 25701da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 Copyright", spdif_copyright), 25711da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 5V", spdo_5v), 25721da177e4SLinus Torvalds // DEFINE_MIXER_SWITCH("IEC958 In/Out 48KHz", spdo_48k), 25731da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 Loop", spdif_loop), 25741da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Monitor", spdi_monitor), 25751da177e4SLinus Torvalds }; 25761da177e4SLinus Torvalds 25771da177e4SLinus Torvalds /* only for model 033/037 */ 25782cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_old_mixer_switches[] __devinitdata = { 25791da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 Mix Analog", spdif_dac_out), 25801da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Phase Inverse", spdi_phase), 25811da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Select", spdif_in_sel1), 25821da177e4SLinus Torvalds }; 25831da177e4SLinus Torvalds 25841da177e4SLinus Torvalds /* only for model 039 or later */ 25852cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_extra_mixer_switches[] __devinitdata = { 25861da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Select", spdif_in_sel2), 25871da177e4SLinus Torvalds DEFINE_MIXER_SWITCH("IEC958 In Phase Inverse", spdi_phase2), 258801d25d46STakashi Iwai { 258901d25d46STakashi Iwai .name = "Mic-In Mode", 259001d25d46STakashi Iwai .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 259101d25d46STakashi Iwai .info = snd_cmipci_mic_in_mode_info, 259201d25d46STakashi Iwai .get = snd_cmipci_mic_in_mode_get, 259301d25d46STakashi Iwai .put = snd_cmipci_mic_in_mode_put, 259401d25d46STakashi Iwai } 25951da177e4SLinus Torvalds }; 25961da177e4SLinus Torvalds 25971da177e4SLinus Torvalds /* card control switches */ 25982cbdb686STakashi Iwai static struct snd_kcontrol_new snd_cmipci_control_switches[] __devinitdata = { 25991da177e4SLinus Torvalds // DEFINE_CARD_SWITCH("Joystick", joystick), /* now module option */ 26001da177e4SLinus Torvalds DEFINE_CARD_SWITCH("Modem", modem), 26011da177e4SLinus Torvalds }; 26021da177e4SLinus Torvalds 26031da177e4SLinus Torvalds 26042cbdb686STakashi Iwai static int __devinit snd_cmipci_mixer_new(struct cmipci *cm, int pcm_spdif_device) 26051da177e4SLinus Torvalds { 26062cbdb686STakashi Iwai struct snd_card *card; 26072cbdb686STakashi Iwai struct snd_kcontrol_new *sw; 26082cbdb686STakashi Iwai struct snd_kcontrol *kctl; 26091da177e4SLinus Torvalds unsigned int idx; 26101da177e4SLinus Torvalds int err; 26111da177e4SLinus Torvalds 26121da177e4SLinus Torvalds snd_assert(cm != NULL && cm->card != NULL, return -EINVAL); 26131da177e4SLinus Torvalds 26141da177e4SLinus Torvalds card = cm->card; 26151da177e4SLinus Torvalds 26161da177e4SLinus Torvalds strcpy(card->mixername, "CMedia PCI"); 26171da177e4SLinus Torvalds 26181da177e4SLinus Torvalds spin_lock_irq(&cm->reg_lock); 26191da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, 0x00, 0x00); /* mixer reset */ 26201da177e4SLinus Torvalds spin_unlock_irq(&cm->reg_lock); 26211da177e4SLinus Torvalds 26221da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_mixers); idx++) { 26231da177e4SLinus Torvalds if (cm->chip_version == 68) { // 8768 has no PCM volume 26241da177e4SLinus Torvalds if (!strcmp(snd_cmipci_mixers[idx].name, 26251da177e4SLinus Torvalds "PCM Playback Volume")) 26261da177e4SLinus Torvalds continue; 26271da177e4SLinus Torvalds } 26281da177e4SLinus Torvalds if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cmipci_mixers[idx], cm))) < 0) 26291da177e4SLinus Torvalds return err; 26301da177e4SLinus Torvalds } 26311da177e4SLinus Torvalds 26321da177e4SLinus Torvalds /* mixer switches */ 26331da177e4SLinus Torvalds sw = snd_cmipci_mixer_switches; 26341da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_mixer_switches); idx++, sw++) { 26351da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm)); 26361da177e4SLinus Torvalds if (err < 0) 26371da177e4SLinus Torvalds return err; 26381da177e4SLinus Torvalds } 26391da177e4SLinus Torvalds if (! cm->can_multi_ch) { 26401da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(&snd_cmipci_nomulti_switch, cm)); 26411da177e4SLinus Torvalds if (err < 0) 26421da177e4SLinus Torvalds return err; 26431da177e4SLinus Torvalds } 26441da177e4SLinus Torvalds if (cm->device == PCI_DEVICE_ID_CMEDIA_CM8738 || 26451da177e4SLinus Torvalds cm->device == PCI_DEVICE_ID_CMEDIA_CM8738B) { 26461da177e4SLinus Torvalds sw = snd_cmipci_8738_mixer_switches; 26471da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_8738_mixer_switches); idx++, sw++) { 26481da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm)); 26491da177e4SLinus Torvalds if (err < 0) 26501da177e4SLinus Torvalds return err; 26511da177e4SLinus Torvalds } 26521da177e4SLinus Torvalds if (cm->can_ac3_hw) { 26531da177e4SLinus Torvalds if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_default, cm))) < 0) 26541da177e4SLinus Torvalds return err; 26551da177e4SLinus Torvalds kctl->id.device = pcm_spdif_device; 26561da177e4SLinus Torvalds if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_mask, cm))) < 0) 26571da177e4SLinus Torvalds return err; 26581da177e4SLinus Torvalds kctl->id.device = pcm_spdif_device; 26591da177e4SLinus Torvalds if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_stream, cm))) < 0) 26601da177e4SLinus Torvalds return err; 26611da177e4SLinus Torvalds kctl->id.device = pcm_spdif_device; 26621da177e4SLinus Torvalds } 26631da177e4SLinus Torvalds if (cm->chip_version <= 37) { 26641da177e4SLinus Torvalds sw = snd_cmipci_old_mixer_switches; 26651da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_old_mixer_switches); idx++, sw++) { 26661da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm)); 26671da177e4SLinus Torvalds if (err < 0) 26681da177e4SLinus Torvalds return err; 26691da177e4SLinus Torvalds } 26701da177e4SLinus Torvalds } 26711da177e4SLinus Torvalds } 26721da177e4SLinus Torvalds if (cm->chip_version >= 39) { 26731da177e4SLinus Torvalds sw = snd_cmipci_extra_mixer_switches; 26741da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_extra_mixer_switches); idx++, sw++) { 26751da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm)); 26761da177e4SLinus Torvalds if (err < 0) 26771da177e4SLinus Torvalds return err; 26781da177e4SLinus Torvalds } 26791da177e4SLinus Torvalds } 26801da177e4SLinus Torvalds 26811da177e4SLinus Torvalds /* card switches */ 26821da177e4SLinus Torvalds sw = snd_cmipci_control_switches; 26831da177e4SLinus Torvalds for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_control_switches); idx++, sw++) { 26841da177e4SLinus Torvalds err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm)); 26851da177e4SLinus Torvalds if (err < 0) 26861da177e4SLinus Torvalds return err; 26871da177e4SLinus Torvalds } 26881da177e4SLinus Torvalds 26891da177e4SLinus Torvalds for (idx = 0; idx < CM_SAVED_MIXERS; idx++) { 26902cbdb686STakashi Iwai struct snd_ctl_elem_id id; 26912cbdb686STakashi Iwai struct snd_kcontrol *ctl; 26921da177e4SLinus Torvalds memset(&id, 0, sizeof(id)); 26931da177e4SLinus Torvalds id.iface = SNDRV_CTL_ELEM_IFACE_MIXER; 26941da177e4SLinus Torvalds strcpy(id.name, cm_saved_mixer[idx].name); 26951da177e4SLinus Torvalds if ((ctl = snd_ctl_find_id(cm->card, &id)) != NULL) 26961da177e4SLinus Torvalds cm->mixer_res_ctl[idx] = ctl; 26971da177e4SLinus Torvalds } 26981da177e4SLinus Torvalds 26991da177e4SLinus Torvalds return 0; 27001da177e4SLinus Torvalds } 27011da177e4SLinus Torvalds 27021da177e4SLinus Torvalds 27031da177e4SLinus Torvalds /* 27041da177e4SLinus Torvalds * proc interface 27051da177e4SLinus Torvalds */ 27061da177e4SLinus Torvalds 27071da177e4SLinus Torvalds #ifdef CONFIG_PROC_FS 27082cbdb686STakashi Iwai static void snd_cmipci_proc_read(struct snd_info_entry *entry, 27092cbdb686STakashi Iwai struct snd_info_buffer *buffer) 27101da177e4SLinus Torvalds { 27112cbdb686STakashi Iwai struct cmipci *cm = entry->private_data; 271254d030ccSClemens Ladisch int i, v; 27131da177e4SLinus Torvalds 271454d030ccSClemens Ladisch snd_iprintf(buffer, "%s\n", cm->card->longname); 271554d030ccSClemens Ladisch for (i = 0; i < 0x94; i++) { 271654d030ccSClemens Ladisch if (i == 0x28) 271754d030ccSClemens Ladisch i = 0x90; 271854d030ccSClemens Ladisch v = inb(cm->iobase + i); 27191da177e4SLinus Torvalds if (i % 4 == 0) 272054d030ccSClemens Ladisch snd_iprintf(buffer, "\n%02x:", i); 27211da177e4SLinus Torvalds snd_iprintf(buffer, " %02x", v); 27221da177e4SLinus Torvalds } 272354d030ccSClemens Ladisch snd_iprintf(buffer, "\n"); 27241da177e4SLinus Torvalds } 27251da177e4SLinus Torvalds 27262cbdb686STakashi Iwai static void __devinit snd_cmipci_proc_init(struct cmipci *cm) 27271da177e4SLinus Torvalds { 27282cbdb686STakashi Iwai struct snd_info_entry *entry; 27291da177e4SLinus Torvalds 27301da177e4SLinus Torvalds if (! snd_card_proc_new(cm->card, "cmipci", &entry)) 2731bf850204STakashi Iwai snd_info_set_text_ops(entry, cm, snd_cmipci_proc_read); 27321da177e4SLinus Torvalds } 27331da177e4SLinus Torvalds #else /* !CONFIG_PROC_FS */ 27342cbdb686STakashi Iwai static inline void snd_cmipci_proc_init(struct cmipci *cm) {} 27351da177e4SLinus Torvalds #endif 27361da177e4SLinus Torvalds 27371da177e4SLinus Torvalds 2738f40b6890STakashi Iwai static struct pci_device_id snd_cmipci_ids[] = { 27391da177e4SLinus Torvalds {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8338A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, 27401da177e4SLinus Torvalds {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8338B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, 27411da177e4SLinus Torvalds {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8738, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, 27421da177e4SLinus Torvalds {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8738B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, 27431da177e4SLinus Torvalds {PCI_VENDOR_ID_AL, PCI_DEVICE_ID_CMEDIA_CM8738, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0}, 27441da177e4SLinus Torvalds {0,}, 27451da177e4SLinus Torvalds }; 27461da177e4SLinus Torvalds 27471da177e4SLinus Torvalds 27481da177e4SLinus Torvalds /* 27491da177e4SLinus Torvalds * check chip version and capabilities 27501da177e4SLinus Torvalds * driver name is modified according to the chip model 27511da177e4SLinus Torvalds */ 27522cbdb686STakashi Iwai static void __devinit query_chip(struct cmipci *cm) 27531da177e4SLinus Torvalds { 27541da177e4SLinus Torvalds unsigned int detect; 27551da177e4SLinus Torvalds 27561da177e4SLinus Torvalds /* check reg 0Ch, bit 24-31 */ 27571da177e4SLinus Torvalds detect = snd_cmipci_read(cm, CM_REG_INT_HLDCLR) & CM_CHIP_MASK2; 27581da177e4SLinus Torvalds if (! detect) { 27591da177e4SLinus Torvalds /* check reg 08h, bit 24-28 */ 27601da177e4SLinus Torvalds detect = snd_cmipci_read(cm, CM_REG_CHFORMAT) & CM_CHIP_MASK1; 2761133271feSClemens Ladisch switch (detect) { 2762133271feSClemens Ladisch case 0: 27631da177e4SLinus Torvalds cm->chip_version = 33; 27641da177e4SLinus Torvalds if (cm->do_soft_ac3) 27651da177e4SLinus Torvalds cm->can_ac3_sw = 1; 27661da177e4SLinus Torvalds else 27671da177e4SLinus Torvalds cm->can_ac3_hw = 1; 2768133271feSClemens Ladisch break; 27696935e688SClemens Ladisch case CM_CHIP_037: 27701da177e4SLinus Torvalds cm->chip_version = 37; 27711da177e4SLinus Torvalds cm->can_ac3_hw = 1; 2772133271feSClemens Ladisch break; 2773133271feSClemens Ladisch default: 2774133271feSClemens Ladisch cm->chip_version = 39; 2775133271feSClemens Ladisch cm->can_ac3_hw = 1; 2776133271feSClemens Ladisch break; 27771da177e4SLinus Torvalds } 2778133271feSClemens Ladisch cm->max_channels = 2; 27791da177e4SLinus Torvalds } else { 2780133271feSClemens Ladisch if (detect & CM_CHIP_039) { 27811da177e4SLinus Torvalds cm->chip_version = 39; 27821da177e4SLinus Torvalds if (detect & CM_CHIP_039_6CH) /* 4 or 6 channels */ 27831da177e4SLinus Torvalds cm->max_channels = 6; 27841da177e4SLinus Torvalds else 27851da177e4SLinus Torvalds cm->max_channels = 4; 2786133271feSClemens Ladisch } else if (detect & CM_CHIP_8768) { 2787133271feSClemens Ladisch cm->chip_version = 68; 2788133271feSClemens Ladisch cm->max_channels = 8; 2789133271feSClemens Ladisch } else { 2790133271feSClemens Ladisch cm->chip_version = 55; 2791133271feSClemens Ladisch cm->max_channels = 6; 2792133271feSClemens Ladisch } 27931da177e4SLinus Torvalds cm->can_ac3_hw = 1; 27941da177e4SLinus Torvalds cm->can_multi_ch = 1; 27951da177e4SLinus Torvalds } 27961da177e4SLinus Torvalds } 27971da177e4SLinus Torvalds 27981da177e4SLinus Torvalds #ifdef SUPPORT_JOYSTICK 27992cbdb686STakashi Iwai static int __devinit snd_cmipci_create_gameport(struct cmipci *cm, int dev) 28001da177e4SLinus Torvalds { 28011da177e4SLinus Torvalds static int ports[] = { 0x201, 0x200, 0 }; /* FIXME: majority is 0x201? */ 28021da177e4SLinus Torvalds struct gameport *gp; 28031da177e4SLinus Torvalds struct resource *r = NULL; 28041da177e4SLinus Torvalds int i, io_port = 0; 28051da177e4SLinus Torvalds 28061da177e4SLinus Torvalds if (joystick_port[dev] == 0) 28071da177e4SLinus Torvalds return -ENODEV; 28081da177e4SLinus Torvalds 28091da177e4SLinus Torvalds if (joystick_port[dev] == 1) { /* auto-detect */ 28101da177e4SLinus Torvalds for (i = 0; ports[i]; i++) { 28111da177e4SLinus Torvalds io_port = ports[i]; 28121da177e4SLinus Torvalds r = request_region(io_port, 1, "CMIPCI gameport"); 28131da177e4SLinus Torvalds if (r) 28141da177e4SLinus Torvalds break; 28151da177e4SLinus Torvalds } 28161da177e4SLinus Torvalds } else { 28171da177e4SLinus Torvalds io_port = joystick_port[dev]; 28181da177e4SLinus Torvalds r = request_region(io_port, 1, "CMIPCI gameport"); 28191da177e4SLinus Torvalds } 28201da177e4SLinus Torvalds 28211da177e4SLinus Torvalds if (!r) { 28221da177e4SLinus Torvalds printk(KERN_WARNING "cmipci: cannot reserve joystick ports\n"); 28231da177e4SLinus Torvalds return -EBUSY; 28241da177e4SLinus Torvalds } 28251da177e4SLinus Torvalds 28261da177e4SLinus Torvalds cm->gameport = gp = gameport_allocate_port(); 28271da177e4SLinus Torvalds if (!gp) { 28281da177e4SLinus Torvalds printk(KERN_ERR "cmipci: cannot allocate memory for gameport\n"); 2829b1d5776dSTakashi Iwai release_and_free_resource(r); 28301da177e4SLinus Torvalds return -ENOMEM; 28311da177e4SLinus Torvalds } 28321da177e4SLinus Torvalds gameport_set_name(gp, "C-Media Gameport"); 28331da177e4SLinus Torvalds gameport_set_phys(gp, "pci%s/gameport0", pci_name(cm->pci)); 28341da177e4SLinus Torvalds gameport_set_dev_parent(gp, &cm->pci->dev); 28351da177e4SLinus Torvalds gp->io = io_port; 28361da177e4SLinus Torvalds gameport_set_port_data(gp, r); 28371da177e4SLinus Torvalds 28381da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN); 28391da177e4SLinus Torvalds 28401da177e4SLinus Torvalds gameport_register_port(cm->gameport); 28411da177e4SLinus Torvalds 28421da177e4SLinus Torvalds return 0; 28431da177e4SLinus Torvalds } 28441da177e4SLinus Torvalds 28452cbdb686STakashi Iwai static void snd_cmipci_free_gameport(struct cmipci *cm) 28461da177e4SLinus Torvalds { 28471da177e4SLinus Torvalds if (cm->gameport) { 28481da177e4SLinus Torvalds struct resource *r = gameport_get_port_data(cm->gameport); 28491da177e4SLinus Torvalds 28501da177e4SLinus Torvalds gameport_unregister_port(cm->gameport); 28511da177e4SLinus Torvalds cm->gameport = NULL; 28521da177e4SLinus Torvalds 28531da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN); 2854b1d5776dSTakashi Iwai release_and_free_resource(r); 28551da177e4SLinus Torvalds } 28561da177e4SLinus Torvalds } 28571da177e4SLinus Torvalds #else 28582cbdb686STakashi Iwai static inline int snd_cmipci_create_gameport(struct cmipci *cm, int dev) { return -ENOSYS; } 28592cbdb686STakashi Iwai static inline void snd_cmipci_free_gameport(struct cmipci *cm) { } 28601da177e4SLinus Torvalds #endif 28611da177e4SLinus Torvalds 28622cbdb686STakashi Iwai static int snd_cmipci_free(struct cmipci *cm) 28631da177e4SLinus Torvalds { 28641da177e4SLinus Torvalds if (cm->irq >= 0) { 28651da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN); 28661da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT); 28671da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); /* disable ints */ 28681da177e4SLinus Torvalds snd_cmipci_ch_reset(cm, CM_CH_PLAY); 28691da177e4SLinus Torvalds snd_cmipci_ch_reset(cm, CM_CH_CAPT); 28701da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, 0); /* disable channels */ 28711da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL1, 0); 28721da177e4SLinus Torvalds 28731da177e4SLinus Torvalds /* reset mixer */ 28741da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, 0, 0); 28751da177e4SLinus Torvalds 28761da177e4SLinus Torvalds synchronize_irq(cm->irq); 28771da177e4SLinus Torvalds 28782cbdb686STakashi Iwai free_irq(cm->irq, cm); 28791da177e4SLinus Torvalds } 28801da177e4SLinus Torvalds 28811da177e4SLinus Torvalds snd_cmipci_free_gameport(cm); 28821da177e4SLinus Torvalds pci_release_regions(cm->pci); 28831da177e4SLinus Torvalds pci_disable_device(cm->pci); 28841da177e4SLinus Torvalds kfree(cm); 28851da177e4SLinus Torvalds return 0; 28861da177e4SLinus Torvalds } 28871da177e4SLinus Torvalds 28882cbdb686STakashi Iwai static int snd_cmipci_dev_free(struct snd_device *device) 28891da177e4SLinus Torvalds { 28902cbdb686STakashi Iwai struct cmipci *cm = device->device_data; 28911da177e4SLinus Torvalds return snd_cmipci_free(cm); 28921da177e4SLinus Torvalds } 28931da177e4SLinus Torvalds 28942cbdb686STakashi Iwai static int __devinit snd_cmipci_create_fm(struct cmipci *cm, long fm_port) 28955747e540SClemens Ladisch { 28965747e540SClemens Ladisch long iosynth; 28975747e540SClemens Ladisch unsigned int val; 28982cbdb686STakashi Iwai struct snd_opl3 *opl3; 28995747e540SClemens Ladisch int err; 29005747e540SClemens Ladisch 29012f24d159STakashi Iwai if (!fm_port) 29022f24d159STakashi Iwai goto disable_fm; 29032f24d159STakashi Iwai 2904c78c950dSClemens Ladisch if (cm->chip_version >= 39) { 29055747e540SClemens Ladisch /* first try FM regs in PCI port range */ 29065747e540SClemens Ladisch iosynth = cm->iobase + CM_REG_FM_PCI; 29075747e540SClemens Ladisch err = snd_opl3_create(cm->card, iosynth, iosynth + 2, 29085747e540SClemens Ladisch OPL3_HW_OPL3, 1, &opl3); 290945c41b48SClemens Ladisch } else { 291045c41b48SClemens Ladisch err = -EIO; 291145c41b48SClemens Ladisch } 29125747e540SClemens Ladisch if (err < 0) { 29135747e540SClemens Ladisch /* then try legacy ports */ 29145747e540SClemens Ladisch val = snd_cmipci_read(cm, CM_REG_LEGACY_CTRL) & ~CM_FMSEL_MASK; 29155747e540SClemens Ladisch iosynth = fm_port; 29165747e540SClemens Ladisch switch (iosynth) { 29175747e540SClemens Ladisch case 0x3E8: val |= CM_FMSEL_3E8; break; 29185747e540SClemens Ladisch case 0x3E0: val |= CM_FMSEL_3E0; break; 29195747e540SClemens Ladisch case 0x3C8: val |= CM_FMSEL_3C8; break; 29205747e540SClemens Ladisch case 0x388: val |= CM_FMSEL_388; break; 29215747e540SClemens Ladisch default: 29222f24d159STakashi Iwai goto disable_fm; 29235747e540SClemens Ladisch } 29245747e540SClemens Ladisch snd_cmipci_write(cm, CM_REG_LEGACY_CTRL, val); 29255747e540SClemens Ladisch /* enable FM */ 29265747e540SClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN); 29275747e540SClemens Ladisch 29285747e540SClemens Ladisch if (snd_opl3_create(cm->card, iosynth, iosynth + 2, 29295747e540SClemens Ladisch OPL3_HW_OPL3, 0, &opl3) < 0) { 29305747e540SClemens Ladisch printk(KERN_ERR "cmipci: no OPL device at %#lx, " 29315747e540SClemens Ladisch "skipping...\n", iosynth); 29322f24d159STakashi Iwai goto disable_fm; 29335747e540SClemens Ladisch } 29345747e540SClemens Ladisch } 29355747e540SClemens Ladisch if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) { 29365747e540SClemens Ladisch printk(KERN_ERR "cmipci: cannot create OPL3 hwdep\n"); 29375747e540SClemens Ladisch return err; 29385747e540SClemens Ladisch } 29395747e540SClemens Ladisch return 0; 29402f24d159STakashi Iwai 29412f24d159STakashi Iwai disable_fm: 29422f24d159STakashi Iwai snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_FMSEL_MASK); 29432f24d159STakashi Iwai snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN); 29442f24d159STakashi Iwai return 0; 29455747e540SClemens Ladisch } 29465747e540SClemens Ladisch 29472cbdb686STakashi Iwai static int __devinit snd_cmipci_create(struct snd_card *card, struct pci_dev *pci, 29482cbdb686STakashi Iwai int dev, struct cmipci **rcmipci) 29491da177e4SLinus Torvalds { 29502cbdb686STakashi Iwai struct cmipci *cm; 29511da177e4SLinus Torvalds int err; 29522cbdb686STakashi Iwai static struct snd_device_ops ops = { 29531da177e4SLinus Torvalds .dev_free = snd_cmipci_dev_free, 29541da177e4SLinus Torvalds }; 2955d6426257SClemens Ladisch unsigned int val; 29565747e540SClemens Ladisch long iomidi; 2957c9116ae4SClemens Ladisch int integrated_midi = 0; 2958b7e054a7SClemens Ladisch char modelstr[16]; 29591da177e4SLinus Torvalds int pcm_index, pcm_spdif_index; 29601da177e4SLinus Torvalds static struct pci_device_id intel_82437vx[] = { 29611da177e4SLinus Torvalds { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX) }, 29621da177e4SLinus Torvalds { }, 29631da177e4SLinus Torvalds }; 29641da177e4SLinus Torvalds 29651da177e4SLinus Torvalds *rcmipci = NULL; 29661da177e4SLinus Torvalds 29671da177e4SLinus Torvalds if ((err = pci_enable_device(pci)) < 0) 29681da177e4SLinus Torvalds return err; 29691da177e4SLinus Torvalds 2970e560d8d8STakashi Iwai cm = kzalloc(sizeof(*cm), GFP_KERNEL); 29711da177e4SLinus Torvalds if (cm == NULL) { 29721da177e4SLinus Torvalds pci_disable_device(pci); 29731da177e4SLinus Torvalds return -ENOMEM; 29741da177e4SLinus Torvalds } 29751da177e4SLinus Torvalds 29761da177e4SLinus Torvalds spin_lock_init(&cm->reg_lock); 297762932df8SIngo Molnar mutex_init(&cm->open_mutex); 29781da177e4SLinus Torvalds cm->device = pci->device; 29791da177e4SLinus Torvalds cm->card = card; 29801da177e4SLinus Torvalds cm->pci = pci; 29811da177e4SLinus Torvalds cm->irq = -1; 29821da177e4SLinus Torvalds cm->channel[0].ch = 0; 29831da177e4SLinus Torvalds cm->channel[1].ch = 1; 29841da177e4SLinus Torvalds cm->channel[0].is_dac = cm->channel[1].is_dac = 1; /* dual DAC mode */ 29851da177e4SLinus Torvalds 29861da177e4SLinus Torvalds if ((err = pci_request_regions(pci, card->driver)) < 0) { 29871da177e4SLinus Torvalds kfree(cm); 29881da177e4SLinus Torvalds pci_disable_device(pci); 29891da177e4SLinus Torvalds return err; 29901da177e4SLinus Torvalds } 29911da177e4SLinus Torvalds cm->iobase = pci_resource_start(pci, 0); 29921da177e4SLinus Torvalds 29932cbdb686STakashi Iwai if (request_irq(pci->irq, snd_cmipci_interrupt, 2994437a5a46STakashi Iwai IRQF_SHARED, card->driver, cm)) { 299599b359baSTakashi Iwai snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq); 29961da177e4SLinus Torvalds snd_cmipci_free(cm); 29971da177e4SLinus Torvalds return -EBUSY; 29981da177e4SLinus Torvalds } 29991da177e4SLinus Torvalds cm->irq = pci->irq; 30001da177e4SLinus Torvalds 30011da177e4SLinus Torvalds pci_set_master(cm->pci); 30021da177e4SLinus Torvalds 30031da177e4SLinus Torvalds /* 30041da177e4SLinus Torvalds * check chip version, max channels and capabilities 30051da177e4SLinus Torvalds */ 30061da177e4SLinus Torvalds 30071da177e4SLinus Torvalds cm->chip_version = 0; 30081da177e4SLinus Torvalds cm->max_channels = 2; 30091da177e4SLinus Torvalds cm->do_soft_ac3 = soft_ac3[dev]; 30101da177e4SLinus Torvalds 30111da177e4SLinus Torvalds if (pci->device != PCI_DEVICE_ID_CMEDIA_CM8338A && 30121da177e4SLinus Torvalds pci->device != PCI_DEVICE_ID_CMEDIA_CM8338B) 30131da177e4SLinus Torvalds query_chip(cm); 30141da177e4SLinus Torvalds /* added -MCx suffix for chip supporting multi-channels */ 30151da177e4SLinus Torvalds if (cm->can_multi_ch) 30161da177e4SLinus Torvalds sprintf(cm->card->driver + strlen(cm->card->driver), 30171da177e4SLinus Torvalds "-MC%d", cm->max_channels); 30181da177e4SLinus Torvalds else if (cm->can_ac3_sw) 30191da177e4SLinus Torvalds strcpy(cm->card->driver + strlen(cm->card->driver), "-SWIEC"); 30201da177e4SLinus Torvalds 30211da177e4SLinus Torvalds cm->dig_status = SNDRV_PCM_DEFAULT_CON_SPDIF; 30221da177e4SLinus Torvalds cm->dig_pcm_status = SNDRV_PCM_DEFAULT_CON_SPDIF; 30231da177e4SLinus Torvalds 30241da177e4SLinus Torvalds #if CM_CH_PLAY == 1 30251da177e4SLinus Torvalds cm->ctrl = CM_CHADC0; /* default FUNCNTRL0 */ 30261da177e4SLinus Torvalds #else 30271da177e4SLinus Torvalds cm->ctrl = CM_CHADC1; /* default FUNCNTRL0 */ 30281da177e4SLinus Torvalds #endif 30291da177e4SLinus Torvalds 30301da177e4SLinus Torvalds /* initialize codec registers */ 30313042ef75SClemens Ladisch snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_RESET); 30323042ef75SClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_RESET); 30331da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); /* disable ints */ 30341da177e4SLinus Torvalds snd_cmipci_ch_reset(cm, CM_CH_PLAY); 30351da177e4SLinus Torvalds snd_cmipci_ch_reset(cm, CM_CH_CAPT); 30361da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL0, 0); /* disable channels */ 30371da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_FUNCTRL1, 0); 30381da177e4SLinus Torvalds 30391da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_CHFORMAT, 0); 30401da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC|CM_N4SPK3D); 30411da177e4SLinus Torvalds #if CM_CH_PLAY == 1 30421da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC); 30431da177e4SLinus Torvalds #else 30441da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC); 30451da177e4SLinus Torvalds #endif 30464ee72717SClemens Ladisch if (cm->chip_version) { 30474ee72717SClemens Ladisch snd_cmipci_write_b(cm, CM_REG_EXT_MISC, 0x20); /* magic */ 30484ee72717SClemens Ladisch snd_cmipci_write_b(cm, CM_REG_EXT_MISC + 1, 0x09); /* more magic */ 30494ee72717SClemens Ladisch } 30501da177e4SLinus Torvalds /* Set Bus Master Request */ 30511da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_BREQ); 30521da177e4SLinus Torvalds 30531da177e4SLinus Torvalds /* Assume TX and compatible chip set (Autodetection required for VX chip sets) */ 30541da177e4SLinus Torvalds switch (pci->device) { 30551da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8738: 30561da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8738B: 30571da177e4SLinus Torvalds if (!pci_dev_present(intel_82437vx)) 30581da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_TXVX); 30591da177e4SLinus Torvalds break; 30601da177e4SLinus Torvalds default: 30611da177e4SLinus Torvalds break; 30621da177e4SLinus Torvalds } 30631da177e4SLinus Torvalds 3064d6426257SClemens Ladisch if (cm->chip_version < 68) { 3065d6426257SClemens Ladisch val = pci->device < 0x110 ? 8338 : 8738; 3066d6426257SClemens Ladisch } else { 3067d6426257SClemens Ladisch switch (snd_cmipci_read_b(cm, CM_REG_INT_HLDCLR + 3) & 0x03) { 3068d6426257SClemens Ladisch case 0: 3069d6426257SClemens Ladisch val = 8769; 3070d6426257SClemens Ladisch break; 3071d6426257SClemens Ladisch case 2: 3072d6426257SClemens Ladisch val = 8762; 3073d6426257SClemens Ladisch break; 3074d6426257SClemens Ladisch default: 3075d6426257SClemens Ladisch switch ((pci->subsystem_vendor << 16) | 3076d6426257SClemens Ladisch pci->subsystem_device) { 3077d6426257SClemens Ladisch case 0x13f69761: 3078d6426257SClemens Ladisch case 0x584d3741: 3079d6426257SClemens Ladisch case 0x584d3751: 3080d6426257SClemens Ladisch case 0x584d3761: 3081d6426257SClemens Ladisch case 0x584d3771: 3082d6426257SClemens Ladisch case 0x72848384: 3083d6426257SClemens Ladisch val = 8770; 3084d6426257SClemens Ladisch break; 3085d6426257SClemens Ladisch default: 3086d6426257SClemens Ladisch val = 8768; 3087d6426257SClemens Ladisch break; 3088d6426257SClemens Ladisch } 3089d6426257SClemens Ladisch } 3090d6426257SClemens Ladisch } 3091b7e054a7SClemens Ladisch sprintf(card->shortname, "C-Media CMI%d", val); 3092b7e054a7SClemens Ladisch if (cm->chip_version < 68) 3093b7e054a7SClemens Ladisch sprintf(modelstr, " (model %d)", cm->chip_version); 3094b7e054a7SClemens Ladisch else 3095b7e054a7SClemens Ladisch modelstr[0] = '\0'; 3096b7e054a7SClemens Ladisch sprintf(card->longname, "%s%s at %#lx, irq %i", 3097b7e054a7SClemens Ladisch card->shortname, modelstr, cm->iobase, cm->irq); 30981e02d6eaSClemens Ladisch 30991da177e4SLinus Torvalds if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, cm, &ops)) < 0) { 31001da177e4SLinus Torvalds snd_cmipci_free(cm); 31011da177e4SLinus Torvalds return err; 31021da177e4SLinus Torvalds } 31031da177e4SLinus Torvalds 3104c78c950dSClemens Ladisch if (cm->chip_version >= 39) { 3105c9116ae4SClemens Ladisch val = snd_cmipci_read_b(cm, CM_REG_MPU_PCI + 1); 3106c9116ae4SClemens Ladisch if (val != 0x00 && val != 0xff) { 31075747e540SClemens Ladisch iomidi = cm->iobase + CM_REG_MPU_PCI; 3108c9116ae4SClemens Ladisch integrated_midi = 1; 3109c9116ae4SClemens Ladisch } 3110c9116ae4SClemens Ladisch } 3111c9116ae4SClemens Ladisch if (!integrated_midi) { 3112c78c950dSClemens Ladisch val = 0; 31135747e540SClemens Ladisch iomidi = mpu_port[dev]; 31141da177e4SLinus Torvalds switch (iomidi) { 31151da177e4SLinus Torvalds case 0x320: val = CM_VMPU_320; break; 31161da177e4SLinus Torvalds case 0x310: val = CM_VMPU_310; break; 31171da177e4SLinus Torvalds case 0x300: val = CM_VMPU_300; break; 31181da177e4SLinus Torvalds case 0x330: val = CM_VMPU_330; break; 31191da177e4SLinus Torvalds default: 31201da177e4SLinus Torvalds iomidi = 0; break; 31211da177e4SLinus Torvalds } 31221da177e4SLinus Torvalds if (iomidi > 0) { 31231da177e4SLinus Torvalds snd_cmipci_write(cm, CM_REG_LEGACY_CTRL, val); 31241da177e4SLinus Torvalds /* enable UART */ 31251da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_UART_EN); 312688039815SClemens Ladisch if (inb(iomidi + 1) == 0xff) { 312788039815SClemens Ladisch snd_printk(KERN_ERR "cannot enable MPU-401 port" 312888039815SClemens Ladisch " at %#lx\n", iomidi); 312988039815SClemens Ladisch snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, 313088039815SClemens Ladisch CM_UART_EN); 313188039815SClemens Ladisch iomidi = 0; 313288039815SClemens Ladisch } 31331da177e4SLinus Torvalds } 31341da177e4SLinus Torvalds } 31351da177e4SLinus Torvalds 313645c41b48SClemens Ladisch if (cm->chip_version < 68) { 313745c41b48SClemens Ladisch err = snd_cmipci_create_fm(cm, fm_port[dev]); 313845c41b48SClemens Ladisch if (err < 0) 31391da177e4SLinus Torvalds return err; 314045c41b48SClemens Ladisch } 31411da177e4SLinus Torvalds 31421da177e4SLinus Torvalds /* reset mixer */ 31431da177e4SLinus Torvalds snd_cmipci_mixer_write(cm, 0, 0); 31441da177e4SLinus Torvalds 31451da177e4SLinus Torvalds snd_cmipci_proc_init(cm); 31461da177e4SLinus Torvalds 31471da177e4SLinus Torvalds /* create pcm devices */ 31481da177e4SLinus Torvalds pcm_index = pcm_spdif_index = 0; 31491da177e4SLinus Torvalds if ((err = snd_cmipci_pcm_new(cm, pcm_index)) < 0) 31501da177e4SLinus Torvalds return err; 31511da177e4SLinus Torvalds pcm_index++; 31521da177e4SLinus Torvalds if ((err = snd_cmipci_pcm2_new(cm, pcm_index)) < 0) 31531da177e4SLinus Torvalds return err; 31541da177e4SLinus Torvalds pcm_index++; 31551da177e4SLinus Torvalds if (cm->can_ac3_hw || cm->can_ac3_sw) { 31561da177e4SLinus Torvalds pcm_spdif_index = pcm_index; 31571da177e4SLinus Torvalds if ((err = snd_cmipci_pcm_spdif_new(cm, pcm_index)) < 0) 31581da177e4SLinus Torvalds return err; 31591da177e4SLinus Torvalds } 31601da177e4SLinus Torvalds 31611da177e4SLinus Torvalds /* create mixer interface & switches */ 31621da177e4SLinus Torvalds if ((err = snd_cmipci_mixer_new(cm, pcm_spdif_index)) < 0) 31631da177e4SLinus Torvalds return err; 31641da177e4SLinus Torvalds 31651da177e4SLinus Torvalds if (iomidi > 0) { 31661da177e4SLinus Torvalds if ((err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI, 3167302e4c2fSTakashi Iwai iomidi, 3168302e4c2fSTakashi Iwai (integrated_midi ? 3169302e4c2fSTakashi Iwai MPU401_INFO_INTEGRATED : 0), 31701da177e4SLinus Torvalds cm->irq, 0, &cm->rmidi)) < 0) { 31711da177e4SLinus Torvalds printk(KERN_ERR "cmipci: no UART401 device at 0x%lx\n", iomidi); 31721da177e4SLinus Torvalds } 31731da177e4SLinus Torvalds } 31741da177e4SLinus Torvalds 31751da177e4SLinus Torvalds #ifdef USE_VAR48KRATE 31761da177e4SLinus Torvalds for (val = 0; val < ARRAY_SIZE(rates); val++) 31771da177e4SLinus Torvalds snd_cmipci_set_pll(cm, rates[val], val); 31781da177e4SLinus Torvalds 31791da177e4SLinus Torvalds /* 31801da177e4SLinus Torvalds * (Re-)Enable external switch spdo_48k 31811da177e4SLinus Torvalds */ 31821da177e4SLinus Torvalds snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K|CM_SPDF_AC97); 31831da177e4SLinus Torvalds #endif /* USE_VAR48KRATE */ 31841da177e4SLinus Torvalds 31851da177e4SLinus Torvalds if (snd_cmipci_create_gameport(cm, dev) < 0) 31861da177e4SLinus Torvalds snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN); 31871da177e4SLinus Torvalds 31881da177e4SLinus Torvalds snd_card_set_dev(card, &pci->dev); 31891da177e4SLinus Torvalds 31901da177e4SLinus Torvalds *rcmipci = cm; 31911da177e4SLinus Torvalds return 0; 31921da177e4SLinus Torvalds } 31931da177e4SLinus Torvalds 31941da177e4SLinus Torvalds /* 31951da177e4SLinus Torvalds */ 31961da177e4SLinus Torvalds 31971da177e4SLinus Torvalds MODULE_DEVICE_TABLE(pci, snd_cmipci_ids); 31981da177e4SLinus Torvalds 31991da177e4SLinus Torvalds static int __devinit snd_cmipci_probe(struct pci_dev *pci, 32001da177e4SLinus Torvalds const struct pci_device_id *pci_id) 32011da177e4SLinus Torvalds { 32021da177e4SLinus Torvalds static int dev; 32032cbdb686STakashi Iwai struct snd_card *card; 32042cbdb686STakashi Iwai struct cmipci *cm; 32051da177e4SLinus Torvalds int err; 32061da177e4SLinus Torvalds 32071da177e4SLinus Torvalds if (dev >= SNDRV_CARDS) 32081da177e4SLinus Torvalds return -ENODEV; 32091da177e4SLinus Torvalds if (! enable[dev]) { 32101da177e4SLinus Torvalds dev++; 32111da177e4SLinus Torvalds return -ENOENT; 32121da177e4SLinus Torvalds } 32131da177e4SLinus Torvalds 32141da177e4SLinus Torvalds card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0); 32151da177e4SLinus Torvalds if (card == NULL) 32161da177e4SLinus Torvalds return -ENOMEM; 32171da177e4SLinus Torvalds 32181da177e4SLinus Torvalds switch (pci->device) { 32191da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8738: 32201da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8738B: 32211da177e4SLinus Torvalds strcpy(card->driver, "CMI8738"); 32221da177e4SLinus Torvalds break; 32231da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8338A: 32241da177e4SLinus Torvalds case PCI_DEVICE_ID_CMEDIA_CM8338B: 32251da177e4SLinus Torvalds strcpy(card->driver, "CMI8338"); 32261da177e4SLinus Torvalds break; 32271da177e4SLinus Torvalds default: 32281da177e4SLinus Torvalds strcpy(card->driver, "CMIPCI"); 32291da177e4SLinus Torvalds break; 32301da177e4SLinus Torvalds } 32311da177e4SLinus Torvalds 32321da177e4SLinus Torvalds if ((err = snd_cmipci_create(card, pci, dev, &cm)) < 0) { 32331da177e4SLinus Torvalds snd_card_free(card); 32341da177e4SLinus Torvalds return err; 32351da177e4SLinus Torvalds } 3236cb60e5f5STakashi Iwai card->private_data = cm; 32371da177e4SLinus Torvalds 32381da177e4SLinus Torvalds if ((err = snd_card_register(card)) < 0) { 32391da177e4SLinus Torvalds snd_card_free(card); 32401da177e4SLinus Torvalds return err; 32411da177e4SLinus Torvalds } 32421da177e4SLinus Torvalds pci_set_drvdata(pci, card); 32431da177e4SLinus Torvalds dev++; 32441da177e4SLinus Torvalds return 0; 32451da177e4SLinus Torvalds 32461da177e4SLinus Torvalds } 32471da177e4SLinus Torvalds 32481da177e4SLinus Torvalds static void __devexit snd_cmipci_remove(struct pci_dev *pci) 32491da177e4SLinus Torvalds { 32501da177e4SLinus Torvalds snd_card_free(pci_get_drvdata(pci)); 32511da177e4SLinus Torvalds pci_set_drvdata(pci, NULL); 32521da177e4SLinus Torvalds } 32531da177e4SLinus Torvalds 32541da177e4SLinus Torvalds 3255cb60e5f5STakashi Iwai #ifdef CONFIG_PM 3256cb60e5f5STakashi Iwai /* 3257cb60e5f5STakashi Iwai * power management 3258cb60e5f5STakashi Iwai */ 3259cb60e5f5STakashi Iwai static unsigned char saved_regs[] = { 3260cb60e5f5STakashi Iwai CM_REG_FUNCTRL1, CM_REG_CHFORMAT, CM_REG_LEGACY_CTRL, CM_REG_MISC_CTRL, 3261cb60e5f5STakashi Iwai CM_REG_MIXER0, CM_REG_MIXER1, CM_REG_MIXER2, CM_REG_MIXER3, CM_REG_PLL, 3262cb60e5f5STakashi Iwai CM_REG_CH0_FRAME1, CM_REG_CH0_FRAME2, 3263cb60e5f5STakashi Iwai CM_REG_CH1_FRAME1, CM_REG_CH1_FRAME2, CM_REG_EXT_MISC, 3264cb60e5f5STakashi Iwai CM_REG_INT_STATUS, CM_REG_INT_HLDCLR, CM_REG_FUNCTRL0, 3265cb60e5f5STakashi Iwai }; 3266cb60e5f5STakashi Iwai 3267cb60e5f5STakashi Iwai static unsigned char saved_mixers[] = { 3268cb60e5f5STakashi Iwai SB_DSP4_MASTER_DEV, SB_DSP4_MASTER_DEV + 1, 3269cb60e5f5STakashi Iwai SB_DSP4_PCM_DEV, SB_DSP4_PCM_DEV + 1, 3270cb60e5f5STakashi Iwai SB_DSP4_SYNTH_DEV, SB_DSP4_SYNTH_DEV + 1, 3271cb60e5f5STakashi Iwai SB_DSP4_CD_DEV, SB_DSP4_CD_DEV + 1, 3272cb60e5f5STakashi Iwai SB_DSP4_LINE_DEV, SB_DSP4_LINE_DEV + 1, 3273cb60e5f5STakashi Iwai SB_DSP4_MIC_DEV, SB_DSP4_SPEAKER_DEV, 3274cb60e5f5STakashi Iwai CM_REG_EXTENT_IND, SB_DSP4_OUTPUT_SW, 3275cb60e5f5STakashi Iwai SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT, 3276cb60e5f5STakashi Iwai }; 3277cb60e5f5STakashi Iwai 3278cb60e5f5STakashi Iwai static int snd_cmipci_suspend(struct pci_dev *pci, pm_message_t state) 3279cb60e5f5STakashi Iwai { 3280cb60e5f5STakashi Iwai struct snd_card *card = pci_get_drvdata(pci); 3281cb60e5f5STakashi Iwai struct cmipci *cm = card->private_data; 3282cb60e5f5STakashi Iwai int i; 3283cb60e5f5STakashi Iwai 3284cb60e5f5STakashi Iwai snd_power_change_state(card, SNDRV_CTL_POWER_D3hot); 3285cb60e5f5STakashi Iwai 3286cb60e5f5STakashi Iwai snd_pcm_suspend_all(cm->pcm); 3287cb60e5f5STakashi Iwai snd_pcm_suspend_all(cm->pcm2); 3288cb60e5f5STakashi Iwai snd_pcm_suspend_all(cm->pcm_spdif); 3289cb60e5f5STakashi Iwai 3290cb60e5f5STakashi Iwai /* save registers */ 3291cb60e5f5STakashi Iwai for (i = 0; i < ARRAY_SIZE(saved_regs); i++) 3292cb60e5f5STakashi Iwai cm->saved_regs[i] = snd_cmipci_read(cm, saved_regs[i]); 3293cb60e5f5STakashi Iwai for (i = 0; i < ARRAY_SIZE(saved_mixers); i++) 3294cb60e5f5STakashi Iwai cm->saved_mixers[i] = snd_cmipci_mixer_read(cm, saved_mixers[i]); 3295cb60e5f5STakashi Iwai 3296cb60e5f5STakashi Iwai /* disable ints */ 3297cb60e5f5STakashi Iwai snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); 3298cb60e5f5STakashi Iwai 3299cb60e5f5STakashi Iwai pci_disable_device(pci); 3300cb60e5f5STakashi Iwai pci_save_state(pci); 330130b35399STakashi Iwai pci_set_power_state(pci, pci_choose_state(pci, state)); 3302cb60e5f5STakashi Iwai return 0; 3303cb60e5f5STakashi Iwai } 3304cb60e5f5STakashi Iwai 3305cb60e5f5STakashi Iwai static int snd_cmipci_resume(struct pci_dev *pci) 3306cb60e5f5STakashi Iwai { 3307cb60e5f5STakashi Iwai struct snd_card *card = pci_get_drvdata(pci); 3308cb60e5f5STakashi Iwai struct cmipci *cm = card->private_data; 3309cb60e5f5STakashi Iwai int i; 3310cb60e5f5STakashi Iwai 3311cb60e5f5STakashi Iwai pci_set_power_state(pci, PCI_D0); 331230b35399STakashi Iwai pci_restore_state(pci); 331330b35399STakashi Iwai if (pci_enable_device(pci) < 0) { 331430b35399STakashi Iwai printk(KERN_ERR "cmipci: pci_enable_device failed, " 331530b35399STakashi Iwai "disabling device\n"); 331630b35399STakashi Iwai snd_card_disconnect(card); 331730b35399STakashi Iwai return -EIO; 331830b35399STakashi Iwai } 3319cb60e5f5STakashi Iwai pci_set_master(pci); 3320cb60e5f5STakashi Iwai 3321cb60e5f5STakashi Iwai /* reset / initialize to a sane state */ 3322cb60e5f5STakashi Iwai snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); 3323cb60e5f5STakashi Iwai snd_cmipci_ch_reset(cm, CM_CH_PLAY); 3324cb60e5f5STakashi Iwai snd_cmipci_ch_reset(cm, CM_CH_CAPT); 3325cb60e5f5STakashi Iwai snd_cmipci_mixer_write(cm, 0, 0); 3326cb60e5f5STakashi Iwai 3327cb60e5f5STakashi Iwai /* restore registers */ 3328cb60e5f5STakashi Iwai for (i = 0; i < ARRAY_SIZE(saved_regs); i++) 3329cb60e5f5STakashi Iwai snd_cmipci_write(cm, saved_regs[i], cm->saved_regs[i]); 3330cb60e5f5STakashi Iwai for (i = 0; i < ARRAY_SIZE(saved_mixers); i++) 3331cb60e5f5STakashi Iwai snd_cmipci_mixer_write(cm, saved_mixers[i], cm->saved_mixers[i]); 3332cb60e5f5STakashi Iwai 3333cb60e5f5STakashi Iwai snd_power_change_state(card, SNDRV_CTL_POWER_D0); 3334cb60e5f5STakashi Iwai return 0; 3335cb60e5f5STakashi Iwai } 3336cb60e5f5STakashi Iwai #endif /* CONFIG_PM */ 3337cb60e5f5STakashi Iwai 33381da177e4SLinus Torvalds static struct pci_driver driver = { 33391da177e4SLinus Torvalds .name = "C-Media PCI", 33401da177e4SLinus Torvalds .id_table = snd_cmipci_ids, 33411da177e4SLinus Torvalds .probe = snd_cmipci_probe, 33421da177e4SLinus Torvalds .remove = __devexit_p(snd_cmipci_remove), 3343cb60e5f5STakashi Iwai #ifdef CONFIG_PM 3344cb60e5f5STakashi Iwai .suspend = snd_cmipci_suspend, 3345cb60e5f5STakashi Iwai .resume = snd_cmipci_resume, 3346cb60e5f5STakashi Iwai #endif 33471da177e4SLinus Torvalds }; 33481da177e4SLinus Torvalds 33491da177e4SLinus Torvalds static int __init alsa_card_cmipci_init(void) 33501da177e4SLinus Torvalds { 335101d25d46STakashi Iwai return pci_register_driver(&driver); 33521da177e4SLinus Torvalds } 33531da177e4SLinus Torvalds 33541da177e4SLinus Torvalds static void __exit alsa_card_cmipci_exit(void) 33551da177e4SLinus Torvalds { 33561da177e4SLinus Torvalds pci_unregister_driver(&driver); 33571da177e4SLinus Torvalds } 33581da177e4SLinus Torvalds 33591da177e4SLinus Torvalds module_init(alsa_card_cmipci_init) 33601da177e4SLinus Torvalds module_exit(alsa_card_cmipci_exit) 3361