1*6014e902STakashi Iwai // SPDX-License-Identifier: GPL-2.0-only 2*6014e902STakashi Iwai /* 3*6014e902STakashi Iwai * cs8409-tables.c -- HD audio interface patch for Cirrus Logic CS8409 HDA bridge chip 4*6014e902STakashi Iwai * 5*6014e902STakashi Iwai * Copyright (C) 2021 Cirrus Logic, Inc. and 6*6014e902STakashi Iwai * Cirrus Logic International Semiconductor Ltd. 7*6014e902STakashi Iwai * 8*6014e902STakashi Iwai * Author: Lucas Tanure <tanureal@opensource.cirrus.com> 9*6014e902STakashi Iwai */ 10*6014e902STakashi Iwai 11*6014e902STakashi Iwai #include "cs8409.h" 12*6014e902STakashi Iwai 13*6014e902STakashi Iwai /****************************************************************************** 14*6014e902STakashi Iwai * CS42L42 Specific Data 15*6014e902STakashi Iwai * 16*6014e902STakashi Iwai ******************************************************************************/ 17*6014e902STakashi Iwai 18*6014e902STakashi Iwai static const DECLARE_TLV_DB_SCALE(cs42l42_dac_db_scale, CS42L42_HP_VOL_REAL_MIN * 100, 100, 1); 19*6014e902STakashi Iwai 20*6014e902STakashi Iwai static const DECLARE_TLV_DB_SCALE(cs42l42_adc_db_scale, CS42L42_AMIC_VOL_REAL_MIN * 100, 100, 1); 21*6014e902STakashi Iwai 22*6014e902STakashi Iwai const struct snd_kcontrol_new cs42l42_dac_volume_mixer = { 23*6014e902STakashi Iwai .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 24*6014e902STakashi Iwai .index = 0, 25*6014e902STakashi Iwai .subdevice = (HDA_SUBDEV_AMP_FLAG | HDA_SUBDEV_NID_FLAG), 26*6014e902STakashi Iwai .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_TLV_READ), 27*6014e902STakashi Iwai .info = cs42l42_volume_info, 28*6014e902STakashi Iwai .get = cs42l42_volume_get, 29*6014e902STakashi Iwai .put = cs42l42_volume_put, 30*6014e902STakashi Iwai .tlv = { .p = cs42l42_dac_db_scale }, 31*6014e902STakashi Iwai .private_value = HDA_COMPOSE_AMP_VAL_OFS(CS8409_PIN_ASP1_TRANSMITTER_A, 3, CS8409_CODEC0, 32*6014e902STakashi Iwai HDA_OUTPUT, CS42L42_VOL_DAC) | HDA_AMP_VAL_MIN_MUTE 33*6014e902STakashi Iwai }; 34*6014e902STakashi Iwai 35*6014e902STakashi Iwai const struct snd_kcontrol_new cs42l42_adc_volume_mixer = { 36*6014e902STakashi Iwai .iface = SNDRV_CTL_ELEM_IFACE_MIXER, 37*6014e902STakashi Iwai .index = 0, 38*6014e902STakashi Iwai .subdevice = (HDA_SUBDEV_AMP_FLAG | HDA_SUBDEV_NID_FLAG), 39*6014e902STakashi Iwai .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_TLV_READ), 40*6014e902STakashi Iwai .info = cs42l42_volume_info, 41*6014e902STakashi Iwai .get = cs42l42_volume_get, 42*6014e902STakashi Iwai .put = cs42l42_volume_put, 43*6014e902STakashi Iwai .tlv = { .p = cs42l42_adc_db_scale }, 44*6014e902STakashi Iwai .private_value = HDA_COMPOSE_AMP_VAL_OFS(CS8409_PIN_ASP1_RECEIVER_A, 1, CS8409_CODEC0, 45*6014e902STakashi Iwai HDA_INPUT, CS42L42_VOL_ADC) | HDA_AMP_VAL_MIN_MUTE 46*6014e902STakashi Iwai }; 47*6014e902STakashi Iwai 48*6014e902STakashi Iwai const struct hda_pcm_stream cs42l42_48k_pcm_analog_playback = { 49*6014e902STakashi Iwai .rates = SNDRV_PCM_RATE_48000, /* fixed rate */ 50*6014e902STakashi Iwai }; 51*6014e902STakashi Iwai 52*6014e902STakashi Iwai const struct hda_pcm_stream cs42l42_48k_pcm_analog_capture = { 53*6014e902STakashi Iwai .rates = SNDRV_PCM_RATE_48000, /* fixed rate */ 54*6014e902STakashi Iwai }; 55*6014e902STakashi Iwai 56*6014e902STakashi Iwai /****************************************************************************** 57*6014e902STakashi Iwai * BULLSEYE / WARLOCK / CYBORG Specific Arrays 58*6014e902STakashi Iwai * CS8409/CS42L42 59*6014e902STakashi Iwai ******************************************************************************/ 60*6014e902STakashi Iwai 61*6014e902STakashi Iwai const struct hda_verb cs8409_cs42l42_init_verbs[] = { 62*6014e902STakashi Iwai { CS8409_PIN_AFG, AC_VERB_SET_GPIO_WAKE_MASK, 0x0018 }, /* WAKE from GPIO 3,4 */ 63*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_STATE, 0x0001 }, /* Enable VPW processing */ 64*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_COEF_INDEX, 0x0002 }, /* Configure GPIO 6,7 */ 65*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_COEF, 0x0080 }, /* I2C mode */ 66*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_COEF_INDEX, 0x005b }, /* Set I2C bus speed */ 67*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_COEF, 0x0200 }, /* 100kHz I2C_STO = 2 */ 68*6014e902STakashi Iwai {} /* terminator */ 69*6014e902STakashi Iwai }; 70*6014e902STakashi Iwai 71*6014e902STakashi Iwai static const struct hda_pintbl cs8409_cs42l42_pincfgs[] = { 72*6014e902STakashi Iwai { CS8409_PIN_ASP1_TRANSMITTER_A, 0x042120f0 }, /* ASP-1-TX */ 73*6014e902STakashi Iwai { CS8409_PIN_ASP1_RECEIVER_A, 0x04a12050 }, /* ASP-1-RX */ 74*6014e902STakashi Iwai { CS8409_PIN_ASP2_TRANSMITTER_A, 0x901000f0 }, /* ASP-2-TX */ 75*6014e902STakashi Iwai { CS8409_PIN_DMIC1_IN, 0x90a00090 }, /* DMIC-1 */ 76*6014e902STakashi Iwai {} /* terminator */ 77*6014e902STakashi Iwai }; 78*6014e902STakashi Iwai 79*6014e902STakashi Iwai static const struct hda_pintbl cs8409_cs42l42_pincfgs_no_dmic[] = { 80*6014e902STakashi Iwai { CS8409_PIN_ASP1_TRANSMITTER_A, 0x042120f0 }, /* ASP-1-TX */ 81*6014e902STakashi Iwai { CS8409_PIN_ASP1_RECEIVER_A, 0x04a12050 }, /* ASP-1-RX */ 82*6014e902STakashi Iwai { CS8409_PIN_ASP2_TRANSMITTER_A, 0x901000f0 }, /* ASP-2-TX */ 83*6014e902STakashi Iwai {} /* terminator */ 84*6014e902STakashi Iwai }; 85*6014e902STakashi Iwai 86*6014e902STakashi Iwai /* Vendor specific HW configuration for CS42L42 */ 87*6014e902STakashi Iwai static const struct cs8409_i2c_param cs42l42_init_reg_seq[] = { 88*6014e902STakashi Iwai { CS42L42_I2C_TIMEOUT, 0xB0 }, 89*6014e902STakashi Iwai { CS42L42_ADC_CTL, 0x00 }, 90*6014e902STakashi Iwai { 0x1D02, 0x06 }, 91*6014e902STakashi Iwai { CS42L42_ADC_VOLUME, 0x9F }, 92*6014e902STakashi Iwai { CS42L42_OSC_SWITCH, 0x01 }, 93*6014e902STakashi Iwai { CS42L42_MCLK_CTL, 0x02 }, 94*6014e902STakashi Iwai { CS42L42_SRC_CTL, 0x03 }, 95*6014e902STakashi Iwai { CS42L42_MCLK_SRC_SEL, 0x00 }, 96*6014e902STakashi Iwai { CS42L42_ASP_FRM_CFG, 0x13 }, 97*6014e902STakashi Iwai { CS42L42_FSYNC_P_LOWER, 0xFF }, 98*6014e902STakashi Iwai { CS42L42_FSYNC_P_UPPER, 0x00 }, 99*6014e902STakashi Iwai { CS42L42_ASP_CLK_CFG, 0x20 }, 100*6014e902STakashi Iwai { CS42L42_SPDIF_CLK_CFG, 0x0D }, 101*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_AP_RES, 0x02 }, 102*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_MSB, 0x00 }, 103*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_LSB, 0x00 }, 104*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_AP_RES, 0x02 }, 105*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_MSB, 0x00 }, 106*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_LSB, 0x20 }, 107*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH3_AP_RES, 0x02 }, 108*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH3_BIT_MSB, 0x00 }, 109*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH3_BIT_LSB, 0x80 }, 110*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH4_AP_RES, 0x02 }, 111*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH4_BIT_MSB, 0x00 }, 112*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH4_BIT_LSB, 0xA0 }, 113*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_EN, 0x0C }, 114*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_EN, 0x01 }, 115*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_AP_RES, 0x02 }, 116*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_MSB, 0x00 }, 117*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_LSB, 0x00 }, 118*6014e902STakashi Iwai { CS42L42_ASP_TX_SZ_EN, 0x01 }, 119*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x0A }, 120*6014e902STakashi Iwai { CS42L42_PWR_CTL2, 0x84 }, 121*6014e902STakashi Iwai { CS42L42_MIXER_CHA_VOL, 0x3F }, 122*6014e902STakashi Iwai { CS42L42_MIXER_CHB_VOL, 0x3F }, 123*6014e902STakashi Iwai { CS42L42_MIXER_ADC_VOL, 0x3f }, 124*6014e902STakashi Iwai { CS42L42_HP_CTL, 0x0D }, 125*6014e902STakashi Iwai { CS42L42_MIC_DET_CTL1, 0xB6 }, 126*6014e902STakashi Iwai { CS42L42_TIPSENSE_CTL, 0xC2 }, 127*6014e902STakashi Iwai { CS42L42_HS_CLAMP_DISABLE, 0x01 }, 128*6014e902STakashi Iwai { CS42L42_HS_SWITCH_CTL, 0xF3 }, 129*6014e902STakashi Iwai { CS42L42_PWR_CTL3, 0x20 }, 130*6014e902STakashi Iwai { CS42L42_RSENSE_CTL2, 0x00 }, 131*6014e902STakashi Iwai { CS42L42_RSENSE_CTL3, 0x00 }, 132*6014e902STakashi Iwai { CS42L42_TSENSE_CTL, 0x80 }, 133*6014e902STakashi Iwai { CS42L42_HS_BIAS_CTL, 0xC0 }, 134*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x02, 10000 }, 135*6014e902STakashi Iwai { CS42L42_ADC_OVFL_INT_MASK, 0xff }, 136*6014e902STakashi Iwai { CS42L42_MIXER_INT_MASK, 0xff }, 137*6014e902STakashi Iwai { CS42L42_SRC_INT_MASK, 0xff }, 138*6014e902STakashi Iwai { CS42L42_ASP_RX_INT_MASK, 0xff }, 139*6014e902STakashi Iwai { CS42L42_ASP_TX_INT_MASK, 0xff }, 140*6014e902STakashi Iwai { CS42L42_CODEC_INT_MASK, 0xff }, 141*6014e902STakashi Iwai { CS42L42_SRCPL_INT_MASK, 0xff }, 142*6014e902STakashi Iwai { CS42L42_VPMON_INT_MASK, 0xff }, 143*6014e902STakashi Iwai { CS42L42_PLL_LOCK_INT_MASK, 0xff }, 144*6014e902STakashi Iwai { CS42L42_TSRS_PLUG_INT_MASK, 0xff }, 145*6014e902STakashi Iwai { CS42L42_DET_INT1_MASK, 0xff }, 146*6014e902STakashi Iwai { CS42L42_DET_INT2_MASK, 0xff }, 147*6014e902STakashi Iwai }; 148*6014e902STakashi Iwai 149*6014e902STakashi Iwai /* Vendor specific hw configuration for CS8409 */ 150*6014e902STakashi Iwai const struct cs8409_cir_param cs8409_cs42l42_hw_cfg[] = { 151*6014e902STakashi Iwai /* +PLL1/2_EN, +I2C_EN */ 152*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG1, 0xb008 }, 153*6014e902STakashi Iwai /* ASP1/2_EN=0, ASP1_STP=1 */ 154*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG2, 0x0002 }, 155*6014e902STakashi Iwai /* ASP1/2_BUS_IDLE=10, +GPIO_I2C */ 156*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG3, 0x0a80 }, 157*6014e902STakashi Iwai /* ASP1.A: TX.LAP=0, TX.LSZ=24 bits, TX.LCS=0 */ 158*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_TX_CTRL1, 0x0800 }, 159*6014e902STakashi Iwai /* ASP1.A: TX.RAP=0, TX.RSZ=24 bits, TX.RCS=32 */ 160*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_TX_CTRL2, 0x0820 }, 161*6014e902STakashi Iwai /* ASP2.A: TX.LAP=0, TX.LSZ=24 bits, TX.LCS=0 */ 162*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP2_A_TX_CTRL1, 0x0800 }, 163*6014e902STakashi Iwai /* ASP2.A: TX.RAP=1, TX.RSZ=24 bits, TX.RCS=0 */ 164*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP2_A_TX_CTRL2, 0x2800 }, 165*6014e902STakashi Iwai /* ASP1.A: RX.LAP=0, RX.LSZ=24 bits, RX.LCS=0 */ 166*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_RX_CTRL1, 0x0800 }, 167*6014e902STakashi Iwai /* ASP1.A: RX.RAP=0, RX.RSZ=24 bits, RX.RCS=0 */ 168*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_RX_CTRL2, 0x0800 }, 169*6014e902STakashi Iwai /* ASP1: LCHI = 00h */ 170*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL1, 0x8000 }, 171*6014e902STakashi Iwai /* ASP1: MC/SC_SRCSEL=PLL1, LCPR=FFh */ 172*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL2, 0x28ff }, 173*6014e902STakashi Iwai /* ASP1: MCEN=0, FSD=011, SCPOL_IN/OUT=0, SCDIV=1:4 */ 174*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL3, 0x0062 }, 175*6014e902STakashi Iwai /* ASP2: LCHI=1Fh */ 176*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP2_CLK_CTRL1, 0x801f }, 177*6014e902STakashi Iwai /* ASP2: MC/SC_SRCSEL=PLL1, LCPR=3Fh */ 178*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP2_CLK_CTRL2, 0x283f }, 179*6014e902STakashi Iwai /* ASP2: 5050=1, MCEN=0, FSD=010, SCPOL_IN/OUT=1, SCDIV=1:16 */ 180*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP2_CLK_CTRL3, 0x805c }, 181*6014e902STakashi Iwai /* DMIC1_MO=10b, DMIC1/2_SR=1 */ 182*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DMIC_CFG, 0x0023 }, 183*6014e902STakashi Iwai /* ASP1/2_BEEP=0 */ 184*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_BEEP_CFG, 0x0000 }, 185*6014e902STakashi Iwai /* ASP1/2_EN=1, ASP1_STP=1 */ 186*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG2, 0x0062 }, 187*6014e902STakashi Iwai /* -PLL2_EN */ 188*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG1, 0x9008 }, 189*6014e902STakashi Iwai /* TX2.A: pre-scale att.=0 dB */ 190*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PRE_SCALE_ATTN2, 0x0000 }, 191*6014e902STakashi Iwai /* ASP1/2_xxx_EN=1, ASP1/2_MCLK_EN=0, DMIC1_SCL_EN=1 */ 192*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PAD_CFG_SLW_RATE_CTRL, 0xfc03 }, 193*6014e902STakashi Iwai /* test mode on */ 194*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc0, 0x9999 }, 195*6014e902STakashi Iwai /* GPIO hysteresis = 30 us */ 196*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc5, 0x0000 }, 197*6014e902STakashi Iwai /* test mode off */ 198*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc0, 0x0000 }, 199*6014e902STakashi Iwai {} /* Terminator */ 200*6014e902STakashi Iwai }; 201*6014e902STakashi Iwai 202*6014e902STakashi Iwai const struct cs8409_cir_param cs8409_cs42l42_bullseye_atn[] = { 203*6014e902STakashi Iwai /* EQ_SEL=1, EQ1/2_EN=0 */ 204*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_CTRL1, 0x4000 }, 205*6014e902STakashi Iwai /* +EQ_ACC */ 206*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0x4000 }, 207*6014e902STakashi Iwai /* +EQ2_EN */ 208*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_CTRL1, 0x4010 }, 209*6014e902STakashi Iwai /* EQ_DATA_HI=0x0647 */ 210*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x0647 }, 211*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=0, EQ_DATA_LO=0x67 */ 212*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc0c7 }, 213*6014e902STakashi Iwai /* EQ_DATA_HI=0x0647 */ 214*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x0647 }, 215*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=1, EQ_DATA_LO=0x67 */ 216*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc1c7 }, 217*6014e902STakashi Iwai /* EQ_DATA_HI=0xf370 */ 218*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0xf370 }, 219*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=2, EQ_DATA_LO=0x71 */ 220*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc271 }, 221*6014e902STakashi Iwai /* EQ_DATA_HI=0x1ef8 */ 222*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x1ef8 }, 223*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=3, EQ_DATA_LO=0x48 */ 224*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc348 }, 225*6014e902STakashi Iwai /* EQ_DATA_HI=0xc110 */ 226*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0xc110 }, 227*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=4, EQ_DATA_LO=0x5a */ 228*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc45a }, 229*6014e902STakashi Iwai /* EQ_DATA_HI=0x1f29 */ 230*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x1f29 }, 231*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=5, EQ_DATA_LO=0x74 */ 232*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc574 }, 233*6014e902STakashi Iwai /* EQ_DATA_HI=0x1d7a */ 234*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x1d7a }, 235*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=6, EQ_DATA_LO=0x53 */ 236*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc653 }, 237*6014e902STakashi Iwai /* EQ_DATA_HI=0xc38c */ 238*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0xc38c }, 239*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=7, EQ_DATA_LO=0x14 */ 240*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc714 }, 241*6014e902STakashi Iwai /* EQ_DATA_HI=0x1ca3 */ 242*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0x1ca3 }, 243*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=8, EQ_DATA_LO=0xc7 */ 244*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc8c7 }, 245*6014e902STakashi Iwai /* EQ_DATA_HI=0xc38c */ 246*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W1, 0xc38c }, 247*6014e902STakashi Iwai /* +EQ_WRT, +EQ_ACC, EQ_ADR=9, EQ_DATA_LO=0x14 */ 248*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0xc914 }, 249*6014e902STakashi Iwai /* -EQ_ACC, -EQ_WRT */ 250*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PFE_COEF_W2, 0x0000 }, 251*6014e902STakashi Iwai {} /* Terminator */ 252*6014e902STakashi Iwai }; 253*6014e902STakashi Iwai 254*6014e902STakashi Iwai struct sub_codec cs8409_cs42l42_codec = { 255*6014e902STakashi Iwai .addr = CS42L42_I2C_ADDR, 256*6014e902STakashi Iwai .reset_gpio = CS8409_CS42L42_RESET, 257*6014e902STakashi Iwai .irq_mask = CS8409_CS42L42_INT, 258*6014e902STakashi Iwai .init_seq = cs42l42_init_reg_seq, 259*6014e902STakashi Iwai .init_seq_num = ARRAY_SIZE(cs42l42_init_reg_seq), 260*6014e902STakashi Iwai .hp_jack_in = 0, 261*6014e902STakashi Iwai .mic_jack_in = 0, 262*6014e902STakashi Iwai .paged = 1, 263*6014e902STakashi Iwai .suspended = 1, 264*6014e902STakashi Iwai .no_type_dect = 0, 265*6014e902STakashi Iwai }; 266*6014e902STakashi Iwai 267*6014e902STakashi Iwai /****************************************************************************** 268*6014e902STakashi Iwai * Dolphin Specific Arrays 269*6014e902STakashi Iwai * CS8409/ 2 X CS42L42 270*6014e902STakashi Iwai ******************************************************************************/ 271*6014e902STakashi Iwai 272*6014e902STakashi Iwai const struct hda_verb dolphin_init_verbs[] = { 273*6014e902STakashi Iwai { 0x01, AC_VERB_SET_GPIO_WAKE_MASK, DOLPHIN_WAKE }, /* WAKE from GPIO 0,4 */ 274*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_STATE, 0x0001 }, /* Enable VPW processing */ 275*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_COEF_INDEX, 0x0002 }, /* Configure GPIO 6,7 */ 276*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_COEF, 0x0080 }, /* I2C mode */ 277*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_COEF_INDEX, 0x005b }, /* Set I2C bus speed */ 278*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, AC_VERB_SET_PROC_COEF, 0x0200 }, /* 100kHz I2C_STO = 2 */ 279*6014e902STakashi Iwai {} /* terminator */ 280*6014e902STakashi Iwai }; 281*6014e902STakashi Iwai 282*6014e902STakashi Iwai static const struct hda_pintbl dolphin_pincfgs[] = { 283*6014e902STakashi Iwai { 0x24, 0x022210f0 }, /* ASP-1-TX-A */ 284*6014e902STakashi Iwai { 0x25, 0x010240f0 }, /* ASP-1-TX-B */ 285*6014e902STakashi Iwai { 0x34, 0x02a21050 }, /* ASP-1-RX */ 286*6014e902STakashi Iwai {} /* terminator */ 287*6014e902STakashi Iwai }; 288*6014e902STakashi Iwai 289*6014e902STakashi Iwai /* Vendor specific HW configuration for CS42L42 */ 290*6014e902STakashi Iwai static const struct cs8409_i2c_param dolphin_c0_init_reg_seq[] = { 291*6014e902STakashi Iwai { CS42L42_I2C_TIMEOUT, 0xB0 }, 292*6014e902STakashi Iwai { CS42L42_ADC_CTL, 0x00 }, 293*6014e902STakashi Iwai { 0x1D02, 0x06 }, 294*6014e902STakashi Iwai { CS42L42_ADC_VOLUME, 0x9F }, 295*6014e902STakashi Iwai { CS42L42_OSC_SWITCH, 0x01 }, 296*6014e902STakashi Iwai { CS42L42_MCLK_CTL, 0x02 }, 297*6014e902STakashi Iwai { CS42L42_SRC_CTL, 0x03 }, 298*6014e902STakashi Iwai { CS42L42_MCLK_SRC_SEL, 0x00 }, 299*6014e902STakashi Iwai { CS42L42_ASP_FRM_CFG, 0x13 }, 300*6014e902STakashi Iwai { CS42L42_FSYNC_P_LOWER, 0xFF }, 301*6014e902STakashi Iwai { CS42L42_FSYNC_P_UPPER, 0x00 }, 302*6014e902STakashi Iwai { CS42L42_ASP_CLK_CFG, 0x20 }, 303*6014e902STakashi Iwai { CS42L42_SPDIF_CLK_CFG, 0x0D }, 304*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_AP_RES, 0x02 }, 305*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_MSB, 0x00 }, 306*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_LSB, 0x00 }, 307*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_AP_RES, 0x02 }, 308*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_MSB, 0x00 }, 309*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_LSB, 0x20 }, 310*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_EN, 0x0C }, 311*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_EN, 0x01 }, 312*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_AP_RES, 0x02 }, 313*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_MSB, 0x00 }, 314*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_LSB, 0x00 }, 315*6014e902STakashi Iwai { CS42L42_ASP_TX_SZ_EN, 0x01 }, 316*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x0A }, 317*6014e902STakashi Iwai { CS42L42_PWR_CTL2, 0x84 }, 318*6014e902STakashi Iwai { CS42L42_HP_CTL, 0x0D }, 319*6014e902STakashi Iwai { CS42L42_MIXER_CHA_VOL, 0x3F }, 320*6014e902STakashi Iwai { CS42L42_MIXER_CHB_VOL, 0x3F }, 321*6014e902STakashi Iwai { CS42L42_MIXER_ADC_VOL, 0x3f }, 322*6014e902STakashi Iwai { CS42L42_MIC_DET_CTL1, 0xB6 }, 323*6014e902STakashi Iwai { CS42L42_TIPSENSE_CTL, 0xC2 }, 324*6014e902STakashi Iwai { CS42L42_HS_CLAMP_DISABLE, 0x01 }, 325*6014e902STakashi Iwai { CS42L42_HS_SWITCH_CTL, 0xF3 }, 326*6014e902STakashi Iwai { CS42L42_PWR_CTL3, 0x20 }, 327*6014e902STakashi Iwai { CS42L42_RSENSE_CTL2, 0x00 }, 328*6014e902STakashi Iwai { CS42L42_RSENSE_CTL3, 0x00 }, 329*6014e902STakashi Iwai { CS42L42_TSENSE_CTL, 0x80 }, 330*6014e902STakashi Iwai { CS42L42_HS_BIAS_CTL, 0xC0 }, 331*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x02, 10000 }, 332*6014e902STakashi Iwai { CS42L42_ADC_OVFL_INT_MASK, 0xff }, 333*6014e902STakashi Iwai { CS42L42_MIXER_INT_MASK, 0xff }, 334*6014e902STakashi Iwai { CS42L42_SRC_INT_MASK, 0xff }, 335*6014e902STakashi Iwai { CS42L42_ASP_RX_INT_MASK, 0xff }, 336*6014e902STakashi Iwai { CS42L42_ASP_TX_INT_MASK, 0xff }, 337*6014e902STakashi Iwai { CS42L42_CODEC_INT_MASK, 0xff }, 338*6014e902STakashi Iwai { CS42L42_SRCPL_INT_MASK, 0xff }, 339*6014e902STakashi Iwai { CS42L42_VPMON_INT_MASK, 0xff }, 340*6014e902STakashi Iwai { CS42L42_PLL_LOCK_INT_MASK, 0xff }, 341*6014e902STakashi Iwai { CS42L42_TSRS_PLUG_INT_MASK, 0xff }, 342*6014e902STakashi Iwai { CS42L42_DET_INT1_MASK, 0xff }, 343*6014e902STakashi Iwai { CS42L42_DET_INT2_MASK, 0xff } 344*6014e902STakashi Iwai }; 345*6014e902STakashi Iwai 346*6014e902STakashi Iwai static const struct cs8409_i2c_param dolphin_c1_init_reg_seq[] = { 347*6014e902STakashi Iwai { CS42L42_I2C_TIMEOUT, 0xB0 }, 348*6014e902STakashi Iwai { CS42L42_ADC_CTL, 0x00 }, 349*6014e902STakashi Iwai { 0x1D02, 0x06 }, 350*6014e902STakashi Iwai { CS42L42_ADC_VOLUME, 0x9F }, 351*6014e902STakashi Iwai { CS42L42_OSC_SWITCH, 0x01 }, 352*6014e902STakashi Iwai { CS42L42_MCLK_CTL, 0x02 }, 353*6014e902STakashi Iwai { CS42L42_SRC_CTL, 0x03 }, 354*6014e902STakashi Iwai { CS42L42_MCLK_SRC_SEL, 0x00 }, 355*6014e902STakashi Iwai { CS42L42_ASP_FRM_CFG, 0x13 }, 356*6014e902STakashi Iwai { CS42L42_FSYNC_P_LOWER, 0xFF }, 357*6014e902STakashi Iwai { CS42L42_FSYNC_P_UPPER, 0x00 }, 358*6014e902STakashi Iwai { CS42L42_ASP_CLK_CFG, 0x20 }, 359*6014e902STakashi Iwai { CS42L42_SPDIF_CLK_CFG, 0x0D }, 360*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_AP_RES, 0x02 }, 361*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_MSB, 0x00 }, 362*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH1_BIT_LSB, 0x80 }, 363*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_AP_RES, 0x02 }, 364*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_MSB, 0x00 }, 365*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_CH2_BIT_LSB, 0xA0 }, 366*6014e902STakashi Iwai { CS42L42_ASP_RX_DAI0_EN, 0x0C }, 367*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_EN, 0x00 }, 368*6014e902STakashi Iwai { CS42L42_ASP_TX_CH_AP_RES, 0x02 }, 369*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_MSB, 0x00 }, 370*6014e902STakashi Iwai { CS42L42_ASP_TX_CH1_BIT_LSB, 0x00 }, 371*6014e902STakashi Iwai { CS42L42_ASP_TX_SZ_EN, 0x00 }, 372*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x0E }, 373*6014e902STakashi Iwai { CS42L42_PWR_CTL2, 0x84 }, 374*6014e902STakashi Iwai { CS42L42_HP_CTL, 0x0D }, 375*6014e902STakashi Iwai { CS42L42_MIXER_CHA_VOL, 0x3F }, 376*6014e902STakashi Iwai { CS42L42_MIXER_CHB_VOL, 0x3F }, 377*6014e902STakashi Iwai { CS42L42_MIXER_ADC_VOL, 0x3f }, 378*6014e902STakashi Iwai { CS42L42_MIC_DET_CTL1, 0xB6 }, 379*6014e902STakashi Iwai { CS42L42_TIPSENSE_CTL, 0xC2 }, 380*6014e902STakashi Iwai { CS42L42_HS_CLAMP_DISABLE, 0x01 }, 381*6014e902STakashi Iwai { CS42L42_HS_SWITCH_CTL, 0xF3 }, 382*6014e902STakashi Iwai { CS42L42_PWR_CTL3, 0x20 }, 383*6014e902STakashi Iwai { CS42L42_RSENSE_CTL2, 0x00 }, 384*6014e902STakashi Iwai { CS42L42_RSENSE_CTL3, 0x00 }, 385*6014e902STakashi Iwai { CS42L42_TSENSE_CTL, 0x80 }, 386*6014e902STakashi Iwai { CS42L42_HS_BIAS_CTL, 0xC0 }, 387*6014e902STakashi Iwai { CS42L42_PWR_CTL1, 0x06, 10000 }, 388*6014e902STakashi Iwai { CS42L42_ADC_OVFL_INT_MASK, 0xff }, 389*6014e902STakashi Iwai { CS42L42_MIXER_INT_MASK, 0xff }, 390*6014e902STakashi Iwai { CS42L42_SRC_INT_MASK, 0xff }, 391*6014e902STakashi Iwai { CS42L42_ASP_RX_INT_MASK, 0xff }, 392*6014e902STakashi Iwai { CS42L42_ASP_TX_INT_MASK, 0xff }, 393*6014e902STakashi Iwai { CS42L42_CODEC_INT_MASK, 0xff }, 394*6014e902STakashi Iwai { CS42L42_SRCPL_INT_MASK, 0xff }, 395*6014e902STakashi Iwai { CS42L42_VPMON_INT_MASK, 0xff }, 396*6014e902STakashi Iwai { CS42L42_PLL_LOCK_INT_MASK, 0xff }, 397*6014e902STakashi Iwai { CS42L42_TSRS_PLUG_INT_MASK, 0xff }, 398*6014e902STakashi Iwai { CS42L42_DET_INT1_MASK, 0xff }, 399*6014e902STakashi Iwai { CS42L42_DET_INT2_MASK, 0xff } 400*6014e902STakashi Iwai }; 401*6014e902STakashi Iwai 402*6014e902STakashi Iwai /* Vendor specific hw configuration for CS8409 */ 403*6014e902STakashi Iwai const struct cs8409_cir_param dolphin_hw_cfg[] = { 404*6014e902STakashi Iwai /* +PLL1/2_EN, +I2C_EN */ 405*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG1, 0xb008 }, 406*6014e902STakashi Iwai /* ASP1_EN=0, ASP1_STP=1 */ 407*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG2, 0x0002 }, 408*6014e902STakashi Iwai /* ASP1/2_BUS_IDLE=10, +GPIO_I2C */ 409*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG3, 0x0a80 }, 410*6014e902STakashi Iwai /* ASP1.A: TX.LAP=0, TX.LSZ=24 bits, TX.LCS=0 */ 411*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_TX_CTRL1, 0x0800 }, 412*6014e902STakashi Iwai /* ASP1.A: TX.RAP=0, TX.RSZ=24 bits, TX.RCS=32 */ 413*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_TX_CTRL2, 0x0820 }, 414*6014e902STakashi Iwai /* ASP1.B: TX.LAP=0, TX.LSZ=24 bits, TX.LCS=128 */ 415*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_B_TX_CTRL1, 0x0880 }, 416*6014e902STakashi Iwai /* ASP1.B: TX.RAP=0, TX.RSZ=24 bits, TX.RCS=160 */ 417*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_B_TX_CTRL2, 0x08a0 }, 418*6014e902STakashi Iwai /* ASP1.A: RX.LAP=0, RX.LSZ=24 bits, RX.LCS=0 */ 419*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_RX_CTRL1, 0x0800 }, 420*6014e902STakashi Iwai /* ASP1.A: RX.RAP=0, RX.RSZ=24 bits, RX.RCS=0 */ 421*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, ASP1_A_RX_CTRL2, 0x0800 }, 422*6014e902STakashi Iwai /* ASP1: LCHI = 00h */ 423*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL1, 0x8000 }, 424*6014e902STakashi Iwai /* ASP1: MC/SC_SRCSEL=PLL1, LCPR=FFh */ 425*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL2, 0x28ff }, 426*6014e902STakashi Iwai /* ASP1: MCEN=0, FSD=011, SCPOL_IN/OUT=0, SCDIV=1:4 */ 427*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_ASP1_CLK_CTRL3, 0x0062 }, 428*6014e902STakashi Iwai /* ASP1/2_BEEP=0 */ 429*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_BEEP_CFG, 0x0000 }, 430*6014e902STakashi Iwai /* ASP1_EN=1, ASP1_STP=1 */ 431*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG2, 0x0022 }, 432*6014e902STakashi Iwai /* -PLL2_EN */ 433*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_DEV_CFG1, 0x9008 }, 434*6014e902STakashi Iwai /* ASP1_xxx_EN=1, ASP1_MCLK_EN=0 */ 435*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, CS8409_PAD_CFG_SLW_RATE_CTRL, 0x5400 }, 436*6014e902STakashi Iwai /* test mode on */ 437*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc0, 0x9999 }, 438*6014e902STakashi Iwai /* GPIO hysteresis = 30 us */ 439*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc5, 0x0000 }, 440*6014e902STakashi Iwai /* test mode off */ 441*6014e902STakashi Iwai { CS8409_PIN_VENDOR_WIDGET, 0xc0, 0x0000 }, 442*6014e902STakashi Iwai {} /* Terminator */ 443*6014e902STakashi Iwai }; 444*6014e902STakashi Iwai 445*6014e902STakashi Iwai struct sub_codec dolphin_cs42l42_0 = { 446*6014e902STakashi Iwai .addr = DOLPHIN_C0_I2C_ADDR, 447*6014e902STakashi Iwai .reset_gpio = DOLPHIN_C0_RESET, 448*6014e902STakashi Iwai .irq_mask = DOLPHIN_C0_INT, 449*6014e902STakashi Iwai .init_seq = dolphin_c0_init_reg_seq, 450*6014e902STakashi Iwai .init_seq_num = ARRAY_SIZE(dolphin_c0_init_reg_seq), 451*6014e902STakashi Iwai .hp_jack_in = 0, 452*6014e902STakashi Iwai .mic_jack_in = 0, 453*6014e902STakashi Iwai .paged = 1, 454*6014e902STakashi Iwai .suspended = 1, 455*6014e902STakashi Iwai .no_type_dect = 0, 456*6014e902STakashi Iwai }; 457*6014e902STakashi Iwai 458*6014e902STakashi Iwai struct sub_codec dolphin_cs42l42_1 = { 459*6014e902STakashi Iwai .addr = DOLPHIN_C1_I2C_ADDR, 460*6014e902STakashi Iwai .reset_gpio = DOLPHIN_C1_RESET, 461*6014e902STakashi Iwai .irq_mask = DOLPHIN_C1_INT, 462*6014e902STakashi Iwai .init_seq = dolphin_c1_init_reg_seq, 463*6014e902STakashi Iwai .init_seq_num = ARRAY_SIZE(dolphin_c1_init_reg_seq), 464*6014e902STakashi Iwai .hp_jack_in = 0, 465*6014e902STakashi Iwai .mic_jack_in = 0, 466*6014e902STakashi Iwai .paged = 1, 467*6014e902STakashi Iwai .suspended = 1, 468*6014e902STakashi Iwai .no_type_dect = 1, 469*6014e902STakashi Iwai }; 470*6014e902STakashi Iwai 471*6014e902STakashi Iwai /****************************************************************************** 472*6014e902STakashi Iwai * CS8409 Patch Driver Structs 473*6014e902STakashi Iwai * Arrays Used for all projects using CS8409 474*6014e902STakashi Iwai ******************************************************************************/ 475*6014e902STakashi Iwai 476*6014e902STakashi Iwai const struct hda_quirk cs8409_fixup_tbl[] = { 477*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A11, "Bullseye", CS8409_BULLSEYE), 478*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A12, "Bullseye", CS8409_BULLSEYE), 479*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A23, "Bullseye", CS8409_BULLSEYE), 480*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A24, "Bullseye", CS8409_BULLSEYE), 481*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A25, "Bullseye", CS8409_BULLSEYE), 482*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A29, "Bullseye", CS8409_BULLSEYE), 483*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A2A, "Bullseye", CS8409_BULLSEYE), 484*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A2B, "Bullseye", CS8409_BULLSEYE), 485*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A77, "Cyborg", CS8409_CYBORG), 486*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A78, "Cyborg", CS8409_CYBORG), 487*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A79, "Cyborg", CS8409_CYBORG), 488*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A7A, "Cyborg", CS8409_CYBORG), 489*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A7D, "Cyborg", CS8409_CYBORG), 490*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A7E, "Cyborg", CS8409_CYBORG), 491*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A7F, "Cyborg", CS8409_CYBORG), 492*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0A80, "Cyborg", CS8409_CYBORG), 493*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB0, "Warlock", CS8409_WARLOCK), 494*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB2, "Warlock", CS8409_WARLOCK), 495*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB1, "Warlock", CS8409_WARLOCK), 496*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB3, "Warlock", CS8409_WARLOCK), 497*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB4, "Warlock", CS8409_WARLOCK), 498*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AB5, "Warlock", CS8409_WARLOCK), 499*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0ACF, "Dolphin", CS8409_DOLPHIN), 500*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AD0, "Dolphin", CS8409_DOLPHIN), 501*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AD1, "Dolphin", CS8409_DOLPHIN), 502*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AD2, "Dolphin", CS8409_DOLPHIN), 503*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AD3, "Dolphin", CS8409_DOLPHIN), 504*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AD9, "Warlock", CS8409_WARLOCK), 505*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0ADA, "Warlock", CS8409_WARLOCK), 506*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0ADB, "Warlock", CS8409_WARLOCK), 507*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0ADC, "Warlock", CS8409_WARLOCK), 508*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0ADF, "Cyborg", CS8409_CYBORG), 509*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AE0, "Cyborg", CS8409_CYBORG), 510*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AE1, "Cyborg", CS8409_CYBORG), 511*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AE2, "Cyborg", CS8409_CYBORG), 512*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AE9, "Cyborg", CS8409_CYBORG), 513*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AEA, "Cyborg", CS8409_CYBORG), 514*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AEB, "Cyborg", CS8409_CYBORG), 515*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AEC, "Cyborg", CS8409_CYBORG), 516*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AED, "Cyborg", CS8409_CYBORG), 517*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AEE, "Cyborg", CS8409_CYBORG), 518*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AEF, "Cyborg", CS8409_CYBORG), 519*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AF0, "Cyborg", CS8409_CYBORG), 520*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AF4, "Warlock", CS8409_WARLOCK), 521*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0AF5, "Warlock", CS8409_WARLOCK), 522*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B92, "Warlock MLK", CS8409_WARLOCK_MLK), 523*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B93, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 524*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B94, "Warlock MLK", CS8409_WARLOCK_MLK), 525*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B95, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 526*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B96, "Warlock MLK", CS8409_WARLOCK_MLK), 527*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0B97, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 528*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BA5, "Odin", CS8409_ODIN), 529*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BA6, "Odin", CS8409_ODIN), 530*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BA8, "Odin", CS8409_ODIN), 531*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BAA, "Odin", CS8409_ODIN), 532*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BAE, "Odin", CS8409_ODIN), 533*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB2, "Warlock MLK", CS8409_WARLOCK_MLK), 534*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB3, "Warlock MLK", CS8409_WARLOCK_MLK), 535*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB4, "Warlock MLK", CS8409_WARLOCK_MLK), 536*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB5, "Warlock N3 15 TGL-U Nuvoton EC", CS8409_WARLOCK), 537*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB6, "Warlock V3 15 TGL-U Nuvoton EC", CS8409_WARLOCK), 538*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB8, "Warlock MLK", CS8409_WARLOCK_MLK), 539*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BB9, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 540*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BBA, "Warlock MLK", CS8409_WARLOCK_MLK), 541*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BBB, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 542*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BBC, "Warlock MLK", CS8409_WARLOCK_MLK), 543*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BBD, "Warlock MLK Dual Mic", CS8409_WARLOCK_MLK_DUAL_MIC), 544*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BD4, "Dolphin", CS8409_DOLPHIN), 545*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BD5, "Dolphin", CS8409_DOLPHIN), 546*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BD6, "Dolphin", CS8409_DOLPHIN), 547*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BD7, "Dolphin", CS8409_DOLPHIN), 548*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0BD8, "Dolphin", CS8409_DOLPHIN), 549*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C43, "Dolphin", CS8409_DOLPHIN), 550*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C50, "Dolphin", CS8409_DOLPHIN), 551*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C51, "Dolphin", CS8409_DOLPHIN), 552*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C52, "Dolphin", CS8409_DOLPHIN), 553*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C73, "Dolphin", CS8409_DOLPHIN), 554*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C75, "Dolphin", CS8409_DOLPHIN), 555*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C7D, "Dolphin", CS8409_DOLPHIN), 556*6014e902STakashi Iwai SND_PCI_QUIRK(0x1028, 0x0C7F, "Dolphin", CS8409_DOLPHIN), 557*6014e902STakashi Iwai {} /* terminator */ 558*6014e902STakashi Iwai }; 559*6014e902STakashi Iwai 560*6014e902STakashi Iwai /* Dell Inspiron models with cs8409/cs42l42 */ 561*6014e902STakashi Iwai const struct hda_model_fixup cs8409_models[] = { 562*6014e902STakashi Iwai { .id = CS8409_BULLSEYE, .name = "bullseye" }, 563*6014e902STakashi Iwai { .id = CS8409_WARLOCK, .name = "warlock" }, 564*6014e902STakashi Iwai { .id = CS8409_WARLOCK_MLK, .name = "warlock mlk" }, 565*6014e902STakashi Iwai { .id = CS8409_WARLOCK_MLK_DUAL_MIC, .name = "warlock mlk dual mic" }, 566*6014e902STakashi Iwai { .id = CS8409_CYBORG, .name = "cyborg" }, 567*6014e902STakashi Iwai { .id = CS8409_DOLPHIN, .name = "dolphin" }, 568*6014e902STakashi Iwai { .id = CS8409_ODIN, .name = "odin" }, 569*6014e902STakashi Iwai {} 570*6014e902STakashi Iwai }; 571*6014e902STakashi Iwai 572*6014e902STakashi Iwai const struct hda_fixup cs8409_fixups[] = { 573*6014e902STakashi Iwai [CS8409_BULLSEYE] = { 574*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 575*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs, 576*6014e902STakashi Iwai .chained = true, 577*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 578*6014e902STakashi Iwai }, 579*6014e902STakashi Iwai [CS8409_WARLOCK] = { 580*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 581*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs, 582*6014e902STakashi Iwai .chained = true, 583*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 584*6014e902STakashi Iwai }, 585*6014e902STakashi Iwai [CS8409_WARLOCK_MLK] = { 586*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 587*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs, 588*6014e902STakashi Iwai .chained = true, 589*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 590*6014e902STakashi Iwai }, 591*6014e902STakashi Iwai [CS8409_WARLOCK_MLK_DUAL_MIC] = { 592*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 593*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs, 594*6014e902STakashi Iwai .chained = true, 595*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 596*6014e902STakashi Iwai }, 597*6014e902STakashi Iwai [CS8409_CYBORG] = { 598*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 599*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs, 600*6014e902STakashi Iwai .chained = true, 601*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 602*6014e902STakashi Iwai }, 603*6014e902STakashi Iwai [CS8409_FIXUPS] = { 604*6014e902STakashi Iwai .type = HDA_FIXUP_FUNC, 605*6014e902STakashi Iwai .v.func = cs8409_cs42l42_fixups, 606*6014e902STakashi Iwai }, 607*6014e902STakashi Iwai [CS8409_DOLPHIN] = { 608*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 609*6014e902STakashi Iwai .v.pins = dolphin_pincfgs, 610*6014e902STakashi Iwai .chained = true, 611*6014e902STakashi Iwai .chain_id = CS8409_DOLPHIN_FIXUPS, 612*6014e902STakashi Iwai }, 613*6014e902STakashi Iwai [CS8409_DOLPHIN_FIXUPS] = { 614*6014e902STakashi Iwai .type = HDA_FIXUP_FUNC, 615*6014e902STakashi Iwai .v.func = dolphin_fixups, 616*6014e902STakashi Iwai }, 617*6014e902STakashi Iwai [CS8409_ODIN] = { 618*6014e902STakashi Iwai .type = HDA_FIXUP_PINS, 619*6014e902STakashi Iwai .v.pins = cs8409_cs42l42_pincfgs_no_dmic, 620*6014e902STakashi Iwai .chained = true, 621*6014e902STakashi Iwai .chain_id = CS8409_FIXUPS, 622*6014e902STakashi Iwai }, 623*6014e902STakashi Iwai }; 624