16014e902STakashi Iwai /* SPDX-License-Identifier: GPL-2.0-or-later */ 26014e902STakashi Iwai /* 3*6cce0812STakashi Iwai * HD audio codec driver for Creative CA0132 chip. 46014e902STakashi Iwai * CA0132 registers defines. 56014e902STakashi Iwai * 66014e902STakashi Iwai * Copyright (c) 2011, Creative Technology Ltd. 76014e902STakashi Iwai */ 86014e902STakashi Iwai 96014e902STakashi Iwai #ifndef __CA0132_REGS_H 106014e902STakashi Iwai #define __CA0132_REGS_H 116014e902STakashi Iwai 126014e902STakashi Iwai #define DSP_CHIP_OFFSET 0x100000 136014e902STakashi Iwai #define DSP_DBGCNTL_MODULE_OFFSET 0xE30 146014e902STakashi Iwai #define DSP_DBGCNTL_INST_OFFSET \ 156014e902STakashi Iwai (DSP_CHIP_OFFSET + DSP_DBGCNTL_MODULE_OFFSET) 166014e902STakashi Iwai 176014e902STakashi Iwai #define DSP_DBGCNTL_EXEC_LOBIT 0x0 186014e902STakashi Iwai #define DSP_DBGCNTL_EXEC_HIBIT 0x3 196014e902STakashi Iwai #define DSP_DBGCNTL_EXEC_MASK 0xF 206014e902STakashi Iwai 216014e902STakashi Iwai #define DSP_DBGCNTL_SS_LOBIT 0x4 226014e902STakashi Iwai #define DSP_DBGCNTL_SS_HIBIT 0x7 236014e902STakashi Iwai #define DSP_DBGCNTL_SS_MASK 0xF0 246014e902STakashi Iwai 256014e902STakashi Iwai #define DSP_DBGCNTL_STATE_LOBIT 0xA 266014e902STakashi Iwai #define DSP_DBGCNTL_STATE_HIBIT 0xD 276014e902STakashi Iwai #define DSP_DBGCNTL_STATE_MASK 0x3C00 286014e902STakashi Iwai 296014e902STakashi Iwai #define XRAM_CHIP_OFFSET 0x0 306014e902STakashi Iwai #define XRAM_XRAM_CHANNEL_COUNT 0xE000 316014e902STakashi Iwai #define XRAM_XRAM_MODULE_OFFSET 0x0 326014e902STakashi Iwai #define XRAM_XRAM_CHAN_INCR 4 336014e902STakashi Iwai #define XRAM_XRAM_INST_OFFSET(_chan) \ 346014e902STakashi Iwai (XRAM_CHIP_OFFSET + XRAM_XRAM_MODULE_OFFSET + \ 356014e902STakashi Iwai (_chan * XRAM_XRAM_CHAN_INCR)) 366014e902STakashi Iwai 376014e902STakashi Iwai #define YRAM_CHIP_OFFSET 0x40000 386014e902STakashi Iwai #define YRAM_YRAM_CHANNEL_COUNT 0x8000 396014e902STakashi Iwai #define YRAM_YRAM_MODULE_OFFSET 0x0 406014e902STakashi Iwai #define YRAM_YRAM_CHAN_INCR 4 416014e902STakashi Iwai #define YRAM_YRAM_INST_OFFSET(_chan) \ 426014e902STakashi Iwai (YRAM_CHIP_OFFSET + YRAM_YRAM_MODULE_OFFSET + \ 436014e902STakashi Iwai (_chan * YRAM_YRAM_CHAN_INCR)) 446014e902STakashi Iwai 456014e902STakashi Iwai #define UC_CHIP_OFFSET 0x80000 466014e902STakashi Iwai #define UC_UC_CHANNEL_COUNT 0x10000 476014e902STakashi Iwai #define UC_UC_MODULE_OFFSET 0x0 486014e902STakashi Iwai #define UC_UC_CHAN_INCR 4 496014e902STakashi Iwai #define UC_UC_INST_OFFSET(_chan) \ 506014e902STakashi Iwai (UC_CHIP_OFFSET + UC_UC_MODULE_OFFSET + \ 516014e902STakashi Iwai (_chan * UC_UC_CHAN_INCR)) 526014e902STakashi Iwai 536014e902STakashi Iwai #define AXRAM_CHIP_OFFSET 0x3C000 546014e902STakashi Iwai #define AXRAM_AXRAM_CHANNEL_COUNT 0x1000 556014e902STakashi Iwai #define AXRAM_AXRAM_MODULE_OFFSET 0x0 566014e902STakashi Iwai #define AXRAM_AXRAM_CHAN_INCR 4 576014e902STakashi Iwai #define AXRAM_AXRAM_INST_OFFSET(_chan) \ 586014e902STakashi Iwai (AXRAM_CHIP_OFFSET + AXRAM_AXRAM_MODULE_OFFSET + \ 596014e902STakashi Iwai (_chan * AXRAM_AXRAM_CHAN_INCR)) 606014e902STakashi Iwai 616014e902STakashi Iwai #define AYRAM_CHIP_OFFSET 0x78000 626014e902STakashi Iwai #define AYRAM_AYRAM_CHANNEL_COUNT 0x1000 636014e902STakashi Iwai #define AYRAM_AYRAM_MODULE_OFFSET 0x0 646014e902STakashi Iwai #define AYRAM_AYRAM_CHAN_INCR 4 656014e902STakashi Iwai #define AYRAM_AYRAM_INST_OFFSET(_chan) \ 666014e902STakashi Iwai (AYRAM_CHIP_OFFSET + AYRAM_AYRAM_MODULE_OFFSET + \ 676014e902STakashi Iwai (_chan * AYRAM_AYRAM_CHAN_INCR)) 686014e902STakashi Iwai 696014e902STakashi Iwai #define DSPDMAC_CHIP_OFFSET 0x110000 706014e902STakashi Iwai #define DSPDMAC_DMA_CFG_CHANNEL_COUNT 12 716014e902STakashi Iwai #define DSPDMAC_DMACFG_MODULE_OFFSET 0xF00 726014e902STakashi Iwai #define DSPDMAC_DMACFG_CHAN_INCR 0x10 736014e902STakashi Iwai #define DSPDMAC_DMACFG_INST_OFFSET(_chan) \ 746014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_DMACFG_MODULE_OFFSET + \ 756014e902STakashi Iwai (_chan * DSPDMAC_DMACFG_CHAN_INCR)) 766014e902STakashi Iwai 776014e902STakashi Iwai #define DSPDMAC_DMACFG_DBADR_LOBIT 0x0 786014e902STakashi Iwai #define DSPDMAC_DMACFG_DBADR_HIBIT 0x10 796014e902STakashi Iwai #define DSPDMAC_DMACFG_DBADR_MASK 0x1FFFF 806014e902STakashi Iwai #define DSPDMAC_DMACFG_LP_LOBIT 0x11 816014e902STakashi Iwai #define DSPDMAC_DMACFG_LP_HIBIT 0x11 826014e902STakashi Iwai #define DSPDMAC_DMACFG_LP_MASK 0x20000 836014e902STakashi Iwai 846014e902STakashi Iwai #define DSPDMAC_DMACFG_AINCR_LOBIT 0x12 856014e902STakashi Iwai #define DSPDMAC_DMACFG_AINCR_HIBIT 0x12 866014e902STakashi Iwai #define DSPDMAC_DMACFG_AINCR_MASK 0x40000 876014e902STakashi Iwai 886014e902STakashi Iwai #define DSPDMAC_DMACFG_DWR_LOBIT 0x13 896014e902STakashi Iwai #define DSPDMAC_DMACFG_DWR_HIBIT 0x13 906014e902STakashi Iwai #define DSPDMAC_DMACFG_DWR_MASK 0x80000 916014e902STakashi Iwai 926014e902STakashi Iwai #define DSPDMAC_DMACFG_AJUMP_LOBIT 0x14 936014e902STakashi Iwai #define DSPDMAC_DMACFG_AJUMP_HIBIT 0x17 946014e902STakashi Iwai #define DSPDMAC_DMACFG_AJUMP_MASK 0xF00000 956014e902STakashi Iwai 966014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_LOBIT 0x18 976014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_HIBIT 0x19 986014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_MASK 0x3000000 996014e902STakashi Iwai 1006014e902STakashi Iwai #define DSPDMAC_DMACFG_LK_LOBIT 0x1A 1016014e902STakashi Iwai #define DSPDMAC_DMACFG_LK_HIBIT 0x1A 1026014e902STakashi Iwai #define DSPDMAC_DMACFG_LK_MASK 0x4000000 1036014e902STakashi Iwai 1046014e902STakashi Iwai #define DSPDMAC_DMACFG_AICS_LOBIT 0x1B 1056014e902STakashi Iwai #define DSPDMAC_DMACFG_AICS_HIBIT 0x1F 1066014e902STakashi Iwai #define DSPDMAC_DMACFG_AICS_MASK 0xF8000000 1076014e902STakashi Iwai 1086014e902STakashi Iwai #define DSPDMAC_DMACFG_LP_SINGLE 0 1096014e902STakashi Iwai #define DSPDMAC_DMACFG_LP_LOOPING 1 1106014e902STakashi Iwai 1116014e902STakashi Iwai #define DSPDMAC_DMACFG_AINCR_XANDY 0 1126014e902STakashi Iwai #define DSPDMAC_DMACFG_AINCR_XORY 1 1136014e902STakashi Iwai 1146014e902STakashi Iwai #define DSPDMAC_DMACFG_DWR_DMA_RD 0 1156014e902STakashi Iwai #define DSPDMAC_DMACFG_DWR_DMA_WR 1 1166014e902STakashi Iwai 1176014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_LINEAR 0 1186014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_RSV1 1 1196014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_WINTLV 2 1206014e902STakashi Iwai #define DSPDMAC_DMACFG_AMODE_GINTLV 3 1216014e902STakashi Iwai 1226014e902STakashi Iwai #define DSPDMAC_DSP_ADR_OFS_CHANNEL_COUNT 12 1236014e902STakashi Iwai #define DSPDMAC_DSPADROFS_MODULE_OFFSET 0xF04 1246014e902STakashi Iwai #define DSPDMAC_DSPADROFS_CHAN_INCR 0x10 1256014e902STakashi Iwai #define DSPDMAC_DSPADROFS_INST_OFFSET(_chan) \ 1266014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADROFS_MODULE_OFFSET + \ 1276014e902STakashi Iwai (_chan * DSPDMAC_DSPADROFS_CHAN_INCR)) 1286014e902STakashi Iwai 1296014e902STakashi Iwai #define DSPDMAC_DSPADROFS_COFS_LOBIT 0x0 1306014e902STakashi Iwai #define DSPDMAC_DSPADROFS_COFS_HIBIT 0xF 1316014e902STakashi Iwai #define DSPDMAC_DSPADROFS_COFS_MASK 0xFFFF 1326014e902STakashi Iwai 1336014e902STakashi Iwai #define DSPDMAC_DSPADROFS_BOFS_LOBIT 0x10 1346014e902STakashi Iwai #define DSPDMAC_DSPADROFS_BOFS_HIBIT 0x1F 1356014e902STakashi Iwai #define DSPDMAC_DSPADROFS_BOFS_MASK 0xFFFF0000 1366014e902STakashi Iwai 1376014e902STakashi Iwai #define DSPDMAC_DSP_ADR_WOFS_CHANNEL_COUNT 12 1386014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_MODULE_OFFSET 0xF04 1396014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_CHAN_INCR 0x10 1406014e902STakashi Iwai 1416014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_INST_OFFSET(_chan) \ 1426014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADRWOFS_MODULE_OFFSET + \ 1436014e902STakashi Iwai (_chan * DSPDMAC_DSPADRWOFS_CHAN_INCR)) 1446014e902STakashi Iwai 1456014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCOFS_LOBIT 0x0 1466014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCOFS_HIBIT 0xA 1476014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCOFS_MASK 0x7FF 1486014e902STakashi Iwai 1496014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCBFR_LOBIT 0xB 1506014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCBFR_HIBIT 0xF 1516014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WCBFR_MASK 0xF800 1526014e902STakashi Iwai 1536014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBOFS_LOBIT 0x10 1546014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBOFS_HIBIT 0x1A 1556014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBOFS_MASK 0x7FF0000 1566014e902STakashi Iwai 1576014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBBFR_LOBIT 0x1B 1586014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBBFR_HIBIT 0x1F 1596014e902STakashi Iwai #define DSPDMAC_DSPADRWOFS_WBBFR_MASK 0xF8000000 1606014e902STakashi Iwai 1616014e902STakashi Iwai #define DSPDMAC_DSP_ADR_GOFS_CHANNEL_COUNT 12 1626014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_MODULE_OFFSET 0xF04 1636014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_CHAN_INCR 0x10 1646014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_INST_OFFSET(_chan) \ 1656014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_DSPADRGOFS_MODULE_OFFSET + \ 1666014e902STakashi Iwai (_chan * DSPDMAC_DSPADRGOFS_CHAN_INCR)) 1676014e902STakashi Iwai 1686014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCOFS_LOBIT 0x0 1696014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCOFS_HIBIT 0x9 1706014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCOFS_MASK 0x3FF 1716014e902STakashi Iwai 1726014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCS_LOBIT 0xA 1736014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCS_HIBIT 0xC 1746014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCS_MASK 0x1C00 1756014e902STakashi Iwai 1766014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCBFR_LOBIT 0xD 1776014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCBFR_HIBIT 0xF 1786014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GCBFR_MASK 0xE000 1796014e902STakashi Iwai 1806014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBOFS_LOBIT 0x10 1816014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBOFS_HIBIT 0x19 1826014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBOFS_MASK 0x3FF0000 1836014e902STakashi Iwai 1846014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBS_LOBIT 0x1A 1856014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBS_HIBIT 0x1C 1866014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBS_MASK 0x1C000000 1876014e902STakashi Iwai 1886014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBBFR_LOBIT 0x1D 1896014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBBFR_HIBIT 0x1F 1906014e902STakashi Iwai #define DSPDMAC_DSPADRGOFS_GBBFR_MASK 0xE0000000 1916014e902STakashi Iwai 1926014e902STakashi Iwai #define DSPDMAC_XFR_CNT_CHANNEL_COUNT 12 1936014e902STakashi Iwai #define DSPDMAC_XFRCNT_MODULE_OFFSET 0xF08 1946014e902STakashi Iwai #define DSPDMAC_XFRCNT_CHAN_INCR 0x10 1956014e902STakashi Iwai 1966014e902STakashi Iwai #define DSPDMAC_XFRCNT_INST_OFFSET(_chan) \ 1976014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_XFRCNT_MODULE_OFFSET + \ 1986014e902STakashi Iwai (_chan * DSPDMAC_XFRCNT_CHAN_INCR)) 1996014e902STakashi Iwai 2006014e902STakashi Iwai #define DSPDMAC_XFRCNT_CCNT_LOBIT 0x0 2016014e902STakashi Iwai #define DSPDMAC_XFRCNT_CCNT_HIBIT 0xF 2026014e902STakashi Iwai #define DSPDMAC_XFRCNT_CCNT_MASK 0xFFFF 2036014e902STakashi Iwai 2046014e902STakashi Iwai #define DSPDMAC_XFRCNT_BCNT_LOBIT 0x10 2056014e902STakashi Iwai #define DSPDMAC_XFRCNT_BCNT_HIBIT 0x1F 2066014e902STakashi Iwai #define DSPDMAC_XFRCNT_BCNT_MASK 0xFFFF0000 2076014e902STakashi Iwai 2086014e902STakashi Iwai #define DSPDMAC_IRQ_CNT_CHANNEL_COUNT 12 2096014e902STakashi Iwai #define DSPDMAC_IRQCNT_MODULE_OFFSET 0xF0C 2106014e902STakashi Iwai #define DSPDMAC_IRQCNT_CHAN_INCR 0x10 2116014e902STakashi Iwai #define DSPDMAC_IRQCNT_INST_OFFSET(_chan) \ 2126014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_IRQCNT_MODULE_OFFSET + \ 2136014e902STakashi Iwai (_chan * DSPDMAC_IRQCNT_CHAN_INCR)) 2146014e902STakashi Iwai 2156014e902STakashi Iwai #define DSPDMAC_IRQCNT_CICNT_LOBIT 0x0 2166014e902STakashi Iwai #define DSPDMAC_IRQCNT_CICNT_HIBIT 0xF 2176014e902STakashi Iwai #define DSPDMAC_IRQCNT_CICNT_MASK 0xFFFF 2186014e902STakashi Iwai 2196014e902STakashi Iwai #define DSPDMAC_IRQCNT_BICNT_LOBIT 0x10 2206014e902STakashi Iwai #define DSPDMAC_IRQCNT_BICNT_HIBIT 0x1F 2216014e902STakashi Iwai #define DSPDMAC_IRQCNT_BICNT_MASK 0xFFFF0000 2226014e902STakashi Iwai 2236014e902STakashi Iwai #define DSPDMAC_AUD_CHSEL_CHANNEL_COUNT 12 2246014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_MODULE_OFFSET 0xFC0 2256014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_CHAN_INCR 0x4 2266014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_INST_OFFSET(_chan) \ 2276014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_AUDCHSEL_MODULE_OFFSET + \ 2286014e902STakashi Iwai (_chan * DSPDMAC_AUDCHSEL_CHAN_INCR)) 2296014e902STakashi Iwai 2306014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_ACS_LOBIT 0x0 2316014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_ACS_HIBIT 0x1F 2326014e902STakashi Iwai #define DSPDMAC_AUDCHSEL_ACS_MASK 0xFFFFFFFF 2336014e902STakashi Iwai 2346014e902STakashi Iwai #define DSPDMAC_CHNLSTART_MODULE_OFFSET 0xFF0 2356014e902STakashi Iwai #define DSPDMAC_CHNLSTART_INST_OFFSET \ 2366014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLSTART_MODULE_OFFSET) 2376014e902STakashi Iwai 2386014e902STakashi Iwai #define DSPDMAC_CHNLSTART_EN_LOBIT 0x0 2396014e902STakashi Iwai #define DSPDMAC_CHNLSTART_EN_HIBIT 0xB 2406014e902STakashi Iwai #define DSPDMAC_CHNLSTART_EN_MASK 0xFFF 2416014e902STakashi Iwai 2426014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI1_LOBIT 0xC 2436014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI1_HIBIT 0xF 2446014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI1_MASK 0xF000 2456014e902STakashi Iwai 2466014e902STakashi Iwai #define DSPDMAC_CHNLSTART_DIS_LOBIT 0x10 2476014e902STakashi Iwai #define DSPDMAC_CHNLSTART_DIS_HIBIT 0x1B 2486014e902STakashi Iwai #define DSPDMAC_CHNLSTART_DIS_MASK 0xFFF0000 2496014e902STakashi Iwai 2506014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI2_LOBIT 0x1C 2516014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI2_HIBIT 0x1F 2526014e902STakashi Iwai #define DSPDMAC_CHNLSTART_VAI2_MASK 0xF0000000 2536014e902STakashi Iwai 2546014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_MODULE_OFFSET 0xFF4 2556014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_INST_OFFSET \ 2566014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLSTATUS_MODULE_OFFSET) 2576014e902STakashi Iwai 2586014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_ISC_LOBIT 0x0 2596014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_ISC_HIBIT 0xB 2606014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_ISC_MASK 0xFFF 2616014e902STakashi Iwai 2626014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOO_LOBIT 0xC 2636014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOO_HIBIT 0xC 2646014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOO_MASK 0x1000 2656014e902STakashi Iwai 2666014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOU_LOBIT 0xD 2676014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOU_HIBIT 0xD 2686014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AOU_MASK 0x2000 2696014e902STakashi Iwai 2706014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIO_LOBIT 0xE 2716014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIO_HIBIT 0xE 2726014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIO_MASK 0x4000 2736014e902STakashi Iwai 2746014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIU_LOBIT 0xF 2756014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIU_HIBIT 0xF 2766014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_AIU_MASK 0x8000 2776014e902STakashi Iwai 2786014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_IEN_LOBIT 0x10 2796014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_IEN_HIBIT 0x1B 2806014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_IEN_MASK 0xFFF0000 2816014e902STakashi Iwai 2826014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_VAI0_LOBIT 0x1C 2836014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_VAI0_HIBIT 0x1F 2846014e902STakashi Iwai #define DSPDMAC_CHNLSTATUS_VAI0_MASK 0xF0000000 2856014e902STakashi Iwai 2866014e902STakashi Iwai #define DSPDMAC_CHNLPROP_MODULE_OFFSET 0xFF8 2876014e902STakashi Iwai #define DSPDMAC_CHNLPROP_INST_OFFSET \ 2886014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_CHNLPROP_MODULE_OFFSET) 2896014e902STakashi Iwai 2906014e902STakashi Iwai #define DSPDMAC_CHNLPROP_DCON_LOBIT 0x0 2916014e902STakashi Iwai #define DSPDMAC_CHNLPROP_DCON_HIBIT 0xB 2926014e902STakashi Iwai #define DSPDMAC_CHNLPROP_DCON_MASK 0xFFF 2936014e902STakashi Iwai 2946014e902STakashi Iwai #define DSPDMAC_CHNLPROP_FFS_LOBIT 0xC 2956014e902STakashi Iwai #define DSPDMAC_CHNLPROP_FFS_HIBIT 0xC 2966014e902STakashi Iwai #define DSPDMAC_CHNLPROP_FFS_MASK 0x1000 2976014e902STakashi Iwai 2986014e902STakashi Iwai #define DSPDMAC_CHNLPROP_NAJ_LOBIT 0xD 2996014e902STakashi Iwai #define DSPDMAC_CHNLPROP_NAJ_HIBIT 0xD 3006014e902STakashi Iwai #define DSPDMAC_CHNLPROP_NAJ_MASK 0x2000 3016014e902STakashi Iwai 3026014e902STakashi Iwai #define DSPDMAC_CHNLPROP_ENH_LOBIT 0xE 3036014e902STakashi Iwai #define DSPDMAC_CHNLPROP_ENH_HIBIT 0xE 3046014e902STakashi Iwai #define DSPDMAC_CHNLPROP_ENH_MASK 0x4000 3056014e902STakashi Iwai 3066014e902STakashi Iwai #define DSPDMAC_CHNLPROP_MSPCE_LOBIT 0x10 3076014e902STakashi Iwai #define DSPDMAC_CHNLPROP_MSPCE_HIBIT 0x1B 3086014e902STakashi Iwai #define DSPDMAC_CHNLPROP_MSPCE_MASK 0xFFF0000 3096014e902STakashi Iwai 3106014e902STakashi Iwai #define DSPDMAC_CHNLPROP_AC_LOBIT 0x1C 3116014e902STakashi Iwai #define DSPDMAC_CHNLPROP_AC_HIBIT 0x1F 3126014e902STakashi Iwai #define DSPDMAC_CHNLPROP_AC_MASK 0xF0000000 3136014e902STakashi Iwai 3146014e902STakashi Iwai #define DSPDMAC_ACTIVE_MODULE_OFFSET 0xFFC 3156014e902STakashi Iwai #define DSPDMAC_ACTIVE_INST_OFFSET \ 3166014e902STakashi Iwai (DSPDMAC_CHIP_OFFSET + DSPDMAC_ACTIVE_MODULE_OFFSET) 3176014e902STakashi Iwai 3186014e902STakashi Iwai #define DSPDMAC_ACTIVE_AAR_LOBIT 0x0 3196014e902STakashi Iwai #define DSPDMAC_ACTIVE_AAR_HIBIT 0xB 3206014e902STakashi Iwai #define DSPDMAC_ACTIVE_AAR_MASK 0xFFF 3216014e902STakashi Iwai 3226014e902STakashi Iwai #define DSPDMAC_ACTIVE_WFR_LOBIT 0xC 3236014e902STakashi Iwai #define DSPDMAC_ACTIVE_WFR_HIBIT 0x17 3246014e902STakashi Iwai #define DSPDMAC_ACTIVE_WFR_MASK 0xFFF000 3256014e902STakashi Iwai 3266014e902STakashi Iwai #define DSP_AUX_MEM_BASE 0xE000 3276014e902STakashi Iwai #define INVALID_CHIP_ADDRESS (~0U) 3286014e902STakashi Iwai 3296014e902STakashi Iwai #define X_SIZE (XRAM_XRAM_CHANNEL_COUNT * XRAM_XRAM_CHAN_INCR) 3306014e902STakashi Iwai #define Y_SIZE (YRAM_YRAM_CHANNEL_COUNT * YRAM_YRAM_CHAN_INCR) 3316014e902STakashi Iwai #define AX_SIZE (AXRAM_AXRAM_CHANNEL_COUNT * AXRAM_AXRAM_CHAN_INCR) 3326014e902STakashi Iwai #define AY_SIZE (AYRAM_AYRAM_CHANNEL_COUNT * AYRAM_AYRAM_CHAN_INCR) 3336014e902STakashi Iwai #define UC_SIZE (UC_UC_CHANNEL_COUNT * UC_UC_CHAN_INCR) 3346014e902STakashi Iwai 3356014e902STakashi Iwai #define XEXT_SIZE (X_SIZE + AX_SIZE) 3366014e902STakashi Iwai #define YEXT_SIZE (Y_SIZE + AY_SIZE) 3376014e902STakashi Iwai 3386014e902STakashi Iwai #define U64K 0x10000UL 3396014e902STakashi Iwai 3406014e902STakashi Iwai #define X_END (XRAM_CHIP_OFFSET + X_SIZE) 3416014e902STakashi Iwai #define X_EXT (XRAM_CHIP_OFFSET + XEXT_SIZE) 3426014e902STakashi Iwai #define AX_END (XRAM_CHIP_OFFSET + U64K*4) 3436014e902STakashi Iwai 3446014e902STakashi Iwai #define Y_END (YRAM_CHIP_OFFSET + Y_SIZE) 3456014e902STakashi Iwai #define Y_EXT (YRAM_CHIP_OFFSET + YEXT_SIZE) 3466014e902STakashi Iwai #define AY_END (YRAM_CHIP_OFFSET + U64K*4) 3476014e902STakashi Iwai 3486014e902STakashi Iwai #define UC_END (UC_CHIP_OFFSET + UC_SIZE) 3496014e902STakashi Iwai 3506014e902STakashi Iwai #define X_RANGE_MAIN(a, s) \ 3516014e902STakashi Iwai (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < X_END)) 3526014e902STakashi Iwai #define X_RANGE_AUX(a, s) \ 3536014e902STakashi Iwai (((a) >= X_END) && ((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < AX_END)) 3546014e902STakashi Iwai #define X_RANGE_EXT(a, s) \ 3556014e902STakashi Iwai (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < X_EXT)) 3566014e902STakashi Iwai #define X_RANGE_ALL(a, s) \ 3576014e902STakashi Iwai (((a)+((s)-1)*XRAM_XRAM_CHAN_INCR < AX_END)) 3586014e902STakashi Iwai 3596014e902STakashi Iwai #define Y_RANGE_MAIN(a, s) \ 3606014e902STakashi Iwai (((a) >= YRAM_CHIP_OFFSET) && \ 3616014e902STakashi Iwai ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < Y_END)) 3626014e902STakashi Iwai #define Y_RANGE_AUX(a, s) \ 3636014e902STakashi Iwai (((a) >= Y_END) && \ 3646014e902STakashi Iwai ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < AY_END)) 3656014e902STakashi Iwai #define Y_RANGE_EXT(a, s) \ 3666014e902STakashi Iwai (((a) >= YRAM_CHIP_OFFSET) && \ 3676014e902STakashi Iwai ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < Y_EXT)) 3686014e902STakashi Iwai #define Y_RANGE_ALL(a, s) \ 3696014e902STakashi Iwai (((a) >= YRAM_CHIP_OFFSET) && \ 3706014e902STakashi Iwai ((a)+((s)-1)*YRAM_YRAM_CHAN_INCR < AY_END)) 3716014e902STakashi Iwai 3726014e902STakashi Iwai #define UC_RANGE(a, s) \ 3736014e902STakashi Iwai (((a) >= UC_CHIP_OFFSET) && \ 3746014e902STakashi Iwai ((a)+((s)-1)*UC_UC_CHAN_INCR < UC_END)) 3756014e902STakashi Iwai 3766014e902STakashi Iwai #define X_OFF(a) \ 3776014e902STakashi Iwai (((a) - XRAM_CHIP_OFFSET) / XRAM_XRAM_CHAN_INCR) 3786014e902STakashi Iwai #define AX_OFF(a) \ 3796014e902STakashi Iwai (((a) % (AXRAM_AXRAM_CHANNEL_COUNT * \ 3806014e902STakashi Iwai AXRAM_AXRAM_CHAN_INCR)) / AXRAM_AXRAM_CHAN_INCR) 3816014e902STakashi Iwai 3826014e902STakashi Iwai #define Y_OFF(a) \ 3836014e902STakashi Iwai (((a) - YRAM_CHIP_OFFSET) / YRAM_YRAM_CHAN_INCR) 3846014e902STakashi Iwai #define AY_OFF(a) \ 3856014e902STakashi Iwai (((a) % (AYRAM_AYRAM_CHANNEL_COUNT * \ 3866014e902STakashi Iwai AYRAM_AYRAM_CHAN_INCR)) / AYRAM_AYRAM_CHAN_INCR) 3876014e902STakashi Iwai 3886014e902STakashi Iwai #define UC_OFF(a) (((a) - UC_CHIP_OFFSET) / UC_UC_CHAN_INCR) 3896014e902STakashi Iwai 3906014e902STakashi Iwai #define X_EXT_MAIN_SIZE(a) (XRAM_XRAM_CHANNEL_COUNT - X_OFF(a)) 3916014e902STakashi Iwai #define X_EXT_AUX_SIZE(a, s) ((s) - X_EXT_MAIN_SIZE(a)) 3926014e902STakashi Iwai 3936014e902STakashi Iwai #define Y_EXT_MAIN_SIZE(a) (YRAM_YRAM_CHANNEL_COUNT - Y_OFF(a)) 3946014e902STakashi Iwai #define Y_EXT_AUX_SIZE(a, s) ((s) - Y_EXT_MAIN_SIZE(a)) 3956014e902STakashi Iwai 3966014e902STakashi Iwai #endif 397