xref: /linux/sound/arm/aaci.h (revision e12ba644eefa9b8df4f961be91f1a0c5ea5038fa)
1cb5a6ffcSRussell King /*
2cb5a6ffcSRussell King  *  linux/sound/arm/aaci.c - ARM PrimeCell AACI PL041 driver
3cb5a6ffcSRussell King  *
4cb5a6ffcSRussell King  *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
5cb5a6ffcSRussell King  *
6cb5a6ffcSRussell King  * This program is free software; you can redistribute it and/or modify
7cb5a6ffcSRussell King  * it under the terms of the GNU General Public License version 2 as
8cb5a6ffcSRussell King  * published by the Free Software Foundation.
9cb5a6ffcSRussell King  */
10cb5a6ffcSRussell King #ifndef AACI_H
11cb5a6ffcSRussell King #define AACI_H
12cb5a6ffcSRussell King 
13cb5a6ffcSRussell King /*
14cb5a6ffcSRussell King  * Control and status register offsets
15cb5a6ffcSRussell King  *  P39.
16cb5a6ffcSRussell King  */
17cb5a6ffcSRussell King #define AACI_CSCH1	0x000
18cb5a6ffcSRussell King #define AACI_CSCH2	0x014
19cb5a6ffcSRussell King #define AACI_CSCH3	0x028
20cb5a6ffcSRussell King #define AACI_CSCH4	0x03c
21cb5a6ffcSRussell King 
22cb5a6ffcSRussell King #define AACI_RXCR	0x000	/* 29 bits Control Rx FIFO */
23cb5a6ffcSRussell King #define AACI_TXCR	0x004	/* 17 bits Control Tx FIFO */
24cb5a6ffcSRussell King #define AACI_SR		0x008	/* 12 bits Status */
25cb5a6ffcSRussell King #define AACI_ISR	0x00c	/* 7 bits  Int Status */
26cb5a6ffcSRussell King #define AACI_IE 	0x010	/* 7 bits  Int Enable */
27cb5a6ffcSRussell King 
28cb5a6ffcSRussell King /*
29cb5a6ffcSRussell King  * Other registers
30cb5a6ffcSRussell King  */
31cb5a6ffcSRussell King #define AACI_SL1RX	0x050
32cb5a6ffcSRussell King #define AACI_SL1TX	0x054
33cb5a6ffcSRussell King #define AACI_SL2RX	0x058
34cb5a6ffcSRussell King #define AACI_SL2TX	0x05c
35cb5a6ffcSRussell King #define AACI_SL12RX	0x060
36cb5a6ffcSRussell King #define AACI_SL12TX	0x064
37cb5a6ffcSRussell King #define AACI_SLFR	0x068	/* slot flags */
38cb5a6ffcSRussell King #define AACI_SLISTAT	0x06c	/* slot interrupt status */
39cb5a6ffcSRussell King #define AACI_SLIEN	0x070	/* slot interrupt enable */
40cb5a6ffcSRussell King #define AACI_INTCLR	0x074	/* interrupt clear */
41cb5a6ffcSRussell King #define AACI_MAINCR	0x078	/* main control */
42cb5a6ffcSRussell King #define AACI_RESET	0x07c	/* reset control */
43cb5a6ffcSRussell King #define AACI_SYNC	0x080	/* sync control */
44cb5a6ffcSRussell King #define AACI_ALLINTS	0x084	/* all fifo interrupt status */
45cb5a6ffcSRussell King #define AACI_MAINFR	0x088	/* main flag register */
46cb5a6ffcSRussell King #define AACI_DR1	0x090	/* data read/written fifo 1 */
47cb5a6ffcSRussell King #define AACI_DR2	0x0b0	/* data read/written fifo 2 */
48cb5a6ffcSRussell King #define AACI_DR3	0x0d0	/* data read/written fifo 3 */
49cb5a6ffcSRussell King #define AACI_DR4	0x0f0	/* data read/written fifo 4 */
50cb5a6ffcSRussell King 
51cb5a6ffcSRussell King /*
52cb5a6ffcSRussell King  * transmit fifo control register. P48
53cb5a6ffcSRussell King  */
54cb5a6ffcSRussell King #define TXCR_FEN	(1 << 16)	/* fifo enable */
55cb5a6ffcSRussell King #define TXCR_COMPACT	(1 << 15)	/* compact mode */
56cb5a6ffcSRussell King #define TXCR_TSZ16	(0 << 13)	/* 16 bits */
57cb5a6ffcSRussell King #define TXCR_TSZ18	(1 << 13)	/* 18 bits */
58cb5a6ffcSRussell King #define TXCR_TSZ20	(2 << 13)	/* 20 bits */
59cb5a6ffcSRussell King #define TXCR_TSZ12	(3 << 13)	/* 12 bits */
60cb5a6ffcSRussell King #define TXCR_TX12	(1 << 12)	/* transmits slot 12 */
61cb5a6ffcSRussell King #define TXCR_TX11	(1 << 11)	/* transmits slot 12 */
62cb5a6ffcSRussell King #define TXCR_TX10	(1 << 10)	/* transmits slot 12 */
63cb5a6ffcSRussell King #define TXCR_TX9	(1 << 9)	/* transmits slot 12 */
64cb5a6ffcSRussell King #define TXCR_TX8	(1 << 8)	/* transmits slot 12 */
65cb5a6ffcSRussell King #define TXCR_TX7	(1 << 7)	/* transmits slot 12 */
66cb5a6ffcSRussell King #define TXCR_TX6	(1 << 6)	/* transmits slot 12 */
67cb5a6ffcSRussell King #define TXCR_TX5	(1 << 5)	/* transmits slot 12 */
68cb5a6ffcSRussell King #define TXCR_TX4	(1 << 4)	/* transmits slot 12 */
69cb5a6ffcSRussell King #define TXCR_TX3	(1 << 3)	/* transmits slot 12 */
70cb5a6ffcSRussell King #define TXCR_TX2	(1 << 2)	/* transmits slot 12 */
71cb5a6ffcSRussell King #define TXCR_TX1	(1 << 1)	/* transmits slot 12 */
72cb5a6ffcSRussell King #define TXCR_TXEN	(1 << 0)	/* transmit enable */
73cb5a6ffcSRussell King 
74cb5a6ffcSRussell King /*
75cb5a6ffcSRussell King  * status register bits. P49
76cb5a6ffcSRussell King  */
77cb5a6ffcSRussell King #define SR_RXTOFE	(1 << 11)	/* rx timeout fifo empty */
78cb5a6ffcSRussell King #define SR_TXTO		(1 << 10)	/* rx timeout fifo nonempty */
79cb5a6ffcSRussell King #define SR_TXU		(1 << 9)	/* tx underrun */
80cb5a6ffcSRussell King #define SR_RXO		(1 << 8)	/* rx overrun */
81cb5a6ffcSRussell King #define SR_TXB		(1 << 7)	/* tx busy */
82cb5a6ffcSRussell King #define SR_RXB		(1 << 6)	/* rx busy */
83cb5a6ffcSRussell King #define SR_TXFF		(1 << 5)	/* tx fifo full */
84cb5a6ffcSRussell King #define SR_RXFF		(1 << 4)	/* rx fifo full */
85cb5a6ffcSRussell King #define SR_TXHE		(1 << 3)	/* tx fifo half empty */
86cb5a6ffcSRussell King #define SR_RXHF		(1 << 2)	/* rx fifo half full */
87cb5a6ffcSRussell King #define SR_TXFE		(1 << 1)	/* tx fifo empty */
88cb5a6ffcSRussell King #define SR_RXFE		(1 << 0)	/* rx fifo empty */
89cb5a6ffcSRussell King 
90cb5a6ffcSRussell King /*
91cb5a6ffcSRussell King  * interrupt status register bits.
92cb5a6ffcSRussell King  */
93cb5a6ffcSRussell King #define ISR_RXTOFEINTR	(1 << 6)	/* rx fifo empty */
94cb5a6ffcSRussell King #define ISR_URINTR	(1 << 5)	/* tx underflow */
95cb5a6ffcSRussell King #define ISR_ORINTR	(1 << 4)	/* rx overflow */
96cb5a6ffcSRussell King #define ISR_RXINTR	(1 << 3)	/* rx fifo */
97cb5a6ffcSRussell King #define ISR_TXINTR	(1 << 2)	/* tx fifo intr */
98cb5a6ffcSRussell King #define ISR_RXTOINTR	(1 << 1)	/* tx timeout */
99cb5a6ffcSRussell King #define ISR_TXCINTR	(1 << 0)	/* tx complete */
100cb5a6ffcSRussell King 
101cb5a6ffcSRussell King /*
102cb5a6ffcSRussell King  * interrupt enable register bits.
103cb5a6ffcSRussell King  */
104cb5a6ffcSRussell King #define IE_RXTOIE	(1 << 6)
105cb5a6ffcSRussell King #define IE_URIE		(1 << 5)
106cb5a6ffcSRussell King #define IE_ORIE		(1 << 4)
107cb5a6ffcSRussell King #define IE_RXIE		(1 << 3)
108cb5a6ffcSRussell King #define IE_TXIE		(1 << 2)
109cb5a6ffcSRussell King #define IE_RXTIE	(1 << 1)
110cb5a6ffcSRussell King #define IE_TXCIE	(1 << 0)
111cb5a6ffcSRussell King 
112cb5a6ffcSRussell King /*
113cb5a6ffcSRussell King  * interrupt status. P51
114cb5a6ffcSRussell King  */
115cb5a6ffcSRussell King #define ISR_RXTOFE	(1 << 6)	/* rx timeout fifo empty */
116cb5a6ffcSRussell King #define ISR_UR		(1 << 5)	/* tx fifo underrun */
117cb5a6ffcSRussell King #define ISR_OR		(1 << 4)	/* rx fifo overrun */
118cb5a6ffcSRussell King #define ISR_RX		(1 << 3)	/* rx interrupt status */
119cb5a6ffcSRussell King #define ISR_TX		(1 << 2)	/* tx interrupt status */
120cb5a6ffcSRussell King #define ISR_RXTO	(1 << 1)	/* rx timeout */
121cb5a6ffcSRussell King #define ISR_TXC		(1 << 0)	/* tx complete */
122cb5a6ffcSRussell King 
123cb5a6ffcSRussell King /*
124cb5a6ffcSRussell King  * interrupt enable. P52
125cb5a6ffcSRussell King  */
126cb5a6ffcSRussell King #define IE_RXTOFE	(1 << 6)	/* rx timeout fifo empty */
127cb5a6ffcSRussell King #define IE_UR		(1 << 5)	/* tx fifo underrun */
128cb5a6ffcSRussell King #define IE_OR		(1 << 4)	/* rx fifo overrun */
129cb5a6ffcSRussell King #define IE_RX		(1 << 3)	/* rx interrupt status */
130cb5a6ffcSRussell King #define IE_TX		(1 << 2)	/* tx interrupt status */
131cb5a6ffcSRussell King #define IE_RXTO		(1 << 1)	/* rx timeout */
132cb5a6ffcSRussell King #define IE_TXC		(1 << 0)	/* tx complete */
133cb5a6ffcSRussell King 
134cb5a6ffcSRussell King /*
135cb5a6ffcSRussell King  * slot flag register bits. P56
136cb5a6ffcSRussell King  */
137cb5a6ffcSRussell King #define SLFR_RWIS	(1 << 13)	/* raw wake-up interrupt status */
138cb5a6ffcSRussell King #define SLFR_RGPIOINTR	(1 << 12)	/* raw gpio interrupt */
139cb5a6ffcSRussell King #define SLFR_12TXE	(1 << 11)	/* slot 12 tx empty */
140cb5a6ffcSRussell King #define SLFR_12RXV	(1 << 10)	/* slot 12 rx valid */
141cb5a6ffcSRussell King #define SLFR_2TXE	(1 << 9)	/* slot 2 tx empty */
142cb5a6ffcSRussell King #define SLFR_2RXV	(1 << 8)	/* slot 2 rx valid */
143cb5a6ffcSRussell King #define SLFR_1TXE	(1 << 7)	/* slot 1 tx empty */
144cb5a6ffcSRussell King #define SLFR_1RXV	(1 << 6)	/* slot 1 rx valid */
145cb5a6ffcSRussell King #define SLFR_12TXB	(1 << 5)	/* slot 12 tx busy */
146cb5a6ffcSRussell King #define SLFR_12RXB	(1 << 4)	/* slot 12 rx busy */
147cb5a6ffcSRussell King #define SLFR_2TXB	(1 << 3)	/* slot 2 tx busy */
148cb5a6ffcSRussell King #define SLFR_2RXB	(1 << 2)	/* slot 2 rx busy */
149cb5a6ffcSRussell King #define SLFR_1TXB	(1 << 1)	/* slot 1 tx busy */
150cb5a6ffcSRussell King #define SLFR_1RXB	(1 << 0)	/* slot 1 rx busy */
151cb5a6ffcSRussell King 
152cb5a6ffcSRussell King /*
153cb5a6ffcSRussell King  * Interrupt clear register.
154cb5a6ffcSRussell King  */
155cb5a6ffcSRussell King #define ICLR_RXTOFEC4	(1 << 12)
156cb5a6ffcSRussell King #define ICLR_RXTOFEC3	(1 << 11)
157cb5a6ffcSRussell King #define ICLR_RXTOFEC2	(1 << 10)
158cb5a6ffcSRussell King #define ICLR_RXTOFEC1	(1 << 9)
159cb5a6ffcSRussell King #define ICLR_TXUEC4	(1 << 8)
160cb5a6ffcSRussell King #define ICLR_TXUEC3	(1 << 7)
161cb5a6ffcSRussell King #define ICLR_TXUEC2	(1 << 6)
162cb5a6ffcSRussell King #define ICLR_TXUEC1	(1 << 5)
163cb5a6ffcSRussell King #define ICLR_RXOEC4	(1 << 4)
164cb5a6ffcSRussell King #define ICLR_RXOEC3	(1 << 3)
165cb5a6ffcSRussell King #define ICLR_RXOEC2	(1 << 2)
166cb5a6ffcSRussell King #define ICLR_RXOEC1	(1 << 1)
167cb5a6ffcSRussell King #define ICLR_WISC	(1 << 0)
168cb5a6ffcSRussell King 
169cb5a6ffcSRussell King /*
170cb5a6ffcSRussell King  * Main control register bits. P62
171cb5a6ffcSRussell King  */
172cb5a6ffcSRussell King #define MAINCR_SCRA(x)	((x) << 10)	/* secondary codec reg access */
173cb5a6ffcSRussell King #define MAINCR_DMAEN	(1 << 9)	/* dma enable */
174cb5a6ffcSRussell King #define MAINCR_SL12TXEN	(1 << 8)	/* slot 12 transmit enable */
175cb5a6ffcSRussell King #define MAINCR_SL12RXEN	(1 << 7)	/* slot 12 receive enable */
176cb5a6ffcSRussell King #define MAINCR_SL2TXEN	(1 << 6)	/* slot 2 transmit enable */
177cb5a6ffcSRussell King #define MAINCR_SL2RXEN	(1 << 5)	/* slot 2 receive enable */
178cb5a6ffcSRussell King #define MAINCR_SL1TXEN	(1 << 4)	/* slot 1 transmit enable */
179cb5a6ffcSRussell King #define MAINCR_SL1RXEN	(1 << 3)	/* slot 1 receive enable */
180cb5a6ffcSRussell King #define MAINCR_LPM	(1 << 2)	/* low power mode */
181cb5a6ffcSRussell King #define MAINCR_LOOPBK	(1 << 1)	/* loopback */
182cb5a6ffcSRussell King #define MAINCR_IE	(1 << 0)	/* aaci interface enable */
183cb5a6ffcSRussell King 
184cb5a6ffcSRussell King /*
185cb5a6ffcSRussell King  * Reset register bits. P65
186cb5a6ffcSRussell King  */
187cb5a6ffcSRussell King #define RESET_NRST	(1 << 0)
188cb5a6ffcSRussell King 
189cb5a6ffcSRussell King /*
190cb5a6ffcSRussell King  * Sync register bits. P65
191cb5a6ffcSRussell King  */
192cb5a6ffcSRussell King #define SYNC_FORCE	(1 << 0)
193cb5a6ffcSRussell King 
194cb5a6ffcSRussell King /*
195cb5a6ffcSRussell King  * Main flag register bits. P66
196cb5a6ffcSRussell King  */
197cb5a6ffcSRussell King #define MAINFR_TXB	(1 << 1)	/* transmit busy */
198cb5a6ffcSRussell King #define MAINFR_RXB	(1 << 0)	/* receive busy */
199cb5a6ffcSRussell King 
200cb5a6ffcSRussell King 
201cb5a6ffcSRussell King 
202cb5a6ffcSRussell King struct aaci_runtime {
203*e12ba644Sviro@ZenIV.linux.org.uk 	void			__iomem *base;
204*e12ba644Sviro@ZenIV.linux.org.uk 	void			__iomem *fifo;
205cb5a6ffcSRussell King 
206cb5a6ffcSRussell King 	struct ac97_pcm		*pcm;
207cb5a6ffcSRussell King 	int			pcm_open;
208cb5a6ffcSRussell King 
209cb5a6ffcSRussell King 	u32			cr;
210cb5a6ffcSRussell King 	snd_pcm_substream_t	*substream;
211cb5a6ffcSRussell King 
212cb5a6ffcSRussell King 	/*
213cb5a6ffcSRussell King 	 * PIO support
214cb5a6ffcSRussell King 	 */
215cb5a6ffcSRussell King 	void			*start;
216cb5a6ffcSRussell King 	void			*end;
217cb5a6ffcSRussell King 	void			*ptr;
218cb5a6ffcSRussell King 	int			bytes;
219cb5a6ffcSRussell King 	unsigned int		period;
220cb5a6ffcSRussell King 	unsigned int		fifosz;
221cb5a6ffcSRussell King };
222cb5a6ffcSRussell King 
223cb5a6ffcSRussell King struct aaci {
224cb5a6ffcSRussell King 	struct amba_device	*dev;
225cb5a6ffcSRussell King 	snd_card_t		*card;
226*e12ba644Sviro@ZenIV.linux.org.uk 	void			__iomem *base;
227cb5a6ffcSRussell King 	unsigned int		fifosize;
228cb5a6ffcSRussell King 
229cb5a6ffcSRussell King 	/* AC'97 */
230cb5a6ffcSRussell King 	struct semaphore	ac97_sem;
231cb5a6ffcSRussell King 	ac97_bus_t		*ac97_bus;
232cb5a6ffcSRussell King 
233cb5a6ffcSRussell King 	u32			maincr;
234cb5a6ffcSRussell King 	spinlock_t		lock;
235cb5a6ffcSRussell King 
236cb5a6ffcSRussell King 	struct aaci_runtime	playback;
237cb5a6ffcSRussell King 	struct aaci_runtime	capture;
238cb5a6ffcSRussell King 
239cb5a6ffcSRussell King 	snd_pcm_t		*pcm;
240cb5a6ffcSRussell King };
241cb5a6ffcSRussell King 
242cb5a6ffcSRussell King #define ACSTREAM_FRONT		0
243cb5a6ffcSRussell King #define ACSTREAM_SURROUND	1
244cb5a6ffcSRussell King #define ACSTREAM_LFE		2
245cb5a6ffcSRussell King 
246cb5a6ffcSRussell King #endif
247