10052bc5dSKumar Gala/* 20052bc5dSKumar Gala * TQM 8560 Device Tree Source 30052bc5dSKumar Gala * 40052bc5dSKumar Gala * Copyright 2008 Freescale Semiconductor Inc. 55399be7fSWolfgang Grandegger * Copyright 2008 Wolfgang Grandegger <wg@grandegger.com> 60052bc5dSKumar Gala * 70052bc5dSKumar Gala * This program is free software; you can redistribute it and/or modify it 80052bc5dSKumar Gala * under the terms of the GNU General Public License as published by the 90052bc5dSKumar Gala * Free Software Foundation; either version 2 of the License, or (at your 100052bc5dSKumar Gala * option) any later version. 110052bc5dSKumar Gala */ 120052bc5dSKumar Gala 130052bc5dSKumar Gala/dts-v1/; 140052bc5dSKumar Gala 150052bc5dSKumar Gala/ { 164fb035f6SWolfgang Grandegger model = "tqc,tqm8560"; 174fb035f6SWolfgang Grandegger compatible = "tqc,tqm8560"; 180052bc5dSKumar Gala #address-cells = <1>; 190052bc5dSKumar Gala #size-cells = <1>; 200052bc5dSKumar Gala 210052bc5dSKumar Gala aliases { 220052bc5dSKumar Gala ethernet0 = &enet0; 230052bc5dSKumar Gala ethernet1 = &enet1; 240052bc5dSKumar Gala ethernet2 = &enet2; 250052bc5dSKumar Gala serial0 = &serial0; 260052bc5dSKumar Gala serial1 = &serial1; 270052bc5dSKumar Gala pci0 = &pci0; 280052bc5dSKumar Gala }; 290052bc5dSKumar Gala 300052bc5dSKumar Gala cpus { 310052bc5dSKumar Gala #address-cells = <1>; 320052bc5dSKumar Gala #size-cells = <0>; 330052bc5dSKumar Gala 340052bc5dSKumar Gala PowerPC,8560@0 { 350052bc5dSKumar Gala device_type = "cpu"; 360052bc5dSKumar Gala reg = <0>; 370052bc5dSKumar Gala d-cache-line-size = <32>; 380052bc5dSKumar Gala i-cache-line-size = <32>; 390052bc5dSKumar Gala d-cache-size = <32768>; 400052bc5dSKumar Gala i-cache-size = <32768>; 410052bc5dSKumar Gala timebase-frequency = <0>; 420052bc5dSKumar Gala bus-frequency = <0>; 430052bc5dSKumar Gala clock-frequency = <0>; 44c054065bSKumar Gala next-level-cache = <&L2>; 450052bc5dSKumar Gala }; 460052bc5dSKumar Gala }; 470052bc5dSKumar Gala 480052bc5dSKumar Gala memory { 490052bc5dSKumar Gala device_type = "memory"; 500052bc5dSKumar Gala reg = <0x00000000 0x10000000>; 510052bc5dSKumar Gala }; 520052bc5dSKumar Gala 53f67be814SKumar Gala soc@e0000000 { 540052bc5dSKumar Gala #address-cells = <1>; 550052bc5dSKumar Gala #size-cells = <1>; 560052bc5dSKumar Gala device_type = "soc"; 570052bc5dSKumar Gala ranges = <0x0 0xe0000000 0x100000>; 580052bc5dSKumar Gala reg = <0xe0000000 0x200>; 590052bc5dSKumar Gala bus-frequency = <0>; 600052bc5dSKumar Gala compatible = "fsl,mpc8560-immr", "simple-bus"; 610052bc5dSKumar Gala 620052bc5dSKumar Gala memory-controller@2000 { 630052bc5dSKumar Gala compatible = "fsl,8540-memory-controller"; 640052bc5dSKumar Gala reg = <0x2000 0x1000>; 650052bc5dSKumar Gala interrupt-parent = <&mpic>; 660052bc5dSKumar Gala interrupts = <18 2>; 670052bc5dSKumar Gala }; 680052bc5dSKumar Gala 69c054065bSKumar Gala L2: l2-cache-controller@20000 { 700052bc5dSKumar Gala compatible = "fsl,8540-l2-cache-controller"; 710052bc5dSKumar Gala reg = <0x20000 0x1000>; 720052bc5dSKumar Gala cache-line-size = <32>; 730052bc5dSKumar Gala cache-size = <0x40000>; // L2, 256K 740052bc5dSKumar Gala interrupt-parent = <&mpic>; 750052bc5dSKumar Gala interrupts = <16 2>; 760052bc5dSKumar Gala }; 770052bc5dSKumar Gala 780052bc5dSKumar Gala i2c@3000 { 790052bc5dSKumar Gala #address-cells = <1>; 800052bc5dSKumar Gala #size-cells = <0>; 810052bc5dSKumar Gala cell-index = <0>; 820052bc5dSKumar Gala compatible = "fsl-i2c"; 830052bc5dSKumar Gala reg = <0x3000 0x100>; 840052bc5dSKumar Gala interrupts = <43 2>; 850052bc5dSKumar Gala interrupt-parent = <&mpic>; 860052bc5dSKumar Gala dfsrr; 870052bc5dSKumar Gala 880052bc5dSKumar Gala rtc@68 { 890052bc5dSKumar Gala compatible = "dallas,ds1337"; 900052bc5dSKumar Gala reg = <0x68>; 910052bc5dSKumar Gala }; 920052bc5dSKumar Gala }; 930052bc5dSKumar Gala 94*dee80553SKumar Gala dma@21300 { 95*dee80553SKumar Gala #address-cells = <1>; 96*dee80553SKumar Gala #size-cells = <1>; 97*dee80553SKumar Gala compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma"; 98*dee80553SKumar Gala reg = <0x21300 0x4>; 99*dee80553SKumar Gala ranges = <0x0 0x21100 0x200>; 100*dee80553SKumar Gala cell-index = <0>; 101*dee80553SKumar Gala dma-channel@0 { 102*dee80553SKumar Gala compatible = "fsl,mpc8560-dma-channel", 103*dee80553SKumar Gala "fsl,eloplus-dma-channel"; 104*dee80553SKumar Gala reg = <0x0 0x80>; 105*dee80553SKumar Gala cell-index = <0>; 106*dee80553SKumar Gala interrupt-parent = <&mpic>; 107*dee80553SKumar Gala interrupts = <20 2>; 108*dee80553SKumar Gala }; 109*dee80553SKumar Gala dma-channel@80 { 110*dee80553SKumar Gala compatible = "fsl,mpc8560-dma-channel", 111*dee80553SKumar Gala "fsl,eloplus-dma-channel"; 112*dee80553SKumar Gala reg = <0x80 0x80>; 113*dee80553SKumar Gala cell-index = <1>; 114*dee80553SKumar Gala interrupt-parent = <&mpic>; 115*dee80553SKumar Gala interrupts = <21 2>; 116*dee80553SKumar Gala }; 117*dee80553SKumar Gala dma-channel@100 { 118*dee80553SKumar Gala compatible = "fsl,mpc8560-dma-channel", 119*dee80553SKumar Gala "fsl,eloplus-dma-channel"; 120*dee80553SKumar Gala reg = <0x100 0x80>; 121*dee80553SKumar Gala cell-index = <2>; 122*dee80553SKumar Gala interrupt-parent = <&mpic>; 123*dee80553SKumar Gala interrupts = <22 2>; 124*dee80553SKumar Gala }; 125*dee80553SKumar Gala dma-channel@180 { 126*dee80553SKumar Gala compatible = "fsl,mpc8560-dma-channel", 127*dee80553SKumar Gala "fsl,eloplus-dma-channel"; 128*dee80553SKumar Gala reg = <0x180 0x80>; 129*dee80553SKumar Gala cell-index = <3>; 130*dee80553SKumar Gala interrupt-parent = <&mpic>; 131*dee80553SKumar Gala interrupts = <23 2>; 132*dee80553SKumar Gala }; 133*dee80553SKumar Gala }; 134*dee80553SKumar Gala 1350052bc5dSKumar Gala mdio@24520 { 1360052bc5dSKumar Gala #address-cells = <1>; 1370052bc5dSKumar Gala #size-cells = <0>; 1380052bc5dSKumar Gala compatible = "fsl,gianfar-mdio"; 1390052bc5dSKumar Gala reg = <0x24520 0x20>; 1400052bc5dSKumar Gala 1410052bc5dSKumar Gala phy1: ethernet-phy@1 { 1420052bc5dSKumar Gala interrupt-parent = <&mpic>; 1430052bc5dSKumar Gala interrupts = <8 1>; 1440052bc5dSKumar Gala reg = <1>; 1450052bc5dSKumar Gala device_type = "ethernet-phy"; 1460052bc5dSKumar Gala }; 1470052bc5dSKumar Gala phy2: ethernet-phy@2 { 1480052bc5dSKumar Gala interrupt-parent = <&mpic>; 1490052bc5dSKumar Gala interrupts = <8 1>; 1500052bc5dSKumar Gala reg = <2>; 1510052bc5dSKumar Gala device_type = "ethernet-phy"; 1520052bc5dSKumar Gala }; 1530052bc5dSKumar Gala phy3: ethernet-phy@3 { 1540052bc5dSKumar Gala interrupt-parent = <&mpic>; 1550052bc5dSKumar Gala interrupts = <8 1>; 1560052bc5dSKumar Gala reg = <3>; 1570052bc5dSKumar Gala device_type = "ethernet-phy"; 1580052bc5dSKumar Gala }; 1590052bc5dSKumar Gala }; 1600052bc5dSKumar Gala 1610052bc5dSKumar Gala enet0: ethernet@24000 { 1620052bc5dSKumar Gala cell-index = <0>; 1630052bc5dSKumar Gala device_type = "network"; 1640052bc5dSKumar Gala model = "TSEC"; 1650052bc5dSKumar Gala compatible = "gianfar"; 1660052bc5dSKumar Gala reg = <0x24000 0x1000>; 1670052bc5dSKumar Gala local-mac-address = [ 00 00 00 00 00 00 ]; 1680052bc5dSKumar Gala interrupts = <29 2 30 2 34 2>; 1690052bc5dSKumar Gala interrupt-parent = <&mpic>; 1700052bc5dSKumar Gala phy-handle = <&phy2>; 1710052bc5dSKumar Gala }; 1720052bc5dSKumar Gala 1730052bc5dSKumar Gala enet1: ethernet@25000 { 1740052bc5dSKumar Gala cell-index = <1>; 1750052bc5dSKumar Gala device_type = "network"; 1760052bc5dSKumar Gala model = "TSEC"; 1770052bc5dSKumar Gala compatible = "gianfar"; 1780052bc5dSKumar Gala reg = <0x25000 0x1000>; 1790052bc5dSKumar Gala local-mac-address = [ 00 00 00 00 00 00 ]; 1800052bc5dSKumar Gala interrupts = <35 2 36 2 40 2>; 1810052bc5dSKumar Gala interrupt-parent = <&mpic>; 1820052bc5dSKumar Gala phy-handle = <&phy1>; 1830052bc5dSKumar Gala }; 1840052bc5dSKumar Gala 1850052bc5dSKumar Gala mpic: pic@40000 { 1860052bc5dSKumar Gala interrupt-controller; 1870052bc5dSKumar Gala #address-cells = <0>; 1880052bc5dSKumar Gala #interrupt-cells = <2>; 1890052bc5dSKumar Gala reg = <0x40000 0x40000>; 1900052bc5dSKumar Gala device_type = "open-pic"; 191acd4b715SKumar Gala compatible = "chrp,open-pic"; 1920052bc5dSKumar Gala }; 1930052bc5dSKumar Gala 1940052bc5dSKumar Gala cpm@919c0 { 1950052bc5dSKumar Gala #address-cells = <1>; 1960052bc5dSKumar Gala #size-cells = <1>; 1970052bc5dSKumar Gala compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus"; 1980052bc5dSKumar Gala reg = <0x919c0 0x30>; 1990052bc5dSKumar Gala ranges; 2000052bc5dSKumar Gala 2010052bc5dSKumar Gala muram@80000 { 2020052bc5dSKumar Gala #address-cells = <1>; 2030052bc5dSKumar Gala #size-cells = <1>; 2040052bc5dSKumar Gala ranges = <0 0x80000 0x10000>; 2050052bc5dSKumar Gala 2060052bc5dSKumar Gala data@0 { 2070052bc5dSKumar Gala compatible = "fsl,cpm-muram-data"; 2080052bc5dSKumar Gala reg = <0 0x4000 0x9000 0x2000>; 2090052bc5dSKumar Gala }; 2100052bc5dSKumar Gala }; 2110052bc5dSKumar Gala 2120052bc5dSKumar Gala brg@919f0 { 2130052bc5dSKumar Gala compatible = "fsl,mpc8560-brg", 2140052bc5dSKumar Gala "fsl,cpm2-brg", 2150052bc5dSKumar Gala "fsl,cpm-brg"; 2160052bc5dSKumar Gala reg = <0x919f0 0x10 0x915f0 0x10>; 2170052bc5dSKumar Gala clock-frequency = <0>; 2180052bc5dSKumar Gala }; 2190052bc5dSKumar Gala 2200052bc5dSKumar Gala cpmpic: pic@90c00 { 2210052bc5dSKumar Gala interrupt-controller; 2220052bc5dSKumar Gala #address-cells = <0>; 2230052bc5dSKumar Gala #interrupt-cells = <2>; 2240052bc5dSKumar Gala interrupts = <46 2>; 2250052bc5dSKumar Gala interrupt-parent = <&mpic>; 2260052bc5dSKumar Gala reg = <0x90c00 0x80>; 2270052bc5dSKumar Gala compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic"; 2280052bc5dSKumar Gala }; 2290052bc5dSKumar Gala 2300052bc5dSKumar Gala serial0: serial@91a00 { 2310052bc5dSKumar Gala device_type = "serial"; 2320052bc5dSKumar Gala compatible = "fsl,mpc8560-scc-uart", 2330052bc5dSKumar Gala "fsl,cpm2-scc-uart"; 2340052bc5dSKumar Gala reg = <0x91a00 0x20 0x88000 0x100>; 2350052bc5dSKumar Gala fsl,cpm-brg = <1>; 2360052bc5dSKumar Gala fsl,cpm-command = <0x800000>; 2370052bc5dSKumar Gala current-speed = <115200>; 2380052bc5dSKumar Gala interrupts = <40 8>; 2390052bc5dSKumar Gala interrupt-parent = <&cpmpic>; 2400052bc5dSKumar Gala }; 2410052bc5dSKumar Gala 2420052bc5dSKumar Gala serial1: serial@91a20 { 2430052bc5dSKumar Gala device_type = "serial"; 2440052bc5dSKumar Gala compatible = "fsl,mpc8560-scc-uart", 2450052bc5dSKumar Gala "fsl,cpm2-scc-uart"; 2460052bc5dSKumar Gala reg = <0x91a20 0x20 0x88100 0x100>; 2470052bc5dSKumar Gala fsl,cpm-brg = <2>; 2480052bc5dSKumar Gala fsl,cpm-command = <0x4a00000>; 2490052bc5dSKumar Gala current-speed = <115200>; 2500052bc5dSKumar Gala interrupts = <41 8>; 2510052bc5dSKumar Gala interrupt-parent = <&cpmpic>; 2520052bc5dSKumar Gala }; 2530052bc5dSKumar Gala 2540052bc5dSKumar Gala enet2: ethernet@91340 { 2550052bc5dSKumar Gala device_type = "network"; 2560052bc5dSKumar Gala compatible = "fsl,mpc8560-fcc-enet", 2570052bc5dSKumar Gala "fsl,cpm2-fcc-enet"; 2580052bc5dSKumar Gala reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>; 2590052bc5dSKumar Gala local-mac-address = [ 00 00 00 00 00 00 ]; 2600052bc5dSKumar Gala fsl,cpm-command = <0x1a400300>; 2610052bc5dSKumar Gala interrupts = <34 8>; 2620052bc5dSKumar Gala interrupt-parent = <&cpmpic>; 2630052bc5dSKumar Gala phy-handle = <&phy3>; 2640052bc5dSKumar Gala }; 2650052bc5dSKumar Gala }; 2660052bc5dSKumar Gala }; 2670052bc5dSKumar Gala 2685399be7fSWolfgang Grandegger localbus@e0005000 { 2695399be7fSWolfgang Grandegger compatible = "fsl,mpc8560-localbus", "fsl,pq3-localbus", 2705399be7fSWolfgang Grandegger "simple-bus"; 2715399be7fSWolfgang Grandegger #address-cells = <2>; 2725399be7fSWolfgang Grandegger #size-cells = <1>; 2735399be7fSWolfgang Grandegger reg = <0xe0005000 0x100>; // BRx, ORx, etc. 2745399be7fSWolfgang Grandegger 2755399be7fSWolfgang Grandegger ranges = < 2765399be7fSWolfgang Grandegger 0 0x0 0xfc000000 0x04000000 // NOR FLASH bank 1 2775399be7fSWolfgang Grandegger 1 0x0 0xf8000000 0x08000000 // NOR FLASH bank 0 2785399be7fSWolfgang Grandegger 2 0x0 0xe3000000 0x00008000 // CAN (2 x i82527) 2795399be7fSWolfgang Grandegger >; 2805399be7fSWolfgang Grandegger 2815399be7fSWolfgang Grandegger flash@1,0 { 2825399be7fSWolfgang Grandegger #address-cells = <1>; 2835399be7fSWolfgang Grandegger #size-cells = <1>; 2845399be7fSWolfgang Grandegger compatible = "cfi-flash"; 2855399be7fSWolfgang Grandegger reg = <1 0x0 0x8000000>; 2865399be7fSWolfgang Grandegger bank-width = <4>; 2875399be7fSWolfgang Grandegger device-width = <1>; 2885399be7fSWolfgang Grandegger 2895399be7fSWolfgang Grandegger partition@0 { 2905399be7fSWolfgang Grandegger label = "kernel"; 2915399be7fSWolfgang Grandegger reg = <0x00000000 0x00200000>; 2925399be7fSWolfgang Grandegger }; 2935399be7fSWolfgang Grandegger partition@200000 { 2945399be7fSWolfgang Grandegger label = "root"; 2955399be7fSWolfgang Grandegger reg = <0x00200000 0x00300000>; 2965399be7fSWolfgang Grandegger }; 2975399be7fSWolfgang Grandegger partition@500000 { 2985399be7fSWolfgang Grandegger label = "user"; 2995399be7fSWolfgang Grandegger reg = <0x00500000 0x07a00000>; 3005399be7fSWolfgang Grandegger }; 3015399be7fSWolfgang Grandegger partition@7f00000 { 3025399be7fSWolfgang Grandegger label = "env1"; 3035399be7fSWolfgang Grandegger reg = <0x07f00000 0x00040000>; 3045399be7fSWolfgang Grandegger }; 3055399be7fSWolfgang Grandegger partition@7f40000 { 3065399be7fSWolfgang Grandegger label = "env2"; 3075399be7fSWolfgang Grandegger reg = <0x07f40000 0x00040000>; 3085399be7fSWolfgang Grandegger }; 3095399be7fSWolfgang Grandegger partition@7f80000 { 3105399be7fSWolfgang Grandegger label = "u-boot"; 3115399be7fSWolfgang Grandegger reg = <0x07f80000 0x00080000>; 3125399be7fSWolfgang Grandegger read-only; 3135399be7fSWolfgang Grandegger }; 3145399be7fSWolfgang Grandegger }; 3155399be7fSWolfgang Grandegger 3165399be7fSWolfgang Grandegger /* Note: CAN support needs be enabled in U-Boot */ 3175399be7fSWolfgang Grandegger can0@2,0 { 3185399be7fSWolfgang Grandegger compatible = "intel,82527"; // Bosch CC770 3195399be7fSWolfgang Grandegger reg = <2 0x0 0x100>; 3205399be7fSWolfgang Grandegger interrupts = <4 0>; 3215399be7fSWolfgang Grandegger interrupt-parent = <&mpic>; 3225399be7fSWolfgang Grandegger }; 3235399be7fSWolfgang Grandegger 3245399be7fSWolfgang Grandegger can1@2,100 { 3255399be7fSWolfgang Grandegger compatible = "intel,82527"; // Bosch CC770 3265399be7fSWolfgang Grandegger reg = <2 0x100 0x100>; 3275399be7fSWolfgang Grandegger interrupts = <4 0>; 3285399be7fSWolfgang Grandegger interrupt-parent = <&mpic>; 3295399be7fSWolfgang Grandegger }; 3305399be7fSWolfgang Grandegger }; 3315399be7fSWolfgang Grandegger 3320052bc5dSKumar Gala pci0: pci@e0008000 { 3330052bc5dSKumar Gala cell-index = <0>; 3340052bc5dSKumar Gala #interrupt-cells = <1>; 3350052bc5dSKumar Gala #size-cells = <2>; 3360052bc5dSKumar Gala #address-cells = <3>; 3370052bc5dSKumar Gala compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 3380052bc5dSKumar Gala device_type = "pci"; 3390052bc5dSKumar Gala reg = <0xe0008000 0x1000>; 3400052bc5dSKumar Gala clock-frequency = <66666666>; 3410052bc5dSKumar Gala interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 3420052bc5dSKumar Gala interrupt-map = < 3430052bc5dSKumar Gala /* IDSEL 28 */ 3440052bc5dSKumar Gala 0xe000 0 0 1 &mpic 2 1 3450052bc5dSKumar Gala 0xe000 0 0 2 &mpic 3 1>; 3460052bc5dSKumar Gala 3470052bc5dSKumar Gala interrupt-parent = <&mpic>; 3480052bc5dSKumar Gala interrupts = <24 2>; 3490052bc5dSKumar Gala bus-range = <0 0>; 3500052bc5dSKumar Gala ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000 3510052bc5dSKumar Gala 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>; 3520052bc5dSKumar Gala }; 3530052bc5dSKumar Gala}; 354