1*2874c5fdSThomas Gleixner// SPDX-License-Identifier: GPL-2.0-or-later 223dd1cbfSKim Phillips/* 323dd1cbfSKim Phillips * MPC8378E RDB Device Tree Source 423dd1cbfSKim Phillips * 523dd1cbfSKim Phillips * Copyright 2007, 2008 Freescale Semiconductor Inc. 623dd1cbfSKim Phillips */ 723dd1cbfSKim Phillips 823dd1cbfSKim Phillips/dts-v1/; 923dd1cbfSKim Phillips 1023dd1cbfSKim Phillips/ { 113b29dadeSKim Phillips compatible = "fsl,mpc8378rdb"; 1223dd1cbfSKim Phillips #address-cells = <1>; 1323dd1cbfSKim Phillips #size-cells = <1>; 1423dd1cbfSKim Phillips 1523dd1cbfSKim Phillips aliases { 1623dd1cbfSKim Phillips ethernet0 = &enet0; 1723dd1cbfSKim Phillips ethernet1 = &enet1; 1823dd1cbfSKim Phillips serial0 = &serial0; 1923dd1cbfSKim Phillips serial1 = &serial1; 2023dd1cbfSKim Phillips pci0 = &pci0; 210585a155SAnton Vorontsov pci1 = &pci1; 220585a155SAnton Vorontsov pci2 = &pci2; 2323dd1cbfSKim Phillips }; 2423dd1cbfSKim Phillips 2523dd1cbfSKim Phillips cpus { 2623dd1cbfSKim Phillips #address-cells = <1>; 2723dd1cbfSKim Phillips #size-cells = <0>; 2823dd1cbfSKim Phillips 2923dd1cbfSKim Phillips PowerPC,8378@0 { 3023dd1cbfSKim Phillips device_type = "cpu"; 31cda13dd1SPaul Gortmaker reg = <0x0>; 3223dd1cbfSKim Phillips d-cache-line-size = <32>; 3323dd1cbfSKim Phillips i-cache-line-size = <32>; 3423dd1cbfSKim Phillips d-cache-size = <32768>; 3523dd1cbfSKim Phillips i-cache-size = <32768>; 3623dd1cbfSKim Phillips timebase-frequency = <0>; 3723dd1cbfSKim Phillips bus-frequency = <0>; 3823dd1cbfSKim Phillips clock-frequency = <0>; 3923dd1cbfSKim Phillips }; 4023dd1cbfSKim Phillips }; 4123dd1cbfSKim Phillips 4223dd1cbfSKim Phillips memory { 4323dd1cbfSKim Phillips device_type = "memory"; 4423dd1cbfSKim Phillips reg = <0x00000000 0x10000000>; // 256MB at 0 4523dd1cbfSKim Phillips }; 4623dd1cbfSKim Phillips 4723dd1cbfSKim Phillips localbus@e0005000 { 4823dd1cbfSKim Phillips #address-cells = <2>; 4923dd1cbfSKim Phillips #size-cells = <1>; 5023dd1cbfSKim Phillips compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus"; 5123dd1cbfSKim Phillips reg = <0xe0005000 0x1000>; 52cda13dd1SPaul Gortmaker interrupts = <77 0x8>; 5323dd1cbfSKim Phillips interrupt-parent = <&ipic>; 5423dd1cbfSKim Phillips 5523dd1cbfSKim Phillips // CS0 and CS1 are swapped when 5623dd1cbfSKim Phillips // booting from nand, but the 5723dd1cbfSKim Phillips // addresses are the same. 58cda13dd1SPaul Gortmaker ranges = <0x0 0x0 0xfe000000 0x00800000 59cda13dd1SPaul Gortmaker 0x1 0x0 0xe0600000 0x00008000 60cda13dd1SPaul Gortmaker 0x2 0x0 0xf0000000 0x00020000 61cda13dd1SPaul Gortmaker 0x3 0x0 0xfa000000 0x00008000>; 6223dd1cbfSKim Phillips 6323dd1cbfSKim Phillips flash@0,0 { 6423dd1cbfSKim Phillips #address-cells = <1>; 6523dd1cbfSKim Phillips #size-cells = <1>; 6623dd1cbfSKim Phillips compatible = "cfi-flash"; 67cda13dd1SPaul Gortmaker reg = <0x0 0x0 0x800000>; 6823dd1cbfSKim Phillips bank-width = <2>; 6923dd1cbfSKim Phillips device-width = <1>; 7023dd1cbfSKim Phillips }; 7123dd1cbfSKim Phillips 7223dd1cbfSKim Phillips nand@1,0 { 7323dd1cbfSKim Phillips #address-cells = <1>; 7423dd1cbfSKim Phillips #size-cells = <1>; 7523dd1cbfSKim Phillips compatible = "fsl,mpc8378-fcm-nand", 7623dd1cbfSKim Phillips "fsl,elbc-fcm-nand"; 77cda13dd1SPaul Gortmaker reg = <0x1 0x0 0x8000>; 7823dd1cbfSKim Phillips 7923dd1cbfSKim Phillips u-boot@0 { 8023dd1cbfSKim Phillips reg = <0x0 0x100000>; 8123dd1cbfSKim Phillips read-only; 8223dd1cbfSKim Phillips }; 8323dd1cbfSKim Phillips 8423dd1cbfSKim Phillips kernel@100000 { 8523dd1cbfSKim Phillips reg = <0x100000 0x300000>; 8623dd1cbfSKim Phillips }; 8723dd1cbfSKim Phillips fs@400000 { 8823dd1cbfSKim Phillips reg = <0x400000 0x1c00000>; 8923dd1cbfSKim Phillips }; 9023dd1cbfSKim Phillips }; 9123dd1cbfSKim Phillips }; 9223dd1cbfSKim Phillips 9323dd1cbfSKim Phillips immr@e0000000 { 9423dd1cbfSKim Phillips #address-cells = <1>; 9523dd1cbfSKim Phillips #size-cells = <1>; 9623dd1cbfSKim Phillips device_type = "soc"; 9723dd1cbfSKim Phillips compatible = "simple-bus"; 98cda13dd1SPaul Gortmaker ranges = <0x0 0xe0000000 0x00100000>; 9923dd1cbfSKim Phillips reg = <0xe0000000 0x00000200>; 10023dd1cbfSKim Phillips bus-frequency = <0>; 10123dd1cbfSKim Phillips 10223dd1cbfSKim Phillips wdt@200 { 10323dd1cbfSKim Phillips device_type = "watchdog"; 10423dd1cbfSKim Phillips compatible = "mpc83xx_wdt"; 10523dd1cbfSKim Phillips reg = <0x200 0x100>; 10623dd1cbfSKim Phillips }; 10723dd1cbfSKim Phillips 1089e7d95c1SReynes Philippe gpio1: gpio-controller@c00 { 1099e7d95c1SReynes Philippe #gpio-cells = <2>; 1109e7d95c1SReynes Philippe compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio"; 1119e7d95c1SReynes Philippe reg = <0xc00 0x100>; 1129e7d95c1SReynes Philippe interrupts = <74 0x8>; 1139e7d95c1SReynes Philippe interrupt-parent = <&ipic>; 1149e7d95c1SReynes Philippe gpio-controller; 1159e7d95c1SReynes Philippe }; 1169e7d95c1SReynes Philippe 1179e7d95c1SReynes Philippe gpio2: gpio-controller@d00 { 1189e7d95c1SReynes Philippe #gpio-cells = <2>; 1199e7d95c1SReynes Philippe compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio"; 1209e7d95c1SReynes Philippe reg = <0xd00 0x100>; 1219e7d95c1SReynes Philippe interrupts = <75 0x8>; 1229e7d95c1SReynes Philippe interrupt-parent = <&ipic>; 1239e7d95c1SReynes Philippe gpio-controller; 1249e7d95c1SReynes Philippe }; 1259e7d95c1SReynes Philippe 126125a00d7SAnton Vorontsov sleep-nexus { 127125a00d7SAnton Vorontsov #address-cells = <1>; 128125a00d7SAnton Vorontsov #size-cells = <1>; 129125a00d7SAnton Vorontsov compatible = "simple-bus"; 130125a00d7SAnton Vorontsov sleep = <&pmc 0x0c000000>; 131125a00d7SAnton Vorontsov ranges; 132125a00d7SAnton Vorontsov 13323dd1cbfSKim Phillips i2c@3000 { 13423dd1cbfSKim Phillips #address-cells = <1>; 13523dd1cbfSKim Phillips #size-cells = <0>; 13623dd1cbfSKim Phillips cell-index = <0>; 13723dd1cbfSKim Phillips compatible = "fsl-i2c"; 13823dd1cbfSKim Phillips reg = <0x3000 0x100>; 139cda13dd1SPaul Gortmaker interrupts = <14 0x8>; 14023dd1cbfSKim Phillips interrupt-parent = <&ipic>; 14123dd1cbfSKim Phillips dfsrr; 142f7a0be45SReynes Philippe 143960d82aaSReynes Philippe dtt@48 { 144960d82aaSReynes Philippe compatible = "national,lm75"; 145960d82aaSReynes Philippe reg = <0x48>; 146960d82aaSReynes Philippe }; 147960d82aaSReynes Philippe 148f7a0be45SReynes Philippe at24@50 { 1498d0590ceSJavier Martinez Canillas compatible = "atmel,24c256"; 150f7a0be45SReynes Philippe reg = <0x50>; 151f7a0be45SReynes Philippe }; 152f7a0be45SReynes Philippe 15323dd1cbfSKim Phillips rtc@68 { 15423dd1cbfSKim Phillips compatible = "dallas,ds1339"; 15523dd1cbfSKim Phillips reg = <0x68>; 15623dd1cbfSKim Phillips }; 15744274698SAnton Vorontsov 15844274698SAnton Vorontsov mcu_pio: mcu@a { 15944274698SAnton Vorontsov #gpio-cells = <2>; 16044274698SAnton Vorontsov compatible = "fsl,mc9s08qg8-mpc8378erdb", 16144274698SAnton Vorontsov "fsl,mcu-mpc8349emitx"; 16244274698SAnton Vorontsov reg = <0x0a>; 16344274698SAnton Vorontsov gpio-controller; 16444274698SAnton Vorontsov }; 16523dd1cbfSKim Phillips }; 16623dd1cbfSKim Phillips 167125a00d7SAnton Vorontsov sdhci@2e000 { 1681a2eceaaSAnton Vorontsov compatible = "fsl,mpc8378-esdhc", "fsl,esdhc"; 169125a00d7SAnton Vorontsov reg = <0x2e000 0x1000>; 170125a00d7SAnton Vorontsov interrupts = <42 0x8>; 171125a00d7SAnton Vorontsov interrupt-parent = <&ipic>; 17250dfe70fSAnton Vorontsov sdhci,wp-inverted; 173125a00d7SAnton Vorontsov /* Filled in by U-Boot */ 17489f37296SAnton Vorontsov clock-frequency = <111111111>; 175125a00d7SAnton Vorontsov }; 176125a00d7SAnton Vorontsov }; 177125a00d7SAnton Vorontsov 17823dd1cbfSKim Phillips i2c@3100 { 17923dd1cbfSKim Phillips #address-cells = <1>; 18023dd1cbfSKim Phillips #size-cells = <0>; 18123dd1cbfSKim Phillips cell-index = <1>; 18223dd1cbfSKim Phillips compatible = "fsl-i2c"; 18323dd1cbfSKim Phillips reg = <0x3100 0x100>; 184cda13dd1SPaul Gortmaker interrupts = <15 0x8>; 18523dd1cbfSKim Phillips interrupt-parent = <&ipic>; 18623dd1cbfSKim Phillips dfsrr; 18723dd1cbfSKim Phillips }; 18823dd1cbfSKim Phillips 18923dd1cbfSKim Phillips spi@7000 { 19023dd1cbfSKim Phillips cell-index = <0>; 19123dd1cbfSKim Phillips compatible = "fsl,spi"; 19223dd1cbfSKim Phillips reg = <0x7000 0x1000>; 193cda13dd1SPaul Gortmaker interrupts = <16 0x8>; 19423dd1cbfSKim Phillips interrupt-parent = <&ipic>; 19523dd1cbfSKim Phillips mode = "cpu"; 19623dd1cbfSKim Phillips }; 19723dd1cbfSKim Phillips 198dee80553SKumar Gala dma@82a8 { 199dee80553SKumar Gala #address-cells = <1>; 200dee80553SKumar Gala #size-cells = <1>; 201dee80553SKumar Gala compatible = "fsl,mpc8378-dma", "fsl,elo-dma"; 202dee80553SKumar Gala reg = <0x82a8 4>; 203dee80553SKumar Gala ranges = <0 0x8100 0x1a8>; 204dee80553SKumar Gala interrupt-parent = <&ipic>; 205dee80553SKumar Gala interrupts = <71 8>; 206dee80553SKumar Gala cell-index = <0>; 207dee80553SKumar Gala dma-channel@0 { 208dee80553SKumar Gala compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 209dee80553SKumar Gala reg = <0 0x80>; 210aeb42762SKumar Gala cell-index = <0>; 211dee80553SKumar Gala interrupt-parent = <&ipic>; 212dee80553SKumar Gala interrupts = <71 8>; 213dee80553SKumar Gala }; 214dee80553SKumar Gala dma-channel@80 { 215dee80553SKumar Gala compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 216dee80553SKumar Gala reg = <0x80 0x80>; 217aeb42762SKumar Gala cell-index = <1>; 218dee80553SKumar Gala interrupt-parent = <&ipic>; 219dee80553SKumar Gala interrupts = <71 8>; 220dee80553SKumar Gala }; 221dee80553SKumar Gala dma-channel@100 { 222dee80553SKumar Gala compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 223dee80553SKumar Gala reg = <0x100 0x80>; 224aeb42762SKumar Gala cell-index = <2>; 225dee80553SKumar Gala interrupt-parent = <&ipic>; 226dee80553SKumar Gala interrupts = <71 8>; 227dee80553SKumar Gala }; 228dee80553SKumar Gala dma-channel@180 { 229dee80553SKumar Gala compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 230dee80553SKumar Gala reg = <0x180 0x28>; 231aeb42762SKumar Gala cell-index = <3>; 232dee80553SKumar Gala interrupt-parent = <&ipic>; 233dee80553SKumar Gala interrupts = <71 8>; 234dee80553SKumar Gala }; 235dee80553SKumar Gala }; 236dee80553SKumar Gala 23723dd1cbfSKim Phillips usb@23000 { 23823dd1cbfSKim Phillips compatible = "fsl-usb2-dr"; 23923dd1cbfSKim Phillips reg = <0x23000 0x1000>; 24023dd1cbfSKim Phillips #address-cells = <1>; 24123dd1cbfSKim Phillips #size-cells = <0>; 24223dd1cbfSKim Phillips interrupt-parent = <&ipic>; 243cda13dd1SPaul Gortmaker interrupts = <38 0x8>; 2448e8ff3a3SAnton Vorontsov phy_type = "ulpi"; 245125a00d7SAnton Vorontsov sleep = <&pmc 0x00c00000>; 24623dd1cbfSKim Phillips }; 24723dd1cbfSKim Phillips 24870b3adbbSAnton Vorontsov enet0: ethernet@24000 { 24970b3adbbSAnton Vorontsov #address-cells = <1>; 25070b3adbbSAnton Vorontsov #size-cells = <1>; 25170b3adbbSAnton Vorontsov cell-index = <0>; 25270b3adbbSAnton Vorontsov device_type = "network"; 25370b3adbbSAnton Vorontsov model = "eTSEC"; 25470b3adbbSAnton Vorontsov compatible = "gianfar"; 25570b3adbbSAnton Vorontsov reg = <0x24000 0x1000>; 25670b3adbbSAnton Vorontsov ranges = <0x0 0x24000 0x1000>; 25770b3adbbSAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 25870b3adbbSAnton Vorontsov interrupts = <32 0x8 33 0x8 34 0x8>; 25970b3adbbSAnton Vorontsov phy-connection-type = "mii"; 26070b3adbbSAnton Vorontsov interrupt-parent = <&ipic>; 26170b3adbbSAnton Vorontsov tbi-handle = <&tbi0>; 26270b3adbbSAnton Vorontsov phy-handle = <&phy2>; 26370b3adbbSAnton Vorontsov sleep = <&pmc 0xc0000000>; 26470b3adbbSAnton Vorontsov fsl,magic-packet; 26570b3adbbSAnton Vorontsov 26670b3adbbSAnton Vorontsov mdio@520 { 26723dd1cbfSKim Phillips #address-cells = <1>; 26823dd1cbfSKim Phillips #size-cells = <0>; 26923dd1cbfSKim Phillips compatible = "fsl,gianfar-mdio"; 27070b3adbbSAnton Vorontsov reg = <0x520 0x20>; 27170b3adbbSAnton Vorontsov 27223dd1cbfSKim Phillips phy2: ethernet-phy@2 { 27323dd1cbfSKim Phillips interrupt-parent = <&ipic>; 274cda13dd1SPaul Gortmaker interrupts = <17 0x8>; 275cda13dd1SPaul Gortmaker reg = <0x2>; 27623dd1cbfSKim Phillips }; 27770b3adbbSAnton Vorontsov 278b31a1d8bSAndy Fleming tbi0: tbi-phy@11 { 279b31a1d8bSAndy Fleming reg = <0x11>; 280b31a1d8bSAndy Fleming device_type = "tbi-phy"; 28123dd1cbfSKim Phillips }; 282b31a1d8bSAndy Fleming }; 28370b3adbbSAnton Vorontsov }; 284b31a1d8bSAndy Fleming 28570b3adbbSAnton Vorontsov enet1: ethernet@25000 { 28670b3adbbSAnton Vorontsov #address-cells = <1>; 28770b3adbbSAnton Vorontsov #size-cells = <1>; 28870b3adbbSAnton Vorontsov cell-index = <1>; 28970b3adbbSAnton Vorontsov device_type = "network"; 29070b3adbbSAnton Vorontsov model = "eTSEC"; 29170b3adbbSAnton Vorontsov compatible = "gianfar"; 29270b3adbbSAnton Vorontsov reg = <0x25000 0x1000>; 29370b3adbbSAnton Vorontsov ranges = <0x0 0x25000 0x1000>; 29470b3adbbSAnton Vorontsov local-mac-address = [ 00 00 00 00 00 00 ]; 29570b3adbbSAnton Vorontsov interrupts = <35 0x8 36 0x8 37 0x8>; 29670b3adbbSAnton Vorontsov phy-connection-type = "mii"; 29770b3adbbSAnton Vorontsov interrupt-parent = <&ipic>; 29870b3adbbSAnton Vorontsov fixed-link = <1 1 1000 0 0>; 29970b3adbbSAnton Vorontsov tbi-handle = <&tbi1>; 30070b3adbbSAnton Vorontsov sleep = <&pmc 0x30000000>; 30170b3adbbSAnton Vorontsov fsl,magic-packet; 30270b3adbbSAnton Vorontsov 30370b3adbbSAnton Vorontsov mdio@520 { 304b31a1d8bSAndy Fleming #address-cells = <1>; 305b31a1d8bSAndy Fleming #size-cells = <0>; 306b31a1d8bSAndy Fleming compatible = "fsl,gianfar-tbi"; 30770b3adbbSAnton Vorontsov reg = <0x520 0x20>; 308b31a1d8bSAndy Fleming 309b31a1d8bSAndy Fleming tbi1: tbi-phy@11 { 310b31a1d8bSAndy Fleming reg = <0x11>; 311b31a1d8bSAndy Fleming device_type = "tbi-phy"; 312b31a1d8bSAndy Fleming }; 313b31a1d8bSAndy Fleming }; 31423dd1cbfSKim Phillips }; 31523dd1cbfSKim Phillips 31623dd1cbfSKim Phillips serial0: serial@4500 { 31723dd1cbfSKim Phillips cell-index = <0>; 31823dd1cbfSKim Phillips device_type = "serial"; 319f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 32023dd1cbfSKim Phillips reg = <0x4500 0x100>; 32123dd1cbfSKim Phillips clock-frequency = <0>; 322cda13dd1SPaul Gortmaker interrupts = <9 0x8>; 32323dd1cbfSKim Phillips interrupt-parent = <&ipic>; 32423dd1cbfSKim Phillips }; 32523dd1cbfSKim Phillips 32623dd1cbfSKim Phillips serial1: serial@4600 { 32723dd1cbfSKim Phillips cell-index = <1>; 32823dd1cbfSKim Phillips device_type = "serial"; 329f706bed1SKumar Gala compatible = "fsl,ns16550", "ns16550"; 33023dd1cbfSKim Phillips reg = <0x4600 0x100>; 33123dd1cbfSKim Phillips clock-frequency = <0>; 332cda13dd1SPaul Gortmaker interrupts = <10 0x8>; 33323dd1cbfSKim Phillips interrupt-parent = <&ipic>; 33423dd1cbfSKim Phillips }; 33523dd1cbfSKim Phillips 33623dd1cbfSKim Phillips crypto@30000 { 3373fd44736SKim Phillips compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 3383fd44736SKim Phillips "fsl,sec2.1", "fsl,sec2.0"; 33923dd1cbfSKim Phillips reg = <0x30000 0x10000>; 340cda13dd1SPaul Gortmaker interrupts = <11 0x8>; 34123dd1cbfSKim Phillips interrupt-parent = <&ipic>; 3423fd44736SKim Phillips fsl,num-channels = <4>; 3433fd44736SKim Phillips fsl,channel-fifo-len = <24>; 3443fd44736SKim Phillips fsl,exec-units-mask = <0x9fe>; 3453fd44736SKim Phillips fsl,descriptor-types-mask = <0x3ab0ebf>; 346125a00d7SAnton Vorontsov sleep = <&pmc 0x03000000>; 347a0e8618cSAnton Vorontsov }; 348a0e8618cSAnton Vorontsov 34923dd1cbfSKim Phillips /* IPIC 35023dd1cbfSKim Phillips * interrupts cell = <intr #, sense> 35123dd1cbfSKim Phillips * sense values match linux IORESOURCE_IRQ_* defines: 35223dd1cbfSKim Phillips * sense == 8: Level, low assertion 35323dd1cbfSKim Phillips * sense == 2: Edge, high-to-low change 35423dd1cbfSKim Phillips */ 35523dd1cbfSKim Phillips ipic: interrupt-controller@700 { 35623dd1cbfSKim Phillips compatible = "fsl,ipic"; 35723dd1cbfSKim Phillips interrupt-controller; 35823dd1cbfSKim Phillips #address-cells = <0>; 35923dd1cbfSKim Phillips #interrupt-cells = <2>; 36023dd1cbfSKim Phillips reg = <0x700 0x100>; 36123dd1cbfSKim Phillips }; 362125a00d7SAnton Vorontsov 363125a00d7SAnton Vorontsov pmc: power@b00 { 364125a00d7SAnton Vorontsov compatible = "fsl,mpc8378-pmc", "fsl,mpc8349-pmc"; 365125a00d7SAnton Vorontsov reg = <0xb00 0x100 0xa00 0x100>; 366125a00d7SAnton Vorontsov interrupts = <80 0x8>; 367125a00d7SAnton Vorontsov interrupt-parent = <&ipic>; 368125a00d7SAnton Vorontsov }; 36923dd1cbfSKim Phillips }; 37023dd1cbfSKim Phillips 37123dd1cbfSKim Phillips pci0: pci@e0008500 { 37223dd1cbfSKim Phillips interrupt-map-mask = <0xf800 0 0 7>; 37323dd1cbfSKim Phillips interrupt-map = < 37423dd1cbfSKim Phillips /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */ 37523dd1cbfSKim Phillips 37623dd1cbfSKim Phillips /* IDSEL AD14 IRQ6 inta */ 377cda13dd1SPaul Gortmaker 0x7000 0x0 0x0 0x1 &ipic 22 0x8 37823dd1cbfSKim Phillips 37923dd1cbfSKim Phillips /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */ 380cda13dd1SPaul Gortmaker 0x7800 0x0 0x0 0x1 &ipic 21 0x8 381cda13dd1SPaul Gortmaker 0x7800 0x0 0x0 0x2 &ipic 22 0x8 382cda13dd1SPaul Gortmaker 0x7800 0x0 0x0 0x4 &ipic 23 0x8 38323dd1cbfSKim Phillips 38423dd1cbfSKim Phillips /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/ 385cda13dd1SPaul Gortmaker 0xE000 0x0 0x0 0x1 &ipic 23 0x8 386cda13dd1SPaul Gortmaker 0xE000 0x0 0x0 0x2 &ipic 21 0x8 387cda13dd1SPaul Gortmaker 0xE000 0x0 0x0 0x3 &ipic 22 0x8>; 38823dd1cbfSKim Phillips interrupt-parent = <&ipic>; 389cda13dd1SPaul Gortmaker interrupts = <66 0x8>; 39023dd1cbfSKim Phillips bus-range = <0 0>; 391cda13dd1SPaul Gortmaker ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 392cda13dd1SPaul Gortmaker 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 3931333c3d6SAnton Vorontsov 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; 394125a00d7SAnton Vorontsov sleep = <&pmc 0x00010000>; 39523dd1cbfSKim Phillips clock-frequency = <66666666>; 39623dd1cbfSKim Phillips #interrupt-cells = <1>; 39723dd1cbfSKim Phillips #size-cells = <2>; 39823dd1cbfSKim Phillips #address-cells = <3>; 3995b70a097SJohn Rigby reg = <0xe0008500 0x100 /* internal registers */ 4005b70a097SJohn Rigby 0xe0008300 0x8>; /* config space access registers */ 40123dd1cbfSKim Phillips compatible = "fsl,mpc8349-pci"; 40223dd1cbfSKim Phillips device_type = "pci"; 40323dd1cbfSKim Phillips }; 4040585a155SAnton Vorontsov 4050585a155SAnton Vorontsov pci1: pcie@e0009000 { 4060585a155SAnton Vorontsov #address-cells = <3>; 4070585a155SAnton Vorontsov #size-cells = <2>; 4080585a155SAnton Vorontsov #interrupt-cells = <1>; 4090585a155SAnton Vorontsov device_type = "pci"; 4100585a155SAnton Vorontsov compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; 4110585a155SAnton Vorontsov reg = <0xe0009000 0x00001000>; 4120585a155SAnton Vorontsov ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000 4130585a155SAnton Vorontsov 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>; 4140585a155SAnton Vorontsov bus-range = <0 255>; 4150585a155SAnton Vorontsov interrupt-map-mask = <0xf800 0 0 7>; 4160585a155SAnton Vorontsov interrupt-map = <0 0 0 1 &ipic 1 8 4170585a155SAnton Vorontsov 0 0 0 2 &ipic 1 8 4180585a155SAnton Vorontsov 0 0 0 3 &ipic 1 8 4190585a155SAnton Vorontsov 0 0 0 4 &ipic 1 8>; 420125a00d7SAnton Vorontsov sleep = <&pmc 0x00300000>; 4210585a155SAnton Vorontsov clock-frequency = <0>; 4220585a155SAnton Vorontsov 4230585a155SAnton Vorontsov pcie@0 { 4240585a155SAnton Vorontsov #address-cells = <3>; 4250585a155SAnton Vorontsov #size-cells = <2>; 4260585a155SAnton Vorontsov device_type = "pci"; 4270585a155SAnton Vorontsov reg = <0 0 0 0 0>; 4280585a155SAnton Vorontsov ranges = <0x02000000 0 0xa8000000 4290585a155SAnton Vorontsov 0x02000000 0 0xa8000000 4300585a155SAnton Vorontsov 0 0x10000000 4310585a155SAnton Vorontsov 0x01000000 0 0x00000000 4320585a155SAnton Vorontsov 0x01000000 0 0x00000000 4330585a155SAnton Vorontsov 0 0x00800000>; 4340585a155SAnton Vorontsov }; 4350585a155SAnton Vorontsov }; 4360585a155SAnton Vorontsov 4370585a155SAnton Vorontsov pci2: pcie@e000a000 { 4380585a155SAnton Vorontsov #address-cells = <3>; 4390585a155SAnton Vorontsov #size-cells = <2>; 4400585a155SAnton Vorontsov #interrupt-cells = <1>; 4410585a155SAnton Vorontsov device_type = "pci"; 4420585a155SAnton Vorontsov compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; 4430585a155SAnton Vorontsov reg = <0xe000a000 0x00001000>; 4440585a155SAnton Vorontsov ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000 4450585a155SAnton Vorontsov 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>; 4460585a155SAnton Vorontsov bus-range = <0 255>; 4470585a155SAnton Vorontsov interrupt-map-mask = <0xf800 0 0 7>; 4480585a155SAnton Vorontsov interrupt-map = <0 0 0 1 &ipic 2 8 4490585a155SAnton Vorontsov 0 0 0 2 &ipic 2 8 4500585a155SAnton Vorontsov 0 0 0 3 &ipic 2 8 4510585a155SAnton Vorontsov 0 0 0 4 &ipic 2 8>; 452125a00d7SAnton Vorontsov sleep = <&pmc 0x000c0000>; 4530585a155SAnton Vorontsov clock-frequency = <0>; 4540585a155SAnton Vorontsov 4550585a155SAnton Vorontsov pcie@0 { 4560585a155SAnton Vorontsov #address-cells = <3>; 4570585a155SAnton Vorontsov #size-cells = <2>; 4580585a155SAnton Vorontsov device_type = "pci"; 4590585a155SAnton Vorontsov reg = <0 0 0 0 0>; 4600585a155SAnton Vorontsov ranges = <0x02000000 0 0xc8000000 4610585a155SAnton Vorontsov 0x02000000 0 0xc8000000 4620585a155SAnton Vorontsov 0 0x10000000 4630585a155SAnton Vorontsov 0x01000000 0 0x00000000 4640585a155SAnton Vorontsov 0x01000000 0 0x00000000 4650585a155SAnton Vorontsov 0 0x00800000>; 4660585a155SAnton Vorontsov }; 4670585a155SAnton Vorontsov }; 4686971df4fSAnton Vorontsov 4696971df4fSAnton Vorontsov leds { 4706971df4fSAnton Vorontsov compatible = "gpio-leds"; 4716971df4fSAnton Vorontsov 4726971df4fSAnton Vorontsov pwr { 4736971df4fSAnton Vorontsov gpios = <&mcu_pio 0 0>; 4746971df4fSAnton Vorontsov default-state = "on"; 4756971df4fSAnton Vorontsov }; 4766971df4fSAnton Vorontsov 4776971df4fSAnton Vorontsov hdd { 4786971df4fSAnton Vorontsov gpios = <&mcu_pio 1 0>; 47983e2c70eSStephan Linz linux,default-trigger = "disk-activity"; 4806971df4fSAnton Vorontsov }; 4816971df4fSAnton Vorontsov }; 48223dd1cbfSKim Phillips}; 483