xref: /linux/scripts/dtc/include-prefixes/dt-bindings/pinctrl/rzn1-pinctrl.h (revision 3eb66e91a25497065c5322b1268cbc3953642227)
1*d6381fbbSPhil Edworthy /* SPDX-License-Identifier: GPL-2.0 */
2*d6381fbbSPhil Edworthy /*
3*d6381fbbSPhil Edworthy  * Defines macros and constants for Renesas RZ/N1 pin controller pin
4*d6381fbbSPhil Edworthy  * muxing functions.
5*d6381fbbSPhil Edworthy  */
6*d6381fbbSPhil Edworthy #ifndef __DT_BINDINGS_RZN1_PINCTRL_H
7*d6381fbbSPhil Edworthy #define __DT_BINDINGS_RZN1_PINCTRL_H
8*d6381fbbSPhil Edworthy 
9*d6381fbbSPhil Edworthy #define RZN1_PINMUX(_gpio, _func) \
10*d6381fbbSPhil Edworthy 	(((_func) << 8) | (_gpio))
11*d6381fbbSPhil Edworthy 
12*d6381fbbSPhil Edworthy /*
13*d6381fbbSPhil Edworthy  * Given the different levels of muxing on the SoC, it was decided to
14*d6381fbbSPhil Edworthy  * 'linearize' them into one numerical space. So mux level 1, 2 and the MDIO
15*d6381fbbSPhil Edworthy  * muxes are all represented by one single value.
16*d6381fbbSPhil Edworthy  *
17*d6381fbbSPhil Edworthy  * You can derive the hardware value pretty easily too, as
18*d6381fbbSPhil Edworthy  * 0...9   are Level 1
19*d6381fbbSPhil Edworthy  * 10...71 are Level 2. The Level 2 mux will be set to this
20*d6381fbbSPhil Edworthy  *         value - RZN1_FUNC_L2_OFFSET, and the Level 1 mux will be
21*d6381fbbSPhil Edworthy  *         set accordingly.
22*d6381fbbSPhil Edworthy  * 72...103 are for the 2 MDIO muxes.
23*d6381fbbSPhil Edworthy  */
24*d6381fbbSPhil Edworthy #define RZN1_FUNC_HIGHZ				0
25*d6381fbbSPhil Edworthy #define RZN1_FUNC_0L				1
26*d6381fbbSPhil Edworthy #define RZN1_FUNC_CLK_ETH_MII_RGMII_RMII	2
27*d6381fbbSPhil Edworthy #define RZN1_FUNC_CLK_ETH_NAND			3
28*d6381fbbSPhil Edworthy #define RZN1_FUNC_QSPI				4
29*d6381fbbSPhil Edworthy #define RZN1_FUNC_SDIO				5
30*d6381fbbSPhil Edworthy #define RZN1_FUNC_LCD				6
31*d6381fbbSPhil Edworthy #define RZN1_FUNC_LCD_E				7
32*d6381fbbSPhil Edworthy #define RZN1_FUNC_MSEBIM			8
33*d6381fbbSPhil Edworthy #define RZN1_FUNC_MSEBIS			9
34*d6381fbbSPhil Edworthy #define RZN1_FUNC_L2_OFFSET			10	/* I'm Special */
35*d6381fbbSPhil Edworthy 
36*d6381fbbSPhil Edworthy #define RZN1_FUNC_HIGHZ1			(RZN1_FUNC_L2_OFFSET + 0)
37*d6381fbbSPhil Edworthy #define RZN1_FUNC_ETHERCAT			(RZN1_FUNC_L2_OFFSET + 1)
38*d6381fbbSPhil Edworthy #define RZN1_FUNC_SERCOS3			(RZN1_FUNC_L2_OFFSET + 2)
39*d6381fbbSPhil Edworthy #define RZN1_FUNC_SDIO_E			(RZN1_FUNC_L2_OFFSET + 3)
40*d6381fbbSPhil Edworthy #define RZN1_FUNC_ETH_MDIO			(RZN1_FUNC_L2_OFFSET + 4)
41*d6381fbbSPhil Edworthy #define RZN1_FUNC_ETH_MDIO_E1			(RZN1_FUNC_L2_OFFSET + 5)
42*d6381fbbSPhil Edworthy #define RZN1_FUNC_USB				(RZN1_FUNC_L2_OFFSET + 6)
43*d6381fbbSPhil Edworthy #define RZN1_FUNC_MSEBIM_E			(RZN1_FUNC_L2_OFFSET + 7)
44*d6381fbbSPhil Edworthy #define RZN1_FUNC_MSEBIS_E			(RZN1_FUNC_L2_OFFSET + 8)
45*d6381fbbSPhil Edworthy #define RZN1_FUNC_RSV				(RZN1_FUNC_L2_OFFSET + 9)
46*d6381fbbSPhil Edworthy #define RZN1_FUNC_RSV_E				(RZN1_FUNC_L2_OFFSET + 10)
47*d6381fbbSPhil Edworthy #define RZN1_FUNC_RSV_E1			(RZN1_FUNC_L2_OFFSET + 11)
48*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART0_I			(RZN1_FUNC_L2_OFFSET + 12)
49*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART0_I_E			(RZN1_FUNC_L2_OFFSET + 13)
50*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART1_I			(RZN1_FUNC_L2_OFFSET + 14)
51*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART1_I_E			(RZN1_FUNC_L2_OFFSET + 15)
52*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART2_I			(RZN1_FUNC_L2_OFFSET + 16)
53*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART2_I_E			(RZN1_FUNC_L2_OFFSET + 17)
54*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART0				(RZN1_FUNC_L2_OFFSET + 18)
55*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART0_E			(RZN1_FUNC_L2_OFFSET + 19)
56*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART1				(RZN1_FUNC_L2_OFFSET + 20)
57*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART1_E			(RZN1_FUNC_L2_OFFSET + 21)
58*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART2				(RZN1_FUNC_L2_OFFSET + 22)
59*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART2_E			(RZN1_FUNC_L2_OFFSET + 23)
60*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART3				(RZN1_FUNC_L2_OFFSET + 24)
61*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART3_E			(RZN1_FUNC_L2_OFFSET + 25)
62*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART4				(RZN1_FUNC_L2_OFFSET + 26)
63*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART4_E			(RZN1_FUNC_L2_OFFSET + 27)
64*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART5				(RZN1_FUNC_L2_OFFSET + 28)
65*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART5_E			(RZN1_FUNC_L2_OFFSET + 29)
66*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART6				(RZN1_FUNC_L2_OFFSET + 30)
67*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART6_E			(RZN1_FUNC_L2_OFFSET + 31)
68*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART7				(RZN1_FUNC_L2_OFFSET + 32)
69*d6381fbbSPhil Edworthy #define RZN1_FUNC_UART7_E			(RZN1_FUNC_L2_OFFSET + 33)
70*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI0_M			(RZN1_FUNC_L2_OFFSET + 34)
71*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI0_M_E			(RZN1_FUNC_L2_OFFSET + 35)
72*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI1_M			(RZN1_FUNC_L2_OFFSET + 36)
73*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI1_M_E			(RZN1_FUNC_L2_OFFSET + 37)
74*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI2_M			(RZN1_FUNC_L2_OFFSET + 38)
75*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI2_M_E			(RZN1_FUNC_L2_OFFSET + 39)
76*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI3_M			(RZN1_FUNC_L2_OFFSET + 40)
77*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI3_M_E			(RZN1_FUNC_L2_OFFSET + 41)
78*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI4_S			(RZN1_FUNC_L2_OFFSET + 42)
79*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI4_S_E			(RZN1_FUNC_L2_OFFSET + 43)
80*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI5_S			(RZN1_FUNC_L2_OFFSET + 44)
81*d6381fbbSPhil Edworthy #define RZN1_FUNC_SPI5_S_E			(RZN1_FUNC_L2_OFFSET + 45)
82*d6381fbbSPhil Edworthy #define RZN1_FUNC_SGPIO0_M			(RZN1_FUNC_L2_OFFSET + 46)
83*d6381fbbSPhil Edworthy #define RZN1_FUNC_SGPIO1_M			(RZN1_FUNC_L2_OFFSET + 47)
84*d6381fbbSPhil Edworthy #define RZN1_FUNC_GPIO				(RZN1_FUNC_L2_OFFSET + 48)
85*d6381fbbSPhil Edworthy #define RZN1_FUNC_CAN				(RZN1_FUNC_L2_OFFSET + 49)
86*d6381fbbSPhil Edworthy #define RZN1_FUNC_I2C				(RZN1_FUNC_L2_OFFSET + 50)
87*d6381fbbSPhil Edworthy #define RZN1_FUNC_SAFE				(RZN1_FUNC_L2_OFFSET + 51)
88*d6381fbbSPhil Edworthy #define RZN1_FUNC_PTO_PWM			(RZN1_FUNC_L2_OFFSET + 52)
89*d6381fbbSPhil Edworthy #define RZN1_FUNC_PTO_PWM1			(RZN1_FUNC_L2_OFFSET + 53)
90*d6381fbbSPhil Edworthy #define RZN1_FUNC_PTO_PWM2			(RZN1_FUNC_L2_OFFSET + 54)
91*d6381fbbSPhil Edworthy #define RZN1_FUNC_PTO_PWM3			(RZN1_FUNC_L2_OFFSET + 55)
92*d6381fbbSPhil Edworthy #define RZN1_FUNC_PTO_PWM4			(RZN1_FUNC_L2_OFFSET + 56)
93*d6381fbbSPhil Edworthy #define RZN1_FUNC_DELTA_SIGMA			(RZN1_FUNC_L2_OFFSET + 57)
94*d6381fbbSPhil Edworthy #define RZN1_FUNC_SGPIO2_M			(RZN1_FUNC_L2_OFFSET + 58)
95*d6381fbbSPhil Edworthy #define RZN1_FUNC_SGPIO3_M			(RZN1_FUNC_L2_OFFSET + 59)
96*d6381fbbSPhil Edworthy #define RZN1_FUNC_SGPIO4_S			(RZN1_FUNC_L2_OFFSET + 60)
97*d6381fbbSPhil Edworthy #define RZN1_FUNC_MAC_MTIP_SWITCH		(RZN1_FUNC_L2_OFFSET + 61)
98*d6381fbbSPhil Edworthy 
99*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO_OFFSET			(RZN1_FUNC_L2_OFFSET + 62)
100*d6381fbbSPhil Edworthy 
101*d6381fbbSPhil Edworthy /* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO function */
102*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_HIGHZ			(RZN1_FUNC_MDIO_OFFSET + 0)
103*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_GMAC0			(RZN1_FUNC_MDIO_OFFSET + 1)
104*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_GMAC1			(RZN1_FUNC_MDIO_OFFSET + 2)
105*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_ECAT			(RZN1_FUNC_MDIO_OFFSET + 3)
106*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_S3_MDIO0		(RZN1_FUNC_MDIO_OFFSET + 4)
107*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_S3_MDIO1		(RZN1_FUNC_MDIO_OFFSET + 5)
108*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_HWRTOS			(RZN1_FUNC_MDIO_OFFSET + 6)
109*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_SWITCH			(RZN1_FUNC_MDIO_OFFSET + 7)
110*d6381fbbSPhil Edworthy /* These are MDIO0 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */
111*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_HIGHZ		(RZN1_FUNC_MDIO_OFFSET + 8)
112*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_GMAC0		(RZN1_FUNC_MDIO_OFFSET + 9)
113*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_GMAC1		(RZN1_FUNC_MDIO_OFFSET + 10)
114*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_ECAT			(RZN1_FUNC_MDIO_OFFSET + 11)
115*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_S3_MDIO0		(RZN1_FUNC_MDIO_OFFSET + 12)
116*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_S3_MDIO1		(RZN1_FUNC_MDIO_OFFSET + 13)
117*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_HWRTOS		(RZN1_FUNC_MDIO_OFFSET + 14)
118*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO0_E1_SWITCH		(RZN1_FUNC_MDIO_OFFSET + 15)
119*d6381fbbSPhil Edworthy 
120*d6381fbbSPhil Edworthy /* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO function */
121*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_HIGHZ			(RZN1_FUNC_MDIO_OFFSET + 16)
122*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_GMAC0			(RZN1_FUNC_MDIO_OFFSET + 17)
123*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_GMAC1			(RZN1_FUNC_MDIO_OFFSET + 18)
124*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_ECAT			(RZN1_FUNC_MDIO_OFFSET + 19)
125*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_S3_MDIO0		(RZN1_FUNC_MDIO_OFFSET + 20)
126*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_S3_MDIO1		(RZN1_FUNC_MDIO_OFFSET + 21)
127*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_HWRTOS			(RZN1_FUNC_MDIO_OFFSET + 22)
128*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_SWITCH			(RZN1_FUNC_MDIO_OFFSET + 23)
129*d6381fbbSPhil Edworthy /* These are MDIO1 peripherals for the RZN1_FUNC_ETH_MDIO_E1 function */
130*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_HIGHZ		(RZN1_FUNC_MDIO_OFFSET + 24)
131*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_GMAC0		(RZN1_FUNC_MDIO_OFFSET + 25)
132*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_GMAC1		(RZN1_FUNC_MDIO_OFFSET + 26)
133*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_ECAT			(RZN1_FUNC_MDIO_OFFSET + 27)
134*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_S3_MDIO0		(RZN1_FUNC_MDIO_OFFSET + 28)
135*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_S3_MDIO1		(RZN1_FUNC_MDIO_OFFSET + 29)
136*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_HWRTOS		(RZN1_FUNC_MDIO_OFFSET + 30)
137*d6381fbbSPhil Edworthy #define RZN1_FUNC_MDIO1_E1_SWITCH		(RZN1_FUNC_MDIO_OFFSET + 31)
138*d6381fbbSPhil Edworthy 
139*d6381fbbSPhil Edworthy #define RZN1_FUNC_MAX				(RZN1_FUNC_MDIO_OFFSET + 32)
140*d6381fbbSPhil Edworthy 
141*d6381fbbSPhil Edworthy #endif /* __DT_BINDINGS_RZN1_PINCTRL_H */
142