1*394fb169SLuca Weiss /* SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause */ 2*394fb169SLuca Weiss /* 3*394fb169SLuca Weiss * Qualcomm SM6350 interconnect IDs 4*394fb169SLuca Weiss * 5*394fb169SLuca Weiss * Copyright (C) 2022 Luca Weiss <luca.weiss@fairphone.com> 6*394fb169SLuca Weiss */ 7*394fb169SLuca Weiss 8*394fb169SLuca Weiss #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_SM6350_H 9*394fb169SLuca Weiss #define __DT_BINDINGS_INTERCONNECT_QCOM_SM6350_H 10*394fb169SLuca Weiss 11*394fb169SLuca Weiss #define MASTER_A1NOC_CFG 0 12*394fb169SLuca Weiss #define MASTER_QUP_0 1 13*394fb169SLuca Weiss #define MASTER_EMMC 2 14*394fb169SLuca Weiss #define MASTER_UFS_MEM 3 15*394fb169SLuca Weiss #define A1NOC_SNOC_SLV 4 16*394fb169SLuca Weiss #define SLAVE_SERVICE_A1NOC 5 17*394fb169SLuca Weiss 18*394fb169SLuca Weiss #define MASTER_A2NOC_CFG 0 19*394fb169SLuca Weiss #define MASTER_QDSS_BAM 1 20*394fb169SLuca Weiss #define MASTER_QUP_1 2 21*394fb169SLuca Weiss #define MASTER_CRYPTO_CORE_0 3 22*394fb169SLuca Weiss #define MASTER_IPA 4 23*394fb169SLuca Weiss #define MASTER_QDSS_ETR 5 24*394fb169SLuca Weiss #define MASTER_SDCC_2 6 25*394fb169SLuca Weiss #define MASTER_USB3 7 26*394fb169SLuca Weiss #define A2NOC_SNOC_SLV 8 27*394fb169SLuca Weiss #define SLAVE_SERVICE_A2NOC 9 28*394fb169SLuca Weiss 29*394fb169SLuca Weiss #define MASTER_CAMNOC_HF0_UNCOMP 0 30*394fb169SLuca Weiss #define MASTER_CAMNOC_ICP_UNCOMP 1 31*394fb169SLuca Weiss #define MASTER_CAMNOC_SF_UNCOMP 2 32*394fb169SLuca Weiss #define MASTER_QUP_CORE_0 3 33*394fb169SLuca Weiss #define MASTER_QUP_CORE_1 4 34*394fb169SLuca Weiss #define MASTER_LLCC 5 35*394fb169SLuca Weiss #define SLAVE_CAMNOC_UNCOMP 6 36*394fb169SLuca Weiss #define SLAVE_QUP_CORE_0 7 37*394fb169SLuca Weiss #define SLAVE_QUP_CORE_1 8 38*394fb169SLuca Weiss #define SLAVE_EBI_CH0 9 39*394fb169SLuca Weiss 40*394fb169SLuca Weiss #define MASTER_NPU 0 41*394fb169SLuca Weiss #define MASTER_NPU_PROC 1 42*394fb169SLuca Weiss #define SLAVE_CDSP_GEM_NOC 2 43*394fb169SLuca Weiss 44*394fb169SLuca Weiss #define SNOC_CNOC_MAS 0 45*394fb169SLuca Weiss #define MASTER_QDSS_DAP 1 46*394fb169SLuca Weiss #define SLAVE_A1NOC_CFG 2 47*394fb169SLuca Weiss #define SLAVE_A2NOC_CFG 3 48*394fb169SLuca Weiss #define SLAVE_AHB2PHY 4 49*394fb169SLuca Weiss #define SLAVE_AHB2PHY_2 5 50*394fb169SLuca Weiss #define SLAVE_AOSS 6 51*394fb169SLuca Weiss #define SLAVE_BOOT_ROM 7 52*394fb169SLuca Weiss #define SLAVE_CAMERA_CFG 8 53*394fb169SLuca Weiss #define SLAVE_CAMERA_NRT_THROTTLE_CFG 9 54*394fb169SLuca Weiss #define SLAVE_CAMERA_RT_THROTTLE_CFG 10 55*394fb169SLuca Weiss #define SLAVE_CLK_CTL 11 56*394fb169SLuca Weiss #define SLAVE_RBCPR_CX_CFG 12 57*394fb169SLuca Weiss #define SLAVE_RBCPR_MX_CFG 13 58*394fb169SLuca Weiss #define SLAVE_CRYPTO_0_CFG 14 59*394fb169SLuca Weiss #define SLAVE_DCC_CFG 15 60*394fb169SLuca Weiss #define SLAVE_CNOC_DDRSS 16 61*394fb169SLuca Weiss #define SLAVE_DISPLAY_CFG 17 62*394fb169SLuca Weiss #define SLAVE_DISPLAY_THROTTLE_CFG 18 63*394fb169SLuca Weiss #define SLAVE_EMMC_CFG 19 64*394fb169SLuca Weiss #define SLAVE_GLM 20 65*394fb169SLuca Weiss #define SLAVE_GRAPHICS_3D_CFG 21 66*394fb169SLuca Weiss #define SLAVE_IMEM_CFG 22 67*394fb169SLuca Weiss #define SLAVE_IPA_CFG 23 68*394fb169SLuca Weiss #define SLAVE_CNOC_MNOC_CFG 24 69*394fb169SLuca Weiss #define SLAVE_CNOC_MSS 25 70*394fb169SLuca Weiss #define SLAVE_NPU_CFG 26 71*394fb169SLuca Weiss #define SLAVE_PDM 27 72*394fb169SLuca Weiss #define SLAVE_PIMEM_CFG 28 73*394fb169SLuca Weiss #define SLAVE_PRNG 29 74*394fb169SLuca Weiss #define SLAVE_QDSS_CFG 30 75*394fb169SLuca Weiss #define SLAVE_QM_CFG 31 76*394fb169SLuca Weiss #define SLAVE_QM_MPU_CFG 32 77*394fb169SLuca Weiss #define SLAVE_QUP_0 33 78*394fb169SLuca Weiss #define SLAVE_QUP_1 34 79*394fb169SLuca Weiss #define SLAVE_SDCC_2 35 80*394fb169SLuca Weiss #define SLAVE_SECURITY 36 81*394fb169SLuca Weiss #define SLAVE_SNOC_CFG 37 82*394fb169SLuca Weiss #define SLAVE_TCSR 38 83*394fb169SLuca Weiss #define SLAVE_UFS_MEM_CFG 39 84*394fb169SLuca Weiss #define SLAVE_USB3 40 85*394fb169SLuca Weiss #define SLAVE_VENUS_CFG 41 86*394fb169SLuca Weiss #define SLAVE_VENUS_THROTTLE_CFG 42 87*394fb169SLuca Weiss #define SLAVE_VSENSE_CTRL_CFG 43 88*394fb169SLuca Weiss #define SLAVE_SERVICE_CNOC 44 89*394fb169SLuca Weiss 90*394fb169SLuca Weiss #define MASTER_CNOC_DC_NOC 0 91*394fb169SLuca Weiss #define SLAVE_GEM_NOC_CFG 1 92*394fb169SLuca Weiss #define SLAVE_LLCC_CFG 2 93*394fb169SLuca Weiss 94*394fb169SLuca Weiss #define MASTER_AMPSS_M0 0 95*394fb169SLuca Weiss #define MASTER_SYS_TCU 1 96*394fb169SLuca Weiss #define MASTER_GEM_NOC_CFG 2 97*394fb169SLuca Weiss #define MASTER_COMPUTE_NOC 3 98*394fb169SLuca Weiss #define MASTER_MNOC_HF_MEM_NOC 4 99*394fb169SLuca Weiss #define MASTER_MNOC_SF_MEM_NOC 5 100*394fb169SLuca Weiss #define MASTER_SNOC_GC_MEM_NOC 6 101*394fb169SLuca Weiss #define MASTER_SNOC_SF_MEM_NOC 7 102*394fb169SLuca Weiss #define MASTER_GRAPHICS_3D 8 103*394fb169SLuca Weiss #define SLAVE_MCDMA_MS_MPU_CFG 9 104*394fb169SLuca Weiss #define SLAVE_MSS_PROC_MS_MPU_CFG 10 105*394fb169SLuca Weiss #define SLAVE_GEM_NOC_SNOC 11 106*394fb169SLuca Weiss #define SLAVE_LLCC 12 107*394fb169SLuca Weiss #define SLAVE_SERVICE_GEM_NOC 13 108*394fb169SLuca Weiss 109*394fb169SLuca Weiss #define MASTER_CNOC_MNOC_CFG 0 110*394fb169SLuca Weiss #define MASTER_VIDEO_P0 1 111*394fb169SLuca Weiss #define MASTER_VIDEO_PROC 2 112*394fb169SLuca Weiss #define MASTER_CAMNOC_HF 3 113*394fb169SLuca Weiss #define MASTER_CAMNOC_ICP 4 114*394fb169SLuca Weiss #define MASTER_CAMNOC_SF 5 115*394fb169SLuca Weiss #define MASTER_MDP_PORT0 6 116*394fb169SLuca Weiss #define SLAVE_MNOC_HF_MEM_NOC 7 117*394fb169SLuca Weiss #define SLAVE_MNOC_SF_MEM_NOC 8 118*394fb169SLuca Weiss #define SLAVE_SERVICE_MNOC 9 119*394fb169SLuca Weiss 120*394fb169SLuca Weiss #define MASTER_NPU_SYS 0 121*394fb169SLuca Weiss #define MASTER_NPU_NOC_CFG 1 122*394fb169SLuca Weiss #define SLAVE_NPU_CAL_DP0 2 123*394fb169SLuca Weiss #define SLAVE_NPU_CP 3 124*394fb169SLuca Weiss #define SLAVE_NPU_INT_DMA_BWMON_CFG 4 125*394fb169SLuca Weiss #define SLAVE_NPU_DPM 5 126*394fb169SLuca Weiss #define SLAVE_ISENSE_CFG 6 127*394fb169SLuca Weiss #define SLAVE_NPU_LLM_CFG 7 128*394fb169SLuca Weiss #define SLAVE_NPU_TCM 8 129*394fb169SLuca Weiss #define SLAVE_NPU_COMPUTE_NOC 9 130*394fb169SLuca Weiss #define SLAVE_SERVICE_NPU_NOC 10 131*394fb169SLuca Weiss 132*394fb169SLuca Weiss #define MASTER_SNOC_CFG 0 133*394fb169SLuca Weiss #define A1NOC_SNOC_MAS 1 134*394fb169SLuca Weiss #define A2NOC_SNOC_MAS 2 135*394fb169SLuca Weiss #define MASTER_GEM_NOC_SNOC 3 136*394fb169SLuca Weiss #define MASTER_PIMEM 4 137*394fb169SLuca Weiss #define MASTER_GIC 5 138*394fb169SLuca Weiss #define SLAVE_APPSS 6 139*394fb169SLuca Weiss #define SNOC_CNOC_SLV 7 140*394fb169SLuca Weiss #define SLAVE_SNOC_GEM_NOC_GC 8 141*394fb169SLuca Weiss #define SLAVE_SNOC_GEM_NOC_SF 9 142*394fb169SLuca Weiss #define SLAVE_OCIMEM 10 143*394fb169SLuca Weiss #define SLAVE_PIMEM 11 144*394fb169SLuca Weiss #define SLAVE_SERVICE_SNOC 12 145*394fb169SLuca Weiss #define SLAVE_QDSS_STM 13 146*394fb169SLuca Weiss #define SLAVE_TCU 14 147*394fb169SLuca Weiss 148*394fb169SLuca Weiss #endif 149