xref: /linux/scripts/dtc/include-prefixes/dt-bindings/interconnect/qcom,sc8180x.h (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1d81274f8SGeorgi Djakov /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2d81274f8SGeorgi Djakov /*
3d81274f8SGeorgi Djakov  * Qualcomm SC8180x interconnect IDs
4d81274f8SGeorgi Djakov  *
5d81274f8SGeorgi Djakov  * Copyright (c) 2021, The Linux Foundation. All rights reserved.
6d81274f8SGeorgi Djakov  */
7d81274f8SGeorgi Djakov 
8d81274f8SGeorgi Djakov #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_SC8180X_H
9d81274f8SGeorgi Djakov #define __DT_BINDINGS_INTERCONNECT_QCOM_SC8180X_H
10d81274f8SGeorgi Djakov 
11d81274f8SGeorgi Djakov #define MASTER_A1NOC_CFG			0
12d81274f8SGeorgi Djakov #define MASTER_UFS_CARD				1
13d81274f8SGeorgi Djakov #define MASTER_UFS_GEN4				2
14d81274f8SGeorgi Djakov #define MASTER_UFS_MEM				3
15d81274f8SGeorgi Djakov #define MASTER_USB3				4
16d81274f8SGeorgi Djakov #define MASTER_USB3_1				5
17d81274f8SGeorgi Djakov #define MASTER_USB3_2				6
18d81274f8SGeorgi Djakov #define A1NOC_SNOC_SLV				7
19d81274f8SGeorgi Djakov #define SLAVE_SERVICE_A1NOC			8
20d81274f8SGeorgi Djakov 
21d81274f8SGeorgi Djakov #define MASTER_A2NOC_CFG			0
22d81274f8SGeorgi Djakov #define MASTER_QDSS_BAM				1
23d81274f8SGeorgi Djakov #define MASTER_QSPI_0				2
24d81274f8SGeorgi Djakov #define MASTER_QSPI_1				3
25d81274f8SGeorgi Djakov #define MASTER_QUP_0				4
26d81274f8SGeorgi Djakov #define MASTER_QUP_1				5
27d81274f8SGeorgi Djakov #define MASTER_QUP_2				6
28d81274f8SGeorgi Djakov #define MASTER_SENSORS_AHB			7
29d81274f8SGeorgi Djakov #define MASTER_CRYPTO_CORE_0			8
30d81274f8SGeorgi Djakov #define MASTER_IPA				9
31d81274f8SGeorgi Djakov #define MASTER_EMAC				10
32d81274f8SGeorgi Djakov #define MASTER_PCIE				11
33d81274f8SGeorgi Djakov #define MASTER_PCIE_1				12
34d81274f8SGeorgi Djakov #define MASTER_PCIE_2				13
35d81274f8SGeorgi Djakov #define MASTER_PCIE_3				14
36d81274f8SGeorgi Djakov #define MASTER_QDSS_ETR				15
37d81274f8SGeorgi Djakov #define MASTER_SDCC_2				16
38d81274f8SGeorgi Djakov #define MASTER_SDCC_4				17
39d81274f8SGeorgi Djakov #define A2NOC_SNOC_SLV				18
40d81274f8SGeorgi Djakov #define SLAVE_ANOC_PCIE_GEM_NOC			19
41d81274f8SGeorgi Djakov #define SLAVE_SERVICE_A2NOC			20
42d81274f8SGeorgi Djakov 
43d81274f8SGeorgi Djakov #define MASTER_CAMNOC_HF0_UNCOMP		0
44d81274f8SGeorgi Djakov #define MASTER_CAMNOC_HF1_UNCOMP		1
45d81274f8SGeorgi Djakov #define MASTER_CAMNOC_SF_UNCOMP			2
46d81274f8SGeorgi Djakov #define SLAVE_CAMNOC_UNCOMP			3
47d81274f8SGeorgi Djakov 
48d81274f8SGeorgi Djakov #define MASTER_NPU				0
49d81274f8SGeorgi Djakov #define SLAVE_CDSP_MEM_NOC			1
50d81274f8SGeorgi Djakov 
51d81274f8SGeorgi Djakov #define SNOC_CNOC_MAS				0
52d81274f8SGeorgi Djakov #define SLAVE_A1NOC_CFG				1
53d81274f8SGeorgi Djakov #define SLAVE_A2NOC_CFG				2
54d81274f8SGeorgi Djakov #define SLAVE_AHB2PHY_CENTER			3
55d81274f8SGeorgi Djakov #define SLAVE_AHB2PHY_EAST			4
56d81274f8SGeorgi Djakov #define SLAVE_AHB2PHY_WEST			5
57d81274f8SGeorgi Djakov #define SLAVE_AHB2PHY_SOUTH			6
58d81274f8SGeorgi Djakov #define SLAVE_AOP				7
59d81274f8SGeorgi Djakov #define SLAVE_AOSS				8
60d81274f8SGeorgi Djakov #define SLAVE_CAMERA_CFG			9
61d81274f8SGeorgi Djakov #define SLAVE_CLK_CTL				10
62d81274f8SGeorgi Djakov #define SLAVE_CDSP_CFG				11
63d81274f8SGeorgi Djakov #define SLAVE_RBCPR_CX_CFG			12
64d81274f8SGeorgi Djakov #define SLAVE_RBCPR_MMCX_CFG			13
65d81274f8SGeorgi Djakov #define SLAVE_RBCPR_MX_CFG			14
66d81274f8SGeorgi Djakov #define SLAVE_CRYPTO_0_CFG			15
67d81274f8SGeorgi Djakov #define SLAVE_CNOC_DDRSS			16
68d81274f8SGeorgi Djakov #define SLAVE_DISPLAY_CFG			17
69d81274f8SGeorgi Djakov #define SLAVE_EMAC_CFG				18
70d81274f8SGeorgi Djakov #define SLAVE_GLM				19
71d81274f8SGeorgi Djakov #define SLAVE_GRAPHICS_3D_CFG			20
72d81274f8SGeorgi Djakov #define SLAVE_IMEM_CFG				21
73d81274f8SGeorgi Djakov #define SLAVE_IPA_CFG				22
74d81274f8SGeorgi Djakov #define SLAVE_CNOC_MNOC_CFG			23
75d81274f8SGeorgi Djakov #define SLAVE_NPU_CFG				24
76d81274f8SGeorgi Djakov #define SLAVE_PCIE_0_CFG			25
77d81274f8SGeorgi Djakov #define SLAVE_PCIE_1_CFG			26
78d81274f8SGeorgi Djakov #define SLAVE_PCIE_2_CFG			27
79d81274f8SGeorgi Djakov #define SLAVE_PCIE_3_CFG			28
80d81274f8SGeorgi Djakov #define SLAVE_PDM				29
81d81274f8SGeorgi Djakov #define SLAVE_PIMEM_CFG				30
82d81274f8SGeorgi Djakov #define SLAVE_PRNG				31
83d81274f8SGeorgi Djakov #define SLAVE_QDSS_CFG				32
84d81274f8SGeorgi Djakov #define SLAVE_QSPI_0				33
85d81274f8SGeorgi Djakov #define SLAVE_QSPI_1				34
86d81274f8SGeorgi Djakov #define SLAVE_QUP_1				35
87d81274f8SGeorgi Djakov #define SLAVE_QUP_2				36
88d81274f8SGeorgi Djakov #define SLAVE_QUP_0				37
89d81274f8SGeorgi Djakov #define SLAVE_SDCC_2				38
90d81274f8SGeorgi Djakov #define SLAVE_SDCC_4				39
91d81274f8SGeorgi Djakov #define SLAVE_SECURITY				40
92d81274f8SGeorgi Djakov #define SLAVE_SNOC_CFG				41
93d81274f8SGeorgi Djakov #define SLAVE_SPSS_CFG				42
94d81274f8SGeorgi Djakov #define SLAVE_TCSR				43
95d81274f8SGeorgi Djakov #define SLAVE_TLMM_EAST				44
96d81274f8SGeorgi Djakov #define SLAVE_TLMM_SOUTH			45
97d81274f8SGeorgi Djakov #define SLAVE_TLMM_WEST				46
98d81274f8SGeorgi Djakov #define SLAVE_TSIF				47
99d81274f8SGeorgi Djakov #define SLAVE_UFS_CARD_CFG			48
100d81274f8SGeorgi Djakov #define SLAVE_UFS_MEM_0_CFG			49
101d81274f8SGeorgi Djakov #define SLAVE_UFS_MEM_1_CFG			50
102d81274f8SGeorgi Djakov #define SLAVE_USB3				51
103d81274f8SGeorgi Djakov #define SLAVE_USB3_1				52
104d81274f8SGeorgi Djakov #define SLAVE_USB3_2				53
105d81274f8SGeorgi Djakov #define SLAVE_VENUS_CFG				54
106d81274f8SGeorgi Djakov #define SLAVE_VSENSE_CTRL_CFG			55
107d81274f8SGeorgi Djakov #define SLAVE_SERVICE_CNOC			56
108d81274f8SGeorgi Djakov 
109d81274f8SGeorgi Djakov #define MASTER_CNOC_DC_NOC			0
110d81274f8SGeorgi Djakov #define SLAVE_GEM_NOC_CFG			1
111d81274f8SGeorgi Djakov #define SLAVE_LLCC_CFG				2
112d81274f8SGeorgi Djakov 
113d81274f8SGeorgi Djakov #define MASTER_AMPSS_M0				0
114d81274f8SGeorgi Djakov #define MASTER_GPU_TCU				1
115d81274f8SGeorgi Djakov #define MASTER_SYS_TCU				2
116d81274f8SGeorgi Djakov #define MASTER_GEM_NOC_CFG			3
117d81274f8SGeorgi Djakov #define MASTER_COMPUTE_NOC			4
118d81274f8SGeorgi Djakov #define MASTER_GRAPHICS_3D			5
119d81274f8SGeorgi Djakov #define MASTER_MNOC_HF_MEM_NOC			6
120d81274f8SGeorgi Djakov #define MASTER_MNOC_SF_MEM_NOC			7
121d81274f8SGeorgi Djakov #define MASTER_GEM_NOC_PCIE_SNOC		8
122d81274f8SGeorgi Djakov #define MASTER_SNOC_GC_MEM_NOC			9
123d81274f8SGeorgi Djakov #define MASTER_SNOC_SF_MEM_NOC			10
124d81274f8SGeorgi Djakov #define MASTER_ECC				11
125d81274f8SGeorgi Djakov #define SLAVE_MSS_PROC_MS_MPU_CFG		12
126d81274f8SGeorgi Djakov #define SLAVE_ECC				13
127d81274f8SGeorgi Djakov #define SLAVE_GEM_NOC_SNOC			14
128d81274f8SGeorgi Djakov #define SLAVE_LLCC				15
129d81274f8SGeorgi Djakov #define SLAVE_SERVICE_GEM_NOC			16
130d81274f8SGeorgi Djakov #define SLAVE_SERVICE_GEM_NOC_1			17
131d81274f8SGeorgi Djakov 
132d81274f8SGeorgi Djakov #define MASTER_LLCC				0
133d81274f8SGeorgi Djakov #define SLAVE_EBI_CH0				1
134d81274f8SGeorgi Djakov 
135d81274f8SGeorgi Djakov #define MASTER_CNOC_MNOC_CFG			0
136d81274f8SGeorgi Djakov #define MASTER_CAMNOC_HF0			1
137d81274f8SGeorgi Djakov #define MASTER_CAMNOC_HF1			2
138d81274f8SGeorgi Djakov #define MASTER_CAMNOC_SF			3
139d81274f8SGeorgi Djakov #define MASTER_MDP_PORT0			4
140d81274f8SGeorgi Djakov #define MASTER_MDP_PORT1			5
141d81274f8SGeorgi Djakov #define MASTER_ROTATOR				6
142d81274f8SGeorgi Djakov #define MASTER_VIDEO_P0				7
143d81274f8SGeorgi Djakov #define MASTER_VIDEO_P1				8
144d81274f8SGeorgi Djakov #define MASTER_VIDEO_PROC			9
145d81274f8SGeorgi Djakov #define SLAVE_MNOC_SF_MEM_NOC			10
146d81274f8SGeorgi Djakov #define SLAVE_MNOC_HF_MEM_NOC			11
147d81274f8SGeorgi Djakov #define SLAVE_SERVICE_MNOC			12
148d81274f8SGeorgi Djakov 
149d81274f8SGeorgi Djakov #define MASTER_SNOC_CFG				0
150d81274f8SGeorgi Djakov #define A1NOC_SNOC_MAS				1
151d81274f8SGeorgi Djakov #define A2NOC_SNOC_MAS				2
152d81274f8SGeorgi Djakov #define MASTER_GEM_NOC_SNOC			3
153d81274f8SGeorgi Djakov #define MASTER_PIMEM				4
154d81274f8SGeorgi Djakov #define MASTER_GIC				5
155d81274f8SGeorgi Djakov #define SLAVE_APPSS				6
156d81274f8SGeorgi Djakov #define SNOC_CNOC_SLV				7
157d81274f8SGeorgi Djakov #define SLAVE_SNOC_GEM_NOC_GC			8
158d81274f8SGeorgi Djakov #define SLAVE_SNOC_GEM_NOC_SF			9
159d81274f8SGeorgi Djakov #define SLAVE_OCIMEM				10
160d81274f8SGeorgi Djakov #define SLAVE_PIMEM				11
161d81274f8SGeorgi Djakov #define SLAVE_SERVICE_SNOC			12
162d81274f8SGeorgi Djakov #define SLAVE_PCIE_0				13
163d81274f8SGeorgi Djakov #define SLAVE_PCIE_1				14
164d81274f8SGeorgi Djakov #define SLAVE_PCIE_2				15
165d81274f8SGeorgi Djakov #define SLAVE_PCIE_3				16
166d81274f8SGeorgi Djakov #define SLAVE_QDSS_STM				17
167d81274f8SGeorgi Djakov #define SLAVE_TCU				18
168d81274f8SGeorgi Djakov 
169d81274f8SGeorgi Djakov #define MASTER_MNOC_HF_MEM_NOC_DISPLAY		0
170d81274f8SGeorgi Djakov #define MASTER_MNOC_SF_MEM_NOC_DISPLAY		1
171d81274f8SGeorgi Djakov #define SLAVE_LLCC_DISPLAY			2
172d81274f8SGeorgi Djakov 
173d81274f8SGeorgi Djakov #define MASTER_LLCC_DISPLAY			0
174d81274f8SGeorgi Djakov #define SLAVE_EBI_CH0_DISPLAY			1
175d81274f8SGeorgi Djakov 
176d81274f8SGeorgi Djakov #define MASTER_MDP_PORT0_DISPLAY		0
177d81274f8SGeorgi Djakov #define MASTER_MDP_PORT1_DISPLAY		1
178d81274f8SGeorgi Djakov #define MASTER_ROTATOR_DISPLAY			2
179d81274f8SGeorgi Djakov #define SLAVE_MNOC_SF_MEM_NOC_DISPLAY		3
180d81274f8SGeorgi Djakov #define SLAVE_MNOC_HF_MEM_NOC_DISPLAY		4
181d81274f8SGeorgi Djakov 
182*42c4e3f6SBjorn Andersson #define MASTER_QUP_CORE_0			0
183*42c4e3f6SBjorn Andersson #define MASTER_QUP_CORE_1			1
184*42c4e3f6SBjorn Andersson #define MASTER_QUP_CORE_2			2
185*42c4e3f6SBjorn Andersson #define SLAVE_QUP_CORE_0			3
186*42c4e3f6SBjorn Andersson #define SLAVE_QUP_CORE_1			4
187*42c4e3f6SBjorn Andersson #define SLAVE_QUP_CORE_2			5
188*42c4e3f6SBjorn Andersson 
189d81274f8SGeorgi Djakov #endif
190