1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2992bb598SHiroshi Doyu /* 3992bb598SHiroshi Doyu * This header provides constants for binding nvidia,tegra114-car. 4992bb598SHiroshi Doyu * 5992bb598SHiroshi Doyu * The first 160 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB 6992bb598SHiroshi Doyu * registers. These IDs often match those in the CAR's RST_DEVICES registers, 7992bb598SHiroshi Doyu * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In 8992bb598SHiroshi Doyu * this case, those clocks are assigned IDs above 160 in order to highlight 9992bb598SHiroshi Doyu * this issue. Implementations that interpret these clock IDs as bit values 10992bb598SHiroshi Doyu * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to 11992bb598SHiroshi Doyu * explicitly handle these special cases. 12992bb598SHiroshi Doyu * 13992bb598SHiroshi Doyu * The balance of the clocks controlled by the CAR are assigned IDs of 160 and 14992bb598SHiroshi Doyu * above. 15992bb598SHiroshi Doyu */ 16992bb598SHiroshi Doyu 17992bb598SHiroshi Doyu #ifndef _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 18992bb598SHiroshi Doyu #define _DT_BINDINGS_CLOCK_TEGRA114_CAR_H 19992bb598SHiroshi Doyu 20992bb598SHiroshi Doyu /* 0 */ 21992bb598SHiroshi Doyu /* 1 */ 22992bb598SHiroshi Doyu /* 2 */ 23992bb598SHiroshi Doyu /* 3 */ 24992bb598SHiroshi Doyu #define TEGRA114_CLK_RTC 4 25992bb598SHiroshi Doyu #define TEGRA114_CLK_TIMER 5 26992bb598SHiroshi Doyu #define TEGRA114_CLK_UARTA 6 27992bb598SHiroshi Doyu /* 7 (register bit affects uartb and vfir) */ 28992bb598SHiroshi Doyu /* 8 */ 29992bb598SHiroshi Doyu #define TEGRA114_CLK_SDMMC2 9 30992bb598SHiroshi Doyu /* 10 (register bit affects spdif_in and spdif_out) */ 31992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S1 11 32992bb598SHiroshi Doyu #define TEGRA114_CLK_I2C1 12 33992bb598SHiroshi Doyu #define TEGRA114_CLK_NDFLASH 13 34992bb598SHiroshi Doyu #define TEGRA114_CLK_SDMMC1 14 35992bb598SHiroshi Doyu #define TEGRA114_CLK_SDMMC4 15 36992bb598SHiroshi Doyu /* 16 */ 37992bb598SHiroshi Doyu #define TEGRA114_CLK_PWM 17 38992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S2 18 39992bb598SHiroshi Doyu #define TEGRA114_CLK_EPP 19 40992bb598SHiroshi Doyu /* 20 (register bit affects vi and vi_sensor) */ 41f67a8d21SThierry Reding #define TEGRA114_CLK_GR2D 21 42992bb598SHiroshi Doyu #define TEGRA114_CLK_USBD 22 43992bb598SHiroshi Doyu #define TEGRA114_CLK_ISP 23 44f67a8d21SThierry Reding #define TEGRA114_CLK_GR3D 24 45992bb598SHiroshi Doyu /* 25 */ 46992bb598SHiroshi Doyu #define TEGRA114_CLK_DISP2 26 47992bb598SHiroshi Doyu #define TEGRA114_CLK_DISP1 27 48992bb598SHiroshi Doyu #define TEGRA114_CLK_HOST1X 28 49992bb598SHiroshi Doyu #define TEGRA114_CLK_VCP 29 50992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S0 30 51992bb598SHiroshi Doyu /* 31 */ 52992bb598SHiroshi Doyu 534f4f85faSThierry Reding #define TEGRA114_CLK_MC 32 54992bb598SHiroshi Doyu /* 33 */ 55992bb598SHiroshi Doyu #define TEGRA114_CLK_APBDMA 34 56992bb598SHiroshi Doyu /* 35 */ 57992bb598SHiroshi Doyu #define TEGRA114_CLK_KBC 36 58992bb598SHiroshi Doyu /* 37 */ 59992bb598SHiroshi Doyu /* 38 */ 60992bb598SHiroshi Doyu /* 39 (register bit affects fuse and fuse_burn) */ 61992bb598SHiroshi Doyu #define TEGRA114_CLK_KFUSE 40 62992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC1 41 63992bb598SHiroshi Doyu #define TEGRA114_CLK_NOR 42 64992bb598SHiroshi Doyu /* 43 */ 65992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC2 44 66992bb598SHiroshi Doyu /* 45 */ 67992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC3 46 68992bb598SHiroshi Doyu #define TEGRA114_CLK_I2C5 47 69992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIA 48 70992bb598SHiroshi Doyu /* 49 */ 71992bb598SHiroshi Doyu #define TEGRA114_CLK_MIPI 50 72992bb598SHiroshi Doyu #define TEGRA114_CLK_HDMI 51 73992bb598SHiroshi Doyu #define TEGRA114_CLK_CSI 52 74992bb598SHiroshi Doyu /* 53 */ 75992bb598SHiroshi Doyu #define TEGRA114_CLK_I2C2 54 76992bb598SHiroshi Doyu #define TEGRA114_CLK_UARTC 55 77992bb598SHiroshi Doyu #define TEGRA114_CLK_MIPI_CAL 56 78992bb598SHiroshi Doyu #define TEGRA114_CLK_EMC 57 79992bb598SHiroshi Doyu #define TEGRA114_CLK_USB2 58 80992bb598SHiroshi Doyu #define TEGRA114_CLK_USB3 59 81992bb598SHiroshi Doyu /* 60 */ 82992bb598SHiroshi Doyu #define TEGRA114_CLK_VDE 61 83992bb598SHiroshi Doyu #define TEGRA114_CLK_BSEA 62 84992bb598SHiroshi Doyu #define TEGRA114_CLK_BSEV 63 85992bb598SHiroshi Doyu 86992bb598SHiroshi Doyu /* 64 */ 87992bb598SHiroshi Doyu #define TEGRA114_CLK_UARTD 65 88992bb598SHiroshi Doyu /* 66 */ 89992bb598SHiroshi Doyu #define TEGRA114_CLK_I2C3 67 90992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC4 68 91992bb598SHiroshi Doyu #define TEGRA114_CLK_SDMMC3 69 92992bb598SHiroshi Doyu /* 70 */ 93992bb598SHiroshi Doyu #define TEGRA114_CLK_OWR 71 94992bb598SHiroshi Doyu /* 72 */ 95992bb598SHiroshi Doyu #define TEGRA114_CLK_CSITE 73 96992bb598SHiroshi Doyu /* 74 */ 97992bb598SHiroshi Doyu /* 75 */ 98992bb598SHiroshi Doyu #define TEGRA114_CLK_LA 76 99992bb598SHiroshi Doyu #define TEGRA114_CLK_TRACE 77 100992bb598SHiroshi Doyu #define TEGRA114_CLK_SOC_THERM 78 101992bb598SHiroshi Doyu #define TEGRA114_CLK_DTV 79 102992bb598SHiroshi Doyu #define TEGRA114_CLK_NDSPEED 80 103992bb598SHiroshi Doyu #define TEGRA114_CLK_I2CSLOW 81 104992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIB 82 105992bb598SHiroshi Doyu #define TEGRA114_CLK_TSEC 83 106992bb598SHiroshi Doyu /* 84 */ 107992bb598SHiroshi Doyu /* 85 */ 108992bb598SHiroshi Doyu /* 86 */ 109992bb598SHiroshi Doyu /* 87 */ 110992bb598SHiroshi Doyu /* 88 */ 111992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_HOST 89 112992bb598SHiroshi Doyu /* 90 */ 113992bb598SHiroshi Doyu #define TEGRA114_CLK_MSENC 91 114992bb598SHiroshi Doyu #define TEGRA114_CLK_CSUS 92 115992bb598SHiroshi Doyu /* 93 */ 116992bb598SHiroshi Doyu /* 94 */ 117992bb598SHiroshi Doyu /* 95 (bit affects xusb_dev and xusb_dev_src) */ 118992bb598SHiroshi Doyu 119992bb598SHiroshi Doyu /* 96 */ 120992bb598SHiroshi Doyu /* 97 */ 121992bb598SHiroshi Doyu /* 98 */ 122992bb598SHiroshi Doyu #define TEGRA114_CLK_MSELECT 99 123992bb598SHiroshi Doyu #define TEGRA114_CLK_TSENSOR 100 124992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S3 101 125992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S4 102 126992bb598SHiroshi Doyu #define TEGRA114_CLK_I2C4 103 127992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC5 104 128992bb598SHiroshi Doyu #define TEGRA114_CLK_SBC6 105 129992bb598SHiroshi Doyu #define TEGRA114_CLK_D_AUDIO 106 130992bb598SHiroshi Doyu #define TEGRA114_CLK_APBIF 107 131992bb598SHiroshi Doyu #define TEGRA114_CLK_DAM0 108 132992bb598SHiroshi Doyu #define TEGRA114_CLK_DAM1 109 133992bb598SHiroshi Doyu #define TEGRA114_CLK_DAM2 110 134992bb598SHiroshi Doyu #define TEGRA114_CLK_HDA2CODEC_2X 111 135992bb598SHiroshi Doyu /* 112 */ 136992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO0_2X 113 137992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO1_2X 114 138992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO2_2X 115 139992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO3_2X 116 140992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO4_2X 117 141992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF_2X 118 142992bb598SHiroshi Doyu #define TEGRA114_CLK_ACTMON 119 143992bb598SHiroshi Doyu #define TEGRA114_CLK_EXTERN1 120 144992bb598SHiroshi Doyu #define TEGRA114_CLK_EXTERN2 121 145992bb598SHiroshi Doyu #define TEGRA114_CLK_EXTERN3 122 146992bb598SHiroshi Doyu /* 123 */ 147992bb598SHiroshi Doyu /* 124 */ 148992bb598SHiroshi Doyu #define TEGRA114_CLK_HDA 125 149992bb598SHiroshi Doyu /* 126 */ 150992bb598SHiroshi Doyu #define TEGRA114_CLK_SE 127 151992bb598SHiroshi Doyu 152992bb598SHiroshi Doyu #define TEGRA114_CLK_HDA2HDMI 128 153992bb598SHiroshi Doyu /* 129 */ 154992bb598SHiroshi Doyu /* 130 */ 155992bb598SHiroshi Doyu /* 131 */ 156992bb598SHiroshi Doyu /* 132 */ 157992bb598SHiroshi Doyu /* 133 */ 158992bb598SHiroshi Doyu /* 134 */ 159992bb598SHiroshi Doyu /* 135 */ 160bfa34832SPeter De Schrijver #define TEGRA114_CLK_CEC 136 161992bb598SHiroshi Doyu /* 137 */ 162992bb598SHiroshi Doyu /* 138 */ 163992bb598SHiroshi Doyu /* 139 */ 164992bb598SHiroshi Doyu /* 140 */ 165992bb598SHiroshi Doyu /* 141 */ 166992bb598SHiroshi Doyu /* 142 */ 167992bb598SHiroshi Doyu /* 143 (bit affects xusb_falcon_src, xusb_fs_src, */ 168992bb598SHiroshi Doyu /* xusb_host_src and xusb_ss_src) */ 169992bb598SHiroshi Doyu #define TEGRA114_CLK_CILAB 144 170992bb598SHiroshi Doyu #define TEGRA114_CLK_CILCD 145 171992bb598SHiroshi Doyu #define TEGRA114_CLK_CILE 146 172992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIALP 147 173992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIBLP 148 174992bb598SHiroshi Doyu /* 149 */ 175992bb598SHiroshi Doyu #define TEGRA114_CLK_DDS 150 176992bb598SHiroshi Doyu /* 151 */ 177992bb598SHiroshi Doyu #define TEGRA114_CLK_DP2 152 178992bb598SHiroshi Doyu #define TEGRA114_CLK_AMX 153 179992bb598SHiroshi Doyu #define TEGRA114_CLK_ADX 154 180992bb598SHiroshi Doyu /* 155 (bit affects dfll_ref and dfll_soc) */ 181992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_SS 156 182992bb598SHiroshi Doyu /* 157 */ 183992bb598SHiroshi Doyu /* 158 */ 184992bb598SHiroshi Doyu /* 159 */ 185992bb598SHiroshi Doyu 186992bb598SHiroshi Doyu /* 160 */ 187992bb598SHiroshi Doyu /* 161 */ 188992bb598SHiroshi Doyu /* 162 */ 189992bb598SHiroshi Doyu /* 163 */ 190992bb598SHiroshi Doyu /* 164 */ 191992bb598SHiroshi Doyu /* 165 */ 192992bb598SHiroshi Doyu /* 166 */ 193992bb598SHiroshi Doyu /* 167 */ 194992bb598SHiroshi Doyu /* 168 */ 195992bb598SHiroshi Doyu /* 169 */ 196992bb598SHiroshi Doyu /* 170 */ 197992bb598SHiroshi Doyu /* 171 */ 198992bb598SHiroshi Doyu /* 172 */ 199992bb598SHiroshi Doyu /* 173 */ 200992bb598SHiroshi Doyu /* 174 */ 201992bb598SHiroshi Doyu /* 175 */ 202992bb598SHiroshi Doyu /* 176 */ 203992bb598SHiroshi Doyu /* 177 */ 204992bb598SHiroshi Doyu /* 178 */ 205992bb598SHiroshi Doyu /* 179 */ 206992bb598SHiroshi Doyu /* 180 */ 207992bb598SHiroshi Doyu /* 181 */ 208992bb598SHiroshi Doyu /* 182 */ 209992bb598SHiroshi Doyu /* 183 */ 210992bb598SHiroshi Doyu /* 184 */ 211992bb598SHiroshi Doyu /* 185 */ 212992bb598SHiroshi Doyu /* 186 */ 213992bb598SHiroshi Doyu /* 187 */ 214992bb598SHiroshi Doyu /* 188 */ 215992bb598SHiroshi Doyu /* 189 */ 216992bb598SHiroshi Doyu /* 190 */ 217992bb598SHiroshi Doyu /* 191 */ 218992bb598SHiroshi Doyu 219992bb598SHiroshi Doyu #define TEGRA114_CLK_UARTB 192 220992bb598SHiroshi Doyu #define TEGRA114_CLK_VFIR 193 221992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF_IN 194 222992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF_OUT 195 223992bb598SHiroshi Doyu #define TEGRA114_CLK_VI 196 224992bb598SHiroshi Doyu #define TEGRA114_CLK_VI_SENSOR 197 225992bb598SHiroshi Doyu #define TEGRA114_CLK_FUSE 198 226992bb598SHiroshi Doyu #define TEGRA114_CLK_FUSE_BURN 199 227992bb598SHiroshi Doyu #define TEGRA114_CLK_CLK_32K 200 228992bb598SHiroshi Doyu #define TEGRA114_CLK_CLK_M 201 229992bb598SHiroshi Doyu #define TEGRA114_CLK_CLK_M_DIV2 202 230992bb598SHiroshi Doyu #define TEGRA114_CLK_CLK_M_DIV4 203 231e5377ab2SSowjanya Komatineni #define TEGRA114_CLK_OSC_DIV2 202 232e5377ab2SSowjanya Komatineni #define TEGRA114_CLK_OSC_DIV4 203 233992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_REF 204 234992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_C 205 235992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_C_OUT1 206 236992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_C2 207 237992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_C3 208 238992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_M 209 239992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_M_OUT1 210 240992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_P 211 241992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_P_OUT1 212 242992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_P_OUT2 213 243992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_P_OUT3 214 244992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_P_OUT4 215 245992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_A 216 246992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_A_OUT0 217 247992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_D 218 248992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_D_OUT0 219 249992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_D2 220 250992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_D2_OUT0 221 251992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_U 222 252992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_U_480M 223 253992bb598SHiroshi Doyu 254992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_U_60M 224 255992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_U_48M 225 256992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_U_12M 226 257992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_X 227 258992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_X_OUT0 228 259992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_RE_VCO 229 260992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_RE_OUT 230 261992bb598SHiroshi Doyu #define TEGRA114_CLK_PLL_E_OUT0 231 262992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF_IN_SYNC 232 263992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S0_SYNC 233 264992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S1_SYNC 234 265992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S2_SYNC 235 266992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S3_SYNC 236 267992bb598SHiroshi Doyu #define TEGRA114_CLK_I2S4_SYNC 237 268992bb598SHiroshi Doyu #define TEGRA114_CLK_VIMCLK_SYNC 238 269992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO0 239 270992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO1 240 271992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO2 241 272992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO3 242 273992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO4 243 274992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF 244 275*c9585405SSowjanya Komatineni /* 245 */ 276*c9585405SSowjanya Komatineni /* 246 */ 277*c9585405SSowjanya Komatineni /* 247 */ 278*c9585405SSowjanya Komatineni /* 248 */ 279e5377ab2SSowjanya Komatineni #define TEGRA114_CLK_OSC 249 280992bb598SHiroshi Doyu /* 250 */ 281992bb598SHiroshi Doyu /* 251 */ 282992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_HOST_SRC 252 283992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_FALCON_SRC 253 284992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_FS_SRC 254 285992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_SS_SRC 255 286992bb598SHiroshi Doyu 287992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_DEV_SRC 256 288992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_DEV 257 289992bb598SHiroshi Doyu #define TEGRA114_CLK_XUSB_HS_SRC 258 290992bb598SHiroshi Doyu #define TEGRA114_CLK_SCLK 259 291992bb598SHiroshi Doyu #define TEGRA114_CLK_HCLK 260 292992bb598SHiroshi Doyu #define TEGRA114_CLK_PCLK 261 293992bb598SHiroshi Doyu #define TEGRA114_CLK_CCLK_G 262 294992bb598SHiroshi Doyu #define TEGRA114_CLK_CCLK_LP 263 29594c65fbfSPeter De Schrijver #define TEGRA114_CLK_DFLL_REF 264 29694c65fbfSPeter De Schrijver #define TEGRA114_CLK_DFLL_SOC 265 297992bb598SHiroshi Doyu /* 266 */ 298992bb598SHiroshi Doyu /* 267 */ 299992bb598SHiroshi Doyu /* 268 */ 300992bb598SHiroshi Doyu /* 269 */ 301992bb598SHiroshi Doyu /* 270 */ 302992bb598SHiroshi Doyu /* 271 */ 303992bb598SHiroshi Doyu /* 272 */ 304992bb598SHiroshi Doyu /* 273 */ 305992bb598SHiroshi Doyu /* 274 */ 306992bb598SHiroshi Doyu /* 275 */ 307992bb598SHiroshi Doyu /* 276 */ 308992bb598SHiroshi Doyu /* 277 */ 309992bb598SHiroshi Doyu /* 278 */ 310992bb598SHiroshi Doyu /* 279 */ 311992bb598SHiroshi Doyu /* 280 */ 312992bb598SHiroshi Doyu /* 281 */ 313992bb598SHiroshi Doyu /* 282 */ 314992bb598SHiroshi Doyu /* 283 */ 315992bb598SHiroshi Doyu /* 284 */ 316992bb598SHiroshi Doyu /* 285 */ 317992bb598SHiroshi Doyu /* 286 */ 318992bb598SHiroshi Doyu /* 287 */ 319992bb598SHiroshi Doyu 320992bb598SHiroshi Doyu /* 288 */ 321992bb598SHiroshi Doyu /* 289 */ 322992bb598SHiroshi Doyu /* 290 */ 323992bb598SHiroshi Doyu /* 291 */ 324992bb598SHiroshi Doyu /* 292 */ 325992bb598SHiroshi Doyu /* 293 */ 326992bb598SHiroshi Doyu /* 294 */ 327992bb598SHiroshi Doyu /* 295 */ 328992bb598SHiroshi Doyu /* 296 */ 329992bb598SHiroshi Doyu /* 297 */ 330992bb598SHiroshi Doyu /* 298 */ 331992bb598SHiroshi Doyu /* 299 */ 332992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO0_MUX 300 333992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO1_MUX 301 334992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO2_MUX 302 335992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO3_MUX 303 336992bb598SHiroshi Doyu #define TEGRA114_CLK_AUDIO4_MUX 304 337992bb598SHiroshi Doyu #define TEGRA114_CLK_SPDIF_MUX 305 338*c9585405SSowjanya Komatineni /* 306 */ 339*c9585405SSowjanya Komatineni /* 307 */ 340*c9585405SSowjanya Komatineni /* 308 */ 341992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIA_MUX 309 342992bb598SHiroshi Doyu #define TEGRA114_CLK_DSIB_MUX 310 3435c992afcSAndrew Bresticker #define TEGRA114_CLK_XUSB_SS_DIV2 311 3445c992afcSAndrew Bresticker #define TEGRA114_CLK_CLK_MAX 312 345992bb598SHiroshi Doyu 346992bb598SHiroshi Doyu #endif /* _DT_BINDINGS_CLOCK_TEGRA114_CAR_H */ 347