1*5a72f071SInochi Amaoto /* SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause */ 2*5a72f071SInochi Amaoto /* 3*5a72f071SInochi Amaoto * Copyright (C) 2023 Sophgo Ltd. 4*5a72f071SInochi Amaoto */ 5*5a72f071SInochi Amaoto 6*5a72f071SInochi Amaoto #ifndef __DT_BINDINGS_SOPHGO_CV1800_CLK_H__ 7*5a72f071SInochi Amaoto #define __DT_BINDINGS_SOPHGO_CV1800_CLK_H__ 8*5a72f071SInochi Amaoto 9*5a72f071SInochi Amaoto #define CLK_MPLL 0 10*5a72f071SInochi Amaoto #define CLK_TPLL 1 11*5a72f071SInochi Amaoto #define CLK_FPLL 2 12*5a72f071SInochi Amaoto #define CLK_MIPIMPLL 3 13*5a72f071SInochi Amaoto #define CLK_A0PLL 4 14*5a72f071SInochi Amaoto #define CLK_DISPPLL 5 15*5a72f071SInochi Amaoto #define CLK_CAM0PLL 6 16*5a72f071SInochi Amaoto #define CLK_CAM1PLL 7 17*5a72f071SInochi Amaoto 18*5a72f071SInochi Amaoto #define CLK_MIPIMPLL_D3 8 19*5a72f071SInochi Amaoto #define CLK_CAM0PLL_D2 9 20*5a72f071SInochi Amaoto #define CLK_CAM0PLL_D3 10 21*5a72f071SInochi Amaoto 22*5a72f071SInochi Amaoto #define CLK_TPU 11 23*5a72f071SInochi Amaoto #define CLK_TPU_FAB 12 24*5a72f071SInochi Amaoto #define CLK_AHB_ROM 13 25*5a72f071SInochi Amaoto #define CLK_DDR_AXI_REG 14 26*5a72f071SInochi Amaoto #define CLK_RTC_25M 15 27*5a72f071SInochi Amaoto #define CLK_SRC_RTC_SYS_0 16 28*5a72f071SInochi Amaoto #define CLK_TEMPSEN 17 29*5a72f071SInochi Amaoto #define CLK_SARADC 18 30*5a72f071SInochi Amaoto #define CLK_EFUSE 19 31*5a72f071SInochi Amaoto #define CLK_APB_EFUSE 20 32*5a72f071SInochi Amaoto #define CLK_DEBUG 21 33*5a72f071SInochi Amaoto #define CLK_AP_DEBUG 22 34*5a72f071SInochi Amaoto #define CLK_XTAL_MISC 23 35*5a72f071SInochi Amaoto #define CLK_AXI4_EMMC 24 36*5a72f071SInochi Amaoto #define CLK_EMMC 25 37*5a72f071SInochi Amaoto #define CLK_EMMC_100K 26 38*5a72f071SInochi Amaoto #define CLK_AXI4_SD0 27 39*5a72f071SInochi Amaoto #define CLK_SD0 28 40*5a72f071SInochi Amaoto #define CLK_SD0_100K 29 41*5a72f071SInochi Amaoto #define CLK_AXI4_SD1 30 42*5a72f071SInochi Amaoto #define CLK_SD1 31 43*5a72f071SInochi Amaoto #define CLK_SD1_100K 32 44*5a72f071SInochi Amaoto #define CLK_SPI_NAND 33 45*5a72f071SInochi Amaoto #define CLK_ETH0_500M 34 46*5a72f071SInochi Amaoto #define CLK_AXI4_ETH0 35 47*5a72f071SInochi Amaoto #define CLK_ETH1_500M 36 48*5a72f071SInochi Amaoto #define CLK_AXI4_ETH1 37 49*5a72f071SInochi Amaoto #define CLK_APB_GPIO 38 50*5a72f071SInochi Amaoto #define CLK_APB_GPIO_INTR 39 51*5a72f071SInochi Amaoto #define CLK_GPIO_DB 40 52*5a72f071SInochi Amaoto #define CLK_AHB_SF 41 53*5a72f071SInochi Amaoto #define CLK_AHB_SF1 42 54*5a72f071SInochi Amaoto #define CLK_A24M 43 55*5a72f071SInochi Amaoto #define CLK_AUDSRC 44 56*5a72f071SInochi Amaoto #define CLK_APB_AUDSRC 45 57*5a72f071SInochi Amaoto #define CLK_SDMA_AXI 46 58*5a72f071SInochi Amaoto #define CLK_SDMA_AUD0 47 59*5a72f071SInochi Amaoto #define CLK_SDMA_AUD1 48 60*5a72f071SInochi Amaoto #define CLK_SDMA_AUD2 49 61*5a72f071SInochi Amaoto #define CLK_SDMA_AUD3 50 62*5a72f071SInochi Amaoto #define CLK_I2C 51 63*5a72f071SInochi Amaoto #define CLK_APB_I2C 52 64*5a72f071SInochi Amaoto #define CLK_APB_I2C0 53 65*5a72f071SInochi Amaoto #define CLK_APB_I2C1 54 66*5a72f071SInochi Amaoto #define CLK_APB_I2C2 55 67*5a72f071SInochi Amaoto #define CLK_APB_I2C3 56 68*5a72f071SInochi Amaoto #define CLK_APB_I2C4 57 69*5a72f071SInochi Amaoto #define CLK_APB_WDT 58 70*5a72f071SInochi Amaoto #define CLK_PWM_SRC 59 71*5a72f071SInochi Amaoto #define CLK_PWM 60 72*5a72f071SInochi Amaoto #define CLK_SPI 61 73*5a72f071SInochi Amaoto #define CLK_APB_SPI0 62 74*5a72f071SInochi Amaoto #define CLK_APB_SPI1 63 75*5a72f071SInochi Amaoto #define CLK_APB_SPI2 64 76*5a72f071SInochi Amaoto #define CLK_APB_SPI3 65 77*5a72f071SInochi Amaoto #define CLK_1M 66 78*5a72f071SInochi Amaoto #define CLK_CAM0_200 67 79*5a72f071SInochi Amaoto #define CLK_PM 68 80*5a72f071SInochi Amaoto #define CLK_TIMER0 69 81*5a72f071SInochi Amaoto #define CLK_TIMER1 70 82*5a72f071SInochi Amaoto #define CLK_TIMER2 71 83*5a72f071SInochi Amaoto #define CLK_TIMER3 72 84*5a72f071SInochi Amaoto #define CLK_TIMER4 73 85*5a72f071SInochi Amaoto #define CLK_TIMER5 74 86*5a72f071SInochi Amaoto #define CLK_TIMER6 75 87*5a72f071SInochi Amaoto #define CLK_TIMER7 76 88*5a72f071SInochi Amaoto #define CLK_UART0 77 89*5a72f071SInochi Amaoto #define CLK_APB_UART0 78 90*5a72f071SInochi Amaoto #define CLK_UART1 79 91*5a72f071SInochi Amaoto #define CLK_APB_UART1 80 92*5a72f071SInochi Amaoto #define CLK_UART2 81 93*5a72f071SInochi Amaoto #define CLK_APB_UART2 82 94*5a72f071SInochi Amaoto #define CLK_UART3 83 95*5a72f071SInochi Amaoto #define CLK_APB_UART3 84 96*5a72f071SInochi Amaoto #define CLK_UART4 85 97*5a72f071SInochi Amaoto #define CLK_APB_UART4 86 98*5a72f071SInochi Amaoto #define CLK_APB_I2S0 87 99*5a72f071SInochi Amaoto #define CLK_APB_I2S1 88 100*5a72f071SInochi Amaoto #define CLK_APB_I2S2 89 101*5a72f071SInochi Amaoto #define CLK_APB_I2S3 90 102*5a72f071SInochi Amaoto #define CLK_AXI4_USB 91 103*5a72f071SInochi Amaoto #define CLK_APB_USB 92 104*5a72f071SInochi Amaoto #define CLK_USB_125M 93 105*5a72f071SInochi Amaoto #define CLK_USB_33K 94 106*5a72f071SInochi Amaoto #define CLK_USB_12M 95 107*5a72f071SInochi Amaoto #define CLK_AXI4 96 108*5a72f071SInochi Amaoto #define CLK_AXI6 97 109*5a72f071SInochi Amaoto #define CLK_DSI_ESC 98 110*5a72f071SInochi Amaoto #define CLK_AXI_VIP 99 111*5a72f071SInochi Amaoto #define CLK_SRC_VIP_SYS_0 100 112*5a72f071SInochi Amaoto #define CLK_SRC_VIP_SYS_1 101 113*5a72f071SInochi Amaoto #define CLK_SRC_VIP_SYS_2 102 114*5a72f071SInochi Amaoto #define CLK_SRC_VIP_SYS_3 103 115*5a72f071SInochi Amaoto #define CLK_SRC_VIP_SYS_4 104 116*5a72f071SInochi Amaoto #define CLK_CSI_BE_VIP 105 117*5a72f071SInochi Amaoto #define CLK_CSI_MAC0_VIP 106 118*5a72f071SInochi Amaoto #define CLK_CSI_MAC1_VIP 107 119*5a72f071SInochi Amaoto #define CLK_CSI_MAC2_VIP 108 120*5a72f071SInochi Amaoto #define CLK_CSI0_RX_VIP 109 121*5a72f071SInochi Amaoto #define CLK_CSI1_RX_VIP 110 122*5a72f071SInochi Amaoto #define CLK_ISP_TOP_VIP 111 123*5a72f071SInochi Amaoto #define CLK_IMG_D_VIP 112 124*5a72f071SInochi Amaoto #define CLK_IMG_V_VIP 113 125*5a72f071SInochi Amaoto #define CLK_SC_TOP_VIP 114 126*5a72f071SInochi Amaoto #define CLK_SC_D_VIP 115 127*5a72f071SInochi Amaoto #define CLK_SC_V1_VIP 116 128*5a72f071SInochi Amaoto #define CLK_SC_V2_VIP 117 129*5a72f071SInochi Amaoto #define CLK_SC_V3_VIP 118 130*5a72f071SInochi Amaoto #define CLK_DWA_VIP 119 131*5a72f071SInochi Amaoto #define CLK_BT_VIP 120 132*5a72f071SInochi Amaoto #define CLK_DISP_VIP 121 133*5a72f071SInochi Amaoto #define CLK_DSI_MAC_VIP 122 134*5a72f071SInochi Amaoto #define CLK_LVDS0_VIP 123 135*5a72f071SInochi Amaoto #define CLK_LVDS1_VIP 124 136*5a72f071SInochi Amaoto #define CLK_PAD_VI_VIP 125 137*5a72f071SInochi Amaoto #define CLK_PAD_VI1_VIP 126 138*5a72f071SInochi Amaoto #define CLK_PAD_VI2_VIP 127 139*5a72f071SInochi Amaoto #define CLK_CFG_REG_VIP 128 140*5a72f071SInochi Amaoto #define CLK_VIP_IP0 129 141*5a72f071SInochi Amaoto #define CLK_VIP_IP1 130 142*5a72f071SInochi Amaoto #define CLK_VIP_IP2 131 143*5a72f071SInochi Amaoto #define CLK_VIP_IP3 132 144*5a72f071SInochi Amaoto #define CLK_IVE_VIP 133 145*5a72f071SInochi Amaoto #define CLK_RAW_VIP 134 146*5a72f071SInochi Amaoto #define CLK_OSDC_VIP 135 147*5a72f071SInochi Amaoto #define CLK_CAM0_VIP 136 148*5a72f071SInochi Amaoto #define CLK_AXI_VIDEO_CODEC 137 149*5a72f071SInochi Amaoto #define CLK_VC_SRC0 138 150*5a72f071SInochi Amaoto #define CLK_VC_SRC1 139 151*5a72f071SInochi Amaoto #define CLK_VC_SRC2 140 152*5a72f071SInochi Amaoto #define CLK_H264C 141 153*5a72f071SInochi Amaoto #define CLK_APB_H264C 142 154*5a72f071SInochi Amaoto #define CLK_H265C 143 155*5a72f071SInochi Amaoto #define CLK_APB_H265C 144 156*5a72f071SInochi Amaoto #define CLK_JPEG 145 157*5a72f071SInochi Amaoto #define CLK_APB_JPEG 146 158*5a72f071SInochi Amaoto #define CLK_CAM0 147 159*5a72f071SInochi Amaoto #define CLK_CAM1 148 160*5a72f071SInochi Amaoto #define CLK_WGN 149 161*5a72f071SInochi Amaoto #define CLK_WGN0 150 162*5a72f071SInochi Amaoto #define CLK_WGN1 151 163*5a72f071SInochi Amaoto #define CLK_WGN2 152 164*5a72f071SInochi Amaoto #define CLK_KEYSCAN 153 165*5a72f071SInochi Amaoto #define CLK_CFG_REG_VC 154 166*5a72f071SInochi Amaoto #define CLK_C906_0 155 167*5a72f071SInochi Amaoto #define CLK_C906_1 156 168*5a72f071SInochi Amaoto #define CLK_A53 157 169*5a72f071SInochi Amaoto #define CLK_CPU_AXI0 158 170*5a72f071SInochi Amaoto #define CLK_CPU_GIC 159 171*5a72f071SInochi Amaoto #define CLK_XTAL_AP 160 172*5a72f071SInochi Amaoto 173*5a72f071SInochi Amaoto // Only for CV181x 174*5a72f071SInochi Amaoto #define CLK_DISP_SRC_VIP 161 175*5a72f071SInochi Amaoto 176*5a72f071SInochi Amaoto #endif /* __DT_BINDINGS_SOPHGO_CV1800_CLK_H__ */ 177