1c942fddfSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 2d8567e39SHeiko Stuebner /* 3d8567e39SHeiko Stuebner * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de> 4d8567e39SHeiko Stuebner */ 5d8567e39SHeiko Stuebner 6d8567e39SHeiko Stuebner #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H 7d8567e39SHeiko Stuebner #define _DT_BINDINGS_CLK_ROCKCHIP_RK3368_H 8d8567e39SHeiko Stuebner 9d8567e39SHeiko Stuebner /* core clocks */ 10d8567e39SHeiko Stuebner #define PLL_APLLB 1 11d8567e39SHeiko Stuebner #define PLL_APLLL 2 12d8567e39SHeiko Stuebner #define PLL_DPLL 3 13d8567e39SHeiko Stuebner #define PLL_CPLL 4 14d8567e39SHeiko Stuebner #define PLL_GPLL 5 15d8567e39SHeiko Stuebner #define PLL_NPLL 6 16d8567e39SHeiko Stuebner #define ARMCLKB 7 17d8567e39SHeiko Stuebner #define ARMCLKL 8 18d8567e39SHeiko Stuebner 19d8567e39SHeiko Stuebner /* sclk gates (special clocks) */ 20d8567e39SHeiko Stuebner #define SCLK_GPU_CORE 64 21d8567e39SHeiko Stuebner #define SCLK_SPI0 65 22d8567e39SHeiko Stuebner #define SCLK_SPI1 66 23d8567e39SHeiko Stuebner #define SCLK_SPI2 67 24d8567e39SHeiko Stuebner #define SCLK_SDMMC 68 25d8567e39SHeiko Stuebner #define SCLK_SDIO0 69 26d8567e39SHeiko Stuebner #define SCLK_EMMC 71 27d8567e39SHeiko Stuebner #define SCLK_TSADC 72 28d8567e39SHeiko Stuebner #define SCLK_SARADC 73 29d8567e39SHeiko Stuebner #define SCLK_NANDC0 75 30d8567e39SHeiko Stuebner #define SCLK_UART0 77 31d8567e39SHeiko Stuebner #define SCLK_UART1 78 32d8567e39SHeiko Stuebner #define SCLK_UART2 79 33d8567e39SHeiko Stuebner #define SCLK_UART3 80 34d8567e39SHeiko Stuebner #define SCLK_UART4 81 35d8567e39SHeiko Stuebner #define SCLK_I2S_8CH 82 36d8567e39SHeiko Stuebner #define SCLK_SPDIF_8CH 83 37d8567e39SHeiko Stuebner #define SCLK_I2S_2CH 84 38a4fa90d2SElaine Zhang #define SCLK_TIMER00 85 39a4fa90d2SElaine Zhang #define SCLK_TIMER01 86 40a4fa90d2SElaine Zhang #define SCLK_TIMER02 87 41a4fa90d2SElaine Zhang #define SCLK_TIMER03 88 42a4fa90d2SElaine Zhang #define SCLK_TIMER04 89 43a4fa90d2SElaine Zhang #define SCLK_TIMER05 90 44d8567e39SHeiko Stuebner #define SCLK_OTGPHY0 93 45d8567e39SHeiko Stuebner #define SCLK_OTG_ADP 96 46d8567e39SHeiko Stuebner #define SCLK_HSICPHY480M 97 47d8567e39SHeiko Stuebner #define SCLK_HSICPHY12M 98 48d8567e39SHeiko Stuebner #define SCLK_MACREF 99 49d8567e39SHeiko Stuebner #define SCLK_VOP0_PWM 100 50d8567e39SHeiko Stuebner #define SCLK_MAC_RX 102 51d8567e39SHeiko Stuebner #define SCLK_MAC_TX 103 52d8567e39SHeiko Stuebner #define SCLK_EDP_24M 104 53d8567e39SHeiko Stuebner #define SCLK_EDP 105 54d8567e39SHeiko Stuebner #define SCLK_RGA 106 55d8567e39SHeiko Stuebner #define SCLK_ISP 107 56d8567e39SHeiko Stuebner #define SCLK_HDCP 108 57d8567e39SHeiko Stuebner #define SCLK_HDMI_HDCP 109 58d8567e39SHeiko Stuebner #define SCLK_HDMI_CEC 110 59d8567e39SHeiko Stuebner #define SCLK_HEVC_CABAC 111 60d8567e39SHeiko Stuebner #define SCLK_HEVC_CORE 112 61d8567e39SHeiko Stuebner #define SCLK_I2S_8CH_OUT 113 62d8567e39SHeiko Stuebner #define SCLK_SDMMC_DRV 114 63d8567e39SHeiko Stuebner #define SCLK_SDIO0_DRV 115 64d8567e39SHeiko Stuebner #define SCLK_EMMC_DRV 117 65d8567e39SHeiko Stuebner #define SCLK_SDMMC_SAMPLE 118 66d8567e39SHeiko Stuebner #define SCLK_SDIO0_SAMPLE 119 67d8567e39SHeiko Stuebner #define SCLK_EMMC_SAMPLE 121 68d8567e39SHeiko Stuebner #define SCLK_USBPHY480M 122 69d8567e39SHeiko Stuebner #define SCLK_PVTM_CORE 123 70d8567e39SHeiko Stuebner #define SCLK_PVTM_GPU 124 71d8567e39SHeiko Stuebner #define SCLK_PVTM_PMU 125 72d8567e39SHeiko Stuebner #define SCLK_SFC 126 73d8567e39SHeiko Stuebner #define SCLK_MAC 127 74d8567e39SHeiko Stuebner #define SCLK_MACREF_OUT 128 75710fbd76SElaine Zhang #define SCLK_TIMER10 133 76710fbd76SElaine Zhang #define SCLK_TIMER11 134 77710fbd76SElaine Zhang #define SCLK_TIMER12 135 78710fbd76SElaine Zhang #define SCLK_TIMER13 136 79710fbd76SElaine Zhang #define SCLK_TIMER14 137 80710fbd76SElaine Zhang #define SCLK_TIMER15 138 81*686458aaSHeiko Stuebner #define SCLK_VIP_OUT 139 82d8567e39SHeiko Stuebner 83d8567e39SHeiko Stuebner #define DCLK_VOP 190 84d8567e39SHeiko Stuebner #define MCLK_CRYPTO 191 85d8567e39SHeiko Stuebner 86d8567e39SHeiko Stuebner /* aclk gates */ 87d8567e39SHeiko Stuebner #define ACLK_GPU_MEM 192 88d8567e39SHeiko Stuebner #define ACLK_GPU_CFG 193 89d8567e39SHeiko Stuebner #define ACLK_DMAC_BUS 194 90d8567e39SHeiko Stuebner #define ACLK_DMAC_PERI 195 91d8567e39SHeiko Stuebner #define ACLK_PERI_MMU 196 92d8567e39SHeiko Stuebner #define ACLK_GMAC 197 93d8567e39SHeiko Stuebner #define ACLK_VOP 198 94d8567e39SHeiko Stuebner #define ACLK_VOP_IEP 199 95d8567e39SHeiko Stuebner #define ACLK_RGA 200 96d8567e39SHeiko Stuebner #define ACLK_HDCP 201 97d8567e39SHeiko Stuebner #define ACLK_IEP 202 98d8567e39SHeiko Stuebner #define ACLK_VIO0_NOC 203 99d8567e39SHeiko Stuebner #define ACLK_VIP 204 100d8567e39SHeiko Stuebner #define ACLK_ISP 205 101d8567e39SHeiko Stuebner #define ACLK_VIO1_NOC 206 102d8567e39SHeiko Stuebner #define ACLK_VIDEO 208 103d8567e39SHeiko Stuebner #define ACLK_BUS 209 104d8567e39SHeiko Stuebner #define ACLK_PERI 210 105d8567e39SHeiko Stuebner 106d8567e39SHeiko Stuebner /* pclk gates */ 107d8567e39SHeiko Stuebner #define PCLK_GPIO0 320 108d8567e39SHeiko Stuebner #define PCLK_GPIO1 321 109d8567e39SHeiko Stuebner #define PCLK_GPIO2 322 110d8567e39SHeiko Stuebner #define PCLK_GPIO3 323 111d8567e39SHeiko Stuebner #define PCLK_PMUGRF 324 112d8567e39SHeiko Stuebner #define PCLK_MAILBOX 325 113d8567e39SHeiko Stuebner #define PCLK_GRF 329 114d8567e39SHeiko Stuebner #define PCLK_SGRF 330 115d8567e39SHeiko Stuebner #define PCLK_PMU 331 116d8567e39SHeiko Stuebner #define PCLK_I2C0 332 117d8567e39SHeiko Stuebner #define PCLK_I2C1 333 118d8567e39SHeiko Stuebner #define PCLK_I2C2 334 119d8567e39SHeiko Stuebner #define PCLK_I2C3 335 120d8567e39SHeiko Stuebner #define PCLK_I2C4 336 121d8567e39SHeiko Stuebner #define PCLK_I2C5 337 122d8567e39SHeiko Stuebner #define PCLK_SPI0 338 123d8567e39SHeiko Stuebner #define PCLK_SPI1 339 124d8567e39SHeiko Stuebner #define PCLK_SPI2 340 125d8567e39SHeiko Stuebner #define PCLK_UART0 341 126d8567e39SHeiko Stuebner #define PCLK_UART1 342 127d8567e39SHeiko Stuebner #define PCLK_UART2 343 128d8567e39SHeiko Stuebner #define PCLK_UART3 344 129d8567e39SHeiko Stuebner #define PCLK_UART4 345 130d8567e39SHeiko Stuebner #define PCLK_TSADC 346 131d8567e39SHeiko Stuebner #define PCLK_SARADC 347 132d8567e39SHeiko Stuebner #define PCLK_SIM 348 133d8567e39SHeiko Stuebner #define PCLK_GMAC 349 134d8567e39SHeiko Stuebner #define PCLK_PWM0 350 135d8567e39SHeiko Stuebner #define PCLK_PWM1 351 136d8567e39SHeiko Stuebner #define PCLK_TIMER0 353 137d8567e39SHeiko Stuebner #define PCLK_TIMER1 354 138d8567e39SHeiko Stuebner #define PCLK_EDP_CTRL 355 139d8567e39SHeiko Stuebner #define PCLK_MIPI_DSI0 356 140d8567e39SHeiko Stuebner #define PCLK_MIPI_CSI 358 141d8567e39SHeiko Stuebner #define PCLK_HDCP 359 142d8567e39SHeiko Stuebner #define PCLK_HDMI_CTRL 360 143d8567e39SHeiko Stuebner #define PCLK_VIO_H2P 361 144d8567e39SHeiko Stuebner #define PCLK_BUS 362 145d8567e39SHeiko Stuebner #define PCLK_PERI 363 146d8567e39SHeiko Stuebner #define PCLK_DDRUPCTL 364 147d8567e39SHeiko Stuebner #define PCLK_DDRPHY 365 148d8567e39SHeiko Stuebner #define PCLK_ISP 366 149d8567e39SHeiko Stuebner #define PCLK_VIP 367 150d8567e39SHeiko Stuebner #define PCLK_WDT 368 1518c04f7a3SRomain Perier #define PCLK_EFUSE256 369 1520be10b6fSHeiko Stuebner #define PCLK_DPHYRX 370 1530be10b6fSHeiko Stuebner #define PCLK_DPHYTX0 371 154d8567e39SHeiko Stuebner 155d8567e39SHeiko Stuebner /* hclk gates */ 156d8567e39SHeiko Stuebner #define HCLK_SFC 448 157d8567e39SHeiko Stuebner #define HCLK_OTG0 449 158d8567e39SHeiko Stuebner #define HCLK_HOST0 450 159d8567e39SHeiko Stuebner #define HCLK_HOST1 451 160d8567e39SHeiko Stuebner #define HCLK_HSIC 452 161d8567e39SHeiko Stuebner #define HCLK_NANDC0 453 162d8567e39SHeiko Stuebner #define HCLK_TSP 455 163d8567e39SHeiko Stuebner #define HCLK_SDMMC 456 164d8567e39SHeiko Stuebner #define HCLK_SDIO0 457 165d8567e39SHeiko Stuebner #define HCLK_EMMC 459 166d8567e39SHeiko Stuebner #define HCLK_HSADC 460 167d8567e39SHeiko Stuebner #define HCLK_CRYPTO 461 168d8567e39SHeiko Stuebner #define HCLK_I2S_2CH 462 169d8567e39SHeiko Stuebner #define HCLK_I2S_8CH 463 170d8567e39SHeiko Stuebner #define HCLK_SPDIF 464 171d8567e39SHeiko Stuebner #define HCLK_VOP 465 172d8567e39SHeiko Stuebner #define HCLK_ROM 467 173d8567e39SHeiko Stuebner #define HCLK_IEP 468 174d8567e39SHeiko Stuebner #define HCLK_ISP 469 175d8567e39SHeiko Stuebner #define HCLK_RGA 470 176d8567e39SHeiko Stuebner #define HCLK_VIO_AHB_ARBI 471 177d8567e39SHeiko Stuebner #define HCLK_VIO_NOC 472 178d8567e39SHeiko Stuebner #define HCLK_VIP 473 179d8567e39SHeiko Stuebner #define HCLK_VIO_H2P 474 180d8567e39SHeiko Stuebner #define HCLK_VIO_HDCPMMU 475 181d8567e39SHeiko Stuebner #define HCLK_VIDEO 476 182d8567e39SHeiko Stuebner #define HCLK_BUS 477 183d8567e39SHeiko Stuebner #define HCLK_PERI 478 184d8567e39SHeiko Stuebner 185d8567e39SHeiko Stuebner /* soft-reset indices */ 186d8567e39SHeiko Stuebner #define SRST_CORE_B0 0 187d8567e39SHeiko Stuebner #define SRST_CORE_B1 1 188d8567e39SHeiko Stuebner #define SRST_CORE_B2 2 189d8567e39SHeiko Stuebner #define SRST_CORE_B3 3 190d8567e39SHeiko Stuebner #define SRST_CORE_B0_PO 4 191d8567e39SHeiko Stuebner #define SRST_CORE_B1_PO 5 192d8567e39SHeiko Stuebner #define SRST_CORE_B2_PO 6 193d8567e39SHeiko Stuebner #define SRST_CORE_B3_PO 7 194d8567e39SHeiko Stuebner #define SRST_L2_B 8 195d8567e39SHeiko Stuebner #define SRST_ADB_B 9 196d8567e39SHeiko Stuebner #define SRST_PD_CORE_B_NIU 10 197d8567e39SHeiko Stuebner #define SRST_PDBUS_STRSYS 11 198d8567e39SHeiko Stuebner #define SRST_SOCDBG_B 14 199d8567e39SHeiko Stuebner #define SRST_CORE_B_DBG 15 200d8567e39SHeiko Stuebner 201d8567e39SHeiko Stuebner #define SRST_DMAC1 18 202d8567e39SHeiko Stuebner #define SRST_INTMEM 19 203d8567e39SHeiko Stuebner #define SRST_ROM 20 204d8567e39SHeiko Stuebner #define SRST_SPDIF8CH 21 205d8567e39SHeiko Stuebner #define SRST_I2S8CH 23 206d8567e39SHeiko Stuebner #define SRST_MAILBOX 24 207d8567e39SHeiko Stuebner #define SRST_I2S2CH 25 208d8567e39SHeiko Stuebner #define SRST_EFUSE_256 26 209d8567e39SHeiko Stuebner #define SRST_MCU_SYS 28 210d8567e39SHeiko Stuebner #define SRST_MCU_PO 29 211d8567e39SHeiko Stuebner #define SRST_MCU_NOC 30 212d8567e39SHeiko Stuebner #define SRST_EFUSE 31 213d8567e39SHeiko Stuebner 214d8567e39SHeiko Stuebner #define SRST_GPIO0 32 215d8567e39SHeiko Stuebner #define SRST_GPIO1 33 216d8567e39SHeiko Stuebner #define SRST_GPIO2 34 217d8567e39SHeiko Stuebner #define SRST_GPIO3 35 218d8567e39SHeiko Stuebner #define SRST_GPIO4 36 219d8567e39SHeiko Stuebner #define SRST_PMUGRF 41 220d8567e39SHeiko Stuebner #define SRST_I2C0 42 221d8567e39SHeiko Stuebner #define SRST_I2C1 43 222d8567e39SHeiko Stuebner #define SRST_I2C2 44 223d8567e39SHeiko Stuebner #define SRST_I2C3 45 224d8567e39SHeiko Stuebner #define SRST_I2C4 46 225d8567e39SHeiko Stuebner #define SRST_I2C5 47 226d8567e39SHeiko Stuebner 227d8567e39SHeiko Stuebner #define SRST_DWPWM 48 228d8567e39SHeiko Stuebner #define SRST_MMC_PERI 49 229d8567e39SHeiko Stuebner #define SRST_PERIPH_MMU 50 230d8567e39SHeiko Stuebner #define SRST_GRF 55 231d8567e39SHeiko Stuebner #define SRST_PMU 56 232d8567e39SHeiko Stuebner #define SRST_PERIPH_AXI 57 233d8567e39SHeiko Stuebner #define SRST_PERIPH_AHB 58 234d8567e39SHeiko Stuebner #define SRST_PERIPH_APB 59 235d8567e39SHeiko Stuebner #define SRST_PERIPH_NIU 60 236d8567e39SHeiko Stuebner #define SRST_PDPERI_AHB_ARBI 61 237d8567e39SHeiko Stuebner #define SRST_EMEM 62 238d8567e39SHeiko Stuebner #define SRST_USB_PERI 63 239d8567e39SHeiko Stuebner 240d8567e39SHeiko Stuebner #define SRST_DMAC2 64 241d8567e39SHeiko Stuebner #define SRST_MAC 66 242d8567e39SHeiko Stuebner #define SRST_GPS 67 243d8567e39SHeiko Stuebner #define SRST_RKPWM 69 244d8567e39SHeiko Stuebner #define SRST_USBHOST0 72 245d8567e39SHeiko Stuebner #define SRST_HSIC 73 246d8567e39SHeiko Stuebner #define SRST_HSIC_AUX 74 247d8567e39SHeiko Stuebner #define SRST_HSIC_PHY 75 248d8567e39SHeiko Stuebner #define SRST_HSADC 76 249d8567e39SHeiko Stuebner #define SRST_NANDC0 77 250d8567e39SHeiko Stuebner #define SRST_SFC 79 251d8567e39SHeiko Stuebner 252d8567e39SHeiko Stuebner #define SRST_SPI0 83 253d8567e39SHeiko Stuebner #define SRST_SPI1 84 254d8567e39SHeiko Stuebner #define SRST_SPI2 85 255d8567e39SHeiko Stuebner #define SRST_SARADC 87 256d8567e39SHeiko Stuebner #define SRST_PDALIVE_NIU 88 257d8567e39SHeiko Stuebner #define SRST_PDPMU_INTMEM 89 258d8567e39SHeiko Stuebner #define SRST_PDPMU_NIU 90 259d8567e39SHeiko Stuebner #define SRST_SGRF 91 260d8567e39SHeiko Stuebner 261d8567e39SHeiko Stuebner #define SRST_VIO_ARBI 96 262d8567e39SHeiko Stuebner #define SRST_RGA_NIU 97 263d8567e39SHeiko Stuebner #define SRST_VIO0_NIU_AXI 98 264d8567e39SHeiko Stuebner #define SRST_VIO_NIU_AHB 99 265d8567e39SHeiko Stuebner #define SRST_LCDC0_AXI 100 266d8567e39SHeiko Stuebner #define SRST_LCDC0_AHB 101 267d8567e39SHeiko Stuebner #define SRST_LCDC0_DCLK 102 268d8567e39SHeiko Stuebner #define SRST_VIP 104 269d8567e39SHeiko Stuebner #define SRST_RGA_CORE 105 270d8567e39SHeiko Stuebner #define SRST_IEP_AXI 106 271d8567e39SHeiko Stuebner #define SRST_IEP_AHB 107 272d8567e39SHeiko Stuebner #define SRST_RGA_AXI 108 273d8567e39SHeiko Stuebner #define SRST_RGA_AHB 109 274d8567e39SHeiko Stuebner #define SRST_ISP 110 275d8567e39SHeiko Stuebner #define SRST_EDP_24M 111 276d8567e39SHeiko Stuebner 277d8567e39SHeiko Stuebner #define SRST_VIDEO_AXI 112 278d8567e39SHeiko Stuebner #define SRST_VIDEO_AHB 113 279d8567e39SHeiko Stuebner #define SRST_MIPIDPHYTX 114 280d8567e39SHeiko Stuebner #define SRST_MIPIDSI0 115 281d8567e39SHeiko Stuebner #define SRST_MIPIDPHYRX 116 282d8567e39SHeiko Stuebner #define SRST_MIPICSI 117 283d8567e39SHeiko Stuebner #define SRST_GPU 120 284d8567e39SHeiko Stuebner #define SRST_HDMI 121 285d8567e39SHeiko Stuebner #define SRST_EDP 122 286d8567e39SHeiko Stuebner #define SRST_PMU_PVTM 123 287d8567e39SHeiko Stuebner #define SRST_CORE_PVTM 124 288d8567e39SHeiko Stuebner #define SRST_GPU_PVTM 125 289d8567e39SHeiko Stuebner #define SRST_GPU_SYS 126 290d8567e39SHeiko Stuebner #define SRST_GPU_MEM_NIU 127 291d8567e39SHeiko Stuebner 292d8567e39SHeiko Stuebner #define SRST_MMC0 128 293d8567e39SHeiko Stuebner #define SRST_SDIO0 129 294d8567e39SHeiko Stuebner #define SRST_EMMC 131 295d8567e39SHeiko Stuebner #define SRST_USBOTG_AHB 132 296d8567e39SHeiko Stuebner #define SRST_USBOTG_PHY 133 297d8567e39SHeiko Stuebner #define SRST_USBOTG_CON 134 298d8567e39SHeiko Stuebner #define SRST_USBHOST0_AHB 135 299d8567e39SHeiko Stuebner #define SRST_USBHOST0_PHY 136 300d8567e39SHeiko Stuebner #define SRST_USBHOST0_CON 137 301d8567e39SHeiko Stuebner #define SRST_USBOTG_UTMI 138 302d8567e39SHeiko Stuebner #define SRST_USBHOST1_UTMI 139 303d8567e39SHeiko Stuebner #define SRST_USB_ADP 141 304d8567e39SHeiko Stuebner 305d8567e39SHeiko Stuebner #define SRST_CORESIGHT 144 306d8567e39SHeiko Stuebner #define SRST_PD_CORE_AHB_NOC 145 307d8567e39SHeiko Stuebner #define SRST_PD_CORE_APB_NOC 146 308d8567e39SHeiko Stuebner #define SRST_GIC 148 309d8567e39SHeiko Stuebner #define SRST_LCDC_PWM0 149 310d8567e39SHeiko Stuebner #define SRST_RGA_H2P_BRG 153 311d8567e39SHeiko Stuebner #define SRST_VIDEO 154 312d8567e39SHeiko Stuebner #define SRST_GPU_CFG_NIU 157 313d8567e39SHeiko Stuebner #define SRST_TSADC 159 314d8567e39SHeiko Stuebner 315d8567e39SHeiko Stuebner #define SRST_DDRPHY0 160 316d8567e39SHeiko Stuebner #define SRST_DDRPHY0_APB 161 317d8567e39SHeiko Stuebner #define SRST_DDRCTRL0 162 318d8567e39SHeiko Stuebner #define SRST_DDRCTRL0_APB 163 319d8567e39SHeiko Stuebner #define SRST_VIDEO_NIU 165 320d8567e39SHeiko Stuebner #define SRST_VIDEO_NIU_AHB 167 321d8567e39SHeiko Stuebner #define SRST_DDRMSCH0 170 322d8567e39SHeiko Stuebner #define SRST_PDBUS_AHB 173 323d8567e39SHeiko Stuebner #define SRST_CRYPTO 174 324d8567e39SHeiko Stuebner 325d8567e39SHeiko Stuebner #define SRST_UART0 179 326d8567e39SHeiko Stuebner #define SRST_UART1 180 327d8567e39SHeiko Stuebner #define SRST_UART2 181 328d8567e39SHeiko Stuebner #define SRST_UART3 182 329d8567e39SHeiko Stuebner #define SRST_UART4 183 330d8567e39SHeiko Stuebner #define SRST_SIMC 186 331d8567e39SHeiko Stuebner #define SRST_TSP 188 332d8567e39SHeiko Stuebner #define SRST_TSP_CLKIN0 189 333d8567e39SHeiko Stuebner 334d8567e39SHeiko Stuebner #define SRST_CORE_L0 192 335d8567e39SHeiko Stuebner #define SRST_CORE_L1 193 336d8567e39SHeiko Stuebner #define SRST_CORE_L2 194 337d8567e39SHeiko Stuebner #define SRST_CORE_L3 195 338d8567e39SHeiko Stuebner #define SRST_CORE_L0_PO 195 339d8567e39SHeiko Stuebner #define SRST_CORE_L1_PO 197 340d8567e39SHeiko Stuebner #define SRST_CORE_L2_PO 198 341d8567e39SHeiko Stuebner #define SRST_CORE_L3_PO 199 342d8567e39SHeiko Stuebner #define SRST_L2_L 200 343d8567e39SHeiko Stuebner #define SRST_ADB_L 201 344d8567e39SHeiko Stuebner #define SRST_PD_CORE_L_NIU 202 345d8567e39SHeiko Stuebner #define SRST_CCI_SYS 203 346d8567e39SHeiko Stuebner #define SRST_CCI_DDR 204 347d8567e39SHeiko Stuebner #define SRST_CCI 205 348d8567e39SHeiko Stuebner #define SRST_SOCDBG_L 206 349d8567e39SHeiko Stuebner #define SRST_CORE_L_DBG 207 350d8567e39SHeiko Stuebner 351d8567e39SHeiko Stuebner #define SRST_CORE_B0_NC 208 352d8567e39SHeiko Stuebner #define SRST_CORE_B0_PO_NC 209 353d8567e39SHeiko Stuebner #define SRST_L2_B_NC 210 354d8567e39SHeiko Stuebner #define SRST_ADB_B_NC 211 355d8567e39SHeiko Stuebner #define SRST_PD_CORE_B_NIU_NC 212 356d8567e39SHeiko Stuebner #define SRST_PDBUS_STRSYS_NC 213 357d8567e39SHeiko Stuebner #define SRST_CORE_L0_NC 214 358d8567e39SHeiko Stuebner #define SRST_CORE_L0_PO_NC 215 359d8567e39SHeiko Stuebner #define SRST_L2_L_NC 216 360d8567e39SHeiko Stuebner #define SRST_ADB_L_NC 217 361d8567e39SHeiko Stuebner #define SRST_PD_CORE_L_NIU_NC 218 362d8567e39SHeiko Stuebner #define SRST_CCI_SYS_NC 219 363d8567e39SHeiko Stuebner #define SRST_CCI_DDR_NC 220 364d8567e39SHeiko Stuebner #define SRST_CCI_NC 221 365d8567e39SHeiko Stuebner #define SRST_TRACE_NC 222 366d8567e39SHeiko Stuebner 367d8567e39SHeiko Stuebner #define SRST_TIMER00 224 368d8567e39SHeiko Stuebner #define SRST_TIMER01 225 369d8567e39SHeiko Stuebner #define SRST_TIMER02 226 370d8567e39SHeiko Stuebner #define SRST_TIMER03 227 371d8567e39SHeiko Stuebner #define SRST_TIMER04 228 372d8567e39SHeiko Stuebner #define SRST_TIMER05 229 373d8567e39SHeiko Stuebner #define SRST_TIMER10 230 374d8567e39SHeiko Stuebner #define SRST_TIMER11 231 375d8567e39SHeiko Stuebner #define SRST_TIMER12 232 376d8567e39SHeiko Stuebner #define SRST_TIMER13 233 377d8567e39SHeiko Stuebner #define SRST_TIMER14 234 378d8567e39SHeiko Stuebner #define SRST_TIMER15 235 379d8567e39SHeiko Stuebner #define SRST_TIMER0_APB 236 380d8567e39SHeiko Stuebner #define SRST_TIMER1_APB 237 381d8567e39SHeiko Stuebner 382d8567e39SHeiko Stuebner #endif 383