1b9e4ba54SHeiko Stübner /* 2b9e4ba54SHeiko Stübner * Copyright (c) 2014 MundoReader S.L. 3b9e4ba54SHeiko Stübner * Author: Heiko Stuebner <heiko@sntech.de> 4b9e4ba54SHeiko Stübner * 5b9e4ba54SHeiko Stübner * This program is free software; you can redistribute it and/or modify 6b9e4ba54SHeiko Stübner * it under the terms of the GNU General Public License as published by 7b9e4ba54SHeiko Stübner * the Free Software Foundation; either version 2 of the License, or 8b9e4ba54SHeiko Stübner * (at your option) any later version. 9b9e4ba54SHeiko Stübner * 10b9e4ba54SHeiko Stübner * This program is distributed in the hope that it will be useful, 11b9e4ba54SHeiko Stübner * but WITHOUT ANY WARRANTY; without even the implied warranty of 12b9e4ba54SHeiko Stübner * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13b9e4ba54SHeiko Stübner * GNU General Public License for more details. 14b9e4ba54SHeiko Stübner */ 15b9e4ba54SHeiko Stübner 167c8f03d5SHeiko Stuebner #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H 177c8f03d5SHeiko Stuebner #define _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H 187c8f03d5SHeiko Stuebner 19b9e4ba54SHeiko Stübner /* core clocks */ 20b9e4ba54SHeiko Stübner #define PLL_APLL 1 21b9e4ba54SHeiko Stübner #define PLL_DPLL 2 22b9e4ba54SHeiko Stübner #define PLL_CPLL 3 23b9e4ba54SHeiko Stübner #define PLL_GPLL 4 24b9e4ba54SHeiko Stübner #define PLL_NPLL 5 254d742e62SHeiko Stuebner #define ARMCLK 6 26b9e4ba54SHeiko Stübner 27b9e4ba54SHeiko Stübner /* sclk gates (special clocks) */ 28b9e4ba54SHeiko Stübner #define SCLK_GPU 64 29b9e4ba54SHeiko Stübner #define SCLK_SPI0 65 30b9e4ba54SHeiko Stübner #define SCLK_SPI1 66 31b9e4ba54SHeiko Stübner #define SCLK_SPI2 67 32b9e4ba54SHeiko Stübner #define SCLK_SDMMC 68 33b9e4ba54SHeiko Stübner #define SCLK_SDIO0 69 34b9e4ba54SHeiko Stübner #define SCLK_SDIO1 70 35b9e4ba54SHeiko Stübner #define SCLK_EMMC 71 36b9e4ba54SHeiko Stübner #define SCLK_TSADC 72 37b9e4ba54SHeiko Stübner #define SCLK_SARADC 73 38b9e4ba54SHeiko Stübner #define SCLK_PS2C 74 39b9e4ba54SHeiko Stübner #define SCLK_NANDC0 75 40b9e4ba54SHeiko Stübner #define SCLK_NANDC1 76 41b9e4ba54SHeiko Stübner #define SCLK_UART0 77 42b9e4ba54SHeiko Stübner #define SCLK_UART1 78 43b9e4ba54SHeiko Stübner #define SCLK_UART2 79 44b9e4ba54SHeiko Stübner #define SCLK_UART3 80 45b9e4ba54SHeiko Stübner #define SCLK_UART4 81 46b9e4ba54SHeiko Stübner #define SCLK_I2S0 82 47b9e4ba54SHeiko Stübner #define SCLK_SPDIF 83 48b9e4ba54SHeiko Stübner #define SCLK_SPDIF8CH 84 49b9e4ba54SHeiko Stübner #define SCLK_TIMER0 85 50b9e4ba54SHeiko Stübner #define SCLK_TIMER1 86 51b9e4ba54SHeiko Stübner #define SCLK_TIMER2 87 52b9e4ba54SHeiko Stübner #define SCLK_TIMER3 88 53b9e4ba54SHeiko Stübner #define SCLK_TIMER4 89 54b9e4ba54SHeiko Stübner #define SCLK_TIMER5 90 55b9e4ba54SHeiko Stübner #define SCLK_TIMER6 91 56b9e4ba54SHeiko Stübner #define SCLK_HSADC 92 57b9e4ba54SHeiko Stübner #define SCLK_OTGPHY0 93 58b9e4ba54SHeiko Stübner #define SCLK_OTGPHY1 94 59b9e4ba54SHeiko Stübner #define SCLK_OTGPHY2 95 60b9e4ba54SHeiko Stübner #define SCLK_OTG_ADP 96 61b9e4ba54SHeiko Stübner #define SCLK_HSICPHY480M 97 62b9e4ba54SHeiko Stübner #define SCLK_HSICPHY12M 98 63b9e4ba54SHeiko Stübner #define SCLK_MACREF 99 64b9e4ba54SHeiko Stübner #define SCLK_LCDC_PWM0 100 65b9e4ba54SHeiko Stübner #define SCLK_LCDC_PWM1 101 66b9e4ba54SHeiko Stübner #define SCLK_MAC_RX 102 67b9e4ba54SHeiko Stübner #define SCLK_MAC_TX 103 685e9a3d70SKever Yang #define SCLK_EDP_24M 104 695e9a3d70SKever Yang #define SCLK_EDP 105 705e9a3d70SKever Yang #define SCLK_RGA 106 715e9a3d70SKever Yang #define SCLK_ISP 107 725e9a3d70SKever Yang #define SCLK_ISP_JPE 108 735e9a3d70SKever Yang #define SCLK_HDMI_HDCP 109 745e9a3d70SKever Yang #define SCLK_HDMI_CEC 110 755e9a3d70SKever Yang #define SCLK_HEVC_CABAC 111 765e9a3d70SKever Yang #define SCLK_HEVC_CORE 112 776d288b16SSonny Rao #define SCLK_I2S0_OUT 113 78c1c9f2ccSAlexandru M Stan #define SCLK_SDMMC_DRV 114 79c1c9f2ccSAlexandru M Stan #define SCLK_SDIO0_DRV 115 80c1c9f2ccSAlexandru M Stan #define SCLK_SDIO1_DRV 116 81c1c9f2ccSAlexandru M Stan #define SCLK_EMMC_DRV 117 82c1c9f2ccSAlexandru M Stan #define SCLK_SDMMC_SAMPLE 118 83c1c9f2ccSAlexandru M Stan #define SCLK_SDIO0_SAMPLE 119 84c1c9f2ccSAlexandru M Stan #define SCLK_SDIO1_SAMPLE 120 85c1c9f2ccSAlexandru M Stan #define SCLK_EMMC_SAMPLE 121 8619ce828cSKever Yang #define SCLK_USBPHY480M_SRC 122 8719da34b4SHuang Lin #define SCLK_PVTM_CORE 123 8819da34b4SHuang Lin #define SCLK_PVTM_GPU 124 8994d5d6a0SZain Wang #define SCLK_CRYPTO 125 90c6d49fbcSChris Zhong #define SCLK_MIPIDSI_24M 126 91*db86dadfSJacob Chen #define SCLK_VIP_OUT 127 92b9e4ba54SHeiko Stübner 933cf8e53aSRoger Chen #define SCLK_MAC 151 943cf8e53aSRoger Chen #define SCLK_MACREF_OUT 152 953cf8e53aSRoger Chen 96b9e4ba54SHeiko Stübner #define DCLK_VOP0 190 97b9e4ba54SHeiko Stübner #define DCLK_VOP1 191 98b9e4ba54SHeiko Stübner 99b9e4ba54SHeiko Stübner /* aclk gates */ 100b9e4ba54SHeiko Stübner #define ACLK_GPU 192 101b9e4ba54SHeiko Stübner #define ACLK_DMAC1 193 102b9e4ba54SHeiko Stübner #define ACLK_DMAC2 194 103b9e4ba54SHeiko Stübner #define ACLK_MMU 195 104b9e4ba54SHeiko Stübner #define ACLK_GMAC 196 105b9e4ba54SHeiko Stübner #define ACLK_VOP0 197 106b9e4ba54SHeiko Stübner #define ACLK_VOP1 198 107b9e4ba54SHeiko Stübner #define ACLK_CRYPTO 199 108b9e4ba54SHeiko Stübner #define ACLK_RGA 200 1095e9a3d70SKever Yang #define ACLK_RGA_NIU 201 1105e9a3d70SKever Yang #define ACLK_IEP 202 1115e9a3d70SKever Yang #define ACLK_VIO0_NIU 203 1125e9a3d70SKever Yang #define ACLK_VIP 204 1135e9a3d70SKever Yang #define ACLK_ISP 205 1145e9a3d70SKever Yang #define ACLK_VIO1_NIU 206 1155e9a3d70SKever Yang #define ACLK_HEVC 207 1165e9a3d70SKever Yang #define ACLK_VCODEC 208 1175e9a3d70SKever Yang #define ACLK_CPU 209 1185e9a3d70SKever Yang #define ACLK_PERI 210 119b9e4ba54SHeiko Stübner 120b9e4ba54SHeiko Stübner /* pclk gates */ 121b9e4ba54SHeiko Stübner #define PCLK_GPIO0 320 122b9e4ba54SHeiko Stübner #define PCLK_GPIO1 321 123b9e4ba54SHeiko Stübner #define PCLK_GPIO2 322 124b9e4ba54SHeiko Stübner #define PCLK_GPIO3 323 125b9e4ba54SHeiko Stübner #define PCLK_GPIO4 324 126b9e4ba54SHeiko Stübner #define PCLK_GPIO5 325 127b9e4ba54SHeiko Stübner #define PCLK_GPIO6 326 128b9e4ba54SHeiko Stübner #define PCLK_GPIO7 327 129b9e4ba54SHeiko Stübner #define PCLK_GPIO8 328 130b9e4ba54SHeiko Stübner #define PCLK_GRF 329 131b9e4ba54SHeiko Stübner #define PCLK_SGRF 330 132b9e4ba54SHeiko Stübner #define PCLK_PMU 331 133b9e4ba54SHeiko Stübner #define PCLK_I2C0 332 134b9e4ba54SHeiko Stübner #define PCLK_I2C1 333 135b9e4ba54SHeiko Stübner #define PCLK_I2C2 334 136b9e4ba54SHeiko Stübner #define PCLK_I2C3 335 137b9e4ba54SHeiko Stübner #define PCLK_I2C4 336 138b9e4ba54SHeiko Stübner #define PCLK_I2C5 337 139b9e4ba54SHeiko Stübner #define PCLK_SPI0 338 140b9e4ba54SHeiko Stübner #define PCLK_SPI1 339 141b9e4ba54SHeiko Stübner #define PCLK_SPI2 340 142b9e4ba54SHeiko Stübner #define PCLK_UART0 341 143b9e4ba54SHeiko Stübner #define PCLK_UART1 342 144b9e4ba54SHeiko Stübner #define PCLK_UART2 343 145b9e4ba54SHeiko Stübner #define PCLK_UART3 344 146b9e4ba54SHeiko Stübner #define PCLK_UART4 345 147b9e4ba54SHeiko Stübner #define PCLK_TSADC 346 148b9e4ba54SHeiko Stübner #define PCLK_SARADC 347 149b9e4ba54SHeiko Stübner #define PCLK_SIM 348 150b9e4ba54SHeiko Stübner #define PCLK_GMAC 349 151b9e4ba54SHeiko Stübner #define PCLK_PWM 350 152b9e4ba54SHeiko Stübner #define PCLK_RKPWM 351 153b9e4ba54SHeiko Stübner #define PCLK_PS2C 352 154b9e4ba54SHeiko Stübner #define PCLK_TIMER 353 155b9e4ba54SHeiko Stübner #define PCLK_TZPC 354 1565e9a3d70SKever Yang #define PCLK_EDP_CTRL 355 1575e9a3d70SKever Yang #define PCLK_MIPI_DSI0 356 1585e9a3d70SKever Yang #define PCLK_MIPI_DSI1 357 1595e9a3d70SKever Yang #define PCLK_MIPI_CSI 358 1605e9a3d70SKever Yang #define PCLK_LVDS_PHY 359 1615e9a3d70SKever Yang #define PCLK_HDMI_CTRL 360 1625e9a3d70SKever Yang #define PCLK_VIO2_H2P 361 1635e9a3d70SKever Yang #define PCLK_CPU 362 1645e9a3d70SKever Yang #define PCLK_PERI 363 1651ae2b016SJeff Chen #define PCLK_DDRUPCTL0 364 1661ae2b016SJeff Chen #define PCLK_PUBL0 365 1671ae2b016SJeff Chen #define PCLK_DDRUPCTL1 366 1681ae2b016SJeff Chen #define PCLK_PUBL1 367 169b82465c9SHeiko Stuebner #define PCLK_WDT 368 170b457c1e4SZhengShunQian #define PCLK_EFUSE256 369 171b457c1e4SZhengShunQian #define PCLK_EFUSE1024 370 17265476530SJacob Chen #define PCLK_ISP_IN 371 173b9e4ba54SHeiko Stübner 174b9e4ba54SHeiko Stübner /* hclk gates */ 175b9e4ba54SHeiko Stübner #define HCLK_GPS 448 176b9e4ba54SHeiko Stübner #define HCLK_OTG0 449 177b9e4ba54SHeiko Stübner #define HCLK_USBHOST0 450 178b9e4ba54SHeiko Stübner #define HCLK_USBHOST1 451 179b9e4ba54SHeiko Stübner #define HCLK_HSIC 452 180b9e4ba54SHeiko Stübner #define HCLK_NANDC0 453 181b9e4ba54SHeiko Stübner #define HCLK_NANDC1 454 182b9e4ba54SHeiko Stübner #define HCLK_TSP 455 183b9e4ba54SHeiko Stübner #define HCLK_SDMMC 456 184b9e4ba54SHeiko Stübner #define HCLK_SDIO0 457 185b9e4ba54SHeiko Stübner #define HCLK_SDIO1 458 186b9e4ba54SHeiko Stübner #define HCLK_EMMC 459 187b9e4ba54SHeiko Stübner #define HCLK_HSADC 460 188b9e4ba54SHeiko Stübner #define HCLK_CRYPTO 461 189b9e4ba54SHeiko Stübner #define HCLK_I2S0 462 190b9e4ba54SHeiko Stübner #define HCLK_SPDIF 463 191b9e4ba54SHeiko Stübner #define HCLK_SPDIF8CH 464 192b9e4ba54SHeiko Stübner #define HCLK_VOP0 465 193b9e4ba54SHeiko Stübner #define HCLK_VOP1 466 194b9e4ba54SHeiko Stübner #define HCLK_ROM 467 195b9e4ba54SHeiko Stübner #define HCLK_IEP 468 196b9e4ba54SHeiko Stübner #define HCLK_ISP 469 197b9e4ba54SHeiko Stübner #define HCLK_RGA 470 1985e9a3d70SKever Yang #define HCLK_VIO_AHB_ARBI 471 1995e9a3d70SKever Yang #define HCLK_VIO_NIU 472 2005e9a3d70SKever Yang #define HCLK_VIP 473 2015e9a3d70SKever Yang #define HCLK_VIO2_H2P 474 2025e9a3d70SKever Yang #define HCLK_HEVC 475 2035e9a3d70SKever Yang #define HCLK_VCODEC 476 2045e9a3d70SKever Yang #define HCLK_CPU 477 2055e9a3d70SKever Yang #define HCLK_PERI 478 206b9e4ba54SHeiko Stübner 2075e9a3d70SKever Yang #define CLK_NR_CLKS (HCLK_PERI + 1) 208b9e4ba54SHeiko Stübner 209b9e4ba54SHeiko Stübner /* soft-reset indices */ 210b9e4ba54SHeiko Stübner #define SRST_CORE0 0 211b9e4ba54SHeiko Stübner #define SRST_CORE1 1 212b9e4ba54SHeiko Stübner #define SRST_CORE2 2 213b9e4ba54SHeiko Stübner #define SRST_CORE3 3 214b9e4ba54SHeiko Stübner #define SRST_CORE0_PO 4 215b9e4ba54SHeiko Stübner #define SRST_CORE1_PO 5 216b9e4ba54SHeiko Stübner #define SRST_CORE2_PO 6 217b9e4ba54SHeiko Stübner #define SRST_CORE3_PO 7 218b9e4ba54SHeiko Stübner #define SRST_PDCORE_STRSYS 8 219b9e4ba54SHeiko Stübner #define SRST_PDBUS_STRSYS 9 220b9e4ba54SHeiko Stübner #define SRST_L2C 10 221b9e4ba54SHeiko Stübner #define SRST_TOPDBG 11 222b9e4ba54SHeiko Stübner #define SRST_CORE0_DBG 12 223b9e4ba54SHeiko Stübner #define SRST_CORE1_DBG 13 224b9e4ba54SHeiko Stübner #define SRST_CORE2_DBG 14 225b9e4ba54SHeiko Stübner #define SRST_CORE3_DBG 15 226b9e4ba54SHeiko Stübner 227b9e4ba54SHeiko Stübner #define SRST_PDBUG_AHB_ARBITOR 16 228b9e4ba54SHeiko Stübner #define SRST_EFUSE256 17 229b9e4ba54SHeiko Stübner #define SRST_DMAC1 18 230b9e4ba54SHeiko Stübner #define SRST_INTMEM 19 231b9e4ba54SHeiko Stübner #define SRST_ROM 20 232b9e4ba54SHeiko Stübner #define SRST_SPDIF8CH 21 233b9e4ba54SHeiko Stübner #define SRST_TIMER 22 234b9e4ba54SHeiko Stübner #define SRST_I2S0 23 235b9e4ba54SHeiko Stübner #define SRST_SPDIF 24 236b9e4ba54SHeiko Stübner #define SRST_TIMER0 25 237b9e4ba54SHeiko Stübner #define SRST_TIMER1 26 238b9e4ba54SHeiko Stübner #define SRST_TIMER2 27 239b9e4ba54SHeiko Stübner #define SRST_TIMER3 28 240b9e4ba54SHeiko Stübner #define SRST_TIMER4 29 241b9e4ba54SHeiko Stübner #define SRST_TIMER5 30 242b9e4ba54SHeiko Stübner #define SRST_EFUSE 31 243b9e4ba54SHeiko Stübner 244b9e4ba54SHeiko Stübner #define SRST_GPIO0 32 245b9e4ba54SHeiko Stübner #define SRST_GPIO1 33 246b9e4ba54SHeiko Stübner #define SRST_GPIO2 34 247b9e4ba54SHeiko Stübner #define SRST_GPIO3 35 248b9e4ba54SHeiko Stübner #define SRST_GPIO4 36 249b9e4ba54SHeiko Stübner #define SRST_GPIO5 37 250b9e4ba54SHeiko Stübner #define SRST_GPIO6 38 251b9e4ba54SHeiko Stübner #define SRST_GPIO7 39 252b9e4ba54SHeiko Stübner #define SRST_GPIO8 40 253b9e4ba54SHeiko Stübner #define SRST_I2C0 42 254b9e4ba54SHeiko Stübner #define SRST_I2C1 43 255b9e4ba54SHeiko Stübner #define SRST_I2C2 44 256b9e4ba54SHeiko Stübner #define SRST_I2C3 45 257b9e4ba54SHeiko Stübner #define SRST_I2C4 46 258b9e4ba54SHeiko Stübner #define SRST_I2C5 47 259b9e4ba54SHeiko Stübner 260b9e4ba54SHeiko Stübner #define SRST_DWPWM 48 261b9e4ba54SHeiko Stübner #define SRST_MMC_PERI 49 262b9e4ba54SHeiko Stübner #define SRST_PERIPH_MMU 50 263b9e4ba54SHeiko Stübner #define SRST_DAP 51 264b9e4ba54SHeiko Stübner #define SRST_DAP_SYS 52 265b9e4ba54SHeiko Stübner #define SRST_TPIU 53 266b9e4ba54SHeiko Stübner #define SRST_PMU_APB 54 267b9e4ba54SHeiko Stübner #define SRST_GRF 55 268b9e4ba54SHeiko Stübner #define SRST_PMU 56 269b9e4ba54SHeiko Stübner #define SRST_PERIPH_AXI 57 270b9e4ba54SHeiko Stübner #define SRST_PERIPH_AHB 58 271b9e4ba54SHeiko Stübner #define SRST_PERIPH_APB 59 272b9e4ba54SHeiko Stübner #define SRST_PERIPH_NIU 60 273b9e4ba54SHeiko Stübner #define SRST_PDPERI_AHB_ARBI 61 274b9e4ba54SHeiko Stübner #define SRST_EMEM 62 275b9e4ba54SHeiko Stübner #define SRST_USB_PERI 63 276b9e4ba54SHeiko Stübner 277b9e4ba54SHeiko Stübner #define SRST_DMAC2 64 278b9e4ba54SHeiko Stübner #define SRST_MAC 66 279b9e4ba54SHeiko Stübner #define SRST_GPS 67 280b9e4ba54SHeiko Stübner #define SRST_RKPWM 69 281b9e4ba54SHeiko Stübner #define SRST_CCP 71 282b9e4ba54SHeiko Stübner #define SRST_USBHOST0 72 283b9e4ba54SHeiko Stübner #define SRST_HSIC 73 284b9e4ba54SHeiko Stübner #define SRST_HSIC_AUX 74 285b9e4ba54SHeiko Stübner #define SRST_HSIC_PHY 75 286b9e4ba54SHeiko Stübner #define SRST_HSADC 76 287b9e4ba54SHeiko Stübner #define SRST_NANDC0 77 288b9e4ba54SHeiko Stübner #define SRST_NANDC1 78 289b9e4ba54SHeiko Stübner 290b9e4ba54SHeiko Stübner #define SRST_TZPC 80 291b9e4ba54SHeiko Stübner #define SRST_SPI0 83 292b9e4ba54SHeiko Stübner #define SRST_SPI1 84 293b9e4ba54SHeiko Stübner #define SRST_SPI2 85 294b9e4ba54SHeiko Stübner #define SRST_SARADC 87 295b9e4ba54SHeiko Stübner #define SRST_PDALIVE_NIU 88 296b9e4ba54SHeiko Stübner #define SRST_PDPMU_INTMEM 89 297b9e4ba54SHeiko Stübner #define SRST_PDPMU_NIU 90 298b9e4ba54SHeiko Stübner #define SRST_SGRF 91 299b9e4ba54SHeiko Stübner 300b9e4ba54SHeiko Stübner #define SRST_VIO_ARBI 96 301b9e4ba54SHeiko Stübner #define SRST_RGA_NIU 97 302b9e4ba54SHeiko Stübner #define SRST_VIO0_NIU_AXI 98 303b9e4ba54SHeiko Stübner #define SRST_VIO_NIU_AHB 99 304b9e4ba54SHeiko Stübner #define SRST_LCDC0_AXI 100 305b9e4ba54SHeiko Stübner #define SRST_LCDC0_AHB 101 306b9e4ba54SHeiko Stübner #define SRST_LCDC0_DCLK 102 307b9e4ba54SHeiko Stübner #define SRST_VIO1_NIU_AXI 103 308b9e4ba54SHeiko Stübner #define SRST_VIP 104 309b9e4ba54SHeiko Stübner #define SRST_RGA_CORE 105 310b9e4ba54SHeiko Stübner #define SRST_IEP_AXI 106 311b9e4ba54SHeiko Stübner #define SRST_IEP_AHB 107 312b9e4ba54SHeiko Stübner #define SRST_RGA_AXI 108 313b9e4ba54SHeiko Stübner #define SRST_RGA_AHB 109 314b9e4ba54SHeiko Stübner #define SRST_ISP 110 315b9e4ba54SHeiko Stübner #define SRST_EDP 111 316b9e4ba54SHeiko Stübner 317b9e4ba54SHeiko Stübner #define SRST_VCODEC_AXI 112 318b9e4ba54SHeiko Stübner #define SRST_VCODEC_AHB 113 319b9e4ba54SHeiko Stübner #define SRST_VIO_H2P 114 320b9e4ba54SHeiko Stübner #define SRST_MIPIDSI0 115 321b9e4ba54SHeiko Stübner #define SRST_MIPIDSI1 116 322b9e4ba54SHeiko Stübner #define SRST_MIPICSI 117 323b9e4ba54SHeiko Stübner #define SRST_LVDS_PHY 118 324b9e4ba54SHeiko Stübner #define SRST_LVDS_CON 119 325b9e4ba54SHeiko Stübner #define SRST_GPU 120 326b9e4ba54SHeiko Stübner #define SRST_HDMI 121 327b9e4ba54SHeiko Stübner #define SRST_CORE_PVTM 124 328b9e4ba54SHeiko Stübner #define SRST_GPU_PVTM 125 329b9e4ba54SHeiko Stübner 330b9e4ba54SHeiko Stübner #define SRST_MMC0 128 331b9e4ba54SHeiko Stübner #define SRST_SDIO0 129 332b9e4ba54SHeiko Stübner #define SRST_SDIO1 130 333b9e4ba54SHeiko Stübner #define SRST_EMMC 131 334b9e4ba54SHeiko Stübner #define SRST_USBOTG_AHB 132 335b9e4ba54SHeiko Stübner #define SRST_USBOTG_PHY 133 336b9e4ba54SHeiko Stübner #define SRST_USBOTG_CON 134 337b9e4ba54SHeiko Stübner #define SRST_USBHOST0_AHB 135 338b9e4ba54SHeiko Stübner #define SRST_USBHOST0_PHY 136 339b9e4ba54SHeiko Stübner #define SRST_USBHOST0_CON 137 340b9e4ba54SHeiko Stübner #define SRST_USBHOST1_AHB 138 341b9e4ba54SHeiko Stübner #define SRST_USBHOST1_PHY 139 342b9e4ba54SHeiko Stübner #define SRST_USBHOST1_CON 140 343b9e4ba54SHeiko Stübner #define SRST_USB_ADP 141 344b9e4ba54SHeiko Stübner #define SRST_ACC_EFUSE 142 3454b47c3f5SMark yao 3464b47c3f5SMark yao #define SRST_CORESIGHT 144 3474b47c3f5SMark yao #define SRST_PD_CORE_AHB_NOC 145 3484b47c3f5SMark yao #define SRST_PD_CORE_APB_NOC 146 3494b47c3f5SMark yao #define SRST_PD_CORE_MP_AXI 147 3504b47c3f5SMark yao #define SRST_GIC 148 3514b47c3f5SMark yao #define SRST_LCDC_PWM0 149 3524b47c3f5SMark yao #define SRST_LCDC_PWM1 150 3534b47c3f5SMark yao #define SRST_VIO0_H2P_BRG 151 3544b47c3f5SMark yao #define SRST_VIO1_H2P_BRG 152 3554b47c3f5SMark yao #define SRST_RGA_H2P_BRG 153 3564b47c3f5SMark yao #define SRST_HEVC 154 3574b47c3f5SMark yao #define SRST_TSADC 159 3584b47c3f5SMark yao 3594b47c3f5SMark yao #define SRST_DDRPHY0 160 3604b47c3f5SMark yao #define SRST_DDRPHY0_APB 161 3614b47c3f5SMark yao #define SRST_DDRCTRL0 162 3624b47c3f5SMark yao #define SRST_DDRCTRL0_APB 163 3634b47c3f5SMark yao #define SRST_DDRPHY0_CTRL 164 3644b47c3f5SMark yao #define SRST_DDRPHY1 165 3654b47c3f5SMark yao #define SRST_DDRPHY1_APB 166 3664b47c3f5SMark yao #define SRST_DDRCTRL1 167 3674b47c3f5SMark yao #define SRST_DDRCTRL1_APB 168 3684b47c3f5SMark yao #define SRST_DDRPHY1_CTRL 169 3694b47c3f5SMark yao #define SRST_DDRMSCH0 170 3704b47c3f5SMark yao #define SRST_DDRMSCH1 171 3714b47c3f5SMark yao #define SRST_CRYPTO 174 3724b47c3f5SMark yao #define SRST_C2C_HOST 175 3734b47c3f5SMark yao 3744b47c3f5SMark yao #define SRST_LCDC1_AXI 176 3754b47c3f5SMark yao #define SRST_LCDC1_AHB 177 3764b47c3f5SMark yao #define SRST_LCDC1_DCLK 178 3774b47c3f5SMark yao #define SRST_UART0 179 3784b47c3f5SMark yao #define SRST_UART1 180 3794b47c3f5SMark yao #define SRST_UART2 181 3804b47c3f5SMark yao #define SRST_UART3 182 3814b47c3f5SMark yao #define SRST_UART4 183 3824b47c3f5SMark yao #define SRST_SIMC 186 3834b47c3f5SMark yao #define SRST_PS2C 187 3844b47c3f5SMark yao #define SRST_TSP 188 3854b47c3f5SMark yao #define SRST_TSP_CLKIN0 189 3864b47c3f5SMark yao #define SRST_TSP_CLKIN1 190 3874b47c3f5SMark yao #define SRST_TSP_27M 191 3887c8f03d5SHeiko Stuebner 3897c8f03d5SHeiko Stuebner #endif 390