xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/rk3288-cru.h (revision 3a39d672e7f48b8d6b91a09afa4b55352773b4b5)
1*c942fddfSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2b9e4ba54SHeiko Stübner /*
3b9e4ba54SHeiko Stübner  * Copyright (c) 2014 MundoReader S.L.
4b9e4ba54SHeiko Stübner  * Author: Heiko Stuebner <heiko@sntech.de>
5b9e4ba54SHeiko Stübner  */
6b9e4ba54SHeiko Stübner 
77c8f03d5SHeiko Stuebner #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
87c8f03d5SHeiko Stuebner #define _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H
97c8f03d5SHeiko Stuebner 
10b9e4ba54SHeiko Stübner /* core clocks */
11b9e4ba54SHeiko Stübner #define PLL_APLL		1
12b9e4ba54SHeiko Stübner #define PLL_DPLL		2
13b9e4ba54SHeiko Stübner #define PLL_CPLL		3
14b9e4ba54SHeiko Stübner #define PLL_GPLL		4
15b9e4ba54SHeiko Stübner #define PLL_NPLL		5
164d742e62SHeiko Stuebner #define ARMCLK			6
17b9e4ba54SHeiko Stübner 
18b9e4ba54SHeiko Stübner /* sclk gates (special clocks) */
19b9e4ba54SHeiko Stübner #define SCLK_GPU		64
20b9e4ba54SHeiko Stübner #define SCLK_SPI0		65
21b9e4ba54SHeiko Stübner #define SCLK_SPI1		66
22b9e4ba54SHeiko Stübner #define SCLK_SPI2		67
23b9e4ba54SHeiko Stübner #define SCLK_SDMMC		68
24b9e4ba54SHeiko Stübner #define SCLK_SDIO0		69
25b9e4ba54SHeiko Stübner #define SCLK_SDIO1		70
26b9e4ba54SHeiko Stübner #define SCLK_EMMC		71
27b9e4ba54SHeiko Stübner #define SCLK_TSADC		72
28b9e4ba54SHeiko Stübner #define SCLK_SARADC		73
29b9e4ba54SHeiko Stübner #define SCLK_PS2C		74
30b9e4ba54SHeiko Stübner #define SCLK_NANDC0		75
31b9e4ba54SHeiko Stübner #define SCLK_NANDC1		76
32b9e4ba54SHeiko Stübner #define SCLK_UART0		77
33b9e4ba54SHeiko Stübner #define SCLK_UART1		78
34b9e4ba54SHeiko Stübner #define SCLK_UART2		79
35b9e4ba54SHeiko Stübner #define SCLK_UART3		80
36b9e4ba54SHeiko Stübner #define SCLK_UART4		81
37b9e4ba54SHeiko Stübner #define SCLK_I2S0		82
38b9e4ba54SHeiko Stübner #define SCLK_SPDIF		83
39b9e4ba54SHeiko Stübner #define SCLK_SPDIF8CH		84
40b9e4ba54SHeiko Stübner #define SCLK_TIMER0		85
41b9e4ba54SHeiko Stübner #define SCLK_TIMER1		86
42b9e4ba54SHeiko Stübner #define SCLK_TIMER2		87
43b9e4ba54SHeiko Stübner #define SCLK_TIMER3		88
44b9e4ba54SHeiko Stübner #define SCLK_TIMER4		89
45b9e4ba54SHeiko Stübner #define SCLK_TIMER5		90
46b9e4ba54SHeiko Stübner #define SCLK_TIMER6		91
47b9e4ba54SHeiko Stübner #define SCLK_HSADC		92
48b9e4ba54SHeiko Stübner #define SCLK_OTGPHY0		93
49b9e4ba54SHeiko Stübner #define SCLK_OTGPHY1		94
50b9e4ba54SHeiko Stübner #define SCLK_OTGPHY2		95
51b9e4ba54SHeiko Stübner #define SCLK_OTG_ADP		96
52b9e4ba54SHeiko Stübner #define SCLK_HSICPHY480M	97
53b9e4ba54SHeiko Stübner #define SCLK_HSICPHY12M		98
54b9e4ba54SHeiko Stübner #define SCLK_MACREF		99
55b9e4ba54SHeiko Stübner #define SCLK_LCDC_PWM0		100
56b9e4ba54SHeiko Stübner #define SCLK_LCDC_PWM1		101
57b9e4ba54SHeiko Stübner #define SCLK_MAC_RX		102
58b9e4ba54SHeiko Stübner #define SCLK_MAC_TX		103
595e9a3d70SKever Yang #define SCLK_EDP_24M		104
605e9a3d70SKever Yang #define SCLK_EDP		105
615e9a3d70SKever Yang #define SCLK_RGA		106
625e9a3d70SKever Yang #define SCLK_ISP		107
635e9a3d70SKever Yang #define SCLK_ISP_JPE		108
645e9a3d70SKever Yang #define SCLK_HDMI_HDCP		109
655e9a3d70SKever Yang #define SCLK_HDMI_CEC		110
665e9a3d70SKever Yang #define SCLK_HEVC_CABAC		111
675e9a3d70SKever Yang #define SCLK_HEVC_CORE		112
686d288b16SSonny Rao #define SCLK_I2S0_OUT		113
69c1c9f2ccSAlexandru M Stan #define SCLK_SDMMC_DRV		114
70c1c9f2ccSAlexandru M Stan #define SCLK_SDIO0_DRV		115
71c1c9f2ccSAlexandru M Stan #define SCLK_SDIO1_DRV		116
72c1c9f2ccSAlexandru M Stan #define SCLK_EMMC_DRV		117
73c1c9f2ccSAlexandru M Stan #define SCLK_SDMMC_SAMPLE	118
74c1c9f2ccSAlexandru M Stan #define SCLK_SDIO0_SAMPLE	119
75c1c9f2ccSAlexandru M Stan #define SCLK_SDIO1_SAMPLE	120
76c1c9f2ccSAlexandru M Stan #define SCLK_EMMC_SAMPLE	121
7719ce828cSKever Yang #define SCLK_USBPHY480M_SRC	122
7819da34b4SHuang Lin #define SCLK_PVTM_CORE		123
7919da34b4SHuang Lin #define SCLK_PVTM_GPU		124
8094d5d6a0SZain Wang #define SCLK_CRYPTO		125
81c6d49fbcSChris Zhong #define SCLK_MIPIDSI_24M	126
82db86dadfSJacob Chen #define SCLK_VIP_OUT		127
83b9e4ba54SHeiko Stübner 
843cf8e53aSRoger Chen #define SCLK_MAC		151
853cf8e53aSRoger Chen #define SCLK_MACREF_OUT		152
863cf8e53aSRoger Chen 
87b9e4ba54SHeiko Stübner #define DCLK_VOP0		190
88b9e4ba54SHeiko Stübner #define DCLK_VOP1		191
89b9e4ba54SHeiko Stübner 
90b9e4ba54SHeiko Stübner /* aclk gates */
91b9e4ba54SHeiko Stübner #define ACLK_GPU		192
92b9e4ba54SHeiko Stübner #define ACLK_DMAC1		193
93b9e4ba54SHeiko Stübner #define ACLK_DMAC2		194
94b9e4ba54SHeiko Stübner #define ACLK_MMU		195
95b9e4ba54SHeiko Stübner #define ACLK_GMAC		196
96b9e4ba54SHeiko Stübner #define ACLK_VOP0		197
97b9e4ba54SHeiko Stübner #define ACLK_VOP1		198
98b9e4ba54SHeiko Stübner #define ACLK_CRYPTO		199
99b9e4ba54SHeiko Stübner #define ACLK_RGA		200
1005e9a3d70SKever Yang #define ACLK_RGA_NIU		201
1015e9a3d70SKever Yang #define ACLK_IEP		202
1025e9a3d70SKever Yang #define ACLK_VIO0_NIU		203
1035e9a3d70SKever Yang #define ACLK_VIP		204
1045e9a3d70SKever Yang #define ACLK_ISP		205
1055e9a3d70SKever Yang #define ACLK_VIO1_NIU		206
1065e9a3d70SKever Yang #define ACLK_HEVC		207
1075e9a3d70SKever Yang #define ACLK_VCODEC		208
1085e9a3d70SKever Yang #define ACLK_CPU		209
1095e9a3d70SKever Yang #define ACLK_PERI		210
110b9e4ba54SHeiko Stübner 
111b9e4ba54SHeiko Stübner /* pclk gates */
112b9e4ba54SHeiko Stübner #define PCLK_GPIO0		320
113b9e4ba54SHeiko Stübner #define PCLK_GPIO1		321
114b9e4ba54SHeiko Stübner #define PCLK_GPIO2		322
115b9e4ba54SHeiko Stübner #define PCLK_GPIO3		323
116b9e4ba54SHeiko Stübner #define PCLK_GPIO4		324
117b9e4ba54SHeiko Stübner #define PCLK_GPIO5		325
118b9e4ba54SHeiko Stübner #define PCLK_GPIO6		326
119b9e4ba54SHeiko Stübner #define PCLK_GPIO7		327
120b9e4ba54SHeiko Stübner #define PCLK_GPIO8		328
121b9e4ba54SHeiko Stübner #define PCLK_GRF		329
122b9e4ba54SHeiko Stübner #define PCLK_SGRF		330
123b9e4ba54SHeiko Stübner #define PCLK_PMU		331
124b9e4ba54SHeiko Stübner #define PCLK_I2C0		332
125b9e4ba54SHeiko Stübner #define PCLK_I2C1		333
126b9e4ba54SHeiko Stübner #define PCLK_I2C2		334
127b9e4ba54SHeiko Stübner #define PCLK_I2C3		335
128b9e4ba54SHeiko Stübner #define PCLK_I2C4		336
129b9e4ba54SHeiko Stübner #define PCLK_I2C5		337
130b9e4ba54SHeiko Stübner #define PCLK_SPI0		338
131b9e4ba54SHeiko Stübner #define PCLK_SPI1		339
132b9e4ba54SHeiko Stübner #define PCLK_SPI2		340
133b9e4ba54SHeiko Stübner #define PCLK_UART0		341
134b9e4ba54SHeiko Stübner #define PCLK_UART1		342
135b9e4ba54SHeiko Stübner #define PCLK_UART2		343
136b9e4ba54SHeiko Stübner #define PCLK_UART3		344
137b9e4ba54SHeiko Stübner #define PCLK_UART4		345
138b9e4ba54SHeiko Stübner #define PCLK_TSADC		346
139b9e4ba54SHeiko Stübner #define PCLK_SARADC		347
140b9e4ba54SHeiko Stübner #define PCLK_SIM		348
141b9e4ba54SHeiko Stübner #define PCLK_GMAC		349
142b9e4ba54SHeiko Stübner #define PCLK_PWM		350
143b9e4ba54SHeiko Stübner #define PCLK_RKPWM		351
144b9e4ba54SHeiko Stübner #define PCLK_PS2C		352
145b9e4ba54SHeiko Stübner #define PCLK_TIMER		353
146b9e4ba54SHeiko Stübner #define PCLK_TZPC		354
1475e9a3d70SKever Yang #define PCLK_EDP_CTRL		355
1485e9a3d70SKever Yang #define PCLK_MIPI_DSI0		356
1495e9a3d70SKever Yang #define PCLK_MIPI_DSI1		357
1505e9a3d70SKever Yang #define PCLK_MIPI_CSI		358
1515e9a3d70SKever Yang #define PCLK_LVDS_PHY		359
1525e9a3d70SKever Yang #define PCLK_HDMI_CTRL		360
1535e9a3d70SKever Yang #define PCLK_VIO2_H2P		361
1545e9a3d70SKever Yang #define PCLK_CPU		362
1555e9a3d70SKever Yang #define PCLK_PERI		363
1561ae2b016SJeff Chen #define PCLK_DDRUPCTL0		364
1571ae2b016SJeff Chen #define PCLK_PUBL0		365
1581ae2b016SJeff Chen #define PCLK_DDRUPCTL1		366
1591ae2b016SJeff Chen #define PCLK_PUBL1		367
160b82465c9SHeiko Stuebner #define PCLK_WDT		368
161b457c1e4SZhengShunQian #define PCLK_EFUSE256		369
162b457c1e4SZhengShunQian #define PCLK_EFUSE1024		370
16365476530SJacob Chen #define PCLK_ISP_IN		371
164b9e4ba54SHeiko Stübner 
165b9e4ba54SHeiko Stübner /* hclk gates */
166b9e4ba54SHeiko Stübner #define HCLK_GPS		448
167b9e4ba54SHeiko Stübner #define HCLK_OTG0		449
168b9e4ba54SHeiko Stübner #define HCLK_USBHOST0		450
169b9e4ba54SHeiko Stübner #define HCLK_USBHOST1		451
170b9e4ba54SHeiko Stübner #define HCLK_HSIC		452
171b9e4ba54SHeiko Stübner #define HCLK_NANDC0		453
172b9e4ba54SHeiko Stübner #define HCLK_NANDC1		454
173b9e4ba54SHeiko Stübner #define HCLK_TSP		455
174b9e4ba54SHeiko Stübner #define HCLK_SDMMC		456
175b9e4ba54SHeiko Stübner #define HCLK_SDIO0		457
176b9e4ba54SHeiko Stübner #define HCLK_SDIO1		458
177b9e4ba54SHeiko Stübner #define HCLK_EMMC		459
178b9e4ba54SHeiko Stübner #define HCLK_HSADC		460
179b9e4ba54SHeiko Stübner #define HCLK_CRYPTO		461
180b9e4ba54SHeiko Stübner #define HCLK_I2S0		462
181b9e4ba54SHeiko Stübner #define HCLK_SPDIF		463
182b9e4ba54SHeiko Stübner #define HCLK_SPDIF8CH		464
183b9e4ba54SHeiko Stübner #define HCLK_VOP0		465
184b9e4ba54SHeiko Stübner #define HCLK_VOP1		466
185b9e4ba54SHeiko Stübner #define HCLK_ROM		467
186b9e4ba54SHeiko Stübner #define HCLK_IEP		468
187b9e4ba54SHeiko Stübner #define HCLK_ISP		469
188b9e4ba54SHeiko Stübner #define HCLK_RGA		470
1895e9a3d70SKever Yang #define HCLK_VIO_AHB_ARBI	471
1905e9a3d70SKever Yang #define HCLK_VIO_NIU		472
1915e9a3d70SKever Yang #define HCLK_VIP		473
1925e9a3d70SKever Yang #define HCLK_VIO2_H2P		474
1935e9a3d70SKever Yang #define HCLK_HEVC		475
1945e9a3d70SKever Yang #define HCLK_VCODEC		476
1955e9a3d70SKever Yang #define HCLK_CPU		477
1965e9a3d70SKever Yang #define HCLK_PERI		478
197b9e4ba54SHeiko Stübner 
198b9e4ba54SHeiko Stübner /* soft-reset indices */
199b9e4ba54SHeiko Stübner #define SRST_CORE0		0
200b9e4ba54SHeiko Stübner #define SRST_CORE1		1
201b9e4ba54SHeiko Stübner #define SRST_CORE2		2
202b9e4ba54SHeiko Stübner #define SRST_CORE3		3
203b9e4ba54SHeiko Stübner #define SRST_CORE0_PO		4
204b9e4ba54SHeiko Stübner #define SRST_CORE1_PO		5
205b9e4ba54SHeiko Stübner #define SRST_CORE2_PO		6
206b9e4ba54SHeiko Stübner #define SRST_CORE3_PO		7
207b9e4ba54SHeiko Stübner #define SRST_PDCORE_STRSYS	8
208b9e4ba54SHeiko Stübner #define SRST_PDBUS_STRSYS	9
209b9e4ba54SHeiko Stübner #define SRST_L2C		10
210b9e4ba54SHeiko Stübner #define SRST_TOPDBG		11
211b9e4ba54SHeiko Stübner #define SRST_CORE0_DBG		12
212b9e4ba54SHeiko Stübner #define SRST_CORE1_DBG		13
213b9e4ba54SHeiko Stübner #define SRST_CORE2_DBG		14
214b9e4ba54SHeiko Stübner #define SRST_CORE3_DBG		15
215b9e4ba54SHeiko Stübner 
216b9e4ba54SHeiko Stübner #define SRST_PDBUG_AHB_ARBITOR	16
217b9e4ba54SHeiko Stübner #define SRST_EFUSE256		17
218b9e4ba54SHeiko Stübner #define SRST_DMAC1		18
219b9e4ba54SHeiko Stübner #define SRST_INTMEM		19
220b9e4ba54SHeiko Stübner #define SRST_ROM		20
221b9e4ba54SHeiko Stübner #define SRST_SPDIF8CH		21
222b9e4ba54SHeiko Stübner #define SRST_TIMER		22
223b9e4ba54SHeiko Stübner #define SRST_I2S0		23
224b9e4ba54SHeiko Stübner #define SRST_SPDIF		24
225b9e4ba54SHeiko Stübner #define SRST_TIMER0		25
226b9e4ba54SHeiko Stübner #define SRST_TIMER1		26
227b9e4ba54SHeiko Stübner #define SRST_TIMER2		27
228b9e4ba54SHeiko Stübner #define SRST_TIMER3		28
229b9e4ba54SHeiko Stübner #define SRST_TIMER4		29
230b9e4ba54SHeiko Stübner #define SRST_TIMER5		30
231b9e4ba54SHeiko Stübner #define SRST_EFUSE		31
232b9e4ba54SHeiko Stübner 
233b9e4ba54SHeiko Stübner #define SRST_GPIO0		32
234b9e4ba54SHeiko Stübner #define SRST_GPIO1		33
235b9e4ba54SHeiko Stübner #define SRST_GPIO2		34
236b9e4ba54SHeiko Stübner #define SRST_GPIO3		35
237b9e4ba54SHeiko Stübner #define SRST_GPIO4		36
238b9e4ba54SHeiko Stübner #define SRST_GPIO5		37
239b9e4ba54SHeiko Stübner #define SRST_GPIO6		38
240b9e4ba54SHeiko Stübner #define SRST_GPIO7		39
241b9e4ba54SHeiko Stübner #define SRST_GPIO8		40
242b9e4ba54SHeiko Stübner #define SRST_I2C0		42
243b9e4ba54SHeiko Stübner #define SRST_I2C1		43
244b9e4ba54SHeiko Stübner #define SRST_I2C2		44
245b9e4ba54SHeiko Stübner #define SRST_I2C3		45
246b9e4ba54SHeiko Stübner #define SRST_I2C4		46
247b9e4ba54SHeiko Stübner #define SRST_I2C5		47
248b9e4ba54SHeiko Stübner 
249b9e4ba54SHeiko Stübner #define SRST_DWPWM		48
250b9e4ba54SHeiko Stübner #define SRST_MMC_PERI		49
251b9e4ba54SHeiko Stübner #define SRST_PERIPH_MMU		50
252b9e4ba54SHeiko Stübner #define SRST_DAP		51
253b9e4ba54SHeiko Stübner #define SRST_DAP_SYS		52
254b9e4ba54SHeiko Stübner #define SRST_TPIU		53
255b9e4ba54SHeiko Stübner #define SRST_PMU_APB		54
256b9e4ba54SHeiko Stübner #define SRST_GRF		55
257b9e4ba54SHeiko Stübner #define SRST_PMU		56
258b9e4ba54SHeiko Stübner #define SRST_PERIPH_AXI		57
259b9e4ba54SHeiko Stübner #define SRST_PERIPH_AHB		58
260b9e4ba54SHeiko Stübner #define SRST_PERIPH_APB		59
261b9e4ba54SHeiko Stübner #define SRST_PERIPH_NIU		60
262b9e4ba54SHeiko Stübner #define SRST_PDPERI_AHB_ARBI	61
263b9e4ba54SHeiko Stübner #define SRST_EMEM		62
264b9e4ba54SHeiko Stübner #define SRST_USB_PERI		63
265b9e4ba54SHeiko Stübner 
266b9e4ba54SHeiko Stübner #define SRST_DMAC2		64
267b9e4ba54SHeiko Stübner #define SRST_MAC		66
268b9e4ba54SHeiko Stübner #define SRST_GPS		67
269b9e4ba54SHeiko Stübner #define SRST_RKPWM		69
270b9e4ba54SHeiko Stübner #define SRST_CCP		71
271b9e4ba54SHeiko Stübner #define SRST_USBHOST0		72
272b9e4ba54SHeiko Stübner #define SRST_HSIC		73
273b9e4ba54SHeiko Stübner #define SRST_HSIC_AUX		74
274b9e4ba54SHeiko Stübner #define SRST_HSIC_PHY		75
275b9e4ba54SHeiko Stübner #define SRST_HSADC		76
276b9e4ba54SHeiko Stübner #define SRST_NANDC0		77
277b9e4ba54SHeiko Stübner #define SRST_NANDC1		78
278b9e4ba54SHeiko Stübner 
279b9e4ba54SHeiko Stübner #define SRST_TZPC		80
280b9e4ba54SHeiko Stübner #define SRST_SPI0		83
281b9e4ba54SHeiko Stübner #define SRST_SPI1		84
282b9e4ba54SHeiko Stübner #define SRST_SPI2		85
283b9e4ba54SHeiko Stübner #define SRST_SARADC		87
284b9e4ba54SHeiko Stübner #define SRST_PDALIVE_NIU	88
285b9e4ba54SHeiko Stübner #define SRST_PDPMU_INTMEM	89
286b9e4ba54SHeiko Stübner #define SRST_PDPMU_NIU		90
287b9e4ba54SHeiko Stübner #define SRST_SGRF		91
288b9e4ba54SHeiko Stübner 
289b9e4ba54SHeiko Stübner #define SRST_VIO_ARBI		96
290b9e4ba54SHeiko Stübner #define SRST_RGA_NIU		97
291b9e4ba54SHeiko Stübner #define SRST_VIO0_NIU_AXI	98
292b9e4ba54SHeiko Stübner #define SRST_VIO_NIU_AHB	99
293b9e4ba54SHeiko Stübner #define SRST_LCDC0_AXI		100
294b9e4ba54SHeiko Stübner #define SRST_LCDC0_AHB		101
295b9e4ba54SHeiko Stübner #define SRST_LCDC0_DCLK		102
296b9e4ba54SHeiko Stübner #define SRST_VIO1_NIU_AXI	103
297b9e4ba54SHeiko Stübner #define SRST_VIP		104
298b9e4ba54SHeiko Stübner #define SRST_RGA_CORE		105
299b9e4ba54SHeiko Stübner #define SRST_IEP_AXI		106
300b9e4ba54SHeiko Stübner #define SRST_IEP_AHB		107
301b9e4ba54SHeiko Stübner #define SRST_RGA_AXI		108
302b9e4ba54SHeiko Stübner #define SRST_RGA_AHB		109
303b9e4ba54SHeiko Stübner #define SRST_ISP		110
304b9e4ba54SHeiko Stübner #define SRST_EDP		111
305b9e4ba54SHeiko Stübner 
306b9e4ba54SHeiko Stübner #define SRST_VCODEC_AXI		112
307b9e4ba54SHeiko Stübner #define SRST_VCODEC_AHB		113
308b9e4ba54SHeiko Stübner #define SRST_VIO_H2P		114
309b9e4ba54SHeiko Stübner #define SRST_MIPIDSI0		115
310b9e4ba54SHeiko Stübner #define SRST_MIPIDSI1		116
311b9e4ba54SHeiko Stübner #define SRST_MIPICSI		117
312b9e4ba54SHeiko Stübner #define SRST_LVDS_PHY		118
313b9e4ba54SHeiko Stübner #define SRST_LVDS_CON		119
314b9e4ba54SHeiko Stübner #define SRST_GPU		120
315b9e4ba54SHeiko Stübner #define SRST_HDMI		121
316b9e4ba54SHeiko Stübner #define SRST_CORE_PVTM		124
317b9e4ba54SHeiko Stübner #define SRST_GPU_PVTM		125
318b9e4ba54SHeiko Stübner 
319b9e4ba54SHeiko Stübner #define SRST_MMC0		128
320b9e4ba54SHeiko Stübner #define SRST_SDIO0		129
321b9e4ba54SHeiko Stübner #define SRST_SDIO1		130
322b9e4ba54SHeiko Stübner #define SRST_EMMC		131
323b9e4ba54SHeiko Stübner #define SRST_USBOTG_AHB		132
324b9e4ba54SHeiko Stübner #define SRST_USBOTG_PHY		133
325b9e4ba54SHeiko Stübner #define SRST_USBOTG_CON		134
326b9e4ba54SHeiko Stübner #define SRST_USBHOST0_AHB	135
327b9e4ba54SHeiko Stübner #define SRST_USBHOST0_PHY	136
328b9e4ba54SHeiko Stübner #define SRST_USBHOST0_CON	137
329b9e4ba54SHeiko Stübner #define SRST_USBHOST1_AHB	138
330b9e4ba54SHeiko Stübner #define SRST_USBHOST1_PHY	139
331b9e4ba54SHeiko Stübner #define SRST_USBHOST1_CON	140
332b9e4ba54SHeiko Stübner #define SRST_USB_ADP		141
333b9e4ba54SHeiko Stübner #define SRST_ACC_EFUSE		142
3344b47c3f5SMark yao 
3354b47c3f5SMark yao #define SRST_CORESIGHT		144
3364b47c3f5SMark yao #define SRST_PD_CORE_AHB_NOC	145
3374b47c3f5SMark yao #define SRST_PD_CORE_APB_NOC	146
3384b47c3f5SMark yao #define SRST_PD_CORE_MP_AXI	147
3394b47c3f5SMark yao #define SRST_GIC		148
3404b47c3f5SMark yao #define SRST_LCDC_PWM0		149
3414b47c3f5SMark yao #define SRST_LCDC_PWM1		150
3424b47c3f5SMark yao #define SRST_VIO0_H2P_BRG	151
3434b47c3f5SMark yao #define SRST_VIO1_H2P_BRG	152
3444b47c3f5SMark yao #define SRST_RGA_H2P_BRG	153
3454b47c3f5SMark yao #define SRST_HEVC		154
3464b47c3f5SMark yao #define SRST_TSADC		159
3474b47c3f5SMark yao 
3484b47c3f5SMark yao #define SRST_DDRPHY0		160
3494b47c3f5SMark yao #define SRST_DDRPHY0_APB	161
3504b47c3f5SMark yao #define SRST_DDRCTRL0		162
3514b47c3f5SMark yao #define SRST_DDRCTRL0_APB	163
3524b47c3f5SMark yao #define SRST_DDRPHY0_CTRL	164
3534b47c3f5SMark yao #define SRST_DDRPHY1		165
3544b47c3f5SMark yao #define SRST_DDRPHY1_APB	166
3554b47c3f5SMark yao #define SRST_DDRCTRL1		167
3564b47c3f5SMark yao #define SRST_DDRCTRL1_APB	168
3574b47c3f5SMark yao #define SRST_DDRPHY1_CTRL	169
3584b47c3f5SMark yao #define SRST_DDRMSCH0		170
3594b47c3f5SMark yao #define SRST_DDRMSCH1		171
3604b47c3f5SMark yao #define SRST_CRYPTO		174
3614b47c3f5SMark yao #define SRST_C2C_HOST		175
3624b47c3f5SMark yao 
3634b47c3f5SMark yao #define SRST_LCDC1_AXI		176
3644b47c3f5SMark yao #define SRST_LCDC1_AHB		177
3654b47c3f5SMark yao #define SRST_LCDC1_DCLK		178
3664b47c3f5SMark yao #define SRST_UART0		179
3674b47c3f5SMark yao #define SRST_UART1		180
3684b47c3f5SMark yao #define SRST_UART2		181
3694b47c3f5SMark yao #define SRST_UART3		182
3704b47c3f5SMark yao #define SRST_UART4		183
3714b47c3f5SMark yao #define SRST_SIMC		186
3724b47c3f5SMark yao #define SRST_PS2C		187
3734b47c3f5SMark yao #define SRST_TSP		188
3744b47c3f5SMark yao #define SRST_TSP_CLKIN0		189
3754b47c3f5SMark yao #define SRST_TSP_CLKIN1		190
3764b47c3f5SMark yao #define SRST_TSP_27M		191
3777c8f03d5SHeiko Stuebner 
3787c8f03d5SHeiko Stuebner #endif
379