1e372aee8SClaudiu Beznea /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2e372aee8SClaudiu Beznea * 3e372aee8SClaudiu Beznea * Copyright (C) 2023 Renesas Electronics Corp. 4e372aee8SClaudiu Beznea */ 5e372aee8SClaudiu Beznea #ifndef __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ 6e372aee8SClaudiu Beznea #define __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ 7e372aee8SClaudiu Beznea 8e372aee8SClaudiu Beznea #include <dt-bindings/clock/renesas-cpg-mssr.h> 9e372aee8SClaudiu Beznea 10e372aee8SClaudiu Beznea /* R9A08G045 CPG Core Clocks */ 11e372aee8SClaudiu Beznea #define R9A08G045_CLK_I 0 12e372aee8SClaudiu Beznea #define R9A08G045_CLK_I2 1 13e372aee8SClaudiu Beznea #define R9A08G045_CLK_I3 2 14e372aee8SClaudiu Beznea #define R9A08G045_CLK_S0 3 15e372aee8SClaudiu Beznea #define R9A08G045_CLK_SPI0 4 16e372aee8SClaudiu Beznea #define R9A08G045_CLK_SPI1 5 17e372aee8SClaudiu Beznea #define R9A08G045_CLK_SD0 6 18e372aee8SClaudiu Beznea #define R9A08G045_CLK_SD1 7 19e372aee8SClaudiu Beznea #define R9A08G045_CLK_SD2 8 20e372aee8SClaudiu Beznea #define R9A08G045_CLK_M0 9 21e372aee8SClaudiu Beznea #define R9A08G045_CLK_HP 10 22e372aee8SClaudiu Beznea #define R9A08G045_CLK_TSU 11 23e372aee8SClaudiu Beznea #define R9A08G045_CLK_ZT 12 24e372aee8SClaudiu Beznea #define R9A08G045_CLK_P0 13 25e372aee8SClaudiu Beznea #define R9A08G045_CLK_P1 14 26e372aee8SClaudiu Beznea #define R9A08G045_CLK_P2 15 27e372aee8SClaudiu Beznea #define R9A08G045_CLK_P3 16 28e372aee8SClaudiu Beznea #define R9A08G045_CLK_P4 17 29e372aee8SClaudiu Beznea #define R9A08G045_CLK_P5 18 30e372aee8SClaudiu Beznea #define R9A08G045_CLK_AT 19 31e372aee8SClaudiu Beznea #define R9A08G045_CLK_OC0 20 32e372aee8SClaudiu Beznea #define R9A08G045_CLK_OC1 21 33e372aee8SClaudiu Beznea #define R9A08G045_OSCCLK 22 34e372aee8SClaudiu Beznea #define R9A08G045_OSCCLK2 23 35e372aee8SClaudiu Beznea #define R9A08G045_SWD 24 36e372aee8SClaudiu Beznea 37e372aee8SClaudiu Beznea /* R9A08G045 Module Clocks */ 38e372aee8SClaudiu Beznea #define R9A08G045_OCTA_ACLK 0 39e372aee8SClaudiu Beznea #define R9A08G045_OCTA_MCLK 1 40e372aee8SClaudiu Beznea #define R9A08G045_CA55_SCLK 2 41e372aee8SClaudiu Beznea #define R9A08G045_CA55_PCLK 3 42e372aee8SClaudiu Beznea #define R9A08G045_CA55_ATCLK 4 43e372aee8SClaudiu Beznea #define R9A08G045_CA55_GICCLK 5 44e372aee8SClaudiu Beznea #define R9A08G045_CA55_PERICLK 6 45e372aee8SClaudiu Beznea #define R9A08G045_CA55_ACLK 7 46e372aee8SClaudiu Beznea #define R9A08G045_CA55_TSCLK 8 47e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ACLK0 9 48e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ACLK1 10 49e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ACLK2 11 50e372aee8SClaudiu Beznea #define R9A08G045_GIC600_GICCLK 12 51e372aee8SClaudiu Beznea #define R9A08G045_IA55_CLK 13 52e372aee8SClaudiu Beznea #define R9A08G045_IA55_PCLK 14 53e372aee8SClaudiu Beznea #define R9A08G045_MHU_PCLK 15 54e372aee8SClaudiu Beznea #define R9A08G045_SYC_CNT_CLK 16 55e372aee8SClaudiu Beznea #define R9A08G045_DMAC_ACLK 17 56e372aee8SClaudiu Beznea #define R9A08G045_DMAC_PCLK 18 57e372aee8SClaudiu Beznea #define R9A08G045_OSTM0_PCLK 19 58e372aee8SClaudiu Beznea #define R9A08G045_OSTM1_PCLK 20 59e372aee8SClaudiu Beznea #define R9A08G045_OSTM2_PCLK 21 60e372aee8SClaudiu Beznea #define R9A08G045_OSTM3_PCLK 22 61e372aee8SClaudiu Beznea #define R9A08G045_OSTM4_PCLK 23 62e372aee8SClaudiu Beznea #define R9A08G045_OSTM5_PCLK 24 63e372aee8SClaudiu Beznea #define R9A08G045_OSTM6_PCLK 25 64e372aee8SClaudiu Beznea #define R9A08G045_OSTM7_PCLK 26 65e372aee8SClaudiu Beznea #define R9A08G045_MTU_X_MCK_MTU3 27 66e372aee8SClaudiu Beznea #define R9A08G045_POE3_CLKM_POE 28 67e372aee8SClaudiu Beznea #define R9A08G045_GPT_PCLK 29 68e372aee8SClaudiu Beznea #define R9A08G045_POEG_A_CLKP 30 69e372aee8SClaudiu Beznea #define R9A08G045_POEG_B_CLKP 31 70e372aee8SClaudiu Beznea #define R9A08G045_POEG_C_CLKP 32 71e372aee8SClaudiu Beznea #define R9A08G045_POEG_D_CLKP 33 72e372aee8SClaudiu Beznea #define R9A08G045_WDT0_PCLK 34 73e372aee8SClaudiu Beznea #define R9A08G045_WDT0_CLK 35 74e372aee8SClaudiu Beznea #define R9A08G045_WDT1_PCLK 36 75e372aee8SClaudiu Beznea #define R9A08G045_WDT1_CLK 37 76e372aee8SClaudiu Beznea #define R9A08G045_WDT2_PCLK 38 77e372aee8SClaudiu Beznea #define R9A08G045_WDT2_CLK 39 78e372aee8SClaudiu Beznea #define R9A08G045_SPI_HCLK 40 79e372aee8SClaudiu Beznea #define R9A08G045_SPI_ACLK 41 80e372aee8SClaudiu Beznea #define R9A08G045_SPI_CLK 42 81e372aee8SClaudiu Beznea #define R9A08G045_SPI_CLKX2 43 82e372aee8SClaudiu Beznea #define R9A08G045_SDHI0_IMCLK 44 83e372aee8SClaudiu Beznea #define R9A08G045_SDHI0_IMCLK2 45 84e372aee8SClaudiu Beznea #define R9A08G045_SDHI0_CLK_HS 46 85e372aee8SClaudiu Beznea #define R9A08G045_SDHI0_ACLK 47 86e372aee8SClaudiu Beznea #define R9A08G045_SDHI1_IMCLK 48 87e372aee8SClaudiu Beznea #define R9A08G045_SDHI1_IMCLK2 49 88e372aee8SClaudiu Beznea #define R9A08G045_SDHI1_CLK_HS 50 89e372aee8SClaudiu Beznea #define R9A08G045_SDHI1_ACLK 51 90e372aee8SClaudiu Beznea #define R9A08G045_SDHI2_IMCLK 52 91e372aee8SClaudiu Beznea #define R9A08G045_SDHI2_IMCLK2 53 92e372aee8SClaudiu Beznea #define R9A08G045_SDHI2_CLK_HS 54 93e372aee8SClaudiu Beznea #define R9A08G045_SDHI2_ACLK 55 94e372aee8SClaudiu Beznea #define R9A08G045_SSI0_PCLK2 56 95e372aee8SClaudiu Beznea #define R9A08G045_SSI0_PCLK_SFR 57 96e372aee8SClaudiu Beznea #define R9A08G045_SSI1_PCLK2 58 97e372aee8SClaudiu Beznea #define R9A08G045_SSI1_PCLK_SFR 59 98e372aee8SClaudiu Beznea #define R9A08G045_SSI2_PCLK2 60 99e372aee8SClaudiu Beznea #define R9A08G045_SSI2_PCLK_SFR 61 100e372aee8SClaudiu Beznea #define R9A08G045_SSI3_PCLK2 62 101e372aee8SClaudiu Beznea #define R9A08G045_SSI3_PCLK_SFR 63 102e372aee8SClaudiu Beznea #define R9A08G045_SRC_CLKP 64 103e372aee8SClaudiu Beznea #define R9A08G045_USB_U2H0_HCLK 65 104e372aee8SClaudiu Beznea #define R9A08G045_USB_U2H1_HCLK 66 105e372aee8SClaudiu Beznea #define R9A08G045_USB_U2P_EXR_CPUCLK 67 106e372aee8SClaudiu Beznea #define R9A08G045_USB_PCLK 68 107e372aee8SClaudiu Beznea #define R9A08G045_ETH0_CLK_AXI 69 108e372aee8SClaudiu Beznea #define R9A08G045_ETH0_CLK_CHI 70 109e372aee8SClaudiu Beznea #define R9A08G045_ETH0_REFCLK 71 110e372aee8SClaudiu Beznea #define R9A08G045_ETH1_CLK_AXI 72 111e372aee8SClaudiu Beznea #define R9A08G045_ETH1_CLK_CHI 73 112e372aee8SClaudiu Beznea #define R9A08G045_ETH1_REFCLK 74 113e372aee8SClaudiu Beznea #define R9A08G045_I2C0_PCLK 75 114e372aee8SClaudiu Beznea #define R9A08G045_I2C1_PCLK 76 115e372aee8SClaudiu Beznea #define R9A08G045_I2C2_PCLK 77 116e372aee8SClaudiu Beznea #define R9A08G045_I2C3_PCLK 78 117e372aee8SClaudiu Beznea #define R9A08G045_SCIF0_CLK_PCK 79 118e372aee8SClaudiu Beznea #define R9A08G045_SCIF1_CLK_PCK 80 119e372aee8SClaudiu Beznea #define R9A08G045_SCIF2_CLK_PCK 81 120e372aee8SClaudiu Beznea #define R9A08G045_SCIF3_CLK_PCK 82 121e372aee8SClaudiu Beznea #define R9A08G045_SCIF4_CLK_PCK 83 122e372aee8SClaudiu Beznea #define R9A08G045_SCIF5_CLK_PCK 84 123e372aee8SClaudiu Beznea #define R9A08G045_SCI0_CLKP 85 124e372aee8SClaudiu Beznea #define R9A08G045_SCI1_CLKP 86 125e372aee8SClaudiu Beznea #define R9A08G045_IRDA_CLKP 87 126e372aee8SClaudiu Beznea #define R9A08G045_RSPI0_CLKB 88 127e372aee8SClaudiu Beznea #define R9A08G045_RSPI1_CLKB 89 128e372aee8SClaudiu Beznea #define R9A08G045_RSPI2_CLKB 90 129e372aee8SClaudiu Beznea #define R9A08G045_RSPI3_CLKB 91 130e372aee8SClaudiu Beznea #define R9A08G045_RSPI4_CLKB 92 131e372aee8SClaudiu Beznea #define R9A08G045_CANFD_PCLK 93 132e372aee8SClaudiu Beznea #define R9A08G045_CANFD_CLK_RAM 94 133e372aee8SClaudiu Beznea #define R9A08G045_GPIO_HCLK 95 134e372aee8SClaudiu Beznea #define R9A08G045_ADC_ADCLK 96 135e372aee8SClaudiu Beznea #define R9A08G045_ADC_PCLK 97 136e372aee8SClaudiu Beznea #define R9A08G045_TSU_PCLK 98 137e372aee8SClaudiu Beznea #define R9A08G045_PDM_PCLK 99 138e372aee8SClaudiu Beznea #define R9A08G045_PDM_CCLK 100 139e372aee8SClaudiu Beznea #define R9A08G045_PCI_ACLK 101 140e372aee8SClaudiu Beznea #define R9A08G045_PCI_CLKL1PM 102 141e372aee8SClaudiu Beznea #define R9A08G045_SPDIF_PCLK 103 142e372aee8SClaudiu Beznea #define R9A08G045_I3C_PCLK 104 143e372aee8SClaudiu Beznea #define R9A08G045_I3C_TCLK 105 144e372aee8SClaudiu Beznea #define R9A08G045_VBAT_BCLK 106 145e372aee8SClaudiu Beznea 146e372aee8SClaudiu Beznea /* R9A08G045 Resets */ 147e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_1_0 0 148e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_3_0 1 149e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_4 2 150e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_5 3 151e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_6 4 152e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_7 5 153e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_8 6 154e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_9 7 155e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_10 8 156e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_11 9 157e372aee8SClaudiu Beznea #define R9A08G045_CA55_RST_12 10 158e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ARESETN0 11 159e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ARESETN1 12 160e372aee8SClaudiu Beznea #define R9A08G045_SRAM_ACPU_ARESETN2 13 161e372aee8SClaudiu Beznea #define R9A08G045_GIC600_GICRESET_N 14 162e372aee8SClaudiu Beznea #define R9A08G045_GIC600_DBG_GICRESET_N 15 163e372aee8SClaudiu Beznea #define R9A08G045_IA55_RESETN 16 164e372aee8SClaudiu Beznea #define R9A08G045_MHU_RESETN 17 165e372aee8SClaudiu Beznea #define R9A08G045_DMAC_ARESETN 18 166e372aee8SClaudiu Beznea #define R9A08G045_DMAC_RST_ASYNC 19 167e372aee8SClaudiu Beznea #define R9A08G045_SYC_RESETN 20 168e372aee8SClaudiu Beznea #define R9A08G045_OSTM0_PRESETZ 21 169e372aee8SClaudiu Beznea #define R9A08G045_OSTM1_PRESETZ 22 170e372aee8SClaudiu Beznea #define R9A08G045_OSTM2_PRESETZ 23 171e372aee8SClaudiu Beznea #define R9A08G045_OSTM3_PRESETZ 24 172e372aee8SClaudiu Beznea #define R9A08G045_OSTM4_PRESETZ 25 173e372aee8SClaudiu Beznea #define R9A08G045_OSTM5_PRESETZ 26 174e372aee8SClaudiu Beznea #define R9A08G045_OSTM6_PRESETZ 27 175e372aee8SClaudiu Beznea #define R9A08G045_OSTM7_PRESETZ 28 176e372aee8SClaudiu Beznea #define R9A08G045_MTU_X_PRESET_MTU3 29 177e372aee8SClaudiu Beznea #define R9A08G045_POE3_RST_M_REG 30 178e372aee8SClaudiu Beznea #define R9A08G045_GPT_RST_C 31 179e372aee8SClaudiu Beznea #define R9A08G045_POEG_A_RST 32 180e372aee8SClaudiu Beznea #define R9A08G045_POEG_B_RST 33 181e372aee8SClaudiu Beznea #define R9A08G045_POEG_C_RST 34 182e372aee8SClaudiu Beznea #define R9A08G045_POEG_D_RST 35 183e372aee8SClaudiu Beznea #define R9A08G045_WDT0_PRESETN 36 184e372aee8SClaudiu Beznea #define R9A08G045_WDT1_PRESETN 37 185e372aee8SClaudiu Beznea #define R9A08G045_WDT2_PRESETN 38 186e372aee8SClaudiu Beznea #define R9A08G045_SPI_HRESETN 39 187e372aee8SClaudiu Beznea #define R9A08G045_SPI_ARESETN 40 188e372aee8SClaudiu Beznea #define R9A08G045_SDHI0_IXRST 41 189e372aee8SClaudiu Beznea #define R9A08G045_SDHI1_IXRST 42 190e372aee8SClaudiu Beznea #define R9A08G045_SDHI2_IXRST 43 191e372aee8SClaudiu Beznea #define R9A08G045_SSI0_RST_M2_REG 44 192e372aee8SClaudiu Beznea #define R9A08G045_SSI1_RST_M2_REG 45 193e372aee8SClaudiu Beznea #define R9A08G045_SSI2_RST_M2_REG 46 194e372aee8SClaudiu Beznea #define R9A08G045_SSI3_RST_M2_REG 47 195e372aee8SClaudiu Beznea #define R9A08G045_SRC_RST 48 196e372aee8SClaudiu Beznea #define R9A08G045_USB_U2H0_HRESETN 49 197e372aee8SClaudiu Beznea #define R9A08G045_USB_U2H1_HRESETN 50 198e372aee8SClaudiu Beznea #define R9A08G045_USB_U2P_EXL_SYSRST 51 199e372aee8SClaudiu Beznea #define R9A08G045_USB_PRESETN 52 200e372aee8SClaudiu Beznea #define R9A08G045_ETH0_RST_HW_N 53 201e372aee8SClaudiu Beznea #define R9A08G045_ETH1_RST_HW_N 54 202e372aee8SClaudiu Beznea #define R9A08G045_I2C0_MRST 55 203e372aee8SClaudiu Beznea #define R9A08G045_I2C1_MRST 56 204e372aee8SClaudiu Beznea #define R9A08G045_I2C2_MRST 57 205e372aee8SClaudiu Beznea #define R9A08G045_I2C3_MRST 58 206e372aee8SClaudiu Beznea #define R9A08G045_SCIF0_RST_SYSTEM_N 59 207e372aee8SClaudiu Beznea #define R9A08G045_SCIF1_RST_SYSTEM_N 60 208e372aee8SClaudiu Beznea #define R9A08G045_SCIF2_RST_SYSTEM_N 61 209e372aee8SClaudiu Beznea #define R9A08G045_SCIF3_RST_SYSTEM_N 62 210e372aee8SClaudiu Beznea #define R9A08G045_SCIF4_RST_SYSTEM_N 63 211e372aee8SClaudiu Beznea #define R9A08G045_SCIF5_RST_SYSTEM_N 64 212e372aee8SClaudiu Beznea #define R9A08G045_SCI0_RST 65 213e372aee8SClaudiu Beznea #define R9A08G045_SCI1_RST 66 214e372aee8SClaudiu Beznea #define R9A08G045_IRDA_RST 67 215e372aee8SClaudiu Beznea #define R9A08G045_RSPI0_RST 68 216e372aee8SClaudiu Beznea #define R9A08G045_RSPI1_RST 69 217e372aee8SClaudiu Beznea #define R9A08G045_RSPI2_RST 70 218e372aee8SClaudiu Beznea #define R9A08G045_RSPI3_RST 71 219e372aee8SClaudiu Beznea #define R9A08G045_RSPI4_RST 72 220e372aee8SClaudiu Beznea #define R9A08G045_CANFD_RSTP_N 73 221e372aee8SClaudiu Beznea #define R9A08G045_CANFD_RSTC_N 74 222e372aee8SClaudiu Beznea #define R9A08G045_GPIO_RSTN 75 223e372aee8SClaudiu Beznea #define R9A08G045_GPIO_PORT_RESETN 76 224e372aee8SClaudiu Beznea #define R9A08G045_GPIO_SPARE_RESETN 77 225e372aee8SClaudiu Beznea #define R9A08G045_ADC_PRESETN 78 226e372aee8SClaudiu Beznea #define R9A08G045_ADC_ADRST_N 79 227e372aee8SClaudiu Beznea #define R9A08G045_TSU_PRESETN 80 228e372aee8SClaudiu Beznea #define R9A08G045_OCTA_ARESETN 81 229e372aee8SClaudiu Beznea #define R9A08G045_PDM0_PRESETNT 82 230e372aee8SClaudiu Beznea #define R9A08G045_PCI_ARESETN 83 231e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_B 84 232e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_GP_B 85 233e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_PS_B 86 234e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_RSM_B 87 235e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_CFG_B 88 236e372aee8SClaudiu Beznea #define R9A08G045_PCI_RST_LOAD_B 89 237e372aee8SClaudiu Beznea #define R9A08G045_SPDIF_RST 90 238e372aee8SClaudiu Beznea #define R9A08G045_I3C_TRESETN 91 239e372aee8SClaudiu Beznea #define R9A08G045_I3C_PRESETN 92 240e372aee8SClaudiu Beznea #define R9A08G045_VBAT_BRESETN 93 241e372aee8SClaudiu Beznea 2422d03ce9cSClaudiu Beznea /* Power domain IDs. */ 2432d03ce9cSClaudiu Beznea #define R9A08G045_PD_ALWAYS_ON 0 2442d03ce9cSClaudiu Beznea #define R9A08G045_PD_GIC 1 2452d03ce9cSClaudiu Beznea #define R9A08G045_PD_IA55 2 2462d03ce9cSClaudiu Beznea #define R9A08G045_PD_MHU 3 2472d03ce9cSClaudiu Beznea #define R9A08G045_PD_CORESIGHT 4 2482d03ce9cSClaudiu Beznea #define R9A08G045_PD_SYC 5 2492d03ce9cSClaudiu Beznea #define R9A08G045_PD_DMAC 6 2502d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM0 7 2512d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM1 8 2522d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM2 9 2532d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM3 10 2542d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM4 11 2552d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM5 12 2562d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM6 13 2572d03ce9cSClaudiu Beznea #define R9A08G045_PD_GTM7 14 2582d03ce9cSClaudiu Beznea #define R9A08G045_PD_MTU 15 2592d03ce9cSClaudiu Beznea #define R9A08G045_PD_POE3 16 2602d03ce9cSClaudiu Beznea #define R9A08G045_PD_GPT 17 2612d03ce9cSClaudiu Beznea #define R9A08G045_PD_POEGA 18 2622d03ce9cSClaudiu Beznea #define R9A08G045_PD_POEGB 19 2632d03ce9cSClaudiu Beznea #define R9A08G045_PD_POEGC 20 2642d03ce9cSClaudiu Beznea #define R9A08G045_PD_POEGD 21 2652d03ce9cSClaudiu Beznea #define R9A08G045_PD_WDT0 22 2662d03ce9cSClaudiu Beznea #define R9A08G045_PD_XSPI 23 2672d03ce9cSClaudiu Beznea #define R9A08G045_PD_SDHI0 24 2682d03ce9cSClaudiu Beznea #define R9A08G045_PD_SDHI1 25 2692d03ce9cSClaudiu Beznea #define R9A08G045_PD_SDHI2 26 2702d03ce9cSClaudiu Beznea #define R9A08G045_PD_SSI0 27 2712d03ce9cSClaudiu Beznea #define R9A08G045_PD_SSI1 28 2722d03ce9cSClaudiu Beznea #define R9A08G045_PD_SSI2 29 2732d03ce9cSClaudiu Beznea #define R9A08G045_PD_SSI3 30 2742d03ce9cSClaudiu Beznea #define R9A08G045_PD_SRC 31 2752d03ce9cSClaudiu Beznea #define R9A08G045_PD_USB0 32 2762d03ce9cSClaudiu Beznea #define R9A08G045_PD_USB1 33 2772d03ce9cSClaudiu Beznea #define R9A08G045_PD_USB_PHY 34 2782d03ce9cSClaudiu Beznea #define R9A08G045_PD_ETHER0 35 2792d03ce9cSClaudiu Beznea #define R9A08G045_PD_ETHER1 36 2802d03ce9cSClaudiu Beznea #define R9A08G045_PD_I2C0 37 2812d03ce9cSClaudiu Beznea #define R9A08G045_PD_I2C1 38 2822d03ce9cSClaudiu Beznea #define R9A08G045_PD_I2C2 39 2832d03ce9cSClaudiu Beznea #define R9A08G045_PD_I2C3 40 2842d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF0 41 2852d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF1 42 2862d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF2 43 2872d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF3 44 2882d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF4 45 2892d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCIF5 46 2902d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCI0 47 2912d03ce9cSClaudiu Beznea #define R9A08G045_PD_SCI1 48 2922d03ce9cSClaudiu Beznea #define R9A08G045_PD_IRDA 49 2932d03ce9cSClaudiu Beznea #define R9A08G045_PD_RSPI0 50 2942d03ce9cSClaudiu Beznea #define R9A08G045_PD_RSPI1 51 2952d03ce9cSClaudiu Beznea #define R9A08G045_PD_RSPI2 52 2962d03ce9cSClaudiu Beznea #define R9A08G045_PD_RSPI3 53 2972d03ce9cSClaudiu Beznea #define R9A08G045_PD_RSPI4 54 2982d03ce9cSClaudiu Beznea #define R9A08G045_PD_CANFD 55 2992d03ce9cSClaudiu Beznea #define R9A08G045_PD_ADC 56 3002d03ce9cSClaudiu Beznea #define R9A08G045_PD_TSU 57 3012d03ce9cSClaudiu Beznea #define R9A08G045_PD_OCTA 58 3022d03ce9cSClaudiu Beznea #define R9A08G045_PD_PDM 59 3032d03ce9cSClaudiu Beznea #define R9A08G045_PD_PCI 60 3042d03ce9cSClaudiu Beznea #define R9A08G045_PD_SPDIF 61 3052d03ce9cSClaudiu Beznea #define R9A08G045_PD_I3C 62 3062d03ce9cSClaudiu Beznea #define R9A08G045_PD_VBAT 63 3072d03ce9cSClaudiu Beznea 3082d03ce9cSClaudiu Beznea #define R9A08G045_PD_DDR 64 3092d03ce9cSClaudiu Beznea #define R9A08G045_PD_TZCDDR 65 3102d03ce9cSClaudiu Beznea #define R9A08G045_PD_OTFDE_DDR 66 311*49991ccaSClaudiu Beznea #define R9A08G045_PD_RTC 67 3122d03ce9cSClaudiu Beznea 313e372aee8SClaudiu Beznea #endif /* __DT_BINDINGS_CLOCK_R9A08G045_CPG_H__ */ 314