1*5115bcafSAjit Pandey /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*5115bcafSAjit Pandey /* 3*5115bcafSAjit Pandey * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved. 4*5115bcafSAjit Pandey */ 5*5115bcafSAjit Pandey 6*5115bcafSAjit Pandey #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_SM4450_H 7*5115bcafSAjit Pandey #define _DT_BINDINGS_CLK_QCOM_DISP_CC_SM4450_H 8*5115bcafSAjit Pandey 9*5115bcafSAjit Pandey /* DISP_CC clocks */ 10*5115bcafSAjit Pandey #define DISP_CC_MDSS_AHB1_CLK 0 11*5115bcafSAjit Pandey #define DISP_CC_MDSS_AHB_CLK 1 12*5115bcafSAjit Pandey #define DISP_CC_MDSS_AHB_CLK_SRC 2 13*5115bcafSAjit Pandey #define DISP_CC_MDSS_BYTE0_CLK 3 14*5115bcafSAjit Pandey #define DISP_CC_MDSS_BYTE0_CLK_SRC 4 15*5115bcafSAjit Pandey #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 5 16*5115bcafSAjit Pandey #define DISP_CC_MDSS_BYTE0_INTF_CLK 6 17*5115bcafSAjit Pandey #define DISP_CC_MDSS_ESC0_CLK 7 18*5115bcafSAjit Pandey #define DISP_CC_MDSS_ESC0_CLK_SRC 8 19*5115bcafSAjit Pandey #define DISP_CC_MDSS_MDP1_CLK 9 20*5115bcafSAjit Pandey #define DISP_CC_MDSS_MDP_CLK 10 21*5115bcafSAjit Pandey #define DISP_CC_MDSS_MDP_CLK_SRC 11 22*5115bcafSAjit Pandey #define DISP_CC_MDSS_MDP_LUT1_CLK 12 23*5115bcafSAjit Pandey #define DISP_CC_MDSS_MDP_LUT_CLK 13 24*5115bcafSAjit Pandey #define DISP_CC_MDSS_NON_GDSC_AHB_CLK 14 25*5115bcafSAjit Pandey #define DISP_CC_MDSS_PCLK0_CLK 15 26*5115bcafSAjit Pandey #define DISP_CC_MDSS_PCLK0_CLK_SRC 16 27*5115bcafSAjit Pandey #define DISP_CC_MDSS_ROT1_CLK 17 28*5115bcafSAjit Pandey #define DISP_CC_MDSS_ROT_CLK 18 29*5115bcafSAjit Pandey #define DISP_CC_MDSS_ROT_CLK_SRC 19 30*5115bcafSAjit Pandey #define DISP_CC_MDSS_RSCC_AHB_CLK 20 31*5115bcafSAjit Pandey #define DISP_CC_MDSS_RSCC_VSYNC_CLK 21 32*5115bcafSAjit Pandey #define DISP_CC_MDSS_VSYNC1_CLK 22 33*5115bcafSAjit Pandey #define DISP_CC_MDSS_VSYNC_CLK 23 34*5115bcafSAjit Pandey #define DISP_CC_MDSS_VSYNC_CLK_SRC 24 35*5115bcafSAjit Pandey #define DISP_CC_PLL0 25 36*5115bcafSAjit Pandey #define DISP_CC_PLL1 26 37*5115bcafSAjit Pandey #define DISP_CC_SLEEP_CLK 27 38*5115bcafSAjit Pandey #define DISP_CC_SLEEP_CLK_SRC 28 39*5115bcafSAjit Pandey #define DISP_CC_XO_CLK 29 40*5115bcafSAjit Pandey #define DISP_CC_XO_CLK_SRC 30 41*5115bcafSAjit Pandey 42*5115bcafSAjit Pandey /* DISP_CC power domains */ 43*5115bcafSAjit Pandey #define DISP_CC_MDSS_CORE_GDSC 0 44*5115bcafSAjit Pandey #define DISP_CC_MDSS_CORE_INT2_GDSC 1 45*5115bcafSAjit Pandey 46*5115bcafSAjit Pandey /* DISP_CC resets */ 47*5115bcafSAjit Pandey #define DISP_CC_MDSS_CORE_BCR 0 48*5115bcafSAjit Pandey #define DISP_CC_MDSS_CORE_INT2_BCR 1 49*5115bcafSAjit Pandey #define DISP_CC_MDSS_RSCC_BCR 2 50*5115bcafSAjit Pandey 51*5115bcafSAjit Pandey #endif 52