1*3ee31553SDmitry Baryshkov /* SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause */ 2*3ee31553SDmitry Baryshkov /* 3*3ee31553SDmitry Baryshkov * Copyright (c) 2021-2022, Qualcomm Innovation Center, Inc. All rights reserved. 4*3ee31553SDmitry Baryshkov */ 5*3ee31553SDmitry Baryshkov 6*3ee31553SDmitry Baryshkov #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SAR2130P_H 7*3ee31553SDmitry Baryshkov #define _DT_BINDINGS_CLK_QCOM_GCC_SAR2130P_H 8*3ee31553SDmitry Baryshkov 9*3ee31553SDmitry Baryshkov /* GCC clocks */ 10*3ee31553SDmitry Baryshkov #define GCC_GPLL0 0 11*3ee31553SDmitry Baryshkov #define GCC_GPLL0_OUT_EVEN 1 12*3ee31553SDmitry Baryshkov #define GCC_GPLL1 2 13*3ee31553SDmitry Baryshkov #define GCC_GPLL9 3 14*3ee31553SDmitry Baryshkov #define GCC_GPLL9_OUT_EVEN 4 15*3ee31553SDmitry Baryshkov #define GCC_AGGRE_NOC_PCIE_1_AXI_CLK 5 16*3ee31553SDmitry Baryshkov #define GCC_AGGRE_USB3_PRIM_AXI_CLK 6 17*3ee31553SDmitry Baryshkov #define GCC_BOOT_ROM_AHB_CLK 7 18*3ee31553SDmitry Baryshkov #define GCC_CAMERA_AHB_CLK 8 19*3ee31553SDmitry Baryshkov #define GCC_CAMERA_HF_AXI_CLK 9 20*3ee31553SDmitry Baryshkov #define GCC_CAMERA_SF_AXI_CLK 10 21*3ee31553SDmitry Baryshkov #define GCC_CAMERA_XO_CLK 11 22*3ee31553SDmitry Baryshkov #define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK 12 23*3ee31553SDmitry Baryshkov #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 13 24*3ee31553SDmitry Baryshkov #define GCC_DDRSS_GPU_AXI_CLK 14 25*3ee31553SDmitry Baryshkov #define GCC_DDRSS_PCIE_SF_CLK 15 26*3ee31553SDmitry Baryshkov #define GCC_DISP_AHB_CLK 16 27*3ee31553SDmitry Baryshkov #define GCC_DISP_HF_AXI_CLK 17 28*3ee31553SDmitry Baryshkov #define GCC_GP1_CLK 18 29*3ee31553SDmitry Baryshkov #define GCC_GP1_CLK_SRC 19 30*3ee31553SDmitry Baryshkov #define GCC_GP2_CLK 20 31*3ee31553SDmitry Baryshkov #define GCC_GP2_CLK_SRC 21 32*3ee31553SDmitry Baryshkov #define GCC_GP3_CLK 22 33*3ee31553SDmitry Baryshkov #define GCC_GP3_CLK_SRC 23 34*3ee31553SDmitry Baryshkov #define GCC_GPU_CFG_AHB_CLK 24 35*3ee31553SDmitry Baryshkov #define GCC_GPU_GPLL0_CLK_SRC 25 36*3ee31553SDmitry Baryshkov #define GCC_GPU_GPLL0_DIV_CLK_SRC 26 37*3ee31553SDmitry Baryshkov #define GCC_GPU_MEMNOC_GFX_CLK 27 38*3ee31553SDmitry Baryshkov #define GCC_GPU_SNOC_DVM_GFX_CLK 28 39*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_HF_AXI1_CLK 29 40*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_SPD_AXI1_CLK 30 41*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_AUX_CLK 31 42*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_AUX_CLK_SRC 32 43*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_CFG_AHB_CLK 33 44*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_MSTR_AXI_CLK 34 45*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PHY_RCHNG_CLK 35 46*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 36 47*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PIPE_CLK 37 48*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PIPE_CLK_SRC 38 49*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_SLV_AXI_CLK 39 50*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_SLV_Q2A_AXI_CLK 40 51*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_AUX_CLK 41 52*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_AUX_CLK_SRC 42 53*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_CFG_AHB_CLK 43 54*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_MSTR_AXI_CLK 44 55*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PHY_RCHNG_CLK 45 56*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PHY_RCHNG_CLK_SRC 46 57*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PIPE_CLK 47 58*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PIPE_CLK_SRC 48 59*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_SLV_AXI_CLK 49 60*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_SLV_Q2A_AXI_CLK 50 61*3ee31553SDmitry Baryshkov #define GCC_PDM2_CLK 51 62*3ee31553SDmitry Baryshkov #define GCC_PDM2_CLK_SRC 52 63*3ee31553SDmitry Baryshkov #define GCC_PDM_AHB_CLK 53 64*3ee31553SDmitry Baryshkov #define GCC_PDM_XO4_CLK 54 65*3ee31553SDmitry Baryshkov #define GCC_QMIP_CAMERA_NRT_AHB_CLK 55 66*3ee31553SDmitry Baryshkov #define GCC_QMIP_CAMERA_RT_AHB_CLK 56 67*3ee31553SDmitry Baryshkov #define GCC_QMIP_GPU_AHB_CLK 57 68*3ee31553SDmitry Baryshkov #define GCC_QMIP_PCIE_AHB_CLK 58 69*3ee31553SDmitry Baryshkov #define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK 59 70*3ee31553SDmitry Baryshkov #define GCC_QMIP_VIDEO_CVP_AHB_CLK 60 71*3ee31553SDmitry Baryshkov #define GCC_QMIP_VIDEO_LSR_AHB_CLK 61 72*3ee31553SDmitry Baryshkov #define GCC_QMIP_VIDEO_V_CPU_AHB_CLK 62 73*3ee31553SDmitry Baryshkov #define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 63 74*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_CORE_2X_CLK 64 75*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_CORE_CLK 65 76*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S0_CLK 66 77*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S0_CLK_SRC 67 78*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S1_CLK 68 79*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S1_CLK_SRC 69 80*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S2_CLK 70 81*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S2_CLK_SRC 71 82*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S3_CLK 72 83*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S3_CLK_SRC 73 84*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S4_CLK 74 85*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S4_CLK_SRC 75 86*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S5_CLK 76 87*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP0_S5_CLK_SRC 77 88*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_CORE_2X_CLK 78 89*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_CORE_CLK 79 90*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S0_CLK 80 91*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S0_CLK_SRC 81 92*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S1_CLK 82 93*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S1_CLK_SRC 83 94*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S2_CLK 84 95*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S2_CLK_SRC 85 96*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S3_CLK 86 97*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S3_CLK_SRC 87 98*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S4_CLK 88 99*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S4_CLK_SRC 89 100*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S5_CLK 90 101*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP1_S5_CLK_SRC 91 102*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP_0_M_AHB_CLK 92 103*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP_0_S_AHB_CLK 93 104*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP_1_M_AHB_CLK 94 105*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAP_1_S_AHB_CLK 95 106*3ee31553SDmitry Baryshkov #define GCC_SDCC1_AHB_CLK 96 107*3ee31553SDmitry Baryshkov #define GCC_SDCC1_APPS_CLK 97 108*3ee31553SDmitry Baryshkov #define GCC_SDCC1_APPS_CLK_SRC 98 109*3ee31553SDmitry Baryshkov #define GCC_SDCC1_ICE_CORE_CLK 99 110*3ee31553SDmitry Baryshkov #define GCC_SDCC1_ICE_CORE_CLK_SRC 100 111*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_MASTER_CLK 101 112*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_MASTER_CLK_SRC 102 113*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_MOCK_UTMI_CLK 103 114*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 104 115*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 105 116*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_SLEEP_CLK 106 117*3ee31553SDmitry Baryshkov #define GCC_USB3_PRIM_PHY_AUX_CLK 107 118*3ee31553SDmitry Baryshkov #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 108 119*3ee31553SDmitry Baryshkov #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 109 120*3ee31553SDmitry Baryshkov #define GCC_USB3_PRIM_PHY_PIPE_CLK 110 121*3ee31553SDmitry Baryshkov #define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 111 122*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AHB_CLK 112 123*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI0_CLK 113 124*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI1_CLK 114 125*3ee31553SDmitry Baryshkov #define GCC_VIDEO_XO_CLK 115 126*3ee31553SDmitry Baryshkov #define GCC_GPLL4 116 127*3ee31553SDmitry Baryshkov #define GCC_GPLL5 117 128*3ee31553SDmitry Baryshkov #define GCC_GPLL7 118 129*3ee31553SDmitry Baryshkov #define GCC_DDRSS_SPAD_CLK 119 130*3ee31553SDmitry Baryshkov #define GCC_DDRSS_SPAD_CLK_SRC 120 131*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI0_SREG 121 132*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI1_SREG 122 133*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_HF_AXI1_SREG 123 134*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_SPD_AXI1_SREG 124 135*3ee31553SDmitry Baryshkov 136*3ee31553SDmitry Baryshkov /* GCC resets */ 137*3ee31553SDmitry Baryshkov #define GCC_CAMERA_BCR 0 138*3ee31553SDmitry Baryshkov #define GCC_DISPLAY_BCR 1 139*3ee31553SDmitry Baryshkov #define GCC_GPU_BCR 2 140*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_BCR 3 141*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_LINK_DOWN_BCR 4 142*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_NOCSR_COM_PHY_BCR 5 143*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PHY_BCR 6 144*3ee31553SDmitry Baryshkov #define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 7 145*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_BCR 8 146*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_LINK_DOWN_BCR 9 147*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_NOCSR_COM_PHY_BCR 10 148*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PHY_BCR 11 149*3ee31553SDmitry Baryshkov #define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR 12 150*3ee31553SDmitry Baryshkov #define GCC_PCIE_PHY_BCR 13 151*3ee31553SDmitry Baryshkov #define GCC_PCIE_PHY_CFG_AHB_BCR 14 152*3ee31553SDmitry Baryshkov #define GCC_PCIE_PHY_COM_BCR 15 153*3ee31553SDmitry Baryshkov #define GCC_PDM_BCR 16 154*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAPPER_0_BCR 17 155*3ee31553SDmitry Baryshkov #define GCC_QUPV3_WRAPPER_1_BCR 18 156*3ee31553SDmitry Baryshkov #define GCC_QUSB2PHY_PRIM_BCR 19 157*3ee31553SDmitry Baryshkov #define GCC_QUSB2PHY_SEC_BCR 20 158*3ee31553SDmitry Baryshkov #define GCC_SDCC1_BCR 21 159*3ee31553SDmitry Baryshkov #define GCC_USB30_PRIM_BCR 22 160*3ee31553SDmitry Baryshkov #define GCC_USB3_DP_PHY_PRIM_BCR 23 161*3ee31553SDmitry Baryshkov #define GCC_USB3_DP_PHY_SEC_BCR 24 162*3ee31553SDmitry Baryshkov #define GCC_USB3_PHY_PRIM_BCR 25 163*3ee31553SDmitry Baryshkov #define GCC_USB3_PHY_SEC_BCR 26 164*3ee31553SDmitry Baryshkov #define GCC_USB3PHY_PHY_PRIM_BCR 27 165*3ee31553SDmitry Baryshkov #define GCC_USB3PHY_PHY_SEC_BCR 28 166*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI0_CLK_ARES 29 167*3ee31553SDmitry Baryshkov #define GCC_VIDEO_AXI1_CLK_ARES 30 168*3ee31553SDmitry Baryshkov #define GCC_VIDEO_BCR 31 169*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_HF_AXI_CLK_ARES 32 170*3ee31553SDmitry Baryshkov #define GCC_IRIS_SS_SPD_AXI_CLK_ARES 33 171*3ee31553SDmitry Baryshkov #define GCC_DDRSS_SPAD_CLK_ARES 34 172*3ee31553SDmitry Baryshkov 173*3ee31553SDmitry Baryshkov /* GCC power domains */ 174*3ee31553SDmitry Baryshkov #define PCIE_0_GDSC 0 175*3ee31553SDmitry Baryshkov #define PCIE_0_PHY_GDSC 1 176*3ee31553SDmitry Baryshkov #define PCIE_1_GDSC 2 177*3ee31553SDmitry Baryshkov #define PCIE_1_PHY_GDSC 3 178*3ee31553SDmitry Baryshkov #define USB30_PRIM_GDSC 4 179*3ee31553SDmitry Baryshkov #define USB3_PHY_GDSC 5 180*3ee31553SDmitry Baryshkov #define HLOS1_VOTE_MM_SNOC_MMU_TBU_HF0_GDSC 6 181*3ee31553SDmitry Baryshkov #define HLOS1_VOTE_MM_SNOC_MMU_TBU_SF0_GDSC 7 182*3ee31553SDmitry Baryshkov #define HLOS1_VOTE_TURING_MMU_TBU0_GDSC 8 183*3ee31553SDmitry Baryshkov #define HLOS1_VOTE_TURING_MMU_TBU1_GDSC 9 184*3ee31553SDmitry Baryshkov 185*3ee31553SDmitry Baryshkov #endif 186