xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/qcom,mmcc-msm8998.h (revision 8dd06ef34b6e2f41b29fbf5fc1663780f2524285)
1*e6494bf6SJeffrey Hugo /* SPDX-License-Identifier: GPL-2.0 */
2*e6494bf6SJeffrey Hugo /*
3*e6494bf6SJeffrey Hugo  * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4*e6494bf6SJeffrey Hugo  */
5*e6494bf6SJeffrey Hugo 
6*e6494bf6SJeffrey Hugo #ifndef _DT_BINDINGS_CLK_MSM_MMCC_8998_H
7*e6494bf6SJeffrey Hugo #define _DT_BINDINGS_CLK_MSM_MMCC_8998_H
8*e6494bf6SJeffrey Hugo 
9*e6494bf6SJeffrey Hugo #define MMPLL0						0
10*e6494bf6SJeffrey Hugo #define MMPLL0_OUT_EVEN					1
11*e6494bf6SJeffrey Hugo #define MMPLL1						2
12*e6494bf6SJeffrey Hugo #define MMPLL1_OUT_EVEN					3
13*e6494bf6SJeffrey Hugo #define MMPLL3						4
14*e6494bf6SJeffrey Hugo #define MMPLL3_OUT_EVEN					5
15*e6494bf6SJeffrey Hugo #define MMPLL4						6
16*e6494bf6SJeffrey Hugo #define MMPLL4_OUT_EVEN					7
17*e6494bf6SJeffrey Hugo #define MMPLL5						8
18*e6494bf6SJeffrey Hugo #define MMPLL5_OUT_EVEN					9
19*e6494bf6SJeffrey Hugo #define MMPLL6						10
20*e6494bf6SJeffrey Hugo #define MMPLL6_OUT_EVEN					11
21*e6494bf6SJeffrey Hugo #define MMPLL7						12
22*e6494bf6SJeffrey Hugo #define MMPLL7_OUT_EVEN					13
23*e6494bf6SJeffrey Hugo #define MMPLL10						14
24*e6494bf6SJeffrey Hugo #define MMPLL10_OUT_EVEN				15
25*e6494bf6SJeffrey Hugo #define BYTE0_CLK_SRC					16
26*e6494bf6SJeffrey Hugo #define BYTE1_CLK_SRC					17
27*e6494bf6SJeffrey Hugo #define CCI_CLK_SRC					18
28*e6494bf6SJeffrey Hugo #define CPP_CLK_SRC					19
29*e6494bf6SJeffrey Hugo #define CSI0_CLK_SRC					20
30*e6494bf6SJeffrey Hugo #define CSI1_CLK_SRC					21
31*e6494bf6SJeffrey Hugo #define CSI2_CLK_SRC					22
32*e6494bf6SJeffrey Hugo #define CSI3_CLK_SRC					23
33*e6494bf6SJeffrey Hugo #define CSIPHY_CLK_SRC					24
34*e6494bf6SJeffrey Hugo #define CSI0PHYTIMER_CLK_SRC				25
35*e6494bf6SJeffrey Hugo #define CSI1PHYTIMER_CLK_SRC				26
36*e6494bf6SJeffrey Hugo #define CSI2PHYTIMER_CLK_SRC				27
37*e6494bf6SJeffrey Hugo #define DP_AUX_CLK_SRC					28
38*e6494bf6SJeffrey Hugo #define DP_CRYPTO_CLK_SRC				29
39*e6494bf6SJeffrey Hugo #define DP_LINK_CLK_SRC					30
40*e6494bf6SJeffrey Hugo #define DP_PIXEL_CLK_SRC				31
41*e6494bf6SJeffrey Hugo #define ESC0_CLK_SRC					32
42*e6494bf6SJeffrey Hugo #define ESC1_CLK_SRC					33
43*e6494bf6SJeffrey Hugo #define EXTPCLK_CLK_SRC					34
44*e6494bf6SJeffrey Hugo #define FD_CORE_CLK_SRC					35
45*e6494bf6SJeffrey Hugo #define HDMI_CLK_SRC					36
46*e6494bf6SJeffrey Hugo #define JPEG0_CLK_SRC					37
47*e6494bf6SJeffrey Hugo #define MAXI_CLK_SRC					38
48*e6494bf6SJeffrey Hugo #define MCLK0_CLK_SRC					39
49*e6494bf6SJeffrey Hugo #define MCLK1_CLK_SRC					40
50*e6494bf6SJeffrey Hugo #define MCLK2_CLK_SRC					41
51*e6494bf6SJeffrey Hugo #define MCLK3_CLK_SRC					42
52*e6494bf6SJeffrey Hugo #define MDP_CLK_SRC					43
53*e6494bf6SJeffrey Hugo #define VSYNC_CLK_SRC					44
54*e6494bf6SJeffrey Hugo #define AHB_CLK_SRC					45
55*e6494bf6SJeffrey Hugo #define AXI_CLK_SRC					46
56*e6494bf6SJeffrey Hugo #define PCLK0_CLK_SRC					47
57*e6494bf6SJeffrey Hugo #define PCLK1_CLK_SRC					48
58*e6494bf6SJeffrey Hugo #define ROT_CLK_SRC					49
59*e6494bf6SJeffrey Hugo #define VIDEO_CORE_CLK_SRC				50
60*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE0_CLK_SRC				51
61*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE1_CLK_SRC				52
62*e6494bf6SJeffrey Hugo #define VFE0_CLK_SRC					53
63*e6494bf6SJeffrey Hugo #define VFE1_CLK_SRC					54
64*e6494bf6SJeffrey Hugo #define MISC_AHB_CLK					55
65*e6494bf6SJeffrey Hugo #define VIDEO_CORE_CLK					56
66*e6494bf6SJeffrey Hugo #define VIDEO_AHB_CLK					57
67*e6494bf6SJeffrey Hugo #define VIDEO_AXI_CLK					58
68*e6494bf6SJeffrey Hugo #define VIDEO_MAXI_CLK					59
69*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE0_CLK				60
70*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE1_CLK				61
71*e6494bf6SJeffrey Hugo #define MDSS_AHB_CLK					62
72*e6494bf6SJeffrey Hugo #define MDSS_HDMI_DP_AHB_CLK				63
73*e6494bf6SJeffrey Hugo #define MDSS_AXI_CLK					64
74*e6494bf6SJeffrey Hugo #define MDSS_PCLK0_CLK					65
75*e6494bf6SJeffrey Hugo #define MDSS_PCLK1_CLK					66
76*e6494bf6SJeffrey Hugo #define MDSS_MDP_CLK					67
77*e6494bf6SJeffrey Hugo #define MDSS_MDP_LUT_CLK				68
78*e6494bf6SJeffrey Hugo #define MDSS_EXTPCLK_CLK				69
79*e6494bf6SJeffrey Hugo #define MDSS_VSYNC_CLK					70
80*e6494bf6SJeffrey Hugo #define MDSS_HDMI_CLK					71
81*e6494bf6SJeffrey Hugo #define MDSS_BYTE0_CLK					72
82*e6494bf6SJeffrey Hugo #define MDSS_BYTE1_CLK					73
83*e6494bf6SJeffrey Hugo #define MDSS_ESC0_CLK					74
84*e6494bf6SJeffrey Hugo #define MDSS_ESC1_CLK					75
85*e6494bf6SJeffrey Hugo #define MDSS_ROT_CLK					76
86*e6494bf6SJeffrey Hugo #define MDSS_DP_LINK_CLK				77
87*e6494bf6SJeffrey Hugo #define MDSS_DP_LINK_INTF_CLK				78
88*e6494bf6SJeffrey Hugo #define MDSS_DP_CRYPTO_CLK				79
89*e6494bf6SJeffrey Hugo #define MDSS_DP_PIXEL_CLK				80
90*e6494bf6SJeffrey Hugo #define MDSS_DP_AUX_CLK					81
91*e6494bf6SJeffrey Hugo #define MDSS_BYTE0_INTF_CLK				82
92*e6494bf6SJeffrey Hugo #define MDSS_BYTE1_INTF_CLK				83
93*e6494bf6SJeffrey Hugo #define CAMSS_CSI0PHYTIMER_CLK				84
94*e6494bf6SJeffrey Hugo #define CAMSS_CSI1PHYTIMER_CLK				85
95*e6494bf6SJeffrey Hugo #define CAMSS_CSI2PHYTIMER_CLK				86
96*e6494bf6SJeffrey Hugo #define CAMSS_CSI0_CLK					87
97*e6494bf6SJeffrey Hugo #define CAMSS_CSI0_AHB_CLK				88
98*e6494bf6SJeffrey Hugo #define CAMSS_CSI0RDI_CLK				89
99*e6494bf6SJeffrey Hugo #define CAMSS_CSI0PIX_CLK				90
100*e6494bf6SJeffrey Hugo #define CAMSS_CSI1_CLK					91
101*e6494bf6SJeffrey Hugo #define CAMSS_CSI1_AHB_CLK				92
102*e6494bf6SJeffrey Hugo #define CAMSS_CSI1RDI_CLK				93
103*e6494bf6SJeffrey Hugo #define CAMSS_CSI1PIX_CLK				94
104*e6494bf6SJeffrey Hugo #define CAMSS_CSI2_CLK					95
105*e6494bf6SJeffrey Hugo #define CAMSS_CSI2_AHB_CLK				96
106*e6494bf6SJeffrey Hugo #define CAMSS_CSI2RDI_CLK				97
107*e6494bf6SJeffrey Hugo #define CAMSS_CSI2PIX_CLK				98
108*e6494bf6SJeffrey Hugo #define CAMSS_CSI3_CLK					99
109*e6494bf6SJeffrey Hugo #define CAMSS_CSI3_AHB_CLK				100
110*e6494bf6SJeffrey Hugo #define CAMSS_CSI3RDI_CLK				101
111*e6494bf6SJeffrey Hugo #define CAMSS_CSI3PIX_CLK				102
112*e6494bf6SJeffrey Hugo #define CAMSS_ISPIF_AHB_CLK				103
113*e6494bf6SJeffrey Hugo #define CAMSS_CCI_CLK					104
114*e6494bf6SJeffrey Hugo #define CAMSS_CCI_AHB_CLK				105
115*e6494bf6SJeffrey Hugo #define CAMSS_MCLK0_CLK					106
116*e6494bf6SJeffrey Hugo #define CAMSS_MCLK1_CLK					107
117*e6494bf6SJeffrey Hugo #define CAMSS_MCLK2_CLK					108
118*e6494bf6SJeffrey Hugo #define CAMSS_MCLK3_CLK					109
119*e6494bf6SJeffrey Hugo #define CAMSS_TOP_AHB_CLK				110
120*e6494bf6SJeffrey Hugo #define CAMSS_AHB_CLK					111
121*e6494bf6SJeffrey Hugo #define CAMSS_MICRO_AHB_CLK				112
122*e6494bf6SJeffrey Hugo #define CAMSS_JPEG0_CLK					113
123*e6494bf6SJeffrey Hugo #define CAMSS_JPEG_AHB_CLK				114
124*e6494bf6SJeffrey Hugo #define CAMSS_JPEG_AXI_CLK				115
125*e6494bf6SJeffrey Hugo #define CAMSS_VFE0_AHB_CLK				116
126*e6494bf6SJeffrey Hugo #define CAMSS_VFE1_AHB_CLK				117
127*e6494bf6SJeffrey Hugo #define CAMSS_VFE0_CLK					118
128*e6494bf6SJeffrey Hugo #define CAMSS_VFE1_CLK					119
129*e6494bf6SJeffrey Hugo #define CAMSS_CPP_CLK					120
130*e6494bf6SJeffrey Hugo #define CAMSS_CPP_AHB_CLK				121
131*e6494bf6SJeffrey Hugo #define CAMSS_VFE_VBIF_AHB_CLK				122
132*e6494bf6SJeffrey Hugo #define CAMSS_VFE_VBIF_AXI_CLK				123
133*e6494bf6SJeffrey Hugo #define CAMSS_CPP_AXI_CLK				124
134*e6494bf6SJeffrey Hugo #define CAMSS_CPP_VBIF_AHB_CLK				125
135*e6494bf6SJeffrey Hugo #define CAMSS_CSI_VFE0_CLK				126
136*e6494bf6SJeffrey Hugo #define CAMSS_CSI_VFE1_CLK				127
137*e6494bf6SJeffrey Hugo #define CAMSS_VFE0_STREAM_CLK				128
138*e6494bf6SJeffrey Hugo #define CAMSS_VFE1_STREAM_CLK				129
139*e6494bf6SJeffrey Hugo #define CAMSS_CPHY_CSID0_CLK				130
140*e6494bf6SJeffrey Hugo #define CAMSS_CPHY_CSID1_CLK				131
141*e6494bf6SJeffrey Hugo #define CAMSS_CPHY_CSID2_CLK				132
142*e6494bf6SJeffrey Hugo #define CAMSS_CPHY_CSID3_CLK				133
143*e6494bf6SJeffrey Hugo #define CAMSS_CSIPHY0_CLK				134
144*e6494bf6SJeffrey Hugo #define CAMSS_CSIPHY1_CLK				135
145*e6494bf6SJeffrey Hugo #define CAMSS_CSIPHY2_CLK				136
146*e6494bf6SJeffrey Hugo #define FD_CORE_CLK					137
147*e6494bf6SJeffrey Hugo #define FD_CORE_UAR_CLK					138
148*e6494bf6SJeffrey Hugo #define FD_AHB_CLK					139
149*e6494bf6SJeffrey Hugo #define MNOC_AHB_CLK					140
150*e6494bf6SJeffrey Hugo #define BIMC_SMMU_AHB_CLK				141
151*e6494bf6SJeffrey Hugo #define BIMC_SMMU_AXI_CLK				142
152*e6494bf6SJeffrey Hugo #define MNOC_MAXI_CLK					143
153*e6494bf6SJeffrey Hugo #define VMEM_MAXI_CLK					144
154*e6494bf6SJeffrey Hugo #define VMEM_AHB_CLK					145
155*e6494bf6SJeffrey Hugo 
156*e6494bf6SJeffrey Hugo #define SPDM_BCR					0
157*e6494bf6SJeffrey Hugo #define SPDM_RM_BCR					1
158*e6494bf6SJeffrey Hugo #define MISC_BCR					2
159*e6494bf6SJeffrey Hugo #define VIDEO_TOP_BCR					3
160*e6494bf6SJeffrey Hugo #define THROTTLE_VIDEO_BCR				4
161*e6494bf6SJeffrey Hugo #define MDSS_BCR					5
162*e6494bf6SJeffrey Hugo #define THROTTLE_MDSS_BCR				6
163*e6494bf6SJeffrey Hugo #define CAMSS_PHY0_BCR					7
164*e6494bf6SJeffrey Hugo #define CAMSS_PHY1_BCR					8
165*e6494bf6SJeffrey Hugo #define CAMSS_PHY2_BCR					9
166*e6494bf6SJeffrey Hugo #define CAMSS_CSI0_BCR					10
167*e6494bf6SJeffrey Hugo #define CAMSS_CSI0RDI_BCR				11
168*e6494bf6SJeffrey Hugo #define CAMSS_CSI0PIX_BCR				12
169*e6494bf6SJeffrey Hugo #define CAMSS_CSI1_BCR					13
170*e6494bf6SJeffrey Hugo #define CAMSS_CSI1RDI_BCR				14
171*e6494bf6SJeffrey Hugo #define CAMSS_CSI1PIX_BCR				15
172*e6494bf6SJeffrey Hugo #define CAMSS_CSI2_BCR					16
173*e6494bf6SJeffrey Hugo #define CAMSS_CSI2RDI_BCR				17
174*e6494bf6SJeffrey Hugo #define CAMSS_CSI2PIX_BCR				18
175*e6494bf6SJeffrey Hugo #define CAMSS_CSI3_BCR					19
176*e6494bf6SJeffrey Hugo #define CAMSS_CSI3RDI_BCR				20
177*e6494bf6SJeffrey Hugo #define CAMSS_CSI3PIX_BCR				21
178*e6494bf6SJeffrey Hugo #define CAMSS_ISPIF_BCR					22
179*e6494bf6SJeffrey Hugo #define CAMSS_CCI_BCR					23
180*e6494bf6SJeffrey Hugo #define CAMSS_TOP_BCR					24
181*e6494bf6SJeffrey Hugo #define CAMSS_AHB_BCR					25
182*e6494bf6SJeffrey Hugo #define CAMSS_MICRO_BCR					26
183*e6494bf6SJeffrey Hugo #define CAMSS_JPEG_BCR					27
184*e6494bf6SJeffrey Hugo #define CAMSS_VFE0_BCR					28
185*e6494bf6SJeffrey Hugo #define CAMSS_VFE1_BCR					29
186*e6494bf6SJeffrey Hugo #define CAMSS_VFE_VBIF_BCR				30
187*e6494bf6SJeffrey Hugo #define CAMSS_CPP_TOP_BCR				31
188*e6494bf6SJeffrey Hugo #define CAMSS_CPP_BCR					32
189*e6494bf6SJeffrey Hugo #define CAMSS_CSI_VFE0_BCR				33
190*e6494bf6SJeffrey Hugo #define CAMSS_CSI_VFE1_BCR				34
191*e6494bf6SJeffrey Hugo #define CAMSS_FD_BCR					35
192*e6494bf6SJeffrey Hugo #define THROTTLE_CAMSS_BCR				36
193*e6494bf6SJeffrey Hugo #define MNOCAHB_BCR					37
194*e6494bf6SJeffrey Hugo #define MNOCAXI_BCR					38
195*e6494bf6SJeffrey Hugo #define BMIC_SMMU_BCR					39
196*e6494bf6SJeffrey Hugo #define MNOC_MAXI_BCR					40
197*e6494bf6SJeffrey Hugo #define VMEM_BCR					41
198*e6494bf6SJeffrey Hugo #define BTO_BCR						42
199*e6494bf6SJeffrey Hugo 
200*e6494bf6SJeffrey Hugo #define VIDEO_TOP_GDSC		1
201*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE0_GDSC	2
202*e6494bf6SJeffrey Hugo #define VIDEO_SUBCORE1_GDSC	3
203*e6494bf6SJeffrey Hugo #define MDSS_GDSC		4
204*e6494bf6SJeffrey Hugo #define CAMSS_TOP_GDSC		5
205*e6494bf6SJeffrey Hugo #define CAMSS_VFE0_GDSC		6
206*e6494bf6SJeffrey Hugo #define CAMSS_VFE1_GDSC		7
207*e6494bf6SJeffrey Hugo #define CAMSS_CPP_GDSC		8
208*e6494bf6SJeffrey Hugo #define BIMC_SMMU_GDSC		9
209*e6494bf6SJeffrey Hugo 
210*e6494bf6SJeffrey Hugo #endif
211