xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/qcom,milos-camcc.h (revision 8d2b0853add1d7534dc0794e3c8e0b9e8c4ec640)
1*dbb9d53bSLuca Weiss /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*dbb9d53bSLuca Weiss /*
3*dbb9d53bSLuca Weiss  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*dbb9d53bSLuca Weiss  * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
5*dbb9d53bSLuca Weiss  */
6*dbb9d53bSLuca Weiss 
7*dbb9d53bSLuca Weiss #ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_MILOS_H
8*dbb9d53bSLuca Weiss #define _DT_BINDINGS_CLK_QCOM_CAM_CC_MILOS_H
9*dbb9d53bSLuca Weiss 
10*dbb9d53bSLuca Weiss /* CAM_CC clocks */
11*dbb9d53bSLuca Weiss #define CAM_CC_PLL0						0
12*dbb9d53bSLuca Weiss #define CAM_CC_PLL0_OUT_EVEN					1
13*dbb9d53bSLuca Weiss #define CAM_CC_PLL0_OUT_ODD					2
14*dbb9d53bSLuca Weiss #define CAM_CC_PLL1						3
15*dbb9d53bSLuca Weiss #define CAM_CC_PLL1_OUT_EVEN					4
16*dbb9d53bSLuca Weiss #define CAM_CC_PLL2						5
17*dbb9d53bSLuca Weiss #define CAM_CC_PLL2_OUT_EVEN					6
18*dbb9d53bSLuca Weiss #define CAM_CC_PLL3						7
19*dbb9d53bSLuca Weiss #define CAM_CC_PLL3_OUT_EVEN					8
20*dbb9d53bSLuca Weiss #define CAM_CC_PLL4						9
21*dbb9d53bSLuca Weiss #define CAM_CC_PLL4_OUT_EVEN					10
22*dbb9d53bSLuca Weiss #define CAM_CC_PLL5						11
23*dbb9d53bSLuca Weiss #define CAM_CC_PLL5_OUT_EVEN					12
24*dbb9d53bSLuca Weiss #define CAM_CC_PLL6						13
25*dbb9d53bSLuca Weiss #define CAM_CC_PLL6_OUT_EVEN					14
26*dbb9d53bSLuca Weiss #define CAM_CC_BPS_AHB_CLK					15
27*dbb9d53bSLuca Weiss #define CAM_CC_BPS_AREG_CLK					16
28*dbb9d53bSLuca Weiss #define CAM_CC_BPS_CLK						17
29*dbb9d53bSLuca Weiss #define CAM_CC_BPS_CLK_SRC					18
30*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_ATB_CLK					19
31*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_AXI_CLK_SRC				20
32*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_AXI_HF_CLK				21
33*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_AXI_SF_CLK				22
34*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_NRT_AXI_CLK				23
35*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_RT_AXI_CLK				24
36*dbb9d53bSLuca Weiss #define CAM_CC_CCI_0_CLK					25
37*dbb9d53bSLuca Weiss #define CAM_CC_CCI_0_CLK_SRC					26
38*dbb9d53bSLuca Weiss #define CAM_CC_CCI_1_CLK					27
39*dbb9d53bSLuca Weiss #define CAM_CC_CCI_1_CLK_SRC					28
40*dbb9d53bSLuca Weiss #define CAM_CC_CORE_AHB_CLK					29
41*dbb9d53bSLuca Weiss #define CAM_CC_CPAS_AHB_CLK					30
42*dbb9d53bSLuca Weiss #define CAM_CC_CPHY_RX_CLK_SRC					31
43*dbb9d53bSLuca Weiss #define CAM_CC_CRE_AHB_CLK					32
44*dbb9d53bSLuca Weiss #define CAM_CC_CRE_CLK						33
45*dbb9d53bSLuca Weiss #define CAM_CC_CRE_CLK_SRC					34
46*dbb9d53bSLuca Weiss #define CAM_CC_CSI0PHYTIMER_CLK					35
47*dbb9d53bSLuca Weiss #define CAM_CC_CSI0PHYTIMER_CLK_SRC				36
48*dbb9d53bSLuca Weiss #define CAM_CC_CSI1PHYTIMER_CLK					37
49*dbb9d53bSLuca Weiss #define CAM_CC_CSI1PHYTIMER_CLK_SRC				38
50*dbb9d53bSLuca Weiss #define CAM_CC_CSI2PHYTIMER_CLK					39
51*dbb9d53bSLuca Weiss #define CAM_CC_CSI2PHYTIMER_CLK_SRC				40
52*dbb9d53bSLuca Weiss #define CAM_CC_CSI3PHYTIMER_CLK					41
53*dbb9d53bSLuca Weiss #define CAM_CC_CSI3PHYTIMER_CLK_SRC				42
54*dbb9d53bSLuca Weiss #define CAM_CC_CSIPHY0_CLK					43
55*dbb9d53bSLuca Weiss #define CAM_CC_CSIPHY1_CLK					44
56*dbb9d53bSLuca Weiss #define CAM_CC_CSIPHY2_CLK					45
57*dbb9d53bSLuca Weiss #define CAM_CC_CSIPHY3_CLK					46
58*dbb9d53bSLuca Weiss #define CAM_CC_FAST_AHB_CLK_SRC					47
59*dbb9d53bSLuca Weiss #define CAM_CC_GDSC_CLK						48
60*dbb9d53bSLuca Weiss #define CAM_CC_ICP_ATB_CLK					49
61*dbb9d53bSLuca Weiss #define CAM_CC_ICP_CLK						50
62*dbb9d53bSLuca Weiss #define CAM_CC_ICP_CLK_SRC					51
63*dbb9d53bSLuca Weiss #define CAM_CC_ICP_CTI_CLK					52
64*dbb9d53bSLuca Weiss #define CAM_CC_ICP_TS_CLK					53
65*dbb9d53bSLuca Weiss #define CAM_CC_MCLK0_CLK					54
66*dbb9d53bSLuca Weiss #define CAM_CC_MCLK0_CLK_SRC					55
67*dbb9d53bSLuca Weiss #define CAM_CC_MCLK1_CLK					56
68*dbb9d53bSLuca Weiss #define CAM_CC_MCLK1_CLK_SRC					57
69*dbb9d53bSLuca Weiss #define CAM_CC_MCLK2_CLK					58
70*dbb9d53bSLuca Weiss #define CAM_CC_MCLK2_CLK_SRC					59
71*dbb9d53bSLuca Weiss #define CAM_CC_MCLK3_CLK					60
72*dbb9d53bSLuca Weiss #define CAM_CC_MCLK3_CLK_SRC					61
73*dbb9d53bSLuca Weiss #define CAM_CC_MCLK4_CLK					62
74*dbb9d53bSLuca Weiss #define CAM_CC_MCLK4_CLK_SRC					63
75*dbb9d53bSLuca Weiss #define CAM_CC_OPE_0_AHB_CLK					64
76*dbb9d53bSLuca Weiss #define CAM_CC_OPE_0_AREG_CLK					65
77*dbb9d53bSLuca Weiss #define CAM_CC_OPE_0_CLK					66
78*dbb9d53bSLuca Weiss #define CAM_CC_OPE_0_CLK_SRC					67
79*dbb9d53bSLuca Weiss #define CAM_CC_SLEEP_CLK					68
80*dbb9d53bSLuca Weiss #define CAM_CC_SLEEP_CLK_SRC					69
81*dbb9d53bSLuca Weiss #define CAM_CC_SLOW_AHB_CLK_SRC					70
82*dbb9d53bSLuca Weiss #define CAM_CC_SOC_AHB_CLK					71
83*dbb9d53bSLuca Weiss #define CAM_CC_SYS_TMR_CLK					72
84*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_AHB_CLK					73
85*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_CLK					74
86*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_CLK_SRC					75
87*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_CPHY_RX_CLK				76
88*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_CSID_CLK					77
89*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_CSID_CLK_SRC				78
90*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_AHB_CLK					79
91*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_CLK					80
92*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_CLK_SRC					81
93*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_CPHY_RX_CLK				82
94*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_CSID_CLK					83
95*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_CSID_CLK_SRC				84
96*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_AHB_CLK					85
97*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_CLK					86
98*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_CLK_SRC					87
99*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_CPHY_RX_CLK				88
100*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_CSID_CLK					89
101*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_CSID_CLK_SRC				90
102*dbb9d53bSLuca Weiss #define CAM_CC_TOP_SHIFT_CLK					91
103*dbb9d53bSLuca Weiss #define CAM_CC_XO_CLK_SRC					92
104*dbb9d53bSLuca Weiss 
105*dbb9d53bSLuca Weiss /* CAM_CC resets */
106*dbb9d53bSLuca Weiss #define CAM_CC_BPS_BCR						0
107*dbb9d53bSLuca Weiss #define CAM_CC_CAMNOC_BCR					1
108*dbb9d53bSLuca Weiss #define CAM_CC_CAMSS_TOP_BCR					2
109*dbb9d53bSLuca Weiss #define CAM_CC_CCI_0_BCR					3
110*dbb9d53bSLuca Weiss #define CAM_CC_CCI_1_BCR					4
111*dbb9d53bSLuca Weiss #define CAM_CC_CPAS_BCR						5
112*dbb9d53bSLuca Weiss #define CAM_CC_CRE_BCR						6
113*dbb9d53bSLuca Weiss #define CAM_CC_CSI0PHY_BCR					7
114*dbb9d53bSLuca Weiss #define CAM_CC_CSI1PHY_BCR					8
115*dbb9d53bSLuca Weiss #define CAM_CC_CSI2PHY_BCR					9
116*dbb9d53bSLuca Weiss #define CAM_CC_CSI3PHY_BCR					10
117*dbb9d53bSLuca Weiss #define CAM_CC_ICP_BCR						11
118*dbb9d53bSLuca Weiss #define CAM_CC_MCLK0_BCR					12
119*dbb9d53bSLuca Weiss #define CAM_CC_MCLK1_BCR					13
120*dbb9d53bSLuca Weiss #define CAM_CC_MCLK2_BCR					14
121*dbb9d53bSLuca Weiss #define CAM_CC_MCLK3_BCR					15
122*dbb9d53bSLuca Weiss #define CAM_CC_MCLK4_BCR					16
123*dbb9d53bSLuca Weiss #define CAM_CC_OPE_0_BCR					17
124*dbb9d53bSLuca Weiss #define CAM_CC_TFE_0_BCR					18
125*dbb9d53bSLuca Weiss #define CAM_CC_TFE_1_BCR					19
126*dbb9d53bSLuca Weiss #define CAM_CC_TFE_2_BCR					20
127*dbb9d53bSLuca Weiss 
128*dbb9d53bSLuca Weiss /* CAM_CC power domains */
129*dbb9d53bSLuca Weiss #define CAM_CC_CAMSS_TOP_GDSC					0
130*dbb9d53bSLuca Weiss 
131*dbb9d53bSLuca Weiss #endif
132