xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/qcom,ipq5424-gcc.h (revision 60675d4ca1ef0857e44eba5849b74a3a998d0c0f)
1*03e525c6SSricharan Ramabadhran /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*03e525c6SSricharan Ramabadhran /*
3*03e525c6SSricharan Ramabadhran  * Copyright (c) 2018,2020 The Linux Foundation. All rights reserved.
4*03e525c6SSricharan Ramabadhran  * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved.
5*03e525c6SSricharan Ramabadhran  */
6*03e525c6SSricharan Ramabadhran 
7*03e525c6SSricharan Ramabadhran #ifndef _DT_BINDINGS_CLOCK_IPQ_GCC_IPQ5424_H
8*03e525c6SSricharan Ramabadhran #define _DT_BINDINGS_CLOCK_IPQ_GCC_IPQ5424_H
9*03e525c6SSricharan Ramabadhran 
10*03e525c6SSricharan Ramabadhran #define GPLL0					0
11*03e525c6SSricharan Ramabadhran #define GPLL4					1
12*03e525c6SSricharan Ramabadhran #define GPLL2					2
13*03e525c6SSricharan Ramabadhran #define GPLL2_OUT_MAIN                          3
14*03e525c6SSricharan Ramabadhran #define GCC_SLEEP_CLK_SRC			4
15*03e525c6SSricharan Ramabadhran #define GCC_APSS_DBG_CLK                        5
16*03e525c6SSricharan Ramabadhran #define GCC_USB0_EUD_AT_CLK			6
17*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AXI_M_CLK_SRC			7
18*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AXI_M_CLK			8
19*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AXI_M_CLK_SRC			9
20*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AXI_M_CLK			10
21*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AXI_M_CLK_SRC			11
22*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AXI_M_CLK			12
23*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AXI_M_CLK_SRC			13
24*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AXI_M_CLK			14
25*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AXI_S_CLK_SRC			15
26*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AXI_S_BRIDGE_CLK		16
27*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AXI_S_CLK			17
28*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AXI_S_CLK_SRC			18
29*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AXI_S_BRIDGE_CLK		19
30*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AXI_S_CLK			20
31*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AXI_S_CLK_SRC			21
32*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AXI_S_BRIDGE_CLK		22
33*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AXI_S_CLK			23
34*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AXI_S_CLK_SRC			24
35*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AXI_S_BRIDGE_CLK		25
36*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AXI_S_CLK			26
37*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_PIPE_CLK_SRC			27
38*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_PIPE_CLK			28
39*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_PIPE_CLK_SRC			29
40*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_PIPE_CLK			30
41*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_PIPE_CLK_SRC			31
42*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_PIPE_CLK			32
43*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_PIPE_CLK_SRC			33
44*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_PIPE_CLK			34
45*03e525c6SSricharan Ramabadhran #define GCC_PCIE_AUX_CLK_SRC			35
46*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AUX_CLK			36
47*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AUX_CLK			37
48*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AUX_CLK			38
49*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AUX_CLK			39
50*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_AHB_CLK			40
51*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_AHB_CLK			41
52*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_AHB_CLK			42
53*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_AHB_CLK			43
54*03e525c6SSricharan Ramabadhran #define GCC_USB0_AUX_CLK_SRC			44
55*03e525c6SSricharan Ramabadhran #define GCC_USB0_AUX_CLK			45
56*03e525c6SSricharan Ramabadhran #define GCC_USB0_MASTER_CLK			46
57*03e525c6SSricharan Ramabadhran #define GCC_USB0_MOCK_UTMI_CLK_SRC		47
58*03e525c6SSricharan Ramabadhran #define GCC_USB0_MOCK_UTMI_DIV_CLK_SRC		48
59*03e525c6SSricharan Ramabadhran #define GCC_USB0_MOCK_UTMI_CLK			49
60*03e525c6SSricharan Ramabadhran #define GCC_USB0_PIPE_CLK_SRC			50
61*03e525c6SSricharan Ramabadhran #define GCC_USB0_PIPE_CLK			51
62*03e525c6SSricharan Ramabadhran #define GCC_USB0_PHY_CFG_AHB_CLK		52
63*03e525c6SSricharan Ramabadhran #define GCC_USB0_SLEEP_CLK			53
64*03e525c6SSricharan Ramabadhran #define GCC_SDCC1_APPS_CLK_SRC			54
65*03e525c6SSricharan Ramabadhran #define GCC_SDCC1_APPS_CLK			55
66*03e525c6SSricharan Ramabadhran #define GCC_SDCC1_ICE_CORE_CLK_SRC		56
67*03e525c6SSricharan Ramabadhran #define GCC_SDCC1_ICE_CORE_CLK			57
68*03e525c6SSricharan Ramabadhran #define GCC_SDCC1_AHB_CLK			58
69*03e525c6SSricharan Ramabadhran #define GCC_PCNOC_BFDCD_CLK_SRC			59
70*03e525c6SSricharan Ramabadhran #define GCC_NSSCFG_CLK				60
71*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_NSSCC_CLK			61
72*03e525c6SSricharan Ramabadhran #define GCC_NSSCC_CLK				62
73*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_PCNOC_1_CLK			63
74*03e525c6SSricharan Ramabadhran #define GCC_QPIC_AHB_CLK			64
75*03e525c6SSricharan Ramabadhran #define GCC_QPIC_CLK				65
76*03e525c6SSricharan Ramabadhran #define GCC_MDIO_AHB_CLK			66
77*03e525c6SSricharan Ramabadhran #define GCC_PRNG_AHB_CLK			67
78*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY0_AHB_CLK			68
79*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY1_AHB_CLK			69
80*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY2_AHB_CLK			70
81*03e525c6SSricharan Ramabadhran #define GCC_CMN_12GPLL_AHB_CLK			71
82*03e525c6SSricharan Ramabadhran #define GCC_SYSTEM_NOC_BFDCD_CLK_SRC		72
83*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_SNOC_CLK			73
84*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_SNOC_1_CLK			74
85*03e525c6SSricharan Ramabadhran #define GCC_WCSS_AHB_CLK_SRC			75
86*03e525c6SSricharan Ramabadhran #define GCC_QDSS_AT_CLK_SRC			76
87*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_ATB_CLK			77
88*03e525c6SSricharan Ramabadhran #define GCC_QDSS_AT_CLK				78
89*03e525c6SSricharan Ramabadhran #define GCC_QDSS_TSCTR_CLK_SRC			79
90*03e525c6SSricharan Ramabadhran #define GCC_NSS_TS_CLK				80
91*03e525c6SSricharan Ramabadhran #define GCC_QPIC_IO_MACRO_CLK_SRC		81
92*03e525c6SSricharan Ramabadhran #define GCC_QPIC_IO_MACRO_CLK			82
93*03e525c6SSricharan Ramabadhran #define GCC_LPASS_AXIM_CLK_SRC			83
94*03e525c6SSricharan Ramabadhran #define GCC_LPASS_CORE_AXIM_CLK			84
95*03e525c6SSricharan Ramabadhran #define GCC_LPASS_SWAY_CLK_SRC			85
96*03e525c6SSricharan Ramabadhran #define GCC_LPASS_SWAY_CLK			86
97*03e525c6SSricharan Ramabadhran #define GCC_CNOC_LPASS_CFG_CLK                  87
98*03e525c6SSricharan Ramabadhran #define GCC_SNOC_LPASS_CLK                      88
99*03e525c6SSricharan Ramabadhran #define GCC_ADSS_PWM_CLK_SRC			89
100*03e525c6SSricharan Ramabadhran #define GCC_ADSS_PWM_CLK			90
101*03e525c6SSricharan Ramabadhran #define GCC_XO_CLK_SRC				91
102*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_XO_DCD_CLK			92
103*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_QOSGEN_REF_CLK		93
104*03e525c6SSricharan Ramabadhran #define GCC_NSSNOC_TIMEOUT_REF_CLK		94
105*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY0_SYS_CLK			95
106*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY1_SYS_CLK			96
107*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY2_SYS_CLK			97
108*03e525c6SSricharan Ramabadhran #define GCC_CMN_12GPLL_SYS_CLK			98
109*03e525c6SSricharan Ramabadhran #define GCC_UNIPHY_SYS_CLK_SRC			99
110*03e525c6SSricharan Ramabadhran #define GCC_NSS_TS_CLK_SRC			100
111*03e525c6SSricharan Ramabadhran #define GCC_ANOC_PCIE0_1LANE_M_CLK		101
112*03e525c6SSricharan Ramabadhran #define GCC_ANOC_PCIE1_1LANE_M_CLK		102
113*03e525c6SSricharan Ramabadhran #define GCC_ANOC_PCIE2_2LANE_M_CLK		103
114*03e525c6SSricharan Ramabadhran #define GCC_ANOC_PCIE3_2LANE_M_CLK		104
115*03e525c6SSricharan Ramabadhran #define GCC_CNOC_PCIE0_1LANE_S_CLK		105
116*03e525c6SSricharan Ramabadhran #define GCC_CNOC_PCIE1_1LANE_S_CLK		106
117*03e525c6SSricharan Ramabadhran #define GCC_CNOC_PCIE2_2LANE_S_CLK		107
118*03e525c6SSricharan Ramabadhran #define GCC_CNOC_PCIE3_2LANE_S_CLK		108
119*03e525c6SSricharan Ramabadhran #define GCC_CNOC_USB_CLK			109
120*03e525c6SSricharan Ramabadhran #define GCC_CNOC_WCSS_AHB_CLK			110
121*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_AHB_MST_CLK			111
122*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_AHB_SLV_CLK			112
123*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C0_CLK			113
124*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C1_CLK			114
125*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_SPI0_CLK			115
126*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_SPI1_CLK			116
127*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_UART0_CLK			117
128*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_UART1_CLK			118
129*03e525c6SSricharan Ramabadhran #define GCC_QPIC_CLK_SRC			119
130*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C0_CLK_SRC			120
131*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C1_CLK_SRC			121
132*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C0_DIV_CLK_SRC              122
133*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_I2C1_DIV_CLK_SRC              123
134*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_SPI0_CLK_SRC			124
135*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_SPI1_CLK_SRC			125
136*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_UART0_CLK_SRC			126
137*03e525c6SSricharan Ramabadhran #define GCC_QUPV3_UART1_CLK_SRC			127
138*03e525c6SSricharan Ramabadhran #define GCC_USB1_MASTER_CLK			128
139*03e525c6SSricharan Ramabadhran #define GCC_USB1_MOCK_UTMI_CLK_SRC		129
140*03e525c6SSricharan Ramabadhran #define GCC_USB1_MOCK_UTMI_DIV_CLK_SRC		130
141*03e525c6SSricharan Ramabadhran #define GCC_USB1_MOCK_UTMI_CLK			131
142*03e525c6SSricharan Ramabadhran #define GCC_USB1_SLEEP_CLK			132
143*03e525c6SSricharan Ramabadhran #define GCC_USB1_PHY_CFG_AHB_CLK		133
144*03e525c6SSricharan Ramabadhran #define GCC_USB0_MASTER_CLK_SRC			134
145*03e525c6SSricharan Ramabadhran #define GCC_QDSS_DAP_CLK			135
146*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_RCHNG_CLK_SRC			136
147*03e525c6SSricharan Ramabadhran #define GCC_PCIE0_RCHNG_CLK			137
148*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_RCHNG_CLK_SRC			138
149*03e525c6SSricharan Ramabadhran #define GCC_PCIE1_RCHNG_CLK			139
150*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_RCHNG_CLK_SRC			140
151*03e525c6SSricharan Ramabadhran #define GCC_PCIE2_RCHNG_CLK			141
152*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_RCHNG_CLK_SRC			142
153*03e525c6SSricharan Ramabadhran #define GCC_PCIE3_RCHNG_CLK			143
154*03e525c6SSricharan Ramabadhran #define GCC_IM_SLEEP_CLK			144
155*03e525c6SSricharan Ramabadhran 
156*03e525c6SSricharan Ramabadhran #endif
157