1*4470c830SSam Shih /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*4470c830SSam Shih /* 3*4470c830SSam Shih * Copyright (c) 2021 MediaTek Inc. 4*4470c830SSam Shih * Author: Sam Shih <sam.shih@mediatek.com> 5*4470c830SSam Shih */ 6*4470c830SSam Shih 7*4470c830SSam Shih #ifndef _DT_BINDINGS_CLK_MT7986_H 8*4470c830SSam Shih #define _DT_BINDINGS_CLK_MT7986_H 9*4470c830SSam Shih 10*4470c830SSam Shih /* APMIXEDSYS */ 11*4470c830SSam Shih 12*4470c830SSam Shih #define CLK_APMIXED_ARMPLL 0 13*4470c830SSam Shih #define CLK_APMIXED_NET2PLL 1 14*4470c830SSam Shih #define CLK_APMIXED_MMPLL 2 15*4470c830SSam Shih #define CLK_APMIXED_SGMPLL 3 16*4470c830SSam Shih #define CLK_APMIXED_WEDMCUPLL 4 17*4470c830SSam Shih #define CLK_APMIXED_NET1PLL 5 18*4470c830SSam Shih #define CLK_APMIXED_MPLL 6 19*4470c830SSam Shih #define CLK_APMIXED_APLL2 7 20*4470c830SSam Shih 21*4470c830SSam Shih /* TOPCKGEN */ 22*4470c830SSam Shih 23*4470c830SSam Shih #define CLK_TOP_XTAL 0 24*4470c830SSam Shih #define CLK_TOP_XTAL_D2 1 25*4470c830SSam Shih #define CLK_TOP_RTC_32K 2 26*4470c830SSam Shih #define CLK_TOP_RTC_32P7K 3 27*4470c830SSam Shih #define CLK_TOP_MPLL_D2 4 28*4470c830SSam Shih #define CLK_TOP_MPLL_D4 5 29*4470c830SSam Shih #define CLK_TOP_MPLL_D8 6 30*4470c830SSam Shih #define CLK_TOP_MPLL_D8_D2 7 31*4470c830SSam Shih #define CLK_TOP_MPLL_D3_D2 8 32*4470c830SSam Shih #define CLK_TOP_MMPLL_D2 9 33*4470c830SSam Shih #define CLK_TOP_MMPLL_D4 10 34*4470c830SSam Shih #define CLK_TOP_MMPLL_D8 11 35*4470c830SSam Shih #define CLK_TOP_MMPLL_D8_D2 12 36*4470c830SSam Shih #define CLK_TOP_MMPLL_D3_D8 13 37*4470c830SSam Shih #define CLK_TOP_MMPLL_U2PHY 14 38*4470c830SSam Shih #define CLK_TOP_APLL2_D4 15 39*4470c830SSam Shih #define CLK_TOP_NET1PLL_D4 16 40*4470c830SSam Shih #define CLK_TOP_NET1PLL_D5 17 41*4470c830SSam Shih #define CLK_TOP_NET1PLL_D5_D2 18 42*4470c830SSam Shih #define CLK_TOP_NET1PLL_D5_D4 19 43*4470c830SSam Shih #define CLK_TOP_NET1PLL_D8_D2 20 44*4470c830SSam Shih #define CLK_TOP_NET1PLL_D8_D4 21 45*4470c830SSam Shih #define CLK_TOP_NET2PLL_D4 22 46*4470c830SSam Shih #define CLK_TOP_NET2PLL_D4_D2 23 47*4470c830SSam Shih #define CLK_TOP_NET2PLL_D3_D2 24 48*4470c830SSam Shih #define CLK_TOP_WEDMCUPLL_D5_D2 25 49*4470c830SSam Shih #define CLK_TOP_NFI1X_SEL 26 50*4470c830SSam Shih #define CLK_TOP_SPINFI_SEL 27 51*4470c830SSam Shih #define CLK_TOP_SPI_SEL 28 52*4470c830SSam Shih #define CLK_TOP_SPIM_MST_SEL 29 53*4470c830SSam Shih #define CLK_TOP_UART_SEL 30 54*4470c830SSam Shih #define CLK_TOP_PWM_SEL 31 55*4470c830SSam Shih #define CLK_TOP_I2C_SEL 32 56*4470c830SSam Shih #define CLK_TOP_PEXTP_TL_SEL 33 57*4470c830SSam Shih #define CLK_TOP_EMMC_250M_SEL 34 58*4470c830SSam Shih #define CLK_TOP_EMMC_416M_SEL 35 59*4470c830SSam Shih #define CLK_TOP_F_26M_ADC_SEL 36 60*4470c830SSam Shih #define CLK_TOP_DRAMC_SEL 37 61*4470c830SSam Shih #define CLK_TOP_DRAMC_MD32_SEL 38 62*4470c830SSam Shih #define CLK_TOP_SYSAXI_SEL 39 63*4470c830SSam Shih #define CLK_TOP_SYSAPB_SEL 40 64*4470c830SSam Shih #define CLK_TOP_ARM_DB_MAIN_SEL 41 65*4470c830SSam Shih #define CLK_TOP_ARM_DB_JTSEL 42 66*4470c830SSam Shih #define CLK_TOP_NETSYS_SEL 43 67*4470c830SSam Shih #define CLK_TOP_NETSYS_500M_SEL 44 68*4470c830SSam Shih #define CLK_TOP_NETSYS_MCU_SEL 45 69*4470c830SSam Shih #define CLK_TOP_NETSYS_2X_SEL 46 70*4470c830SSam Shih #define CLK_TOP_SGM_325M_SEL 47 71*4470c830SSam Shih #define CLK_TOP_SGM_REG_SEL 48 72*4470c830SSam Shih #define CLK_TOP_A1SYS_SEL 49 73*4470c830SSam Shih #define CLK_TOP_CONN_MCUSYS_SEL 50 74*4470c830SSam Shih #define CLK_TOP_EIP_B_SEL 51 75*4470c830SSam Shih #define CLK_TOP_PCIE_PHY_SEL 52 76*4470c830SSam Shih #define CLK_TOP_USB3_PHY_SEL 53 77*4470c830SSam Shih #define CLK_TOP_F26M_SEL 54 78*4470c830SSam Shih #define CLK_TOP_AUD_L_SEL 55 79*4470c830SSam Shih #define CLK_TOP_A_TUNER_SEL 56 80*4470c830SSam Shih #define CLK_TOP_U2U3_SEL 57 81*4470c830SSam Shih #define CLK_TOP_U2U3_SYS_SEL 58 82*4470c830SSam Shih #define CLK_TOP_U2U3_XHCI_SEL 59 83*4470c830SSam Shih #define CLK_TOP_DA_U2_REFSEL 60 84*4470c830SSam Shih #define CLK_TOP_DA_U2_CK_1P_SEL 61 85*4470c830SSam Shih #define CLK_TOP_AP2CNN_HOST_SEL 62 86*4470c830SSam Shih #define CLK_TOP_JTAG 63 87*4470c830SSam Shih 88*4470c830SSam Shih /* INFRACFG */ 89*4470c830SSam Shih 90*4470c830SSam Shih #define CLK_INFRA_SYSAXI_D2 0 91*4470c830SSam Shih #define CLK_INFRA_UART0_SEL 1 92*4470c830SSam Shih #define CLK_INFRA_UART1_SEL 2 93*4470c830SSam Shih #define CLK_INFRA_UART2_SEL 3 94*4470c830SSam Shih #define CLK_INFRA_SPI0_SEL 4 95*4470c830SSam Shih #define CLK_INFRA_SPI1_SEL 5 96*4470c830SSam Shih #define CLK_INFRA_PWM1_SEL 6 97*4470c830SSam Shih #define CLK_INFRA_PWM2_SEL 7 98*4470c830SSam Shih #define CLK_INFRA_PWM_BSEL 8 99*4470c830SSam Shih #define CLK_INFRA_PCIE_SEL 9 100*4470c830SSam Shih #define CLK_INFRA_GPT_STA 10 101*4470c830SSam Shih #define CLK_INFRA_PWM_HCK 11 102*4470c830SSam Shih #define CLK_INFRA_PWM_STA 12 103*4470c830SSam Shih #define CLK_INFRA_PWM1_CK 13 104*4470c830SSam Shih #define CLK_INFRA_PWM2_CK 14 105*4470c830SSam Shih #define CLK_INFRA_CQ_DMA_CK 15 106*4470c830SSam Shih #define CLK_INFRA_EIP97_CK 16 107*4470c830SSam Shih #define CLK_INFRA_AUD_BUS_CK 17 108*4470c830SSam Shih #define CLK_INFRA_AUD_26M_CK 18 109*4470c830SSam Shih #define CLK_INFRA_AUD_L_CK 19 110*4470c830SSam Shih #define CLK_INFRA_AUD_AUD_CK 20 111*4470c830SSam Shih #define CLK_INFRA_AUD_EG2_CK 21 112*4470c830SSam Shih #define CLK_INFRA_DRAMC_26M_CK 22 113*4470c830SSam Shih #define CLK_INFRA_DBG_CK 23 114*4470c830SSam Shih #define CLK_INFRA_AP_DMA_CK 24 115*4470c830SSam Shih #define CLK_INFRA_SEJ_CK 25 116*4470c830SSam Shih #define CLK_INFRA_SEJ_13M_CK 26 117*4470c830SSam Shih #define CLK_INFRA_THERM_CK 27 118*4470c830SSam Shih #define CLK_INFRA_I2C0_CK 28 119*4470c830SSam Shih #define CLK_INFRA_UART0_CK 29 120*4470c830SSam Shih #define CLK_INFRA_UART1_CK 30 121*4470c830SSam Shih #define CLK_INFRA_UART2_CK 31 122*4470c830SSam Shih #define CLK_INFRA_NFI1_CK 32 123*4470c830SSam Shih #define CLK_INFRA_SPINFI1_CK 33 124*4470c830SSam Shih #define CLK_INFRA_NFI_HCK_CK 34 125*4470c830SSam Shih #define CLK_INFRA_SPI0_CK 35 126*4470c830SSam Shih #define CLK_INFRA_SPI1_CK 36 127*4470c830SSam Shih #define CLK_INFRA_SPI0_HCK_CK 37 128*4470c830SSam Shih #define CLK_INFRA_SPI1_HCK_CK 38 129*4470c830SSam Shih #define CLK_INFRA_FRTC_CK 39 130*4470c830SSam Shih #define CLK_INFRA_MSDC_CK 40 131*4470c830SSam Shih #define CLK_INFRA_MSDC_HCK_CK 41 132*4470c830SSam Shih #define CLK_INFRA_MSDC_133M_CK 42 133*4470c830SSam Shih #define CLK_INFRA_MSDC_66M_CK 43 134*4470c830SSam Shih #define CLK_INFRA_ADC_26M_CK 44 135*4470c830SSam Shih #define CLK_INFRA_ADC_FRC_CK 45 136*4470c830SSam Shih #define CLK_INFRA_FBIST2FPC_CK 46 137*4470c830SSam Shih #define CLK_INFRA_IUSB_133_CK 47 138*4470c830SSam Shih #define CLK_INFRA_IUSB_66M_CK 48 139*4470c830SSam Shih #define CLK_INFRA_IUSB_SYS_CK 49 140*4470c830SSam Shih #define CLK_INFRA_IUSB_CK 50 141*4470c830SSam Shih #define CLK_INFRA_IPCIE_CK 51 142*4470c830SSam Shih #define CLK_INFRA_IPCIE_PIPE_CK 52 143*4470c830SSam Shih #define CLK_INFRA_IPCIER_CK 53 144*4470c830SSam Shih #define CLK_INFRA_IPCIEB_CK 54 145*4470c830SSam Shih #define CLK_INFRA_TRNG_CK 55 146*4470c830SSam Shih 147*4470c830SSam Shih /* SGMIISYS_0 */ 148*4470c830SSam Shih 149*4470c830SSam Shih #define CLK_SGMII0_TX250M_EN 0 150*4470c830SSam Shih #define CLK_SGMII0_RX250M_EN 1 151*4470c830SSam Shih #define CLK_SGMII0_CDR_REF 2 152*4470c830SSam Shih #define CLK_SGMII0_CDR_FB 3 153*4470c830SSam Shih 154*4470c830SSam Shih /* SGMIISYS_1 */ 155*4470c830SSam Shih 156*4470c830SSam Shih #define CLK_SGMII1_TX250M_EN 0 157*4470c830SSam Shih #define CLK_SGMII1_RX250M_EN 1 158*4470c830SSam Shih #define CLK_SGMII1_CDR_REF 2 159*4470c830SSam Shih #define CLK_SGMII1_CDR_FB 3 160*4470c830SSam Shih 161*4470c830SSam Shih /* ETHSYS */ 162*4470c830SSam Shih 163*4470c830SSam Shih #define CLK_ETH_FE_EN 0 164*4470c830SSam Shih #define CLK_ETH_GP2_EN 1 165*4470c830SSam Shih #define CLK_ETH_GP1_EN 2 166*4470c830SSam Shih #define CLK_ETH_WOCPU1_EN 3 167*4470c830SSam Shih #define CLK_ETH_WOCPU0_EN 4 168*4470c830SSam Shih 169*4470c830SSam Shih #endif /* _DT_BINDINGS_CLK_MT7986_H */ 170