1*3b5e7486SRyder Lee /* SPDX-License-Identifier: GPL-2.0 */ 2*3b5e7486SRyder Lee /* 3*3b5e7486SRyder Lee * Copyright (C) 2018 MediaTek Inc. 4*3b5e7486SRyder Lee */ 5*3b5e7486SRyder Lee 6*3b5e7486SRyder Lee #ifndef _DT_BINDINGS_CLK_MT7629_H 7*3b5e7486SRyder Lee #define _DT_BINDINGS_CLK_MT7629_H 8*3b5e7486SRyder Lee 9*3b5e7486SRyder Lee /* TOPCKGEN */ 10*3b5e7486SRyder Lee #define CLK_TOP_TO_U2_PHY 0 11*3b5e7486SRyder Lee #define CLK_TOP_TO_U2_PHY_1P 1 12*3b5e7486SRyder Lee #define CLK_TOP_PCIE0_PIPE_EN 2 13*3b5e7486SRyder Lee #define CLK_TOP_PCIE1_PIPE_EN 3 14*3b5e7486SRyder Lee #define CLK_TOP_SSUSB_TX250M 4 15*3b5e7486SRyder Lee #define CLK_TOP_SSUSB_EQ_RX250M 5 16*3b5e7486SRyder Lee #define CLK_TOP_SSUSB_CDR_REF 6 17*3b5e7486SRyder Lee #define CLK_TOP_SSUSB_CDR_FB 7 18*3b5e7486SRyder Lee #define CLK_TOP_SATA_ASIC 8 19*3b5e7486SRyder Lee #define CLK_TOP_SATA_RBC 9 20*3b5e7486SRyder Lee #define CLK_TOP_TO_USB3_SYS 10 21*3b5e7486SRyder Lee #define CLK_TOP_P1_1MHZ 11 22*3b5e7486SRyder Lee #define CLK_TOP_4MHZ 12 23*3b5e7486SRyder Lee #define CLK_TOP_P0_1MHZ 13 24*3b5e7486SRyder Lee #define CLK_TOP_ETH_500M 14 25*3b5e7486SRyder Lee #define CLK_TOP_TXCLK_SRC_PRE 15 26*3b5e7486SRyder Lee #define CLK_TOP_RTC 16 27*3b5e7486SRyder Lee #define CLK_TOP_PWM_QTR_26M 17 28*3b5e7486SRyder Lee #define CLK_TOP_CPUM_TCK_IN 18 29*3b5e7486SRyder Lee #define CLK_TOP_TO_USB3_DA_TOP 19 30*3b5e7486SRyder Lee #define CLK_TOP_MEMPLL 20 31*3b5e7486SRyder Lee #define CLK_TOP_DMPLL 21 32*3b5e7486SRyder Lee #define CLK_TOP_DMPLL_D4 22 33*3b5e7486SRyder Lee #define CLK_TOP_DMPLL_D8 23 34*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL_D2 24 35*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL1_D2 25 36*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL1_D4 26 37*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL1_D8 27 38*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL1_D16 28 39*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL2_D2 29 40*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL2_D4 30 41*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL2_D8 31 42*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL_D5 32 43*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL3_D2 33 44*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL3_D4 34 45*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL_D7 35 46*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL4_D2 36 47*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL4_D4 37 48*3b5e7486SRyder Lee #define CLK_TOP_SYSPLL4_D16 38 49*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL 39 50*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL1_D2 40 51*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL1_D4 41 52*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL1_D8 42 53*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL_D3 43 54*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL2_D2 44 55*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL2_D4 45 56*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL2_D8 46 57*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL2_D16 47 58*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL_D5 48 59*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL3_D2 49 60*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL3_D4 50 61*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL3_D16 51 62*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL_D7 52 63*3b5e7486SRyder Lee #define CLK_TOP_UNIVPLL_D80_D4 53 64*3b5e7486SRyder Lee #define CLK_TOP_UNIV48M 54 65*3b5e7486SRyder Lee #define CLK_TOP_SGMIIPLL_D2 55 66*3b5e7486SRyder Lee #define CLK_TOP_CLKXTAL_D4 56 67*3b5e7486SRyder Lee #define CLK_TOP_HD_FAXI 57 68*3b5e7486SRyder Lee #define CLK_TOP_FAXI 58 69*3b5e7486SRyder Lee #define CLK_TOP_F_FAUD_INTBUS 59 70*3b5e7486SRyder Lee #define CLK_TOP_AP2WBHIF_HCLK 60 71*3b5e7486SRyder Lee #define CLK_TOP_10M_INFRAO 61 72*3b5e7486SRyder Lee #define CLK_TOP_MSDC30_1 62 73*3b5e7486SRyder Lee #define CLK_TOP_SPI 63 74*3b5e7486SRyder Lee #define CLK_TOP_SF 64 75*3b5e7486SRyder Lee #define CLK_TOP_FLASH 65 76*3b5e7486SRyder Lee #define CLK_TOP_TO_USB3_REF 66 77*3b5e7486SRyder Lee #define CLK_TOP_TO_USB3_MCU 67 78*3b5e7486SRyder Lee #define CLK_TOP_TO_USB3_DMA 68 79*3b5e7486SRyder Lee #define CLK_TOP_FROM_TOP_AHB 69 80*3b5e7486SRyder Lee #define CLK_TOP_FROM_TOP_AXI 70 81*3b5e7486SRyder Lee #define CLK_TOP_PCIE1_MAC_EN 71 82*3b5e7486SRyder Lee #define CLK_TOP_PCIE0_MAC_EN 72 83*3b5e7486SRyder Lee #define CLK_TOP_AXI_SEL 73 84*3b5e7486SRyder Lee #define CLK_TOP_MEM_SEL 74 85*3b5e7486SRyder Lee #define CLK_TOP_DDRPHYCFG_SEL 75 86*3b5e7486SRyder Lee #define CLK_TOP_ETH_SEL 76 87*3b5e7486SRyder Lee #define CLK_TOP_PWM_SEL 77 88*3b5e7486SRyder Lee #define CLK_TOP_F10M_REF_SEL 78 89*3b5e7486SRyder Lee #define CLK_TOP_NFI_INFRA_SEL 79 90*3b5e7486SRyder Lee #define CLK_TOP_FLASH_SEL 80 91*3b5e7486SRyder Lee #define CLK_TOP_UART_SEL 81 92*3b5e7486SRyder Lee #define CLK_TOP_SPI0_SEL 82 93*3b5e7486SRyder Lee #define CLK_TOP_SPI1_SEL 83 94*3b5e7486SRyder Lee #define CLK_TOP_MSDC50_0_SEL 84 95*3b5e7486SRyder Lee #define CLK_TOP_MSDC30_0_SEL 85 96*3b5e7486SRyder Lee #define CLK_TOP_MSDC30_1_SEL 86 97*3b5e7486SRyder Lee #define CLK_TOP_AP2WBMCU_SEL 87 98*3b5e7486SRyder Lee #define CLK_TOP_AP2WBHIF_SEL 88 99*3b5e7486SRyder Lee #define CLK_TOP_AUDIO_SEL 89 100*3b5e7486SRyder Lee #define CLK_TOP_AUD_INTBUS_SEL 90 101*3b5e7486SRyder Lee #define CLK_TOP_PMICSPI_SEL 91 102*3b5e7486SRyder Lee #define CLK_TOP_SCP_SEL 92 103*3b5e7486SRyder Lee #define CLK_TOP_ATB_SEL 93 104*3b5e7486SRyder Lee #define CLK_TOP_HIF_SEL 94 105*3b5e7486SRyder Lee #define CLK_TOP_SATA_SEL 95 106*3b5e7486SRyder Lee #define CLK_TOP_U2_SEL 96 107*3b5e7486SRyder Lee #define CLK_TOP_AUD1_SEL 97 108*3b5e7486SRyder Lee #define CLK_TOP_AUD2_SEL 98 109*3b5e7486SRyder Lee #define CLK_TOP_IRRX_SEL 99 110*3b5e7486SRyder Lee #define CLK_TOP_IRTX_SEL 100 111*3b5e7486SRyder Lee #define CLK_TOP_SATA_MCU_SEL 101 112*3b5e7486SRyder Lee #define CLK_TOP_PCIE0_MCU_SEL 102 113*3b5e7486SRyder Lee #define CLK_TOP_PCIE1_MCU_SEL 103 114*3b5e7486SRyder Lee #define CLK_TOP_SSUSB_MCU_SEL 104 115*3b5e7486SRyder Lee #define CLK_TOP_CRYPTO_SEL 105 116*3b5e7486SRyder Lee #define CLK_TOP_SGMII_REF_1_SEL 106 117*3b5e7486SRyder Lee #define CLK_TOP_10M_SEL 107 118*3b5e7486SRyder Lee #define CLK_TOP_NR_CLK 108 119*3b5e7486SRyder Lee 120*3b5e7486SRyder Lee /* INFRACFG */ 121*3b5e7486SRyder Lee #define CLK_INFRA_MUX1_SEL 0 122*3b5e7486SRyder Lee #define CLK_INFRA_DBGCLK_PD 1 123*3b5e7486SRyder Lee #define CLK_INFRA_TRNG_PD 2 124*3b5e7486SRyder Lee #define CLK_INFRA_DEVAPC_PD 3 125*3b5e7486SRyder Lee #define CLK_INFRA_APXGPT_PD 4 126*3b5e7486SRyder Lee #define CLK_INFRA_SEJ_PD 5 127*3b5e7486SRyder Lee #define CLK_INFRA_NR_CLK 6 128*3b5e7486SRyder Lee 129*3b5e7486SRyder Lee /* PERICFG */ 130*3b5e7486SRyder Lee #define CLK_PERIBUS_SEL 0 131*3b5e7486SRyder Lee #define CLK_PERI_PWM1_PD 1 132*3b5e7486SRyder Lee #define CLK_PERI_PWM2_PD 2 133*3b5e7486SRyder Lee #define CLK_PERI_PWM3_PD 3 134*3b5e7486SRyder Lee #define CLK_PERI_PWM4_PD 4 135*3b5e7486SRyder Lee #define CLK_PERI_PWM5_PD 5 136*3b5e7486SRyder Lee #define CLK_PERI_PWM6_PD 6 137*3b5e7486SRyder Lee #define CLK_PERI_PWM7_PD 7 138*3b5e7486SRyder Lee #define CLK_PERI_PWM_PD 8 139*3b5e7486SRyder Lee #define CLK_PERI_AP_DMA_PD 9 140*3b5e7486SRyder Lee #define CLK_PERI_MSDC30_1_PD 10 141*3b5e7486SRyder Lee #define CLK_PERI_UART0_PD 11 142*3b5e7486SRyder Lee #define CLK_PERI_UART1_PD 12 143*3b5e7486SRyder Lee #define CLK_PERI_UART2_PD 13 144*3b5e7486SRyder Lee #define CLK_PERI_UART3_PD 14 145*3b5e7486SRyder Lee #define CLK_PERI_BTIF_PD 15 146*3b5e7486SRyder Lee #define CLK_PERI_I2C0_PD 16 147*3b5e7486SRyder Lee #define CLK_PERI_SPI0_PD 17 148*3b5e7486SRyder Lee #define CLK_PERI_SNFI_PD 18 149*3b5e7486SRyder Lee #define CLK_PERI_NFI_PD 19 150*3b5e7486SRyder Lee #define CLK_PERI_NFIECC_PD 20 151*3b5e7486SRyder Lee #define CLK_PERI_FLASH_PD 21 152*3b5e7486SRyder Lee #define CLK_PERI_NR_CLK 22 153*3b5e7486SRyder Lee 154*3b5e7486SRyder Lee /* APMIXEDSYS */ 155*3b5e7486SRyder Lee #define CLK_APMIXED_ARMPLL 0 156*3b5e7486SRyder Lee #define CLK_APMIXED_MAINPLL 1 157*3b5e7486SRyder Lee #define CLK_APMIXED_UNIV2PLL 2 158*3b5e7486SRyder Lee #define CLK_APMIXED_ETH1PLL 3 159*3b5e7486SRyder Lee #define CLK_APMIXED_ETH2PLL 4 160*3b5e7486SRyder Lee #define CLK_APMIXED_SGMIPLL 5 161*3b5e7486SRyder Lee #define CLK_APMIXED_MAIN_CORE_EN 6 162*3b5e7486SRyder Lee #define CLK_APMIXED_NR_CLK 7 163*3b5e7486SRyder Lee 164*3b5e7486SRyder Lee /* SSUSBSYS */ 165*3b5e7486SRyder Lee #define CLK_SSUSB_U2_PHY_1P_EN 0 166*3b5e7486SRyder Lee #define CLK_SSUSB_U2_PHY_EN 1 167*3b5e7486SRyder Lee #define CLK_SSUSB_REF_EN 2 168*3b5e7486SRyder Lee #define CLK_SSUSB_SYS_EN 3 169*3b5e7486SRyder Lee #define CLK_SSUSB_MCU_EN 4 170*3b5e7486SRyder Lee #define CLK_SSUSB_DMA_EN 5 171*3b5e7486SRyder Lee #define CLK_SSUSB_NR_CLK 6 172*3b5e7486SRyder Lee 173*3b5e7486SRyder Lee /* PCIESYS */ 174*3b5e7486SRyder Lee #define CLK_PCIE_P1_AUX_EN 0 175*3b5e7486SRyder Lee #define CLK_PCIE_P1_OBFF_EN 1 176*3b5e7486SRyder Lee #define CLK_PCIE_P1_AHB_EN 2 177*3b5e7486SRyder Lee #define CLK_PCIE_P1_AXI_EN 3 178*3b5e7486SRyder Lee #define CLK_PCIE_P1_MAC_EN 4 179*3b5e7486SRyder Lee #define CLK_PCIE_P1_PIPE_EN 5 180*3b5e7486SRyder Lee #define CLK_PCIE_P0_AUX_EN 6 181*3b5e7486SRyder Lee #define CLK_PCIE_P0_OBFF_EN 7 182*3b5e7486SRyder Lee #define CLK_PCIE_P0_AHB_EN 8 183*3b5e7486SRyder Lee #define CLK_PCIE_P0_AXI_EN 9 184*3b5e7486SRyder Lee #define CLK_PCIE_P0_MAC_EN 10 185*3b5e7486SRyder Lee #define CLK_PCIE_P0_PIPE_EN 11 186*3b5e7486SRyder Lee #define CLK_PCIE_NR_CLK 12 187*3b5e7486SRyder Lee 188*3b5e7486SRyder Lee /* ETHSYS */ 189*3b5e7486SRyder Lee #define CLK_ETH_FE_EN 0 190*3b5e7486SRyder Lee #define CLK_ETH_GP2_EN 1 191*3b5e7486SRyder Lee #define CLK_ETH_GP1_EN 2 192*3b5e7486SRyder Lee #define CLK_ETH_GP0_EN 3 193*3b5e7486SRyder Lee #define CLK_ETH_ESW_EN 4 194*3b5e7486SRyder Lee #define CLK_ETH_NR_CLK 5 195*3b5e7486SRyder Lee 196*3b5e7486SRyder Lee /* SGMIISYS */ 197*3b5e7486SRyder Lee #define CLK_SGMII_TX_EN 0 198*3b5e7486SRyder Lee #define CLK_SGMII_RX_EN 1 199*3b5e7486SRyder Lee #define CLK_SGMII_CDR_REF 2 200*3b5e7486SRyder Lee #define CLK_SGMII_CDR_FB 3 201*3b5e7486SRyder Lee #define CLK_SGMII_NR_CLK 4 202*3b5e7486SRyder Lee 203*3b5e7486SRyder Lee #endif /* _DT_BINDINGS_CLK_MT7629_H */ 204