xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/mt2712-clk.h (revision b7f1a721bb3e493627d9db0a00edfb53c70ba823)
1*b7f1a721Sweiyi.lu@mediatek.com /*
2*b7f1a721Sweiyi.lu@mediatek.com  * Copyright (c) 2017 MediaTek Inc.
3*b7f1a721Sweiyi.lu@mediatek.com  * Author: Weiyi Lu <weiyi.lu@mediatek.com>
4*b7f1a721Sweiyi.lu@mediatek.com  *
5*b7f1a721Sweiyi.lu@mediatek.com  * This program is free software; you can redistribute it and/or modify
6*b7f1a721Sweiyi.lu@mediatek.com  * it under the terms of the GNU General Public License version 2 as
7*b7f1a721Sweiyi.lu@mediatek.com  * published by the Free Software Foundation.
8*b7f1a721Sweiyi.lu@mediatek.com  *
9*b7f1a721Sweiyi.lu@mediatek.com  * This program is distributed in the hope that it will be useful,
10*b7f1a721Sweiyi.lu@mediatek.com  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11*b7f1a721Sweiyi.lu@mediatek.com  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12*b7f1a721Sweiyi.lu@mediatek.com  * GNU General Public License for more details.
13*b7f1a721Sweiyi.lu@mediatek.com  */
14*b7f1a721Sweiyi.lu@mediatek.com 
15*b7f1a721Sweiyi.lu@mediatek.com #ifndef _DT_BINDINGS_CLK_MT2712_H
16*b7f1a721Sweiyi.lu@mediatek.com #define _DT_BINDINGS_CLK_MT2712_H
17*b7f1a721Sweiyi.lu@mediatek.com 
18*b7f1a721Sweiyi.lu@mediatek.com /* APMIXEDSYS */
19*b7f1a721Sweiyi.lu@mediatek.com 
20*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_MAINPLL		0
21*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_UNIVPLL		1
22*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_VCODECPLL		2
23*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_VENCPLL		3
24*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_APLL1		4
25*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_APLL2		5
26*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_LVDSPLL		6
27*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_LVDSPLL2		7
28*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_MSDCPLL		8
29*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_MSDCPLL2		9
30*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_TVDPLL		10
31*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_MMPLL		11
32*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_ARMCA35PLL		12
33*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_ARMCA72PLL		13
34*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_ETHERPLL		14
35*b7f1a721Sweiyi.lu@mediatek.com #define CLK_APMIXED_NR_CLK		15
36*b7f1a721Sweiyi.lu@mediatek.com 
37*b7f1a721Sweiyi.lu@mediatek.com /* TOPCKGEN */
38*b7f1a721Sweiyi.lu@mediatek.com 
39*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ARMCA35PLL		0
40*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ARMCA35PLL_600M		1
41*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ARMCA35PLL_400M		2
42*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ARMCA72PLL		3
43*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL			4
44*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL_D2		5
45*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL1_D2		6
46*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL1_D4		7
47*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL1_D8		8
48*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL1_D16		9
49*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL_D3		10
50*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL2_D2		11
51*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL2_D4		12
52*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL_D5		13
53*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL3_D2		14
54*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL3_D4		15
55*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL_D7		16
56*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL4_D2		17
57*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYSPLL4_D4		18
58*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL			19
59*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D7		20
60*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D26		21
61*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D52		22
62*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D104		23
63*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D208		24
64*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D2		25
65*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL1_D2		26
66*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL1_D4		27
67*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL1_D8		28
68*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D3		29
69*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL2_D2		30
70*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL2_D4		31
71*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL2_D8		32
72*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL_D5		33
73*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL3_D2		34
74*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL3_D4		35
75*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UNIVPLL3_D8		36
76*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_MP0_PLL1		37
77*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_MP0_PLL2		38
78*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_BIG_PLL1		39
79*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_BIG_PLL2		40
80*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_BUS_PLL1		41
81*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_F_BUS_PLL2		42
82*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL1			43
83*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL1_D2		44
84*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL1_D4		45
85*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL1_D8		46
86*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL1_D16		47
87*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2			48
88*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2_D2		49
89*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2_D4		50
90*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2_D8		51
91*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2_D16		52
92*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL			53
93*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL_D2		54
94*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL_D4		55
95*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL_D8		56
96*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL2		57
97*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL2_D2		58
98*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL2_D4		59
99*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSPLL2_D8		60
100*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ETHERPLL_125M		61
101*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ETHERPLL_50M		62
102*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CVBS			63
103*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CVBS_D2			64
104*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SYS_26M			65
105*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MMPLL			66
106*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MMPLL_D2		67
107*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VENCPLL			68
108*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VENCPLL_D2		69
109*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VCODECPLL		70
110*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VCODECPLL_D2		71
111*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL			72
112*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_D2		73
113*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_D4		74
114*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_D8		75
115*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_429M		76
116*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_429M_D2		77
117*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVDPLL_429M_D4		78
118*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL			79
119*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL_D2		80
120*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL_D4		81
121*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL2		82
122*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL2_D2		83
123*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDCPLL2_D4		84
124*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CLK26M_D2		85
125*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_D2A_ULCLK_6P5M		86
126*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VPLL3_DPIX		87
127*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VPLL_DPIX		88
128*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LTEPLL_FS26M		89
129*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DMPLL			90
130*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DSI0_LNTC		91
131*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DSI1_LNTC		92
132*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSTX3_CLKDIG_CTS	93
133*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_LVDSTX_CLKDIG_CTS	94
134*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CLKRTC_EXT		95
135*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CLKRTC_INT		96
136*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CSI0			97
137*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CVBSPLL			98
138*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AXI_SEL			99
139*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MEM_SEL			100
140*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MM_SEL			101
141*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_PWM_SEL			102
142*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VDEC_SEL		103
143*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_VENC_SEL		104
144*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MFG_SEL			105
145*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CAMTG_SEL		106
146*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_UART_SEL		107
147*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SPI_SEL			108
148*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_USB20_SEL		109
149*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_USB30_SEL		110
150*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC50_0_HCLK_SEL	111
151*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC50_0_SEL		112
152*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC30_1_SEL		113
153*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC30_2_SEL		114
154*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC30_3_SEL		115
155*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUDIO_SEL		116
156*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUD_INTBUS_SEL		117
157*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_PMICSPI_SEL		118
158*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DPILVDS1_SEL		119
159*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ATB_SEL			120
160*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_NR_SEL			121
161*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_NFI2X_SEL		122
162*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_IRDA_SEL		123
163*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CCI400_SEL		124
164*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUD_1_SEL		125
165*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUD_2_SEL		126
166*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MEM_MFG_IN_AS_SEL	127
167*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AXI_MFG_IN_AS_SEL	128
168*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SCAM_SEL		129
169*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_NFIECC_SEL		130
170*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_PE2_MAC_P0_SEL		131
171*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_PE2_MAC_P1_SEL		132
172*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DPILVDS_SEL		133
173*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC50_3_HCLK_SEL	134
174*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_HDCP_SEL		135
175*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_HDCP_24M_SEL		136
176*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_RTC_SEL			137
177*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SPINOR_SEL		138
178*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_SEL		139
179*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL2_SEL		140
180*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_A1SYS_HP_SEL		141
181*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_A2SYS_HP_SEL		142
182*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ASM_L_SEL		143
183*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ASM_M_SEL		144
184*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ASM_H_SEL		145
185*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SO1_SEL		146
186*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SO2_SEL		147
187*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SO3_SEL		148
188*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TDMO0_SEL		149
189*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TDMO1_SEL		150
190*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SI1_SEL		151
191*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SI2_SEL		152
192*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2SI3_SEL		153
193*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ETHER_125M_SEL		154
194*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ETHER_50M_SEL		155
195*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_JPGDEC_SEL		156
196*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_SPISLV_SEL		157
197*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_ETHER_50M_RMII_SEL	158
198*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CAM2TG_SEL		159
199*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DI_SEL			160
200*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_TVD_SEL			161
201*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_I2C_SEL			162
202*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_PWM_INFRA_SEL		163
203*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_MSDC0P_AES_SEL		164
204*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_CMSYS_SEL		165
205*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_GCPU_SEL		166
206*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUD_APLL1_SEL		167
207*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_AUD_APLL2_SEL		168
208*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_DA_AUDULL_VTX_6P5M_SEL	169
209*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV0		170
210*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV1		171
211*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV2		172
212*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV3		173
213*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV4		174
214*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV5		175
215*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV6		176
216*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV7		177
217*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN0		178
218*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN1		179
219*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN2		180
220*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN3		181
221*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN4		182
222*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN5		183
223*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN6		184
224*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_APLL_DIV_PDN7		185
225*b7f1a721Sweiyi.lu@mediatek.com #define CLK_TOP_NR_CLK			186
226*b7f1a721Sweiyi.lu@mediatek.com 
227*b7f1a721Sweiyi.lu@mediatek.com /* INFRACFG */
228*b7f1a721Sweiyi.lu@mediatek.com 
229*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_DBGCLK		0
230*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_GCE			1
231*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_M4U			2
232*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_KP			3
233*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_AO_SPI0		4
234*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_AO_SPI1		5
235*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_AO_UART5		6
236*b7f1a721Sweiyi.lu@mediatek.com #define CLK_INFRA_NR_CLK		7
237*b7f1a721Sweiyi.lu@mediatek.com 
238*b7f1a721Sweiyi.lu@mediatek.com /* PERICFG */
239*b7f1a721Sweiyi.lu@mediatek.com 
240*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_NFI			0
241*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_THERM			1
242*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM0			2
243*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM1			3
244*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM2			4
245*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM3			5
246*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM4			6
247*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM5			7
248*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM6			8
249*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM7			9
250*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PWM			10
251*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_AP_DMA			11
252*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_0		12
253*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_1		13
254*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_2		14
255*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_3		15
256*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_UART0			16
257*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_UART1			17
258*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_UART2			18
259*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_UART3			19
260*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C0			20
261*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C1			21
262*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C2			22
263*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C3			23
264*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C4			24
265*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_AUXADC			25
266*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SPI0			26
267*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SPI			27
268*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_I2C5			28
269*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SPI2			29
270*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SPI3			30
271*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SPI5			31
272*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_UART4			32
273*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_SFLASH			33
274*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_GMAC			34
275*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PCIE0			35
276*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_PCIE1			36
277*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_GMAC_PCLK		37
278*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC50_0_EN		38
279*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_1_EN		39
280*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_2_EN		40
281*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC30_3_EN		41
282*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC50_0_HCLK_EN	42
283*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_MSDC50_3_HCLK_EN	43
284*b7f1a721Sweiyi.lu@mediatek.com #define CLK_PERI_NR_CLK			44
285*b7f1a721Sweiyi.lu@mediatek.com 
286*b7f1a721Sweiyi.lu@mediatek.com /* MCUCFG */
287*b7f1a721Sweiyi.lu@mediatek.com 
288*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MCU_MP0_SEL			0
289*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MCU_MP2_SEL			1
290*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MCU_BUS_SEL			2
291*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MCU_NR_CLK			3
292*b7f1a721Sweiyi.lu@mediatek.com 
293*b7f1a721Sweiyi.lu@mediatek.com /* MFGCFG */
294*b7f1a721Sweiyi.lu@mediatek.com 
295*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MFG_BG3D			0
296*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MFG_NR_CLK			1
297*b7f1a721Sweiyi.lu@mediatek.com 
298*b7f1a721Sweiyi.lu@mediatek.com /* MMSYS */
299*b7f1a721Sweiyi.lu@mediatek.com 
300*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_COMMON		0
301*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_LARB0		1
302*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_CAM_MDP			2
303*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RDMA0		3
304*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RDMA1		4
305*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RSZ0			5
306*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RSZ1			6
307*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RSZ2			7
308*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_TDSHP0		8
309*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_TDSHP1		9
310*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_CROP			10
311*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_WDMA			11
312*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_WROT0		12
313*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_WROT1		13
314*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_FAKE_ENG			14
315*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MUTEX_32K		15
316*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_OVL0		16
317*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_OVL1		17
318*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_RDMA0		18
319*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_RDMA1		19
320*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_RDMA2		20
321*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_WDMA0		21
322*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_WDMA1		22
323*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_COLOR0		23
324*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_COLOR1		24
325*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_AAL			25
326*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_GAMMA		26
327*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_UFOE		27
328*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_SPLIT0		28
329*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_OD			29
330*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_PWM0_MM		30
331*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_PWM0_26M		31
332*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_PWM1_MM		32
333*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_PWM1_26M		33
334*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI0_ENGINE		34
335*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI0_DIGITAL		35
336*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI1_ENGINE		36
337*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI1_DIGITAL		37
338*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DPI_PIXEL		38
339*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DPI_ENGINE		39
340*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DPI1_PIXEL		40
341*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DPI1_ENGINE		41
342*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_LVDS_PIXEL		42
343*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_LVDS_CTS			43
344*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_LARB4		44
345*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_COMMON1		45
346*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_LARB5		46
347*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RDMA2		47
348*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_TDSHP2		48
349*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_OVL2		49
350*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_WDMA2		50
351*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_COLOR2		51
352*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_AAL1		52
353*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DISP_OD1			53
354*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_LVDS1_PIXEL		54
355*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_LVDS1_CTS		55
356*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_SMI_LARB7		56
357*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_RDMA3		57
358*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_MDP_WROT2		58
359*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI2			59
360*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI2_DIGITAL		60
361*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI3			61
362*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_DSI3_DIGITAL		62
363*b7f1a721Sweiyi.lu@mediatek.com #define CLK_MM_NR_CLK			63
364*b7f1a721Sweiyi.lu@mediatek.com 
365*b7f1a721Sweiyi.lu@mediatek.com /* IMGSYS */
366*b7f1a721Sweiyi.lu@mediatek.com 
367*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_SMI_LARB2		0
368*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_SENINF_SCAM_EN		1
369*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_SENINF_CAM_EN		2
370*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_CAM_SV_EN		3
371*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_CAM_SV1_EN		4
372*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_CAM_SV2_EN		5
373*b7f1a721Sweiyi.lu@mediatek.com #define CLK_IMG_NR_CLK			6
374*b7f1a721Sweiyi.lu@mediatek.com 
375*b7f1a721Sweiyi.lu@mediatek.com /* BDPSYS */
376*b7f1a721Sweiyi.lu@mediatek.com 
377*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_BRIDGE_B		0
378*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_BRIDGE_DRAM		1
379*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_LARB_DRAM		2
380*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_VDI_PXL	3
381*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_VDI_DRAM	4
382*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_VDI_B	5
383*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_MT_B			6
384*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_27M		7
385*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_27M_VDOUT	8
386*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_27_74_74	9
387*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_2FS		10
388*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_2FS_2FS74_148	11
389*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_DISPFMT_B		12
390*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_VDO_DRAM		13
391*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_VDO_2FS			14
392*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_VDO_B			15
393*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_DI_PXL	16
394*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_DI_DRAM	17
395*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_WR_CHANNEL_DI_B		18
396*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_NR_AGENT		19
397*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_NR_DRAM			20
398*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_NR_B			21
399*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_BRIDGE_RT_B		22
400*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_BRIDGE_RT_DRAM		23
401*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_LARB_RT_DRAM		24
402*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_TVD_TDC			25
403*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_TVD_54			26
404*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_TVD_CBUS		27
405*b7f1a721Sweiyi.lu@mediatek.com #define CLK_BDP_NR_CLK			28
406*b7f1a721Sweiyi.lu@mediatek.com 
407*b7f1a721Sweiyi.lu@mediatek.com /* VDECSYS */
408*b7f1a721Sweiyi.lu@mediatek.com 
409*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VDEC_CKEN			0
410*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VDEC_LARB1_CKEN		1
411*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VDEC_IMGRZ_CKEN		2
412*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VDEC_NR_CLK			3
413*b7f1a721Sweiyi.lu@mediatek.com 
414*b7f1a721Sweiyi.lu@mediatek.com /* VENCSYS */
415*b7f1a721Sweiyi.lu@mediatek.com 
416*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VENC_SMI_COMMON_CON		0
417*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VENC_VENC			1
418*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VENC_SMI_LARB6		2
419*b7f1a721Sweiyi.lu@mediatek.com #define CLK_VENC_NR_CLK			3
420*b7f1a721Sweiyi.lu@mediatek.com 
421*b7f1a721Sweiyi.lu@mediatek.com /* JPGDECSYS */
422*b7f1a721Sweiyi.lu@mediatek.com 
423*b7f1a721Sweiyi.lu@mediatek.com #define CLK_JPGDEC_JPGDEC1		0
424*b7f1a721Sweiyi.lu@mediatek.com #define CLK_JPGDEC_JPGDEC		1
425*b7f1a721Sweiyi.lu@mediatek.com #define CLK_JPGDEC_NR_CLK		2
426*b7f1a721Sweiyi.lu@mediatek.com 
427*b7f1a721Sweiyi.lu@mediatek.com #endif /* _DT_BINDINGS_CLK_MT2712_H */
428