xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/mediatek,mt7988-clk.h (revision 06d07429858317ded2db7986113a9e0129cd599b)
1*8187e001SSam Shih /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*8187e001SSam Shih /*
3*8187e001SSam Shih  * Copyright (c) 2023 MediaTek Inc.
4*8187e001SSam Shih  * Author: Sam Shih <sam.shih@mediatek.com>
5*8187e001SSam Shih  * Author: Xiufeng Li <Xiufeng.Li@mediatek.com>
6*8187e001SSam Shih  */
7*8187e001SSam Shih 
8*8187e001SSam Shih #ifndef _DT_BINDINGS_CLK_MT7988_H
9*8187e001SSam Shih #define _DT_BINDINGS_CLK_MT7988_H
10*8187e001SSam Shih 
11*8187e001SSam Shih /* APMIXEDSYS */
12*8187e001SSam Shih 
13*8187e001SSam Shih #define CLK_APMIXED_NETSYSPLL			0
14*8187e001SSam Shih #define CLK_APMIXED_MPLL			1
15*8187e001SSam Shih #define CLK_APMIXED_MMPLL			2
16*8187e001SSam Shih #define CLK_APMIXED_APLL2			3
17*8187e001SSam Shih #define CLK_APMIXED_NET1PLL			4
18*8187e001SSam Shih #define CLK_APMIXED_NET2PLL			5
19*8187e001SSam Shih #define CLK_APMIXED_WEDMCUPLL			6
20*8187e001SSam Shih #define CLK_APMIXED_SGMPLL			7
21*8187e001SSam Shih #define CLK_APMIXED_ARM_B			8
22*8187e001SSam Shih #define CLK_APMIXED_CCIPLL2_B			9
23*8187e001SSam Shih #define CLK_APMIXED_USXGMIIPLL			10
24*8187e001SSam Shih #define CLK_APMIXED_MSDCPLL			11
25*8187e001SSam Shih 
26*8187e001SSam Shih /* TOPCKGEN */
27*8187e001SSam Shih 
28*8187e001SSam Shih #define CLK_TOP_XTAL				0
29*8187e001SSam Shih #define CLK_TOP_XTAL_D2				1
30*8187e001SSam Shih #define CLK_TOP_RTC_32K				2
31*8187e001SSam Shih #define CLK_TOP_RTC_32P7K			3
32*8187e001SSam Shih #define CLK_TOP_MPLL_D2				4
33*8187e001SSam Shih #define CLK_TOP_MPLL_D3_D2			5
34*8187e001SSam Shih #define CLK_TOP_MPLL_D4				6
35*8187e001SSam Shih #define CLK_TOP_MPLL_D8				7
36*8187e001SSam Shih #define CLK_TOP_MPLL_D8_D2			8
37*8187e001SSam Shih #define CLK_TOP_MMPLL_D2			9
38*8187e001SSam Shih #define CLK_TOP_MMPLL_D3_D5			10
39*8187e001SSam Shih #define CLK_TOP_MMPLL_D4			11
40*8187e001SSam Shih #define CLK_TOP_MMPLL_D6_D2			12
41*8187e001SSam Shih #define CLK_TOP_MMPLL_D8			13
42*8187e001SSam Shih #define CLK_TOP_APLL2_D4			14
43*8187e001SSam Shih #define CLK_TOP_NET1PLL_D4			15
44*8187e001SSam Shih #define CLK_TOP_NET1PLL_D5			16
45*8187e001SSam Shih #define CLK_TOP_NET1PLL_D5_D2			17
46*8187e001SSam Shih #define CLK_TOP_NET1PLL_D5_D4			18
47*8187e001SSam Shih #define CLK_TOP_NET1PLL_D8			19
48*8187e001SSam Shih #define CLK_TOP_NET1PLL_D8_D2			20
49*8187e001SSam Shih #define CLK_TOP_NET1PLL_D8_D4			21
50*8187e001SSam Shih #define CLK_TOP_NET1PLL_D8_D8			22
51*8187e001SSam Shih #define CLK_TOP_NET1PLL_D8_D16			23
52*8187e001SSam Shih #define CLK_TOP_NET2PLL_D2			24
53*8187e001SSam Shih #define CLK_TOP_NET2PLL_D4			25
54*8187e001SSam Shih #define CLK_TOP_NET2PLL_D4_D4			26
55*8187e001SSam Shih #define CLK_TOP_NET2PLL_D4_D8			27
56*8187e001SSam Shih #define CLK_TOP_NET2PLL_D6			28
57*8187e001SSam Shih #define CLK_TOP_NET2PLL_D8			29
58*8187e001SSam Shih #define CLK_TOP_NETSYS_SEL			30
59*8187e001SSam Shih #define CLK_TOP_NETSYS_500M_SEL			31
60*8187e001SSam Shih #define CLK_TOP_NETSYS_2X_SEL			32
61*8187e001SSam Shih #define CLK_TOP_NETSYS_GSW_SEL			33
62*8187e001SSam Shih #define CLK_TOP_ETH_GMII_SEL			34
63*8187e001SSam Shih #define CLK_TOP_NETSYS_MCU_SEL			35
64*8187e001SSam Shih #define CLK_TOP_NETSYS_PAO_2X_SEL		36
65*8187e001SSam Shih #define CLK_TOP_EIP197_SEL			37
66*8187e001SSam Shih #define CLK_TOP_AXI_INFRA_SEL			38
67*8187e001SSam Shih #define CLK_TOP_UART_SEL			39
68*8187e001SSam Shih #define CLK_TOP_EMMC_250M_SEL			40
69*8187e001SSam Shih #define CLK_TOP_EMMC_400M_SEL			41
70*8187e001SSam Shih #define CLK_TOP_SPI_SEL				42
71*8187e001SSam Shih #define CLK_TOP_SPIM_MST_SEL			43
72*8187e001SSam Shih #define CLK_TOP_NFI1X_SEL			44
73*8187e001SSam Shih #define CLK_TOP_SPINFI_SEL			45
74*8187e001SSam Shih #define CLK_TOP_PWM_SEL				46
75*8187e001SSam Shih #define CLK_TOP_I2C_SEL				47
76*8187e001SSam Shih #define CLK_TOP_PCIE_MBIST_250M_SEL		48
77*8187e001SSam Shih #define CLK_TOP_PEXTP_TL_SEL			49
78*8187e001SSam Shih #define CLK_TOP_PEXTP_TL_P1_SEL			50
79*8187e001SSam Shih #define CLK_TOP_PEXTP_TL_P2_SEL			51
80*8187e001SSam Shih #define CLK_TOP_PEXTP_TL_P3_SEL			52
81*8187e001SSam Shih #define CLK_TOP_USB_SYS_SEL			53
82*8187e001SSam Shih #define CLK_TOP_USB_SYS_P1_SEL			54
83*8187e001SSam Shih #define CLK_TOP_USB_XHCI_SEL			55
84*8187e001SSam Shih #define CLK_TOP_USB_XHCI_P1_SEL			56
85*8187e001SSam Shih #define CLK_TOP_USB_FRMCNT_SEL			57
86*8187e001SSam Shih #define CLK_TOP_USB_FRMCNT_P1_SEL		58
87*8187e001SSam Shih #define CLK_TOP_AUD_SEL				59
88*8187e001SSam Shih #define CLK_TOP_A1SYS_SEL			60
89*8187e001SSam Shih #define CLK_TOP_AUD_L_SEL			61
90*8187e001SSam Shih #define CLK_TOP_A_TUNER_SEL			62
91*8187e001SSam Shih #define CLK_TOP_SSPXTP_SEL			63
92*8187e001SSam Shih #define CLK_TOP_USB_PHY_SEL			64
93*8187e001SSam Shih #define CLK_TOP_USXGMII_SBUS_0_SEL		65
94*8187e001SSam Shih #define CLK_TOP_USXGMII_SBUS_1_SEL		66
95*8187e001SSam Shih #define CLK_TOP_SGM_0_SEL			67
96*8187e001SSam Shih #define CLK_TOP_SGM_SBUS_0_SEL			68
97*8187e001SSam Shih #define CLK_TOP_SGM_1_SEL			69
98*8187e001SSam Shih #define CLK_TOP_SGM_SBUS_1_SEL			70
99*8187e001SSam Shih #define CLK_TOP_XFI_PHY_0_XTAL_SEL		71
100*8187e001SSam Shih #define CLK_TOP_XFI_PHY_1_XTAL_SEL		72
101*8187e001SSam Shih #define CLK_TOP_SYSAXI_SEL			73
102*8187e001SSam Shih #define CLK_TOP_SYSAPB_SEL			74
103*8187e001SSam Shih #define CLK_TOP_ETH_REFCK_50M_SEL		75
104*8187e001SSam Shih #define CLK_TOP_ETH_SYS_200M_SEL		76
105*8187e001SSam Shih #define CLK_TOP_ETH_SYS_SEL			77
106*8187e001SSam Shih #define CLK_TOP_ETH_XGMII_SEL			78
107*8187e001SSam Shih #define CLK_TOP_BUS_TOPS_SEL			79
108*8187e001SSam Shih #define CLK_TOP_NPU_TOPS_SEL			80
109*8187e001SSam Shih #define CLK_TOP_DRAMC_SEL			81
110*8187e001SSam Shih #define CLK_TOP_DRAMC_MD32_SEL			82
111*8187e001SSam Shih #define CLK_TOP_INFRA_F26M_SEL			83
112*8187e001SSam Shih #define CLK_TOP_PEXTP_P0_SEL			84
113*8187e001SSam Shih #define CLK_TOP_PEXTP_P1_SEL			85
114*8187e001SSam Shih #define CLK_TOP_PEXTP_P2_SEL			86
115*8187e001SSam Shih #define CLK_TOP_PEXTP_P3_SEL			87
116*8187e001SSam Shih #define CLK_TOP_DA_XTP_GLB_P0_SEL		88
117*8187e001SSam Shih #define CLK_TOP_DA_XTP_GLB_P1_SEL		89
118*8187e001SSam Shih #define CLK_TOP_DA_XTP_GLB_P2_SEL		90
119*8187e001SSam Shih #define CLK_TOP_DA_XTP_GLB_P3_SEL		91
120*8187e001SSam Shih #define CLK_TOP_CKM_SEL				92
121*8187e001SSam Shih #define CLK_TOP_DA_SEL				93
122*8187e001SSam Shih #define CLK_TOP_PEXTP_SEL			94
123*8187e001SSam Shih #define CLK_TOP_TOPS_P2_26M_SEL			95
124*8187e001SSam Shih #define CLK_TOP_MCUSYS_BACKUP_625M_SEL		96
125*8187e001SSam Shih #define CLK_TOP_NETSYS_SYNC_250M_SEL		97
126*8187e001SSam Shih #define CLK_TOP_MACSEC_SEL			98
127*8187e001SSam Shih #define CLK_TOP_NETSYS_TOPS_400M_SEL		99
128*8187e001SSam Shih #define CLK_TOP_NETSYS_PPEFB_250M_SEL		100
129*8187e001SSam Shih #define CLK_TOP_NETSYS_WARP_SEL			101
130*8187e001SSam Shih #define CLK_TOP_ETH_MII_SEL			102
131*8187e001SSam Shih #define CLK_TOP_NPU_SEL				103
132*8187e001SSam Shih #define CLK_TOP_AUD_I2S_M			104
133*8187e001SSam Shih 
134*8187e001SSam Shih /* MCUSYS */
135*8187e001SSam Shih 
136*8187e001SSam Shih #define CLK_MCU_BUS_DIV_SEL			0
137*8187e001SSam Shih #define CLK_MCU_ARM_DIV_SEL			1
138*8187e001SSam Shih 
139*8187e001SSam Shih /* INFRACFG_AO */
140*8187e001SSam Shih 
141*8187e001SSam Shih #define CLK_INFRA_MUX_UART0_SEL			0
142*8187e001SSam Shih #define CLK_INFRA_MUX_UART1_SEL			1
143*8187e001SSam Shih #define CLK_INFRA_MUX_UART2_SEL			2
144*8187e001SSam Shih #define CLK_INFRA_MUX_SPI0_SEL			3
145*8187e001SSam Shih #define CLK_INFRA_MUX_SPI1_SEL			4
146*8187e001SSam Shih #define CLK_INFRA_MUX_SPI2_SEL			5
147*8187e001SSam Shih #define CLK_INFRA_PWM_SEL			6
148*8187e001SSam Shih #define CLK_INFRA_PWM_CK1_SEL			7
149*8187e001SSam Shih #define CLK_INFRA_PWM_CK2_SEL			8
150*8187e001SSam Shih #define CLK_INFRA_PWM_CK3_SEL			9
151*8187e001SSam Shih #define CLK_INFRA_PWM_CK4_SEL			10
152*8187e001SSam Shih #define CLK_INFRA_PWM_CK5_SEL			11
153*8187e001SSam Shih #define CLK_INFRA_PWM_CK6_SEL			12
154*8187e001SSam Shih #define CLK_INFRA_PWM_CK7_SEL			13
155*8187e001SSam Shih #define CLK_INFRA_PWM_CK8_SEL			14
156*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_O_P0_SEL	15
157*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_O_P1_SEL	16
158*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_O_P2_SEL	17
159*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_O_P3_SEL	18
160*8187e001SSam Shih 
161*8187e001SSam Shih /* INFRACFG */
162*8187e001SSam Shih 
163*8187e001SSam Shih #define CLK_INFRA_PCIE_PERI_26M_CK_P0		19
164*8187e001SSam Shih #define CLK_INFRA_PCIE_PERI_26M_CK_P1		20
165*8187e001SSam Shih #define CLK_INFRA_PCIE_PERI_26M_CK_P2		21
166*8187e001SSam Shih #define CLK_INFRA_PCIE_PERI_26M_CK_P3		22
167*8187e001SSam Shih #define CLK_INFRA_66M_GPT_BCK			23
168*8187e001SSam Shih #define CLK_INFRA_66M_PWM_HCK			24
169*8187e001SSam Shih #define CLK_INFRA_66M_PWM_BCK			25
170*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK1			26
171*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK2			27
172*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK3			28
173*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK4			29
174*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK5			30
175*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK6			31
176*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK7			32
177*8187e001SSam Shih #define CLK_INFRA_66M_PWM_CK8			33
178*8187e001SSam Shih #define CLK_INFRA_133M_CQDMA_BCK		34
179*8187e001SSam Shih #define CLK_INFRA_66M_AUD_SLV_BCK		35
180*8187e001SSam Shih #define CLK_INFRA_AUD_26M			36
181*8187e001SSam Shih #define CLK_INFRA_AUD_L				37
182*8187e001SSam Shih #define CLK_INFRA_AUD_AUD			38
183*8187e001SSam Shih #define CLK_INFRA_AUD_EG2			39
184*8187e001SSam Shih #define CLK_INFRA_DRAMC_F26M			40
185*8187e001SSam Shih #define CLK_INFRA_133M_DBG_ACKM			41
186*8187e001SSam Shih #define CLK_INFRA_66M_AP_DMA_BCK		42
187*8187e001SSam Shih #define CLK_INFRA_66M_SEJ_BCK			43
188*8187e001SSam Shih #define CLK_INFRA_PRE_CK_SEJ_F13M		44
189*8187e001SSam Shih #define CLK_INFRA_26M_THERM_SYSTEM		45
190*8187e001SSam Shih #define CLK_INFRA_I2C_BCK			46
191*8187e001SSam Shih #define CLK_INFRA_52M_UART0_CK			47
192*8187e001SSam Shih #define CLK_INFRA_52M_UART1_CK			48
193*8187e001SSam Shih #define CLK_INFRA_52M_UART2_CK			49
194*8187e001SSam Shih #define CLK_INFRA_NFI				50
195*8187e001SSam Shih #define CLK_INFRA_SPINFI			51
196*8187e001SSam Shih #define CLK_INFRA_66M_NFI_HCK			52
197*8187e001SSam Shih #define CLK_INFRA_104M_SPI0			53
198*8187e001SSam Shih #define CLK_INFRA_104M_SPI1			54
199*8187e001SSam Shih #define CLK_INFRA_104M_SPI2_BCK			55
200*8187e001SSam Shih #define CLK_INFRA_66M_SPI0_HCK			56
201*8187e001SSam Shih #define CLK_INFRA_66M_SPI1_HCK			57
202*8187e001SSam Shih #define CLK_INFRA_66M_SPI2_HCK			58
203*8187e001SSam Shih #define CLK_INFRA_66M_FLASHIF_AXI		59
204*8187e001SSam Shih #define CLK_INFRA_RTC				60
205*8187e001SSam Shih #define CLK_INFRA_26M_ADC_BCK			61
206*8187e001SSam Shih #define CLK_INFRA_RC_ADC			62
207*8187e001SSam Shih #define CLK_INFRA_MSDC400			63
208*8187e001SSam Shih #define CLK_INFRA_MSDC2_HCK			64
209*8187e001SSam Shih #define CLK_INFRA_133M_MSDC_0_HCK		65
210*8187e001SSam Shih #define CLK_INFRA_66M_MSDC_0_HCK		66
211*8187e001SSam Shih #define CLK_INFRA_133M_CPUM_BCK			67
212*8187e001SSam Shih #define CLK_INFRA_BIST2FPC			68
213*8187e001SSam Shih #define CLK_INFRA_I2C_X16W_MCK_CK_P1		69
214*8187e001SSam Shih #define CLK_INFRA_I2C_X16W_PCK_CK_P1		70
215*8187e001SSam Shih #define CLK_INFRA_133M_USB_HCK			71
216*8187e001SSam Shih #define CLK_INFRA_133M_USB_HCK_CK_P1		72
217*8187e001SSam Shih #define CLK_INFRA_66M_USB_HCK			73
218*8187e001SSam Shih #define CLK_INFRA_66M_USB_HCK_CK_P1		74
219*8187e001SSam Shih #define CLK_INFRA_USB_SYS			75
220*8187e001SSam Shih #define CLK_INFRA_USB_SYS_CK_P1			76
221*8187e001SSam Shih #define CLK_INFRA_USB_REF			77
222*8187e001SSam Shih #define CLK_INFRA_USB_CK_P1			78
223*8187e001SSam Shih #define CLK_INFRA_USB_FRMCNT			79
224*8187e001SSam Shih #define CLK_INFRA_USB_FRMCNT_CK_P1		80
225*8187e001SSam Shih #define CLK_INFRA_USB_PIPE			81
226*8187e001SSam Shih #define CLK_INFRA_USB_PIPE_CK_P1		82
227*8187e001SSam Shih #define CLK_INFRA_USB_UTMI			83
228*8187e001SSam Shih #define CLK_INFRA_USB_UTMI_CK_P1		84
229*8187e001SSam Shih #define CLK_INFRA_USB_XHCI			85
230*8187e001SSam Shih #define CLK_INFRA_USB_XHCI_CK_P1		86
231*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_P0		87
232*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_P1		88
233*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_P2		89
234*8187e001SSam Shih #define CLK_INFRA_PCIE_GFMUX_TL_P3		90
235*8187e001SSam Shih #define CLK_INFRA_PCIE_PIPE_P0			91
236*8187e001SSam Shih #define CLK_INFRA_PCIE_PIPE_P1			92
237*8187e001SSam Shih #define CLK_INFRA_PCIE_PIPE_P2			93
238*8187e001SSam Shih #define CLK_INFRA_PCIE_PIPE_P3			94
239*8187e001SSam Shih #define CLK_INFRA_133M_PCIE_CK_P0		95
240*8187e001SSam Shih #define CLK_INFRA_133M_PCIE_CK_P1		96
241*8187e001SSam Shih #define CLK_INFRA_133M_PCIE_CK_P2		97
242*8187e001SSam Shih #define CLK_INFRA_133M_PCIE_CK_P3		98
243*8187e001SSam Shih 
244*8187e001SSam Shih /* ETHDMA */
245*8187e001SSam Shih 
246*8187e001SSam Shih #define CLK_ETHDMA_XGP1_EN			0
247*8187e001SSam Shih #define CLK_ETHDMA_XGP2_EN			1
248*8187e001SSam Shih #define CLK_ETHDMA_XGP3_EN			2
249*8187e001SSam Shih #define CLK_ETHDMA_FE_EN			3
250*8187e001SSam Shih #define CLK_ETHDMA_GP2_EN			4
251*8187e001SSam Shih #define CLK_ETHDMA_GP1_EN			5
252*8187e001SSam Shih #define CLK_ETHDMA_GP3_EN			6
253*8187e001SSam Shih #define CLK_ETHDMA_ESW_EN			7
254*8187e001SSam Shih #define CLK_ETHDMA_CRYPT0_EN			8
255*8187e001SSam Shih #define CLK_ETHDMA_NR_CLK			9
256*8187e001SSam Shih 
257*8187e001SSam Shih /* SGMIISYS_0 */
258*8187e001SSam Shih 
259*8187e001SSam Shih #define CLK_SGM0_TX_EN				0
260*8187e001SSam Shih #define CLK_SGM0_RX_EN				1
261*8187e001SSam Shih #define CLK_SGMII0_NR_CLK			2
262*8187e001SSam Shih 
263*8187e001SSam Shih /* SGMIISYS_1 */
264*8187e001SSam Shih 
265*8187e001SSam Shih #define CLK_SGM1_TX_EN				0
266*8187e001SSam Shih #define CLK_SGM1_RX_EN				1
267*8187e001SSam Shih #define CLK_SGMII1_NR_CLK			2
268*8187e001SSam Shih 
269*8187e001SSam Shih /* ETHWARP */
270*8187e001SSam Shih 
271*8187e001SSam Shih #define CLK_ETHWARP_WOCPU2_EN			0
272*8187e001SSam Shih #define CLK_ETHWARP_WOCPU1_EN			1
273*8187e001SSam Shih #define CLK_ETHWARP_WOCPU0_EN			2
274*8187e001SSam Shih #define CLK_ETHWARP_NR_CLK			3
275*8187e001SSam Shih 
276*8187e001SSam Shih /* XFIPLL */
277*8187e001SSam Shih #define CLK_XFIPLL_PLL				0
278*8187e001SSam Shih #define CLK_XFIPLL_PLL_EN			1
279*8187e001SSam Shih 
280*8187e001SSam Shih #endif /* _DT_BINDINGS_CLK_MT7988_H */
281