xref: /linux/scripts/dtc/include-prefixes/dt-bindings/clock/lpc18xx-ccu.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1*472cd304SJoachim Eastwood /*
2*472cd304SJoachim Eastwood  * Copyright (c) 2015 Joachim Eastwood <manabian@gmail.com>
3*472cd304SJoachim Eastwood  *
4*472cd304SJoachim Eastwood  * This code is released using a dual license strategy: BSD/GPL
5*472cd304SJoachim Eastwood  * You can choose the licence that better fits your requirements.
6*472cd304SJoachim Eastwood  *
7*472cd304SJoachim Eastwood  * Released under the terms of 3-clause BSD License
8*472cd304SJoachim Eastwood  * Released under the terms of GNU General Public License Version 2.0
9*472cd304SJoachim Eastwood  *
10*472cd304SJoachim Eastwood  */
11*472cd304SJoachim Eastwood 
12*472cd304SJoachim Eastwood /* Clock Control Unit 1 (CCU1) clock offsets */
13*472cd304SJoachim Eastwood #define CLK_APB3_BUS		0x100
14*472cd304SJoachim Eastwood #define CLK_APB3_I2C1		0x108
15*472cd304SJoachim Eastwood #define CLK_APB3_DAC		0x110
16*472cd304SJoachim Eastwood #define CLK_APB3_ADC0		0x118
17*472cd304SJoachim Eastwood #define CLK_APB3_ADC1		0x120
18*472cd304SJoachim Eastwood #define CLK_APB3_CAN0		0x128
19*472cd304SJoachim Eastwood #define CLK_APB1_BUS		0x200
20*472cd304SJoachim Eastwood #define CLK_APB1_MOTOCON_PWM	0x208
21*472cd304SJoachim Eastwood #define CLK_APB1_I2C0		0x210
22*472cd304SJoachim Eastwood #define CLK_APB1_I2S		0x218
23*472cd304SJoachim Eastwood #define CLK_APB1_CAN1		0x220
24*472cd304SJoachim Eastwood #define CLK_SPIFI		0x300
25*472cd304SJoachim Eastwood #define CLK_CPU_BUS		0x400
26*472cd304SJoachim Eastwood #define CLK_CPU_SPIFI		0x408
27*472cd304SJoachim Eastwood #define CLK_CPU_GPIO		0x410
28*472cd304SJoachim Eastwood #define CLK_CPU_LCD		0x418
29*472cd304SJoachim Eastwood #define CLK_CPU_ETHERNET	0x420
30*472cd304SJoachim Eastwood #define CLK_CPU_USB0		0x428
31*472cd304SJoachim Eastwood #define CLK_CPU_EMC		0x430
32*472cd304SJoachim Eastwood #define CLK_CPU_SDIO		0x438
33*472cd304SJoachim Eastwood #define CLK_CPU_DMA		0x440
34*472cd304SJoachim Eastwood #define CLK_CPU_CORE		0x448
35*472cd304SJoachim Eastwood #define CLK_CPU_SCT		0x468
36*472cd304SJoachim Eastwood #define CLK_CPU_USB1		0x470
37*472cd304SJoachim Eastwood #define CLK_CPU_EMCDIV		0x478
38*472cd304SJoachim Eastwood #define CLK_CPU_FLASHA		0x480
39*472cd304SJoachim Eastwood #define CLK_CPU_FLASHB		0x488
40*472cd304SJoachim Eastwood #define CLK_CPU_M0APP		0x490
41*472cd304SJoachim Eastwood #define CLK_CPU_ADCHS		0x498
42*472cd304SJoachim Eastwood #define CLK_CPU_EEPROM		0x4a0
43*472cd304SJoachim Eastwood #define CLK_CPU_WWDT		0x500
44*472cd304SJoachim Eastwood #define CLK_CPU_UART0		0x508
45*472cd304SJoachim Eastwood #define CLK_CPU_UART1		0x510
46*472cd304SJoachim Eastwood #define CLK_CPU_SSP0		0x518
47*472cd304SJoachim Eastwood #define CLK_CPU_TIMER0		0x520
48*472cd304SJoachim Eastwood #define CLK_CPU_TIMER1		0x528
49*472cd304SJoachim Eastwood #define CLK_CPU_SCU		0x530
50*472cd304SJoachim Eastwood #define CLK_CPU_CREG		0x538
51*472cd304SJoachim Eastwood #define CLK_CPU_RITIMER		0x600
52*472cd304SJoachim Eastwood #define CLK_CPU_UART2		0x608
53*472cd304SJoachim Eastwood #define CLK_CPU_UART3		0x610
54*472cd304SJoachim Eastwood #define CLK_CPU_TIMER2		0x618
55*472cd304SJoachim Eastwood #define CLK_CPU_TIMER3		0x620
56*472cd304SJoachim Eastwood #define CLK_CPU_SSP1		0x628
57*472cd304SJoachim Eastwood #define CLK_CPU_QEI		0x630
58*472cd304SJoachim Eastwood #define CLK_PERIPH_BUS		0x700
59*472cd304SJoachim Eastwood #define CLK_PERIPH_CORE		0x710
60*472cd304SJoachim Eastwood #define CLK_PERIPH_SGPIO	0x718
61*472cd304SJoachim Eastwood #define CLK_USB0		0x800
62*472cd304SJoachim Eastwood #define CLK_USB1		0x900
63*472cd304SJoachim Eastwood #define CLK_SPI			0xA00
64*472cd304SJoachim Eastwood #define CLK_ADCHS		0xB00
65*472cd304SJoachim Eastwood 
66*472cd304SJoachim Eastwood /* Clock Control Unit 2 (CCU2) clock offsets */
67*472cd304SJoachim Eastwood #define CLK_AUDIO		0x100
68*472cd304SJoachim Eastwood #define CLK_APB2_UART3		0x200
69*472cd304SJoachim Eastwood #define CLK_APB2_UART2		0x300
70*472cd304SJoachim Eastwood #define CLK_APB0_UART1		0x400
71*472cd304SJoachim Eastwood #define CLK_APB0_UART0		0x500
72*472cd304SJoachim Eastwood #define CLK_APB2_SSP1		0x600
73*472cd304SJoachim Eastwood #define CLK_APB0_SSP0		0x700
74*472cd304SJoachim Eastwood #define CLK_SDIO		0x800
75