1e2fc49e1SMichal Simek// SPDX-License-Identifier: GPL-2.0+ 2e2fc49e1SMichal Simek/* 3e2fc49e1SMichal Simek * dts file for Xilinx ZynqMP zc1751-xm015-dc1 4e2fc49e1SMichal Simek * 5f8673fd5SAshok Reddy Soma * (C) Copyright 2015 - 2022, Xilinx, Inc. 6f8673fd5SAshok Reddy Soma * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc. 7e2fc49e1SMichal Simek * 84e4ddd3dSMichal Simek * Michal Simek <michal.simek@amd.com> 9e2fc49e1SMichal Simek */ 10e2fc49e1SMichal Simek 11e2fc49e1SMichal Simek/dts-v1/; 12e2fc49e1SMichal Simek 13e2fc49e1SMichal Simek#include "zynqmp.dtsi" 149c8a47b4SRajan Vaja#include "zynqmp-clk-ccf.dtsi" 15a09c2feaSMichal Simek#include <dt-bindings/phy/phy.h> 16e2fc49e1SMichal Simek#include <dt-bindings/gpio/gpio.h> 17c821045fSMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h> 18e2fc49e1SMichal Simek 19e2fc49e1SMichal Simek/ { 20e2fc49e1SMichal Simek model = "ZynqMP zc1751-xm015-dc1 RevA"; 21e2fc49e1SMichal Simek compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp"; 22e2fc49e1SMichal Simek 23e2fc49e1SMichal Simek aliases { 24e2fc49e1SMichal Simek ethernet0 = &gem3; 25e2fc49e1SMichal Simek i2c0 = &i2c1; 26e2fc49e1SMichal Simek mmc0 = &sdhci0; 27e2fc49e1SMichal Simek mmc1 = &sdhci1; 28e2fc49e1SMichal Simek rtc0 = &rtc; 29e2fc49e1SMichal Simek serial0 = &uart0; 3056e54601SMichal Simek spi0 = &qspi; 31b61c4ff9SMichal Simek usb0 = &usb0; 32e2fc49e1SMichal Simek }; 33e2fc49e1SMichal Simek 34e2fc49e1SMichal Simek chosen { 35e2fc49e1SMichal Simek bootargs = "earlycon"; 36e2fc49e1SMichal Simek stdout-path = "serial0:115200n8"; 37e2fc49e1SMichal Simek }; 38e2fc49e1SMichal Simek 39e2fc49e1SMichal Simek memory@0 { 40e2fc49e1SMichal Simek device_type = "memory"; 41e2fc49e1SMichal Simek reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; 42e2fc49e1SMichal Simek }; 43a09c2feaSMichal Simek 44a09c2feaSMichal Simek clock_si5338_0: clk27 { /* u55 SI5338-GM */ 45a09c2feaSMichal Simek compatible = "fixed-clock"; 46a09c2feaSMichal Simek #clock-cells = <0>; 47a09c2feaSMichal Simek clock-frequency = <27000000>; 48a09c2feaSMichal Simek }; 49a09c2feaSMichal Simek 50a09c2feaSMichal Simek clock_si5338_2: clk26 { 51a09c2feaSMichal Simek compatible = "fixed-clock"; 52a09c2feaSMichal Simek #clock-cells = <0>; 53a09c2feaSMichal Simek clock-frequency = <26000000>; 54a09c2feaSMichal Simek }; 55a09c2feaSMichal Simek 56a09c2feaSMichal Simek clock_si5338_3: clk150 { 57a09c2feaSMichal Simek compatible = "fixed-clock"; 58a09c2feaSMichal Simek #clock-cells = <0>; 59a09c2feaSMichal Simek clock-frequency = <150000000>; 60a09c2feaSMichal Simek }; 61a09c2feaSMichal Simek}; 62a09c2feaSMichal Simek 63e2fc49e1SMichal Simek&fpd_dma_chan1 { 64e2fc49e1SMichal Simek status = "okay"; 65e2fc49e1SMichal Simek}; 66e2fc49e1SMichal Simek 67e2fc49e1SMichal Simek&fpd_dma_chan2 { 68e2fc49e1SMichal Simek status = "okay"; 69e2fc49e1SMichal Simek}; 70e2fc49e1SMichal Simek 71e2fc49e1SMichal Simek&fpd_dma_chan3 { 72e2fc49e1SMichal Simek status = "okay"; 73e2fc49e1SMichal Simek}; 74e2fc49e1SMichal Simek 75e2fc49e1SMichal Simek&fpd_dma_chan4 { 76e2fc49e1SMichal Simek status = "okay"; 77e2fc49e1SMichal Simek}; 78e2fc49e1SMichal Simek 79e2fc49e1SMichal Simek&fpd_dma_chan5 { 80e2fc49e1SMichal Simek status = "okay"; 81e2fc49e1SMichal Simek}; 82e2fc49e1SMichal Simek 83e2fc49e1SMichal Simek&fpd_dma_chan6 { 84e2fc49e1SMichal Simek status = "okay"; 85e2fc49e1SMichal Simek}; 86e2fc49e1SMichal Simek 87e2fc49e1SMichal Simek&fpd_dma_chan7 { 88e2fc49e1SMichal Simek status = "okay"; 89e2fc49e1SMichal Simek}; 90e2fc49e1SMichal Simek 91e2fc49e1SMichal Simek&fpd_dma_chan8 { 92e2fc49e1SMichal Simek status = "okay"; 93e2fc49e1SMichal Simek}; 94e2fc49e1SMichal Simek 95e2fc49e1SMichal Simek&gem3 { 96e2fc49e1SMichal Simek status = "okay"; 97e2fc49e1SMichal Simek phy-handle = <&phy0>; 98e2fc49e1SMichal Simek phy-mode = "rgmii-id"; 99c821045fSMichal Simek pinctrl-names = "default"; 100c821045fSMichal Simek pinctrl-0 = <&pinctrl_gem3_default>; 1012da2ac3cSMichal Simek mdio: mdio { 1022da2ac3cSMichal Simek #address-cells = <1>; 1032da2ac3cSMichal Simek #size-cells = <0>; 10413d21ebaSMichal Simek phy0: ethernet-phy@0 { 105e2fc49e1SMichal Simek reg = <0>; 106e2fc49e1SMichal Simek }; 107e2fc49e1SMichal Simek }; 1082da2ac3cSMichal Simek}; 109e2fc49e1SMichal Simek 110e2fc49e1SMichal Simek&gpio { 111e2fc49e1SMichal Simek status = "okay"; 112c821045fSMichal Simek pinctrl-names = "default"; 113c821045fSMichal Simek pinctrl-0 = <&pinctrl_gpio_default>; 114e2fc49e1SMichal Simek}; 115e2fc49e1SMichal Simek 11637e78949SParth Gajjar&gpu { 11737e78949SParth Gajjar status = "okay"; 11837e78949SParth Gajjar}; 119e2fc49e1SMichal Simek 120e2fc49e1SMichal Simek&i2c1 { 121e2fc49e1SMichal Simek status = "okay"; 122e2fc49e1SMichal Simek clock-frequency = <400000>; 123c821045fSMichal Simek pinctrl-names = "default", "gpio"; 124c821045fSMichal Simek pinctrl-0 = <&pinctrl_i2c1_default>; 125c821045fSMichal Simek pinctrl-1 = <&pinctrl_i2c1_gpio>; 126ee6c637fSManikanta Guntupalli scl-gpios = <&gpio 36 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 127ee6c637fSManikanta Guntupalli sda-gpios = <&gpio 37 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 128e2fc49e1SMichal Simek 129e2fc49e1SMichal Simek eeprom: eeprom@55 { 130e2fc49e1SMichal Simek compatible = "atmel,24c64"; /* 24AA64 */ 131e2fc49e1SMichal Simek reg = <0x55>; 132e2fc49e1SMichal Simek }; 133e2fc49e1SMichal Simek}; 134e2fc49e1SMichal Simek 135c821045fSMichal Simek&pinctrl0 { 136c821045fSMichal Simek status = "okay"; 137c821045fSMichal Simek pinctrl_i2c1_default: i2c1-default { 138c821045fSMichal Simek mux { 139c821045fSMichal Simek groups = "i2c1_9_grp"; 140c821045fSMichal Simek function = "i2c1"; 141c821045fSMichal Simek }; 142c821045fSMichal Simek 143c821045fSMichal Simek conf { 144c821045fSMichal Simek groups = "i2c1_9_grp"; 145c821045fSMichal Simek bias-pull-up; 146c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 147c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 148c821045fSMichal Simek }; 149c821045fSMichal Simek }; 150c821045fSMichal Simek 151*8258cf0dSMichal Simek pinctrl_i2c1_gpio: i2c1-gpio-grp { 152c821045fSMichal Simek mux { 153c821045fSMichal Simek groups = "gpio0_36_grp", "gpio0_37_grp"; 154c821045fSMichal Simek function = "gpio0"; 155c821045fSMichal Simek }; 156c821045fSMichal Simek 157c821045fSMichal Simek conf { 158c821045fSMichal Simek groups = "gpio0_36_grp", "gpio0_37_grp"; 159c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 160c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 161c821045fSMichal Simek }; 162c821045fSMichal Simek }; 163c821045fSMichal Simek 164c821045fSMichal Simek pinctrl_uart0_default: uart0-default { 165c821045fSMichal Simek mux { 166c821045fSMichal Simek groups = "uart0_8_grp"; 167c821045fSMichal Simek function = "uart0"; 168c821045fSMichal Simek }; 169c821045fSMichal Simek 170c821045fSMichal Simek conf { 171c821045fSMichal Simek groups = "uart0_8_grp"; 172c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 173c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 174c821045fSMichal Simek }; 175c821045fSMichal Simek 176c821045fSMichal Simek conf-rx { 177c821045fSMichal Simek pins = "MIO34"; 178c821045fSMichal Simek bias-high-impedance; 179c821045fSMichal Simek }; 180c821045fSMichal Simek 181c821045fSMichal Simek conf-tx { 182c821045fSMichal Simek pins = "MIO35"; 183c821045fSMichal Simek bias-disable; 184c821045fSMichal Simek }; 185c821045fSMichal Simek }; 186c821045fSMichal Simek 187c821045fSMichal Simek pinctrl_usb0_default: usb0-default { 188c821045fSMichal Simek mux { 189c821045fSMichal Simek groups = "usb0_0_grp"; 190c821045fSMichal Simek function = "usb0"; 191c821045fSMichal Simek }; 192c821045fSMichal Simek 193c821045fSMichal Simek conf { 194c821045fSMichal Simek groups = "usb0_0_grp"; 195c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 196c821045fSMichal Simek }; 197c821045fSMichal Simek 198c821045fSMichal Simek conf-rx { 199c821045fSMichal Simek pins = "MIO52", "MIO53", "MIO55"; 200c821045fSMichal Simek bias-high-impedance; 201f8673fd5SAshok Reddy Soma drive-strength = <12>; 202f8673fd5SAshok Reddy Soma slew-rate = <SLEW_RATE_FAST>; 203c821045fSMichal Simek }; 204c821045fSMichal Simek 205c821045fSMichal Simek conf-tx { 206c821045fSMichal Simek pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59", 207c821045fSMichal Simek "MIO60", "MIO61", "MIO62", "MIO63"; 208c821045fSMichal Simek bias-disable; 209f8673fd5SAshok Reddy Soma drive-strength = <4>; 210f8673fd5SAshok Reddy Soma slew-rate = <SLEW_RATE_SLOW>; 211c821045fSMichal Simek }; 212c821045fSMichal Simek }; 213c821045fSMichal Simek 214c821045fSMichal Simek pinctrl_gem3_default: gem3-default { 215c821045fSMichal Simek mux { 216c821045fSMichal Simek function = "ethernet3"; 217c821045fSMichal Simek groups = "ethernet3_0_grp"; 218c821045fSMichal Simek }; 219c821045fSMichal Simek 220c821045fSMichal Simek conf { 221c821045fSMichal Simek groups = "ethernet3_0_grp"; 222c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 223c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 224c821045fSMichal Simek }; 225c821045fSMichal Simek 226c821045fSMichal Simek conf-rx { 227c821045fSMichal Simek pins = "MIO70", "MIO71", "MIO72", "MIO73", "MIO74", 228c821045fSMichal Simek "MIO75"; 229c821045fSMichal Simek bias-high-impedance; 230c821045fSMichal Simek low-power-disable; 231c821045fSMichal Simek }; 232c821045fSMichal Simek 233c821045fSMichal Simek conf-tx { 234c821045fSMichal Simek pins = "MIO64", "MIO65", "MIO66", "MIO67", "MIO68", 235c821045fSMichal Simek "MIO69"; 236c821045fSMichal Simek bias-disable; 237c821045fSMichal Simek low-power-enable; 238c821045fSMichal Simek }; 239c821045fSMichal Simek 240c821045fSMichal Simek mux-mdio { 241c821045fSMichal Simek function = "mdio3"; 242c821045fSMichal Simek groups = "mdio3_0_grp"; 243c821045fSMichal Simek }; 244c821045fSMichal Simek 245c821045fSMichal Simek conf-mdio { 246c821045fSMichal Simek groups = "mdio3_0_grp"; 247c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 248c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 249c821045fSMichal Simek bias-disable; 250c821045fSMichal Simek }; 251c821045fSMichal Simek }; 252c821045fSMichal Simek 253c821045fSMichal Simek pinctrl_sdhci0_default: sdhci0-default { 254c821045fSMichal Simek mux { 255c821045fSMichal Simek groups = "sdio0_0_grp"; 256c821045fSMichal Simek function = "sdio0"; 257c821045fSMichal Simek }; 258c821045fSMichal Simek 259c821045fSMichal Simek conf { 260c821045fSMichal Simek groups = "sdio0_0_grp"; 261c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 262c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 263c821045fSMichal Simek bias-disable; 264c821045fSMichal Simek }; 265c821045fSMichal Simek 266c821045fSMichal Simek mux-cd { 267c821045fSMichal Simek groups = "sdio0_cd_0_grp"; 268c821045fSMichal Simek function = "sdio0_cd"; 269c821045fSMichal Simek }; 270c821045fSMichal Simek 271c821045fSMichal Simek conf-cd { 272c821045fSMichal Simek groups = "sdio0_cd_0_grp"; 273c821045fSMichal Simek bias-high-impedance; 274c821045fSMichal Simek bias-pull-up; 275c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 276c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 277c821045fSMichal Simek }; 278c821045fSMichal Simek 279c821045fSMichal Simek mux-wp { 280c821045fSMichal Simek groups = "sdio0_wp_0_grp"; 281c821045fSMichal Simek function = "sdio0_wp"; 282c821045fSMichal Simek }; 283c821045fSMichal Simek 284c821045fSMichal Simek conf-wp { 285c821045fSMichal Simek groups = "sdio0_wp_0_grp"; 286c821045fSMichal Simek bias-high-impedance; 287c821045fSMichal Simek bias-pull-up; 288c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 289c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 290c821045fSMichal Simek }; 291c821045fSMichal Simek }; 292c821045fSMichal Simek 293c821045fSMichal Simek pinctrl_sdhci1_default: sdhci1-default { 294c821045fSMichal Simek mux { 295c821045fSMichal Simek groups = "sdio1_0_grp"; 296c821045fSMichal Simek function = "sdio1"; 297c821045fSMichal Simek }; 298c821045fSMichal Simek 299c821045fSMichal Simek conf { 300c821045fSMichal Simek groups = "sdio1_0_grp"; 301c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 302c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 303c821045fSMichal Simek bias-disable; 304c821045fSMichal Simek }; 305c821045fSMichal Simek 306c821045fSMichal Simek mux-cd { 307c821045fSMichal Simek groups = "sdio1_cd_0_grp"; 308c821045fSMichal Simek function = "sdio1_cd"; 309c821045fSMichal Simek }; 310c821045fSMichal Simek 311c821045fSMichal Simek conf-cd { 312c821045fSMichal Simek groups = "sdio1_cd_0_grp"; 313c821045fSMichal Simek bias-high-impedance; 314c821045fSMichal Simek bias-pull-up; 315c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 316c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 317c821045fSMichal Simek }; 318c821045fSMichal Simek 319c821045fSMichal Simek mux-wp { 320c821045fSMichal Simek groups = "sdio1_wp_0_grp"; 321c821045fSMichal Simek function = "sdio1_wp"; 322c821045fSMichal Simek }; 323c821045fSMichal Simek 324c821045fSMichal Simek conf-wp { 325c821045fSMichal Simek groups = "sdio1_wp_0_grp"; 326c821045fSMichal Simek bias-high-impedance; 327c821045fSMichal Simek bias-pull-up; 328c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 329c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 330c821045fSMichal Simek }; 331c821045fSMichal Simek }; 332c821045fSMichal Simek 333c821045fSMichal Simek pinctrl_gpio_default: gpio-default { 334c821045fSMichal Simek mux { 335c821045fSMichal Simek function = "gpio0"; 336c821045fSMichal Simek groups = "gpio0_38_grp"; 337c821045fSMichal Simek }; 338c821045fSMichal Simek 339c821045fSMichal Simek conf { 340c821045fSMichal Simek groups = "gpio0_38_grp"; 341c821045fSMichal Simek bias-disable; 342c821045fSMichal Simek slew-rate = <SLEW_RATE_SLOW>; 343c821045fSMichal Simek power-source = <IO_STANDARD_LVCMOS18>; 344c821045fSMichal Simek }; 345c821045fSMichal Simek }; 346c821045fSMichal Simek}; 347c821045fSMichal Simek 348cd28f90bSMichal Simek&psgtr { 349cd28f90bSMichal Simek status = "okay"; 350cd28f90bSMichal Simek /* dp, usb3, sata */ 351cd28f90bSMichal Simek clocks = <&clock_si5338_0>, <&clock_si5338_2>, <&clock_si5338_3>; 352cd28f90bSMichal Simek clock-names = "ref1", "ref2", "ref3"; 353cd28f90bSMichal Simek}; 354cd28f90bSMichal Simek 35556e54601SMichal Simek&qspi { 35656e54601SMichal Simek status = "okay"; 35756e54601SMichal Simek flash@0 { 35856e54601SMichal Simek compatible = "m25p80", "jedec,spi-nor"; /* Micron MT25QU512ABB8ESF */ 35956e54601SMichal Simek #address-cells = <1>; 36056e54601SMichal Simek #size-cells = <1>; 36156e54601SMichal Simek reg = <0x0>; 3621d831cadSAmit Kumar Mahapatra spi-tx-bus-width = <4>; 36356e54601SMichal Simek spi-rx-bus-width = <4>; 36456e54601SMichal Simek spi-max-frequency = <108000000>; /* Based on DC1 spec */ 36556e54601SMichal Simek }; 36656e54601SMichal Simek}; 36756e54601SMichal Simek 368e2fc49e1SMichal Simek&rtc { 369e2fc49e1SMichal Simek status = "okay"; 370e2fc49e1SMichal Simek}; 371e2fc49e1SMichal Simek 372e2fc49e1SMichal Simek&sata { 373e2fc49e1SMichal Simek status = "okay"; 374e2fc49e1SMichal Simek /* SATA phy OOB timing settings */ 375e2fc49e1SMichal Simek ceva,p0-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>; 376e2fc49e1SMichal Simek ceva,p0-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>; 377e2fc49e1SMichal Simek ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 378e2fc49e1SMichal Simek ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 379e2fc49e1SMichal Simek ceva,p1-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>; 380e2fc49e1SMichal Simek ceva,p1-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>; 381e2fc49e1SMichal Simek ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 382e2fc49e1SMichal Simek ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 383a09c2feaSMichal Simek phy-names = "sata-phy"; 384a09c2feaSMichal Simek phys = <&psgtr 3 PHY_TYPE_SATA 1 3>; 385e2fc49e1SMichal Simek}; 386e2fc49e1SMichal Simek 387e2fc49e1SMichal Simek/* eMMC */ 388e2fc49e1SMichal Simek&sdhci0 { 389e2fc49e1SMichal Simek status = "okay"; 390c821045fSMichal Simek pinctrl-names = "default"; 391c821045fSMichal Simek pinctrl-0 = <&pinctrl_sdhci0_default>; 392e2fc49e1SMichal Simek bus-width = <8>; 39369f8aec4SMichal Simek xlnx,mio-bank = <0>; 394e2fc49e1SMichal Simek}; 395e2fc49e1SMichal Simek 396e2fc49e1SMichal Simek/* SD1 with level shifter */ 397e2fc49e1SMichal Simek&sdhci1 { 398e2fc49e1SMichal Simek status = "okay"; 3991d4bd118SMichal Simek /* 4001d4bd118SMichal Simek * This property should be removed for supporting UHS mode 4011d4bd118SMichal Simek */ 4021d4bd118SMichal Simek no-1-8-v; 403c821045fSMichal Simek pinctrl-names = "default"; 404c821045fSMichal Simek pinctrl-0 = <&pinctrl_sdhci1_default>; 40569f8aec4SMichal Simek xlnx,mio-bank = <1>; 406e2fc49e1SMichal Simek}; 407e2fc49e1SMichal Simek 408e2fc49e1SMichal Simek&uart0 { 409e2fc49e1SMichal Simek status = "okay"; 410c821045fSMichal Simek pinctrl-names = "default"; 411c821045fSMichal Simek pinctrl-0 = <&pinctrl_uart0_default>; 412e2fc49e1SMichal Simek}; 413e2fc49e1SMichal Simek 414e2fc49e1SMichal Simek/* ULPI SMSC USB3320 */ 415e2fc49e1SMichal Simek&usb0 { 416e2fc49e1SMichal Simek status = "okay"; 417c821045fSMichal Simek pinctrl-names = "default"; 418c821045fSMichal Simek pinctrl-0 = <&pinctrl_usb0_default>; 419a09c2feaSMichal Simek phy-names = "usb3-phy"; 420a09c2feaSMichal Simek phys = <&psgtr 2 PHY_TYPE_USB3 0 2>; 421b61c4ff9SMichal Simek}; 422b61c4ff9SMichal Simek 423b61c4ff9SMichal Simek&dwc3_0 { 424b61c4ff9SMichal Simek status = "okay"; 425b61c4ff9SMichal Simek dr_mode = "host"; 426b61c4ff9SMichal Simek snps,usb3_lpm_capable; 427a09c2feaSMichal Simek maximum-speed = "super-speed"; 428e2fc49e1SMichal Simek}; 4297248f578SMichal Simek 4307248f578SMichal Simek&zynqmp_dpdma { 4317248f578SMichal Simek status = "okay"; 4327248f578SMichal Simek}; 4337248f578SMichal Simek 4347248f578SMichal Simek&zynqmp_dpsub { 4357248f578SMichal Simek status = "okay"; 436a025f01dSMichal Simek phy-names = "dp-phy0", "dp-phy1"; 437a025f01dSMichal Simek phys = <&psgtr 1 PHY_TYPE_DP 0 0>, 438a025f01dSMichal Simek <&psgtr 0 PHY_TYPE_DP 1 1>; 4397248f578SMichal Simek}; 440