1def88eb4SDragan Simic// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2def88eb4SDragan Simic/* 3def88eb4SDragan Simic * Copyright (c) 2021 Rockchip Electronics Co., Ltd. 4def88eb4SDragan Simic */ 5def88eb4SDragan Simic 6def88eb4SDragan Simic#include <dt-bindings/clock/rockchip,rk3588-cru.h> 7def88eb4SDragan Simic#include <dt-bindings/interrupt-controller/arm-gic.h> 8def88eb4SDragan Simic#include <dt-bindings/interrupt-controller/irq.h> 9*0d094776SHeiko Stuebner#include <dt-bindings/phy/phy.h> 10def88eb4SDragan Simic#include <dt-bindings/power/rk3588-power.h> 11def88eb4SDragan Simic#include <dt-bindings/reset/rockchip,rk3588-cru.h> 12def88eb4SDragan Simic#include <dt-bindings/phy/phy.h> 13def88eb4SDragan Simic#include <dt-bindings/ata/ahci.h> 14510cd9e6SAlexey Charkov#include <dt-bindings/thermal/thermal.h> 15def88eb4SDragan Simic 16def88eb4SDragan Simic/ { 17def88eb4SDragan Simic compatible = "rockchip,rk3588"; 18def88eb4SDragan Simic 19def88eb4SDragan Simic interrupt-parent = <&gic>; 20def88eb4SDragan Simic #address-cells = <2>; 21def88eb4SDragan Simic #size-cells = <2>; 22def88eb4SDragan Simic 23def88eb4SDragan Simic aliases { 24def88eb4SDragan Simic gpio0 = &gpio0; 25def88eb4SDragan Simic gpio1 = &gpio1; 26def88eb4SDragan Simic gpio2 = &gpio2; 27def88eb4SDragan Simic gpio3 = &gpio3; 28def88eb4SDragan Simic gpio4 = &gpio4; 29def88eb4SDragan Simic i2c0 = &i2c0; 30def88eb4SDragan Simic i2c1 = &i2c1; 31def88eb4SDragan Simic i2c2 = &i2c2; 32def88eb4SDragan Simic i2c3 = &i2c3; 33def88eb4SDragan Simic i2c4 = &i2c4; 34def88eb4SDragan Simic i2c5 = &i2c5; 35def88eb4SDragan Simic i2c6 = &i2c6; 36def88eb4SDragan Simic i2c7 = &i2c7; 37def88eb4SDragan Simic i2c8 = &i2c8; 38def88eb4SDragan Simic serial0 = &uart0; 39def88eb4SDragan Simic serial1 = &uart1; 40def88eb4SDragan Simic serial2 = &uart2; 41def88eb4SDragan Simic serial3 = &uart3; 42def88eb4SDragan Simic serial4 = &uart4; 43def88eb4SDragan Simic serial5 = &uart5; 44def88eb4SDragan Simic serial6 = &uart6; 45def88eb4SDragan Simic serial7 = &uart7; 46def88eb4SDragan Simic serial8 = &uart8; 47def88eb4SDragan Simic serial9 = &uart9; 48def88eb4SDragan Simic spi0 = &spi0; 49def88eb4SDragan Simic spi1 = &spi1; 50def88eb4SDragan Simic spi2 = &spi2; 51def88eb4SDragan Simic spi3 = &spi3; 52def88eb4SDragan Simic spi4 = &spi4; 53def88eb4SDragan Simic }; 54def88eb4SDragan Simic 55def88eb4SDragan Simic cpus { 56def88eb4SDragan Simic #address-cells = <1>; 57def88eb4SDragan Simic #size-cells = <0>; 58def88eb4SDragan Simic 59def88eb4SDragan Simic cpu-map { 60def88eb4SDragan Simic cluster0 { 61def88eb4SDragan Simic core0 { 62def88eb4SDragan Simic cpu = <&cpu_l0>; 63def88eb4SDragan Simic }; 64def88eb4SDragan Simic core1 { 65def88eb4SDragan Simic cpu = <&cpu_l1>; 66def88eb4SDragan Simic }; 67def88eb4SDragan Simic core2 { 68def88eb4SDragan Simic cpu = <&cpu_l2>; 69def88eb4SDragan Simic }; 70def88eb4SDragan Simic core3 { 71def88eb4SDragan Simic cpu = <&cpu_l3>; 72def88eb4SDragan Simic }; 73def88eb4SDragan Simic }; 74def88eb4SDragan Simic cluster1 { 75def88eb4SDragan Simic core0 { 76def88eb4SDragan Simic cpu = <&cpu_b0>; 77def88eb4SDragan Simic }; 78def88eb4SDragan Simic core1 { 79def88eb4SDragan Simic cpu = <&cpu_b1>; 80def88eb4SDragan Simic }; 81def88eb4SDragan Simic }; 82def88eb4SDragan Simic cluster2 { 83def88eb4SDragan Simic core0 { 84def88eb4SDragan Simic cpu = <&cpu_b2>; 85def88eb4SDragan Simic }; 86def88eb4SDragan Simic core1 { 87def88eb4SDragan Simic cpu = <&cpu_b3>; 88def88eb4SDragan Simic }; 89def88eb4SDragan Simic }; 90def88eb4SDragan Simic }; 91def88eb4SDragan Simic 92def88eb4SDragan Simic cpu_l0: cpu@0 { 93def88eb4SDragan Simic device_type = "cpu"; 94def88eb4SDragan Simic compatible = "arm,cortex-a55"; 95def88eb4SDragan Simic reg = <0x0>; 96def88eb4SDragan Simic enable-method = "psci"; 97def88eb4SDragan Simic capacity-dmips-mhz = <530>; 98def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUL>; 99def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 100def88eb4SDragan Simic i-cache-size = <32768>; 101def88eb4SDragan Simic i-cache-line-size = <64>; 102def88eb4SDragan Simic i-cache-sets = <128>; 103def88eb4SDragan Simic d-cache-size = <32768>; 104def88eb4SDragan Simic d-cache-line-size = <64>; 105def88eb4SDragan Simic d-cache-sets = <128>; 106def88eb4SDragan Simic next-level-cache = <&l2_cache_l0>; 107def88eb4SDragan Simic dynamic-power-coefficient = <228>; 108def88eb4SDragan Simic #cooling-cells = <2>; 109def88eb4SDragan Simic }; 110def88eb4SDragan Simic 111def88eb4SDragan Simic cpu_l1: cpu@100 { 112def88eb4SDragan Simic device_type = "cpu"; 113def88eb4SDragan Simic compatible = "arm,cortex-a55"; 114def88eb4SDragan Simic reg = <0x100>; 115def88eb4SDragan Simic enable-method = "psci"; 116def88eb4SDragan Simic capacity-dmips-mhz = <530>; 117def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUL>; 118def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 119def88eb4SDragan Simic i-cache-size = <32768>; 120def88eb4SDragan Simic i-cache-line-size = <64>; 121def88eb4SDragan Simic i-cache-sets = <128>; 122def88eb4SDragan Simic d-cache-size = <32768>; 123def88eb4SDragan Simic d-cache-line-size = <64>; 124def88eb4SDragan Simic d-cache-sets = <128>; 125def88eb4SDragan Simic next-level-cache = <&l2_cache_l1>; 126def88eb4SDragan Simic dynamic-power-coefficient = <228>; 127def88eb4SDragan Simic #cooling-cells = <2>; 128def88eb4SDragan Simic }; 129def88eb4SDragan Simic 130def88eb4SDragan Simic cpu_l2: cpu@200 { 131def88eb4SDragan Simic device_type = "cpu"; 132def88eb4SDragan Simic compatible = "arm,cortex-a55"; 133def88eb4SDragan Simic reg = <0x200>; 134def88eb4SDragan Simic enable-method = "psci"; 135def88eb4SDragan Simic capacity-dmips-mhz = <530>; 136def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUL>; 137def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 138def88eb4SDragan Simic i-cache-size = <32768>; 139def88eb4SDragan Simic i-cache-line-size = <64>; 140def88eb4SDragan Simic i-cache-sets = <128>; 141def88eb4SDragan Simic d-cache-size = <32768>; 142def88eb4SDragan Simic d-cache-line-size = <64>; 143def88eb4SDragan Simic d-cache-sets = <128>; 144def88eb4SDragan Simic next-level-cache = <&l2_cache_l2>; 145def88eb4SDragan Simic dynamic-power-coefficient = <228>; 146def88eb4SDragan Simic #cooling-cells = <2>; 147def88eb4SDragan Simic }; 148def88eb4SDragan Simic 149def88eb4SDragan Simic cpu_l3: cpu@300 { 150def88eb4SDragan Simic device_type = "cpu"; 151def88eb4SDragan Simic compatible = "arm,cortex-a55"; 152def88eb4SDragan Simic reg = <0x300>; 153def88eb4SDragan Simic enable-method = "psci"; 154def88eb4SDragan Simic capacity-dmips-mhz = <530>; 155def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUL>; 156def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 157def88eb4SDragan Simic i-cache-size = <32768>; 158def88eb4SDragan Simic i-cache-line-size = <64>; 159def88eb4SDragan Simic i-cache-sets = <128>; 160def88eb4SDragan Simic d-cache-size = <32768>; 161def88eb4SDragan Simic d-cache-line-size = <64>; 162def88eb4SDragan Simic d-cache-sets = <128>; 163def88eb4SDragan Simic next-level-cache = <&l2_cache_l3>; 164def88eb4SDragan Simic dynamic-power-coefficient = <228>; 165def88eb4SDragan Simic #cooling-cells = <2>; 166def88eb4SDragan Simic }; 167def88eb4SDragan Simic 168def88eb4SDragan Simic cpu_b0: cpu@400 { 169def88eb4SDragan Simic device_type = "cpu"; 170def88eb4SDragan Simic compatible = "arm,cortex-a76"; 171def88eb4SDragan Simic reg = <0x400>; 172def88eb4SDragan Simic enable-method = "psci"; 173def88eb4SDragan Simic capacity-dmips-mhz = <1024>; 174def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUB01>; 175def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 176def88eb4SDragan Simic i-cache-size = <65536>; 177def88eb4SDragan Simic i-cache-line-size = <64>; 178def88eb4SDragan Simic i-cache-sets = <256>; 179def88eb4SDragan Simic d-cache-size = <65536>; 180def88eb4SDragan Simic d-cache-line-size = <64>; 181def88eb4SDragan Simic d-cache-sets = <256>; 182def88eb4SDragan Simic next-level-cache = <&l2_cache_b0>; 183def88eb4SDragan Simic dynamic-power-coefficient = <416>; 184def88eb4SDragan Simic #cooling-cells = <2>; 185def88eb4SDragan Simic }; 186def88eb4SDragan Simic 187def88eb4SDragan Simic cpu_b1: cpu@500 { 188def88eb4SDragan Simic device_type = "cpu"; 189def88eb4SDragan Simic compatible = "arm,cortex-a76"; 190def88eb4SDragan Simic reg = <0x500>; 191def88eb4SDragan Simic enable-method = "psci"; 192def88eb4SDragan Simic capacity-dmips-mhz = <1024>; 193def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUB01>; 194def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 195def88eb4SDragan Simic i-cache-size = <65536>; 196def88eb4SDragan Simic i-cache-line-size = <64>; 197def88eb4SDragan Simic i-cache-sets = <256>; 198def88eb4SDragan Simic d-cache-size = <65536>; 199def88eb4SDragan Simic d-cache-line-size = <64>; 200def88eb4SDragan Simic d-cache-sets = <256>; 201def88eb4SDragan Simic next-level-cache = <&l2_cache_b1>; 202def88eb4SDragan Simic dynamic-power-coefficient = <416>; 203def88eb4SDragan Simic #cooling-cells = <2>; 204def88eb4SDragan Simic }; 205def88eb4SDragan Simic 206def88eb4SDragan Simic cpu_b2: cpu@600 { 207def88eb4SDragan Simic device_type = "cpu"; 208def88eb4SDragan Simic compatible = "arm,cortex-a76"; 209def88eb4SDragan Simic reg = <0x600>; 210def88eb4SDragan Simic enable-method = "psci"; 211def88eb4SDragan Simic capacity-dmips-mhz = <1024>; 212def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUB23>; 213def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 214def88eb4SDragan Simic i-cache-size = <65536>; 215def88eb4SDragan Simic i-cache-line-size = <64>; 216def88eb4SDragan Simic i-cache-sets = <256>; 217def88eb4SDragan Simic d-cache-size = <65536>; 218def88eb4SDragan Simic d-cache-line-size = <64>; 219def88eb4SDragan Simic d-cache-sets = <256>; 220def88eb4SDragan Simic next-level-cache = <&l2_cache_b2>; 221def88eb4SDragan Simic dynamic-power-coefficient = <416>; 222def88eb4SDragan Simic #cooling-cells = <2>; 223def88eb4SDragan Simic }; 224def88eb4SDragan Simic 225def88eb4SDragan Simic cpu_b3: cpu@700 { 226def88eb4SDragan Simic device_type = "cpu"; 227def88eb4SDragan Simic compatible = "arm,cortex-a76"; 228def88eb4SDragan Simic reg = <0x700>; 229def88eb4SDragan Simic enable-method = "psci"; 230def88eb4SDragan Simic capacity-dmips-mhz = <1024>; 231def88eb4SDragan Simic clocks = <&scmi_clk SCMI_CLK_CPUB23>; 232def88eb4SDragan Simic cpu-idle-states = <&CPU_SLEEP>; 233def88eb4SDragan Simic i-cache-size = <65536>; 234def88eb4SDragan Simic i-cache-line-size = <64>; 235def88eb4SDragan Simic i-cache-sets = <256>; 236def88eb4SDragan Simic d-cache-size = <65536>; 237def88eb4SDragan Simic d-cache-line-size = <64>; 238def88eb4SDragan Simic d-cache-sets = <256>; 239def88eb4SDragan Simic next-level-cache = <&l2_cache_b3>; 240def88eb4SDragan Simic dynamic-power-coefficient = <416>; 241def88eb4SDragan Simic #cooling-cells = <2>; 242def88eb4SDragan Simic }; 243def88eb4SDragan Simic 244def88eb4SDragan Simic idle-states { 245def88eb4SDragan Simic entry-method = "psci"; 246def88eb4SDragan Simic CPU_SLEEP: cpu-sleep { 247def88eb4SDragan Simic compatible = "arm,idle-state"; 248def88eb4SDragan Simic local-timer-stop; 249def88eb4SDragan Simic arm,psci-suspend-param = <0x0010000>; 250def88eb4SDragan Simic entry-latency-us = <100>; 251def88eb4SDragan Simic exit-latency-us = <120>; 252def88eb4SDragan Simic min-residency-us = <1000>; 253def88eb4SDragan Simic }; 254def88eb4SDragan Simic }; 255def88eb4SDragan Simic 256def88eb4SDragan Simic l2_cache_l0: l2-cache-l0 { 257def88eb4SDragan Simic compatible = "cache"; 258def88eb4SDragan Simic cache-size = <131072>; 259def88eb4SDragan Simic cache-line-size = <64>; 260def88eb4SDragan Simic cache-sets = <512>; 261def88eb4SDragan Simic cache-level = <2>; 262def88eb4SDragan Simic cache-unified; 263def88eb4SDragan Simic next-level-cache = <&l3_cache>; 264def88eb4SDragan Simic }; 265def88eb4SDragan Simic 266def88eb4SDragan Simic l2_cache_l1: l2-cache-l1 { 267def88eb4SDragan Simic compatible = "cache"; 268def88eb4SDragan Simic cache-size = <131072>; 269def88eb4SDragan Simic cache-line-size = <64>; 270def88eb4SDragan Simic cache-sets = <512>; 271def88eb4SDragan Simic cache-level = <2>; 272def88eb4SDragan Simic cache-unified; 273def88eb4SDragan Simic next-level-cache = <&l3_cache>; 274def88eb4SDragan Simic }; 275def88eb4SDragan Simic 276def88eb4SDragan Simic l2_cache_l2: l2-cache-l2 { 277def88eb4SDragan Simic compatible = "cache"; 278def88eb4SDragan Simic cache-size = <131072>; 279def88eb4SDragan Simic cache-line-size = <64>; 280def88eb4SDragan Simic cache-sets = <512>; 281def88eb4SDragan Simic cache-level = <2>; 282def88eb4SDragan Simic cache-unified; 283def88eb4SDragan Simic next-level-cache = <&l3_cache>; 284def88eb4SDragan Simic }; 285def88eb4SDragan Simic 286def88eb4SDragan Simic l2_cache_l3: l2-cache-l3 { 287def88eb4SDragan Simic compatible = "cache"; 288def88eb4SDragan Simic cache-size = <131072>; 289def88eb4SDragan Simic cache-line-size = <64>; 290def88eb4SDragan Simic cache-sets = <512>; 291def88eb4SDragan Simic cache-level = <2>; 292def88eb4SDragan Simic cache-unified; 293def88eb4SDragan Simic next-level-cache = <&l3_cache>; 294def88eb4SDragan Simic }; 295def88eb4SDragan Simic 296def88eb4SDragan Simic l2_cache_b0: l2-cache-b0 { 297def88eb4SDragan Simic compatible = "cache"; 298def88eb4SDragan Simic cache-size = <524288>; 299def88eb4SDragan Simic cache-line-size = <64>; 300def88eb4SDragan Simic cache-sets = <1024>; 301def88eb4SDragan Simic cache-level = <2>; 302def88eb4SDragan Simic cache-unified; 303def88eb4SDragan Simic next-level-cache = <&l3_cache>; 304def88eb4SDragan Simic }; 305def88eb4SDragan Simic 306def88eb4SDragan Simic l2_cache_b1: l2-cache-b1 { 307def88eb4SDragan Simic compatible = "cache"; 308def88eb4SDragan Simic cache-size = <524288>; 309def88eb4SDragan Simic cache-line-size = <64>; 310def88eb4SDragan Simic cache-sets = <1024>; 311def88eb4SDragan Simic cache-level = <2>; 312def88eb4SDragan Simic cache-unified; 313def88eb4SDragan Simic next-level-cache = <&l3_cache>; 314def88eb4SDragan Simic }; 315def88eb4SDragan Simic 316def88eb4SDragan Simic l2_cache_b2: l2-cache-b2 { 317def88eb4SDragan Simic compatible = "cache"; 318def88eb4SDragan Simic cache-size = <524288>; 319def88eb4SDragan Simic cache-line-size = <64>; 320def88eb4SDragan Simic cache-sets = <1024>; 321def88eb4SDragan Simic cache-level = <2>; 322def88eb4SDragan Simic cache-unified; 323def88eb4SDragan Simic next-level-cache = <&l3_cache>; 324def88eb4SDragan Simic }; 325def88eb4SDragan Simic 326def88eb4SDragan Simic l2_cache_b3: l2-cache-b3 { 327def88eb4SDragan Simic compatible = "cache"; 328def88eb4SDragan Simic cache-size = <524288>; 329def88eb4SDragan Simic cache-line-size = <64>; 330def88eb4SDragan Simic cache-sets = <1024>; 331def88eb4SDragan Simic cache-level = <2>; 332def88eb4SDragan Simic cache-unified; 333def88eb4SDragan Simic next-level-cache = <&l3_cache>; 334def88eb4SDragan Simic }; 335df5f6f2fSDragan Simic }; 336def88eb4SDragan Simic 337df5f6f2fSDragan Simic /* 338df5f6f2fSDragan Simic * The L3 cache belongs to the DynamIQ Shared Unit (DSU), 339df5f6f2fSDragan Simic * so it's represented here, outside the "cpus" node 340df5f6f2fSDragan Simic */ 341def88eb4SDragan Simic l3_cache: l3-cache { 342def88eb4SDragan Simic compatible = "cache"; 343def88eb4SDragan Simic cache-size = <3145728>; 344def88eb4SDragan Simic cache-line-size = <64>; 345def88eb4SDragan Simic cache-sets = <4096>; 346def88eb4SDragan Simic cache-level = <3>; 347def88eb4SDragan Simic cache-unified; 348def88eb4SDragan Simic }; 349def88eb4SDragan Simic 350def88eb4SDragan Simic display_subsystem: display-subsystem { 351def88eb4SDragan Simic compatible = "rockchip,display-subsystem"; 352def88eb4SDragan Simic ports = <&vop_out>; 353def88eb4SDragan Simic }; 354def88eb4SDragan Simic 355def88eb4SDragan Simic firmware { 356def88eb4SDragan Simic scmi: scmi { 357def88eb4SDragan Simic compatible = "arm,scmi-smc"; 358def88eb4SDragan Simic arm,smc-id = <0x82000010>; 359def88eb4SDragan Simic shmem = <&scmi_shmem>; 360def88eb4SDragan Simic #address-cells = <1>; 361def88eb4SDragan Simic #size-cells = <0>; 362def88eb4SDragan Simic 363def88eb4SDragan Simic scmi_clk: protocol@14 { 364def88eb4SDragan Simic reg = <0x14>; 365def88eb4SDragan Simic #clock-cells = <1>; 366def88eb4SDragan Simic }; 367def88eb4SDragan Simic 368def88eb4SDragan Simic scmi_reset: protocol@16 { 369def88eb4SDragan Simic reg = <0x16>; 370def88eb4SDragan Simic #reset-cells = <1>; 371def88eb4SDragan Simic }; 372def88eb4SDragan Simic }; 373def88eb4SDragan Simic }; 374def88eb4SDragan Simic 375b8c6c136SDetlev Casanova hdmi0_sound: hdmi0-sound { 376b8c6c136SDetlev Casanova compatible = "simple-audio-card"; 377b8c6c136SDetlev Casanova simple-audio-card,format = "i2s"; 378b8c6c136SDetlev Casanova simple-audio-card,mclk-fs = <128>; 379b8c6c136SDetlev Casanova simple-audio-card,name = "hdmi0"; 380b8c6c136SDetlev Casanova status = "disabled"; 381b8c6c136SDetlev Casanova 382b8c6c136SDetlev Casanova simple-audio-card,codec { 383b8c6c136SDetlev Casanova sound-dai = <&hdmi0>; 384b8c6c136SDetlev Casanova }; 385b8c6c136SDetlev Casanova 386b8c6c136SDetlev Casanova simple-audio-card,cpu { 387b8c6c136SDetlev Casanova sound-dai = <&i2s5_8ch>; 388b8c6c136SDetlev Casanova }; 389b8c6c136SDetlev Casanova }; 390b8c6c136SDetlev Casanova 391def88eb4SDragan Simic pmu-a55 { 392def88eb4SDragan Simic compatible = "arm,cortex-a55-pmu"; 393def88eb4SDragan Simic interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_partition0>; 394def88eb4SDragan Simic }; 395def88eb4SDragan Simic 396def88eb4SDragan Simic pmu-a76 { 397def88eb4SDragan Simic compatible = "arm,cortex-a76-pmu"; 398def88eb4SDragan Simic interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_partition1>; 399def88eb4SDragan Simic }; 400def88eb4SDragan Simic 401def88eb4SDragan Simic psci { 402def88eb4SDragan Simic compatible = "arm,psci-1.0"; 403def88eb4SDragan Simic method = "smc"; 404def88eb4SDragan Simic }; 405def88eb4SDragan Simic 406def88eb4SDragan Simic spll: clock-0 { 407def88eb4SDragan Simic compatible = "fixed-clock"; 408def88eb4SDragan Simic clock-frequency = <702000000>; 409def88eb4SDragan Simic clock-output-names = "spll"; 410def88eb4SDragan Simic #clock-cells = <0>; 411def88eb4SDragan Simic }; 412def88eb4SDragan Simic 413def88eb4SDragan Simic timer { 414def88eb4SDragan Simic compatible = "arm,armv8-timer"; 415def88eb4SDragan Simic interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 416def88eb4SDragan Simic <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 417def88eb4SDragan Simic <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 418def88eb4SDragan Simic <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>, 419def88eb4SDragan Simic <GIC_PPI 12 IRQ_TYPE_LEVEL_HIGH 0>; 420def88eb4SDragan Simic interrupt-names = "sec-phys", "phys", "virt", "hyp-phys", "hyp-virt"; 421def88eb4SDragan Simic }; 422def88eb4SDragan Simic 423def88eb4SDragan Simic xin24m: clock-1 { 424def88eb4SDragan Simic compatible = "fixed-clock"; 425def88eb4SDragan Simic clock-frequency = <24000000>; 426def88eb4SDragan Simic clock-output-names = "xin24m"; 427def88eb4SDragan Simic #clock-cells = <0>; 428def88eb4SDragan Simic }; 429def88eb4SDragan Simic 430def88eb4SDragan Simic xin32k: clock-2 { 431def88eb4SDragan Simic compatible = "fixed-clock"; 432def88eb4SDragan Simic clock-frequency = <32768>; 433def88eb4SDragan Simic clock-output-names = "xin32k"; 434def88eb4SDragan Simic #clock-cells = <0>; 435def88eb4SDragan Simic }; 436def88eb4SDragan Simic 4378ecd096dSChukun Pan reserved-memory { 4388ecd096dSChukun Pan #address-cells = <2>; 4398ecd096dSChukun Pan #size-cells = <2>; 4408ecd096dSChukun Pan ranges; 441def88eb4SDragan Simic 4428ecd096dSChukun Pan scmi_shmem: shmem@10f000 { 443def88eb4SDragan Simic compatible = "arm,scmi-shmem"; 4448ecd096dSChukun Pan reg = <0x0 0x0010f000 0x0 0x100>; 4458ecd096dSChukun Pan no-map; 446def88eb4SDragan Simic }; 447def88eb4SDragan Simic }; 448def88eb4SDragan Simic 449def88eb4SDragan Simic gpu: gpu@fb000000 { 450def88eb4SDragan Simic compatible = "rockchip,rk3588-mali", "arm,mali-valhall-csf"; 451def88eb4SDragan Simic reg = <0x0 0xfb000000 0x0 0x200000>; 452def88eb4SDragan Simic #cooling-cells = <2>; 453def88eb4SDragan Simic assigned-clocks = <&scmi_clk SCMI_CLK_GPU>; 454def88eb4SDragan Simic assigned-clock-rates = <200000000>; 455def88eb4SDragan Simic clocks = <&cru CLK_GPU>, <&cru CLK_GPU_COREGROUP>, 456def88eb4SDragan Simic <&cru CLK_GPU_STACKS>; 457def88eb4SDragan Simic clock-names = "core", "coregroup", "stacks"; 458def88eb4SDragan Simic dynamic-power-coefficient = <2982>; 459def88eb4SDragan Simic interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH 0>, 460def88eb4SDragan Simic <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH 0>, 461def88eb4SDragan Simic <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH 0>; 462def88eb4SDragan Simic interrupt-names = "job", "mmu", "gpu"; 463def88eb4SDragan Simic power-domains = <&power RK3588_PD_GPU>; 464def88eb4SDragan Simic status = "disabled"; 465def88eb4SDragan Simic }; 466def88eb4SDragan Simic 467def88eb4SDragan Simic usb_host0_xhci: usb@fc000000 { 468def88eb4SDragan Simic compatible = "rockchip,rk3588-dwc3", "snps,dwc3"; 469def88eb4SDragan Simic reg = <0x0 0xfc000000 0x0 0x400000>; 470def88eb4SDragan Simic interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 0>; 471def88eb4SDragan Simic clocks = <&cru REF_CLK_USB3OTG0>, <&cru SUSPEND_CLK_USB3OTG0>, 472def88eb4SDragan Simic <&cru ACLK_USB3OTG0>; 473def88eb4SDragan Simic clock-names = "ref_clk", "suspend_clk", "bus_clk"; 474def88eb4SDragan Simic dr_mode = "otg"; 475def88eb4SDragan Simic phys = <&u2phy0_otg>, <&usbdp_phy0 PHY_TYPE_USB3>; 476def88eb4SDragan Simic phy-names = "usb2-phy", "usb3-phy"; 477def88eb4SDragan Simic phy_type = "utmi_wide"; 478def88eb4SDragan Simic power-domains = <&power RK3588_PD_USB>; 479def88eb4SDragan Simic resets = <&cru SRST_A_USB3OTG0>; 480def88eb4SDragan Simic snps,dis_enblslpm_quirk; 481def88eb4SDragan Simic snps,dis-u1-entry-quirk; 482def88eb4SDragan Simic snps,dis-u2-entry-quirk; 483def88eb4SDragan Simic snps,dis-u2-freeclk-exists-quirk; 484def88eb4SDragan Simic snps,dis-del-phy-power-chg-quirk; 485def88eb4SDragan Simic snps,dis-tx-ipgap-linecheck-quirk; 486def88eb4SDragan Simic status = "disabled"; 487def88eb4SDragan Simic }; 488def88eb4SDragan Simic 489def88eb4SDragan Simic usb_host0_ehci: usb@fc800000 { 490def88eb4SDragan Simic compatible = "rockchip,rk3588-ehci", "generic-ehci"; 491def88eb4SDragan Simic reg = <0x0 0xfc800000 0x0 0x40000>; 492def88eb4SDragan Simic interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH 0>; 493def88eb4SDragan Simic clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST_ARB0>, <&cru ACLK_USB>, <&u2phy2>; 494def88eb4SDragan Simic phys = <&u2phy2_host>; 495def88eb4SDragan Simic phy-names = "usb"; 496def88eb4SDragan Simic power-domains = <&power RK3588_PD_USB>; 497def88eb4SDragan Simic status = "disabled"; 498def88eb4SDragan Simic }; 499def88eb4SDragan Simic 500def88eb4SDragan Simic usb_host0_ohci: usb@fc840000 { 501def88eb4SDragan Simic compatible = "rockchip,rk3588-ohci", "generic-ohci"; 502def88eb4SDragan Simic reg = <0x0 0xfc840000 0x0 0x40000>; 503def88eb4SDragan Simic interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 0>; 504def88eb4SDragan Simic clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST_ARB0>, <&cru ACLK_USB>, <&u2phy2>; 505def88eb4SDragan Simic phys = <&u2phy2_host>; 506def88eb4SDragan Simic phy-names = "usb"; 507def88eb4SDragan Simic power-domains = <&power RK3588_PD_USB>; 508def88eb4SDragan Simic status = "disabled"; 509def88eb4SDragan Simic }; 510def88eb4SDragan Simic 511def88eb4SDragan Simic usb_host1_ehci: usb@fc880000 { 512def88eb4SDragan Simic compatible = "rockchip,rk3588-ehci", "generic-ehci"; 513def88eb4SDragan Simic reg = <0x0 0xfc880000 0x0 0x40000>; 514def88eb4SDragan Simic interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 0>; 515def88eb4SDragan Simic clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST_ARB1>, <&cru ACLK_USB>, <&u2phy3>; 516def88eb4SDragan Simic phys = <&u2phy3_host>; 517def88eb4SDragan Simic phy-names = "usb"; 518def88eb4SDragan Simic power-domains = <&power RK3588_PD_USB>; 519def88eb4SDragan Simic status = "disabled"; 520def88eb4SDragan Simic }; 521def88eb4SDragan Simic 522def88eb4SDragan Simic usb_host1_ohci: usb@fc8c0000 { 523def88eb4SDragan Simic compatible = "rockchip,rk3588-ohci", "generic-ohci"; 524def88eb4SDragan Simic reg = <0x0 0xfc8c0000 0x0 0x40000>; 525def88eb4SDragan Simic interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 0>; 526def88eb4SDragan Simic clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST_ARB1>, <&cru ACLK_USB>, <&u2phy3>; 527def88eb4SDragan Simic phys = <&u2phy3_host>; 528def88eb4SDragan Simic phy-names = "usb"; 529def88eb4SDragan Simic power-domains = <&power RK3588_PD_USB>; 530def88eb4SDragan Simic status = "disabled"; 531def88eb4SDragan Simic }; 532def88eb4SDragan Simic 533def88eb4SDragan Simic usb_host2_xhci: usb@fcd00000 { 534def88eb4SDragan Simic compatible = "rockchip,rk3588-dwc3", "snps,dwc3"; 535def88eb4SDragan Simic reg = <0x0 0xfcd00000 0x0 0x400000>; 536def88eb4SDragan Simic interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH 0>; 537def88eb4SDragan Simic clocks = <&cru REF_CLK_USB3OTG2>, <&cru SUSPEND_CLK_USB3OTG2>, 538def88eb4SDragan Simic <&cru ACLK_USB3OTG2>, <&cru CLK_UTMI_OTG2>, 539def88eb4SDragan Simic <&cru CLK_PIPEPHY2_PIPE_U3_G>; 540def88eb4SDragan Simic clock-names = "ref_clk", "suspend_clk", "bus_clk", "utmi", "pipe"; 541def88eb4SDragan Simic dr_mode = "host"; 542def88eb4SDragan Simic phys = <&combphy2_psu PHY_TYPE_USB3>; 543def88eb4SDragan Simic phy-names = "usb3-phy"; 544def88eb4SDragan Simic phy_type = "utmi_wide"; 545def88eb4SDragan Simic resets = <&cru SRST_A_USB3OTG2>; 546def88eb4SDragan Simic snps,dis_enblslpm_quirk; 547def88eb4SDragan Simic snps,dis-u2-freeclk-exists-quirk; 548def88eb4SDragan Simic snps,dis-del-phy-power-chg-quirk; 549def88eb4SDragan Simic snps,dis-tx-ipgap-linecheck-quirk; 550def88eb4SDragan Simic snps,dis_rxdet_inp3_quirk; 551def88eb4SDragan Simic status = "disabled"; 552def88eb4SDragan Simic }; 553def88eb4SDragan Simic 554def88eb4SDragan Simic mmu600_pcie: iommu@fc900000 { 555def88eb4SDragan Simic compatible = "arm,smmu-v3"; 556def88eb4SDragan Simic reg = <0x0 0xfc900000 0x0 0x200000>; 5578546cfd0SPatrick Wildt interrupts = <GIC_SPI 369 IRQ_TYPE_EDGE_RISING 0>, 5588546cfd0SPatrick Wildt <GIC_SPI 371 IRQ_TYPE_EDGE_RISING 0>, 5598546cfd0SPatrick Wildt <GIC_SPI 374 IRQ_TYPE_EDGE_RISING 0>, 5608546cfd0SPatrick Wildt <GIC_SPI 367 IRQ_TYPE_EDGE_RISING 0>; 561def88eb4SDragan Simic interrupt-names = "eventq", "gerror", "priq", "cmdq-sync"; 562def88eb4SDragan Simic #iommu-cells = <1>; 563def88eb4SDragan Simic }; 564def88eb4SDragan Simic 565def88eb4SDragan Simic mmu600_php: iommu@fcb00000 { 566def88eb4SDragan Simic compatible = "arm,smmu-v3"; 567def88eb4SDragan Simic reg = <0x0 0xfcb00000 0x0 0x200000>; 5688546cfd0SPatrick Wildt interrupts = <GIC_SPI 381 IRQ_TYPE_EDGE_RISING 0>, 5698546cfd0SPatrick Wildt <GIC_SPI 383 IRQ_TYPE_EDGE_RISING 0>, 5708546cfd0SPatrick Wildt <GIC_SPI 386 IRQ_TYPE_EDGE_RISING 0>, 5718546cfd0SPatrick Wildt <GIC_SPI 379 IRQ_TYPE_EDGE_RISING 0>; 572def88eb4SDragan Simic interrupt-names = "eventq", "gerror", "priq", "cmdq-sync"; 573def88eb4SDragan Simic #iommu-cells = <1>; 574def88eb4SDragan Simic status = "disabled"; 575def88eb4SDragan Simic }; 576def88eb4SDragan Simic 577def88eb4SDragan Simic pmu1grf: syscon@fd58a000 { 578def88eb4SDragan Simic compatible = "rockchip,rk3588-pmugrf", "syscon", "simple-mfd"; 579def88eb4SDragan Simic reg = <0x0 0xfd58a000 0x0 0x10000>; 580def88eb4SDragan Simic }; 581def88eb4SDragan Simic 582def88eb4SDragan Simic sys_grf: syscon@fd58c000 { 583def88eb4SDragan Simic compatible = "rockchip,rk3588-sys-grf", "syscon"; 584def88eb4SDragan Simic reg = <0x0 0xfd58c000 0x0 0x1000>; 585def88eb4SDragan Simic }; 586def88eb4SDragan Simic 5872e177b85SHeiko Stuebner mipidcphy0_grf: syscon@fd5e8000 { 5882e177b85SHeiko Stuebner compatible = "rockchip,rk3588-dcphy-grf", "syscon"; 5892e177b85SHeiko Stuebner reg = <0x0 0xfd5e8000 0x0 0x4000>; 5902e177b85SHeiko Stuebner }; 5912e177b85SHeiko Stuebner 5922e177b85SHeiko Stuebner mipidcphy1_grf: syscon@fd5ec000 { 5932e177b85SHeiko Stuebner compatible = "rockchip,rk3588-dcphy-grf", "syscon"; 5942e177b85SHeiko Stuebner reg = <0x0 0xfd5ec000 0x0 0x4000>; 5952e177b85SHeiko Stuebner }; 5962e177b85SHeiko Stuebner 597def88eb4SDragan Simic vop_grf: syscon@fd5a4000 { 598def88eb4SDragan Simic compatible = "rockchip,rk3588-vop-grf", "syscon"; 599def88eb4SDragan Simic reg = <0x0 0xfd5a4000 0x0 0x2000>; 600def88eb4SDragan Simic }; 601def88eb4SDragan Simic 602def88eb4SDragan Simic vo0_grf: syscon@fd5a6000 { 6035956ee09SCristian Ciocaltea compatible = "rockchip,rk3588-vo0-grf", "syscon"; 604def88eb4SDragan Simic reg = <0x0 0xfd5a6000 0x0 0x2000>; 605def88eb4SDragan Simic clocks = <&cru PCLK_VO0GRF>; 606def88eb4SDragan Simic }; 607def88eb4SDragan Simic 608def88eb4SDragan Simic vo1_grf: syscon@fd5a8000 { 6095956ee09SCristian Ciocaltea compatible = "rockchip,rk3588-vo1-grf", "syscon"; 6105956ee09SCristian Ciocaltea reg = <0x0 0xfd5a8000 0x0 0x4000>; 611def88eb4SDragan Simic clocks = <&cru PCLK_VO1GRF>; 612def88eb4SDragan Simic }; 613def88eb4SDragan Simic 614def88eb4SDragan Simic usb_grf: syscon@fd5ac000 { 615def88eb4SDragan Simic compatible = "rockchip,rk3588-usb-grf", "syscon"; 616def88eb4SDragan Simic reg = <0x0 0xfd5ac000 0x0 0x4000>; 617def88eb4SDragan Simic }; 618def88eb4SDragan Simic 619def88eb4SDragan Simic php_grf: syscon@fd5b0000 { 620def88eb4SDragan Simic compatible = "rockchip,rk3588-php-grf", "syscon"; 621def88eb4SDragan Simic reg = <0x0 0xfd5b0000 0x0 0x1000>; 622def88eb4SDragan Simic }; 623def88eb4SDragan Simic 624def88eb4SDragan Simic pipe_phy0_grf: syscon@fd5bc000 { 625def88eb4SDragan Simic compatible = "rockchip,rk3588-pipe-phy-grf", "syscon"; 626def88eb4SDragan Simic reg = <0x0 0xfd5bc000 0x0 0x100>; 627def88eb4SDragan Simic }; 628def88eb4SDragan Simic 629def88eb4SDragan Simic pipe_phy2_grf: syscon@fd5c4000 { 630def88eb4SDragan Simic compatible = "rockchip,rk3588-pipe-phy-grf", "syscon"; 631def88eb4SDragan Simic reg = <0x0 0xfd5c4000 0x0 0x100>; 632def88eb4SDragan Simic }; 633def88eb4SDragan Simic 634def88eb4SDragan Simic usbdpphy0_grf: syscon@fd5c8000 { 635def88eb4SDragan Simic compatible = "rockchip,rk3588-usbdpphy-grf", "syscon"; 636def88eb4SDragan Simic reg = <0x0 0xfd5c8000 0x0 0x4000>; 637def88eb4SDragan Simic }; 638def88eb4SDragan Simic 639def88eb4SDragan Simic usb2phy0_grf: syscon@fd5d0000 { 640def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy-grf", "syscon", "simple-mfd"; 641def88eb4SDragan Simic reg = <0x0 0xfd5d0000 0x0 0x4000>; 642def88eb4SDragan Simic #address-cells = <1>; 643def88eb4SDragan Simic #size-cells = <1>; 644def88eb4SDragan Simic 645def88eb4SDragan Simic u2phy0: usb2phy@0 { 646def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy"; 647def88eb4SDragan Simic reg = <0x0 0x10>; 648def88eb4SDragan Simic #clock-cells = <0>; 649def88eb4SDragan Simic clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>; 650def88eb4SDragan Simic clock-names = "phyclk"; 651def88eb4SDragan Simic clock-output-names = "usb480m_phy0"; 652def88eb4SDragan Simic interrupts = <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH 0>; 653def88eb4SDragan Simic resets = <&cru SRST_OTGPHY_U3_0>, <&cru SRST_P_USB2PHY_U3_0_GRF0>; 654def88eb4SDragan Simic reset-names = "phy", "apb"; 655def88eb4SDragan Simic status = "disabled"; 656def88eb4SDragan Simic 657def88eb4SDragan Simic u2phy0_otg: otg-port { 658def88eb4SDragan Simic #phy-cells = <0>; 659def88eb4SDragan Simic status = "disabled"; 660def88eb4SDragan Simic }; 661def88eb4SDragan Simic }; 662def88eb4SDragan Simic }; 663def88eb4SDragan Simic 664def88eb4SDragan Simic usb2phy2_grf: syscon@fd5d8000 { 665def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy-grf", "syscon", "simple-mfd"; 666def88eb4SDragan Simic reg = <0x0 0xfd5d8000 0x0 0x4000>; 667def88eb4SDragan Simic #address-cells = <1>; 668def88eb4SDragan Simic #size-cells = <1>; 669def88eb4SDragan Simic 670def88eb4SDragan Simic u2phy2: usb2phy@8000 { 671def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy"; 672def88eb4SDragan Simic reg = <0x8000 0x10>; 673def88eb4SDragan Simic #clock-cells = <0>; 674def88eb4SDragan Simic clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>; 675def88eb4SDragan Simic clock-names = "phyclk"; 676def88eb4SDragan Simic clock-output-names = "usb480m_phy2"; 677def88eb4SDragan Simic interrupts = <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH 0>; 678def88eb4SDragan Simic resets = <&cru SRST_OTGPHY_U2_0>, <&cru SRST_P_USB2PHY_U2_0_GRF0>; 679def88eb4SDragan Simic reset-names = "phy", "apb"; 680def88eb4SDragan Simic status = "disabled"; 681def88eb4SDragan Simic 682def88eb4SDragan Simic u2phy2_host: host-port { 683def88eb4SDragan Simic #phy-cells = <0>; 684def88eb4SDragan Simic status = "disabled"; 685def88eb4SDragan Simic }; 686def88eb4SDragan Simic }; 687def88eb4SDragan Simic }; 688def88eb4SDragan Simic 689def88eb4SDragan Simic usb2phy3_grf: syscon@fd5dc000 { 690def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy-grf", "syscon", "simple-mfd"; 691def88eb4SDragan Simic reg = <0x0 0xfd5dc000 0x0 0x4000>; 692def88eb4SDragan Simic #address-cells = <1>; 693def88eb4SDragan Simic #size-cells = <1>; 694def88eb4SDragan Simic 695def88eb4SDragan Simic u2phy3: usb2phy@c000 { 696def88eb4SDragan Simic compatible = "rockchip,rk3588-usb2phy"; 697def88eb4SDragan Simic reg = <0xc000 0x10>; 698def88eb4SDragan Simic #clock-cells = <0>; 699def88eb4SDragan Simic clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>; 700def88eb4SDragan Simic clock-names = "phyclk"; 701def88eb4SDragan Simic clock-output-names = "usb480m_phy3"; 702def88eb4SDragan Simic interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH 0>; 703def88eb4SDragan Simic resets = <&cru SRST_OTGPHY_U2_1>, <&cru SRST_P_USB2PHY_U2_1_GRF0>; 704def88eb4SDragan Simic reset-names = "phy", "apb"; 705def88eb4SDragan Simic status = "disabled"; 706def88eb4SDragan Simic 707def88eb4SDragan Simic u2phy3_host: host-port { 708def88eb4SDragan Simic #phy-cells = <0>; 709def88eb4SDragan Simic status = "disabled"; 710def88eb4SDragan Simic }; 711def88eb4SDragan Simic }; 712def88eb4SDragan Simic }; 713def88eb4SDragan Simic 714def88eb4SDragan Simic hdptxphy0_grf: syscon@fd5e0000 { 715def88eb4SDragan Simic compatible = "rockchip,rk3588-hdptxphy-grf", "syscon"; 716def88eb4SDragan Simic reg = <0x0 0xfd5e0000 0x0 0x100>; 717def88eb4SDragan Simic }; 718def88eb4SDragan Simic 719def88eb4SDragan Simic ioc: syscon@fd5f0000 { 720def88eb4SDragan Simic compatible = "rockchip,rk3588-ioc", "syscon"; 721def88eb4SDragan Simic reg = <0x0 0xfd5f0000 0x0 0x10000>; 722def88eb4SDragan Simic }; 723def88eb4SDragan Simic 724def88eb4SDragan Simic system_sram1: sram@fd600000 { 725def88eb4SDragan Simic compatible = "mmio-sram"; 726def88eb4SDragan Simic reg = <0x0 0xfd600000 0x0 0x100000>; 727def88eb4SDragan Simic ranges = <0x0 0x0 0xfd600000 0x100000>; 728def88eb4SDragan Simic #address-cells = <1>; 729def88eb4SDragan Simic #size-cells = <1>; 730def88eb4SDragan Simic }; 731def88eb4SDragan Simic 732def88eb4SDragan Simic cru: clock-controller@fd7c0000 { 733def88eb4SDragan Simic compatible = "rockchip,rk3588-cru"; 734def88eb4SDragan Simic reg = <0x0 0xfd7c0000 0x0 0x5c000>; 735def88eb4SDragan Simic assigned-clocks = 736def88eb4SDragan Simic <&cru PLL_PPLL>, <&cru PLL_AUPLL>, 737def88eb4SDragan Simic <&cru PLL_NPLL>, <&cru PLL_GPLL>, 738def88eb4SDragan Simic <&cru ACLK_CENTER_ROOT>, 739def88eb4SDragan Simic <&cru HCLK_CENTER_ROOT>, <&cru ACLK_CENTER_LOW_ROOT>, 740def88eb4SDragan Simic <&cru ACLK_TOP_ROOT>, <&cru PCLK_TOP_ROOT>, 741def88eb4SDragan Simic <&cru ACLK_LOW_TOP_ROOT>, <&cru PCLK_PMU0_ROOT>, 742def88eb4SDragan Simic <&cru HCLK_PMU_CM0_ROOT>, <&cru ACLK_VOP>, 743def88eb4SDragan Simic <&cru ACLK_BUS_ROOT>, <&cru CLK_150M_SRC>, 744def88eb4SDragan Simic <&cru CLK_GPU>; 745def88eb4SDragan Simic assigned-clock-rates = 746def88eb4SDragan Simic <1100000000>, <786432000>, 747def88eb4SDragan Simic <850000000>, <1188000000>, 748def88eb4SDragan Simic <702000000>, 749def88eb4SDragan Simic <400000000>, <500000000>, 750def88eb4SDragan Simic <800000000>, <100000000>, 751def88eb4SDragan Simic <400000000>, <100000000>, 752def88eb4SDragan Simic <200000000>, <500000000>, 753def88eb4SDragan Simic <375000000>, <150000000>, 754def88eb4SDragan Simic <200000000>; 755def88eb4SDragan Simic rockchip,grf = <&php_grf>; 756def88eb4SDragan Simic #clock-cells = <1>; 757def88eb4SDragan Simic #reset-cells = <1>; 758def88eb4SDragan Simic }; 759def88eb4SDragan Simic 760def88eb4SDragan Simic i2c0: i2c@fd880000 { 761def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 762def88eb4SDragan Simic reg = <0x0 0xfd880000 0x0 0x1000>; 763def88eb4SDragan Simic interrupts = <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH 0>; 764def88eb4SDragan Simic clocks = <&cru CLK_I2C0>, <&cru PCLK_I2C0>; 765def88eb4SDragan Simic clock-names = "i2c", "pclk"; 766def88eb4SDragan Simic pinctrl-0 = <&i2c0m0_xfer>; 767def88eb4SDragan Simic pinctrl-names = "default"; 768def88eb4SDragan Simic #address-cells = <1>; 769def88eb4SDragan Simic #size-cells = <0>; 770def88eb4SDragan Simic status = "disabled"; 771def88eb4SDragan Simic }; 772def88eb4SDragan Simic 773def88eb4SDragan Simic uart0: serial@fd890000 { 774def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 775def88eb4SDragan Simic reg = <0x0 0xfd890000 0x0 0x100>; 776def88eb4SDragan Simic interrupts = <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH 0>; 777def88eb4SDragan Simic clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 778def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 779def88eb4SDragan Simic dmas = <&dmac0 6>, <&dmac0 7>; 780def88eb4SDragan Simic dma-names = "tx", "rx"; 781def88eb4SDragan Simic pinctrl-0 = <&uart0m1_xfer>; 782def88eb4SDragan Simic pinctrl-names = "default"; 783def88eb4SDragan Simic reg-shift = <2>; 784def88eb4SDragan Simic reg-io-width = <4>; 785def88eb4SDragan Simic status = "disabled"; 786def88eb4SDragan Simic }; 787def88eb4SDragan Simic 788def88eb4SDragan Simic pwm0: pwm@fd8b0000 { 789def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 790def88eb4SDragan Simic reg = <0x0 0xfd8b0000 0x0 0x10>; 791def88eb4SDragan Simic clocks = <&cru CLK_PMU1PWM>, <&cru PCLK_PMU1PWM>; 792def88eb4SDragan Simic clock-names = "pwm", "pclk"; 793def88eb4SDragan Simic pinctrl-0 = <&pwm0m0_pins>; 794def88eb4SDragan Simic pinctrl-names = "default"; 795def88eb4SDragan Simic #pwm-cells = <3>; 796def88eb4SDragan Simic status = "disabled"; 797def88eb4SDragan Simic }; 798def88eb4SDragan Simic 799def88eb4SDragan Simic pwm1: pwm@fd8b0010 { 800def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 801def88eb4SDragan Simic reg = <0x0 0xfd8b0010 0x0 0x10>; 802def88eb4SDragan Simic clocks = <&cru CLK_PMU1PWM>, <&cru PCLK_PMU1PWM>; 803def88eb4SDragan Simic clock-names = "pwm", "pclk"; 804def88eb4SDragan Simic pinctrl-0 = <&pwm1m0_pins>; 805def88eb4SDragan Simic pinctrl-names = "default"; 806def88eb4SDragan Simic #pwm-cells = <3>; 807def88eb4SDragan Simic status = "disabled"; 808def88eb4SDragan Simic }; 809def88eb4SDragan Simic 810def88eb4SDragan Simic pwm2: pwm@fd8b0020 { 811def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 812def88eb4SDragan Simic reg = <0x0 0xfd8b0020 0x0 0x10>; 813def88eb4SDragan Simic clocks = <&cru CLK_PMU1PWM>, <&cru PCLK_PMU1PWM>; 814def88eb4SDragan Simic clock-names = "pwm", "pclk"; 815def88eb4SDragan Simic pinctrl-0 = <&pwm2m0_pins>; 816def88eb4SDragan Simic pinctrl-names = "default"; 817def88eb4SDragan Simic #pwm-cells = <3>; 818def88eb4SDragan Simic status = "disabled"; 819def88eb4SDragan Simic }; 820def88eb4SDragan Simic 821def88eb4SDragan Simic pwm3: pwm@fd8b0030 { 822def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 823def88eb4SDragan Simic reg = <0x0 0xfd8b0030 0x0 0x10>; 824def88eb4SDragan Simic clocks = <&cru CLK_PMU1PWM>, <&cru PCLK_PMU1PWM>; 825def88eb4SDragan Simic clock-names = "pwm", "pclk"; 826def88eb4SDragan Simic pinctrl-0 = <&pwm3m0_pins>; 827def88eb4SDragan Simic pinctrl-names = "default"; 828def88eb4SDragan Simic #pwm-cells = <3>; 829def88eb4SDragan Simic status = "disabled"; 830def88eb4SDragan Simic }; 831def88eb4SDragan Simic 832def88eb4SDragan Simic pmu: power-management@fd8d8000 { 833def88eb4SDragan Simic compatible = "rockchip,rk3588-pmu", "syscon", "simple-mfd"; 834def88eb4SDragan Simic reg = <0x0 0xfd8d8000 0x0 0x400>; 835def88eb4SDragan Simic 836def88eb4SDragan Simic power: power-controller { 837def88eb4SDragan Simic compatible = "rockchip,rk3588-power-controller"; 838def88eb4SDragan Simic #address-cells = <1>; 839def88eb4SDragan Simic #power-domain-cells = <1>; 840def88eb4SDragan Simic #size-cells = <0>; 841def88eb4SDragan Simic status = "okay"; 842def88eb4SDragan Simic 843def88eb4SDragan Simic /* These power domains are grouped by VD_NPU */ 844def88eb4SDragan Simic power-domain@RK3588_PD_NPU { 845def88eb4SDragan Simic reg = <RK3588_PD_NPU>; 846def88eb4SDragan Simic #power-domain-cells = <0>; 847def88eb4SDragan Simic #address-cells = <1>; 848def88eb4SDragan Simic #size-cells = <0>; 849def88eb4SDragan Simic 850def88eb4SDragan Simic power-domain@RK3588_PD_NPUTOP { 851def88eb4SDragan Simic reg = <RK3588_PD_NPUTOP>; 852def88eb4SDragan Simic clocks = <&cru HCLK_NPU_ROOT>, 853def88eb4SDragan Simic <&cru PCLK_NPU_ROOT>, 854def88eb4SDragan Simic <&cru CLK_NPU_DSU0>, 855def88eb4SDragan Simic <&cru HCLK_NPU_CM0_ROOT>; 856def88eb4SDragan Simic pm_qos = <&qos_npu0_mwr>, 857def88eb4SDragan Simic <&qos_npu0_mro>, 858def88eb4SDragan Simic <&qos_mcu_npu>; 859def88eb4SDragan Simic #power-domain-cells = <0>; 860def88eb4SDragan Simic #address-cells = <1>; 861def88eb4SDragan Simic #size-cells = <0>; 862def88eb4SDragan Simic 863def88eb4SDragan Simic power-domain@RK3588_PD_NPU1 { 864def88eb4SDragan Simic reg = <RK3588_PD_NPU1>; 865def88eb4SDragan Simic clocks = <&cru HCLK_NPU_ROOT>, 866def88eb4SDragan Simic <&cru PCLK_NPU_ROOT>, 867def88eb4SDragan Simic <&cru CLK_NPU_DSU0>; 868def88eb4SDragan Simic pm_qos = <&qos_npu1>; 869def88eb4SDragan Simic #power-domain-cells = <0>; 870def88eb4SDragan Simic }; 871def88eb4SDragan Simic power-domain@RK3588_PD_NPU2 { 872def88eb4SDragan Simic reg = <RK3588_PD_NPU2>; 873def88eb4SDragan Simic clocks = <&cru HCLK_NPU_ROOT>, 874def88eb4SDragan Simic <&cru PCLK_NPU_ROOT>, 875def88eb4SDragan Simic <&cru CLK_NPU_DSU0>; 876def88eb4SDragan Simic pm_qos = <&qos_npu2>; 877def88eb4SDragan Simic #power-domain-cells = <0>; 878def88eb4SDragan Simic }; 879def88eb4SDragan Simic }; 880def88eb4SDragan Simic }; 881def88eb4SDragan Simic /* These power domains are grouped by VD_GPU */ 882f94500ebSSebastian Reichel pd_gpu: power-domain@RK3588_PD_GPU { 883def88eb4SDragan Simic reg = <RK3588_PD_GPU>; 884def88eb4SDragan Simic clocks = <&cru CLK_GPU>, 885def88eb4SDragan Simic <&cru CLK_GPU_COREGROUP>, 886def88eb4SDragan Simic <&cru CLK_GPU_STACKS>; 887def88eb4SDragan Simic pm_qos = <&qos_gpu_m0>, 888def88eb4SDragan Simic <&qos_gpu_m1>, 889def88eb4SDragan Simic <&qos_gpu_m2>, 890def88eb4SDragan Simic <&qos_gpu_m3>; 891def88eb4SDragan Simic #power-domain-cells = <0>; 892def88eb4SDragan Simic }; 893def88eb4SDragan Simic /* These power domains are grouped by VD_VCODEC */ 894def88eb4SDragan Simic power-domain@RK3588_PD_VCODEC { 895def88eb4SDragan Simic reg = <RK3588_PD_VCODEC>; 896def88eb4SDragan Simic #address-cells = <1>; 897def88eb4SDragan Simic #size-cells = <0>; 898def88eb4SDragan Simic #power-domain-cells = <0>; 899def88eb4SDragan Simic 900def88eb4SDragan Simic power-domain@RK3588_PD_RKVDEC0 { 901def88eb4SDragan Simic reg = <RK3588_PD_RKVDEC0>; 902def88eb4SDragan Simic clocks = <&cru HCLK_RKVDEC0>, 903def88eb4SDragan Simic <&cru HCLK_VDPU_ROOT>, 904def88eb4SDragan Simic <&cru ACLK_VDPU_ROOT>, 905def88eb4SDragan Simic <&cru ACLK_RKVDEC0>, 906def88eb4SDragan Simic <&cru ACLK_RKVDEC_CCU>; 907def88eb4SDragan Simic pm_qos = <&qos_rkvdec0>; 908def88eb4SDragan Simic #power-domain-cells = <0>; 909def88eb4SDragan Simic }; 910def88eb4SDragan Simic power-domain@RK3588_PD_RKVDEC1 { 911def88eb4SDragan Simic reg = <RK3588_PD_RKVDEC1>; 912def88eb4SDragan Simic clocks = <&cru HCLK_RKVDEC1>, 913def88eb4SDragan Simic <&cru HCLK_VDPU_ROOT>, 914def88eb4SDragan Simic <&cru ACLK_VDPU_ROOT>, 915def88eb4SDragan Simic <&cru ACLK_RKVDEC1>; 916def88eb4SDragan Simic pm_qos = <&qos_rkvdec1>; 917def88eb4SDragan Simic #power-domain-cells = <0>; 918def88eb4SDragan Simic }; 919def88eb4SDragan Simic power-domain@RK3588_PD_VENC0 { 920def88eb4SDragan Simic reg = <RK3588_PD_VENC0>; 921def88eb4SDragan Simic clocks = <&cru HCLK_RKVENC0>, 922def88eb4SDragan Simic <&cru ACLK_RKVENC0>; 923def88eb4SDragan Simic pm_qos = <&qos_rkvenc0_m0ro>, 924def88eb4SDragan Simic <&qos_rkvenc0_m1ro>, 925def88eb4SDragan Simic <&qos_rkvenc0_m2wo>; 926def88eb4SDragan Simic #address-cells = <1>; 927def88eb4SDragan Simic #size-cells = <0>; 928def88eb4SDragan Simic #power-domain-cells = <0>; 929def88eb4SDragan Simic 930def88eb4SDragan Simic power-domain@RK3588_PD_VENC1 { 931def88eb4SDragan Simic reg = <RK3588_PD_VENC1>; 932def88eb4SDragan Simic clocks = <&cru HCLK_RKVENC1>, 933def88eb4SDragan Simic <&cru HCLK_RKVENC0>, 934def88eb4SDragan Simic <&cru ACLK_RKVENC0>, 935def88eb4SDragan Simic <&cru ACLK_RKVENC1>; 936def88eb4SDragan Simic pm_qos = <&qos_rkvenc1_m0ro>, 937def88eb4SDragan Simic <&qos_rkvenc1_m1ro>, 938def88eb4SDragan Simic <&qos_rkvenc1_m2wo>; 939def88eb4SDragan Simic #power-domain-cells = <0>; 940def88eb4SDragan Simic }; 941def88eb4SDragan Simic }; 942def88eb4SDragan Simic }; 943def88eb4SDragan Simic /* These power domains are grouped by VD_LOGIC */ 944def88eb4SDragan Simic power-domain@RK3588_PD_VDPU { 945def88eb4SDragan Simic reg = <RK3588_PD_VDPU>; 946def88eb4SDragan Simic clocks = <&cru HCLK_VDPU_ROOT>, 947def88eb4SDragan Simic <&cru ACLK_VDPU_LOW_ROOT>, 948def88eb4SDragan Simic <&cru ACLK_VDPU_ROOT>, 949def88eb4SDragan Simic <&cru ACLK_JPEG_DECODER_ROOT>, 950def88eb4SDragan Simic <&cru ACLK_IEP2P0>, 951def88eb4SDragan Simic <&cru HCLK_IEP2P0>, 952def88eb4SDragan Simic <&cru ACLK_JPEG_ENCODER0>, 953def88eb4SDragan Simic <&cru HCLK_JPEG_ENCODER0>, 954def88eb4SDragan Simic <&cru ACLK_JPEG_ENCODER1>, 955def88eb4SDragan Simic <&cru HCLK_JPEG_ENCODER1>, 956def88eb4SDragan Simic <&cru ACLK_JPEG_ENCODER2>, 957def88eb4SDragan Simic <&cru HCLK_JPEG_ENCODER2>, 958def88eb4SDragan Simic <&cru ACLK_JPEG_ENCODER3>, 959def88eb4SDragan Simic <&cru HCLK_JPEG_ENCODER3>, 960def88eb4SDragan Simic <&cru ACLK_JPEG_DECODER>, 961def88eb4SDragan Simic <&cru HCLK_JPEG_DECODER>, 962def88eb4SDragan Simic <&cru ACLK_RGA2>, 963def88eb4SDragan Simic <&cru HCLK_RGA2>; 964def88eb4SDragan Simic pm_qos = <&qos_iep>, 965def88eb4SDragan Simic <&qos_jpeg_dec>, 966def88eb4SDragan Simic <&qos_jpeg_enc0>, 967def88eb4SDragan Simic <&qos_jpeg_enc1>, 968def88eb4SDragan Simic <&qos_jpeg_enc2>, 969def88eb4SDragan Simic <&qos_jpeg_enc3>, 970def88eb4SDragan Simic <&qos_rga2_mro>, 971def88eb4SDragan Simic <&qos_rga2_mwo>; 972def88eb4SDragan Simic #address-cells = <1>; 973def88eb4SDragan Simic #size-cells = <0>; 974def88eb4SDragan Simic #power-domain-cells = <0>; 975def88eb4SDragan Simic 976def88eb4SDragan Simic 977def88eb4SDragan Simic power-domain@RK3588_PD_AV1 { 978def88eb4SDragan Simic reg = <RK3588_PD_AV1>; 979def88eb4SDragan Simic clocks = <&cru PCLK_AV1>, 980def88eb4SDragan Simic <&cru ACLK_AV1>, 981def88eb4SDragan Simic <&cru HCLK_VDPU_ROOT>; 982def88eb4SDragan Simic pm_qos = <&qos_av1>; 983def88eb4SDragan Simic #power-domain-cells = <0>; 984def88eb4SDragan Simic }; 985def88eb4SDragan Simic power-domain@RK3588_PD_RKVDEC0 { 986def88eb4SDragan Simic reg = <RK3588_PD_RKVDEC0>; 987def88eb4SDragan Simic clocks = <&cru HCLK_RKVDEC0>, 988def88eb4SDragan Simic <&cru HCLK_VDPU_ROOT>, 989def88eb4SDragan Simic <&cru ACLK_VDPU_ROOT>, 990def88eb4SDragan Simic <&cru ACLK_RKVDEC0>; 991def88eb4SDragan Simic pm_qos = <&qos_rkvdec0>; 992def88eb4SDragan Simic #power-domain-cells = <0>; 993def88eb4SDragan Simic }; 994def88eb4SDragan Simic power-domain@RK3588_PD_RKVDEC1 { 995def88eb4SDragan Simic reg = <RK3588_PD_RKVDEC1>; 996def88eb4SDragan Simic clocks = <&cru HCLK_RKVDEC1>, 997def88eb4SDragan Simic <&cru HCLK_VDPU_ROOT>, 998def88eb4SDragan Simic <&cru ACLK_VDPU_ROOT>; 999def88eb4SDragan Simic pm_qos = <&qos_rkvdec1>; 1000def88eb4SDragan Simic #power-domain-cells = <0>; 1001def88eb4SDragan Simic }; 1002def88eb4SDragan Simic power-domain@RK3588_PD_RGA30 { 1003def88eb4SDragan Simic reg = <RK3588_PD_RGA30>; 1004def88eb4SDragan Simic clocks = <&cru ACLK_RGA3_0>, 1005def88eb4SDragan Simic <&cru HCLK_RGA3_0>; 1006def88eb4SDragan Simic pm_qos = <&qos_rga3_0>; 1007def88eb4SDragan Simic #power-domain-cells = <0>; 1008def88eb4SDragan Simic }; 1009def88eb4SDragan Simic }; 1010def88eb4SDragan Simic power-domain@RK3588_PD_VOP { 1011def88eb4SDragan Simic reg = <RK3588_PD_VOP>; 1012def88eb4SDragan Simic clocks = <&cru PCLK_VOP_ROOT>, 1013def88eb4SDragan Simic <&cru HCLK_VOP_ROOT>, 1014def88eb4SDragan Simic <&cru ACLK_VOP>; 1015def88eb4SDragan Simic pm_qos = <&qos_vop_m0>, 1016def88eb4SDragan Simic <&qos_vop_m1>; 1017def88eb4SDragan Simic #address-cells = <1>; 1018def88eb4SDragan Simic #size-cells = <0>; 1019def88eb4SDragan Simic #power-domain-cells = <0>; 1020def88eb4SDragan Simic 1021def88eb4SDragan Simic power-domain@RK3588_PD_VO0 { 1022def88eb4SDragan Simic reg = <RK3588_PD_VO0>; 1023def88eb4SDragan Simic clocks = <&cru PCLK_VO0_ROOT>, 1024def88eb4SDragan Simic <&cru PCLK_VO0_S_ROOT>, 1025def88eb4SDragan Simic <&cru HCLK_VO0_S_ROOT>, 1026def88eb4SDragan Simic <&cru ACLK_VO0_ROOT>, 1027def88eb4SDragan Simic <&cru HCLK_HDCP0>, 1028def88eb4SDragan Simic <&cru ACLK_HDCP0>, 1029def88eb4SDragan Simic <&cru HCLK_VOP_ROOT>; 1030def88eb4SDragan Simic pm_qos = <&qos_hdcp0>; 1031def88eb4SDragan Simic #power-domain-cells = <0>; 1032def88eb4SDragan Simic }; 1033def88eb4SDragan Simic }; 1034def88eb4SDragan Simic power-domain@RK3588_PD_VO1 { 1035def88eb4SDragan Simic reg = <RK3588_PD_VO1>; 1036def88eb4SDragan Simic clocks = <&cru PCLK_VO1_ROOT>, 1037def88eb4SDragan Simic <&cru PCLK_VO1_S_ROOT>, 1038def88eb4SDragan Simic <&cru HCLK_VO1_S_ROOT>, 1039def88eb4SDragan Simic <&cru HCLK_HDCP1>, 1040def88eb4SDragan Simic <&cru ACLK_HDCP1>, 1041def88eb4SDragan Simic <&cru ACLK_HDMIRX_ROOT>, 1042def88eb4SDragan Simic <&cru HCLK_VO1USB_TOP_ROOT>; 1043def88eb4SDragan Simic pm_qos = <&qos_hdcp1>, 1044def88eb4SDragan Simic <&qos_hdmirx>; 1045def88eb4SDragan Simic #power-domain-cells = <0>; 1046def88eb4SDragan Simic }; 1047def88eb4SDragan Simic power-domain@RK3588_PD_VI { 1048def88eb4SDragan Simic reg = <RK3588_PD_VI>; 1049def88eb4SDragan Simic clocks = <&cru HCLK_VI_ROOT>, 1050def88eb4SDragan Simic <&cru PCLK_VI_ROOT>, 1051def88eb4SDragan Simic <&cru HCLK_ISP0>, 1052def88eb4SDragan Simic <&cru ACLK_ISP0>, 1053def88eb4SDragan Simic <&cru HCLK_VICAP>, 1054def88eb4SDragan Simic <&cru ACLK_VICAP>; 1055def88eb4SDragan Simic pm_qos = <&qos_isp0_mro>, 1056def88eb4SDragan Simic <&qos_isp0_mwo>, 1057def88eb4SDragan Simic <&qos_vicap_m0>, 1058def88eb4SDragan Simic <&qos_vicap_m1>; 1059def88eb4SDragan Simic #address-cells = <1>; 1060def88eb4SDragan Simic #size-cells = <0>; 1061def88eb4SDragan Simic #power-domain-cells = <0>; 1062def88eb4SDragan Simic 1063def88eb4SDragan Simic power-domain@RK3588_PD_ISP1 { 1064def88eb4SDragan Simic reg = <RK3588_PD_ISP1>; 1065def88eb4SDragan Simic clocks = <&cru HCLK_ISP1>, 1066def88eb4SDragan Simic <&cru ACLK_ISP1>, 1067def88eb4SDragan Simic <&cru HCLK_VI_ROOT>, 1068def88eb4SDragan Simic <&cru PCLK_VI_ROOT>; 1069def88eb4SDragan Simic pm_qos = <&qos_isp1_mwo>, 1070def88eb4SDragan Simic <&qos_isp1_mro>; 1071def88eb4SDragan Simic #power-domain-cells = <0>; 1072def88eb4SDragan Simic }; 1073def88eb4SDragan Simic power-domain@RK3588_PD_FEC { 1074def88eb4SDragan Simic reg = <RK3588_PD_FEC>; 1075def88eb4SDragan Simic clocks = <&cru HCLK_FISHEYE0>, 1076def88eb4SDragan Simic <&cru ACLK_FISHEYE0>, 1077def88eb4SDragan Simic <&cru HCLK_FISHEYE1>, 1078def88eb4SDragan Simic <&cru ACLK_FISHEYE1>, 1079def88eb4SDragan Simic <&cru PCLK_VI_ROOT>; 1080def88eb4SDragan Simic pm_qos = <&qos_fisheye0>, 1081def88eb4SDragan Simic <&qos_fisheye1>; 1082def88eb4SDragan Simic #power-domain-cells = <0>; 1083def88eb4SDragan Simic }; 1084def88eb4SDragan Simic }; 1085def88eb4SDragan Simic power-domain@RK3588_PD_RGA31 { 1086def88eb4SDragan Simic reg = <RK3588_PD_RGA31>; 1087def88eb4SDragan Simic clocks = <&cru HCLK_RGA3_1>, 1088def88eb4SDragan Simic <&cru ACLK_RGA3_1>; 1089def88eb4SDragan Simic pm_qos = <&qos_rga3_1>; 1090def88eb4SDragan Simic #power-domain-cells = <0>; 1091def88eb4SDragan Simic }; 1092def88eb4SDragan Simic power-domain@RK3588_PD_USB { 1093def88eb4SDragan Simic reg = <RK3588_PD_USB>; 1094def88eb4SDragan Simic clocks = <&cru PCLK_PHP_ROOT>, 1095def88eb4SDragan Simic <&cru ACLK_USB_ROOT>, 1096def88eb4SDragan Simic <&cru ACLK_USB>, 1097def88eb4SDragan Simic <&cru HCLK_USB_ROOT>, 1098def88eb4SDragan Simic <&cru HCLK_HOST0>, 1099def88eb4SDragan Simic <&cru HCLK_HOST_ARB0>, 1100def88eb4SDragan Simic <&cru HCLK_HOST1>, 1101def88eb4SDragan Simic <&cru HCLK_HOST_ARB1>; 1102def88eb4SDragan Simic pm_qos = <&qos_usb3_0>, 1103def88eb4SDragan Simic <&qos_usb3_1>, 1104def88eb4SDragan Simic <&qos_usb2host_0>, 1105def88eb4SDragan Simic <&qos_usb2host_1>; 1106def88eb4SDragan Simic #power-domain-cells = <0>; 1107def88eb4SDragan Simic }; 1108def88eb4SDragan Simic power-domain@RK3588_PD_GMAC { 1109def88eb4SDragan Simic reg = <RK3588_PD_GMAC>; 1110def88eb4SDragan Simic clocks = <&cru PCLK_PHP_ROOT>, 1111def88eb4SDragan Simic <&cru ACLK_PCIE_ROOT>, 1112def88eb4SDragan Simic <&cru ACLK_PHP_ROOT>; 1113def88eb4SDragan Simic #power-domain-cells = <0>; 1114def88eb4SDragan Simic }; 1115def88eb4SDragan Simic power-domain@RK3588_PD_PCIE { 1116def88eb4SDragan Simic reg = <RK3588_PD_PCIE>; 1117def88eb4SDragan Simic clocks = <&cru PCLK_PHP_ROOT>, 1118def88eb4SDragan Simic <&cru ACLK_PCIE_ROOT>, 1119def88eb4SDragan Simic <&cru ACLK_PHP_ROOT>; 1120def88eb4SDragan Simic #power-domain-cells = <0>; 1121def88eb4SDragan Simic }; 1122def88eb4SDragan Simic power-domain@RK3588_PD_SDIO { 1123def88eb4SDragan Simic reg = <RK3588_PD_SDIO>; 1124def88eb4SDragan Simic clocks = <&cru HCLK_SDIO>, 1125def88eb4SDragan Simic <&cru HCLK_NVM_ROOT>; 1126def88eb4SDragan Simic pm_qos = <&qos_sdio>; 1127def88eb4SDragan Simic #power-domain-cells = <0>; 1128def88eb4SDragan Simic }; 1129def88eb4SDragan Simic power-domain@RK3588_PD_AUDIO { 1130def88eb4SDragan Simic reg = <RK3588_PD_AUDIO>; 1131def88eb4SDragan Simic clocks = <&cru HCLK_AUDIO_ROOT>, 1132def88eb4SDragan Simic <&cru PCLK_AUDIO_ROOT>; 1133def88eb4SDragan Simic #power-domain-cells = <0>; 1134def88eb4SDragan Simic }; 1135def88eb4SDragan Simic power-domain@RK3588_PD_SDMMC { 1136def88eb4SDragan Simic reg = <RK3588_PD_SDMMC>; 1137def88eb4SDragan Simic pm_qos = <&qos_sdmmc>; 1138def88eb4SDragan Simic #power-domain-cells = <0>; 1139def88eb4SDragan Simic }; 1140def88eb4SDragan Simic }; 1141def88eb4SDragan Simic }; 1142def88eb4SDragan Simic 11436166b1c0SJianfeng Liu vpu121: video-codec@fdb50000 { 11446166b1c0SJianfeng Liu compatible = "rockchip,rk3588-vpu121", "rockchip,rk3568-vpu"; 11456166b1c0SJianfeng Liu reg = <0x0 0xfdb50000 0x0 0x800>; 11466166b1c0SJianfeng Liu interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>; 11476166b1c0SJianfeng Liu interrupt-names = "vdpu"; 11486166b1c0SJianfeng Liu clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 11496166b1c0SJianfeng Liu clock-names = "aclk", "hclk"; 11506166b1c0SJianfeng Liu iommus = <&vpu121_mmu>; 11516166b1c0SJianfeng Liu power-domains = <&power RK3588_PD_VDPU>; 11526166b1c0SJianfeng Liu }; 11536166b1c0SJianfeng Liu 11546166b1c0SJianfeng Liu vpu121_mmu: iommu@fdb50800 { 11556166b1c0SJianfeng Liu compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 11566166b1c0SJianfeng Liu reg = <0x0 0xfdb50800 0x0 0x40>; 11576166b1c0SJianfeng Liu interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>; 11586166b1c0SJianfeng Liu clock-names = "aclk", "iface"; 11596166b1c0SJianfeng Liu clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 11606166b1c0SJianfeng Liu power-domains = <&power RK3588_PD_VDPU>; 11616166b1c0SJianfeng Liu #iommu-cells = <0>; 11626166b1c0SJianfeng Liu }; 11636166b1c0SJianfeng Liu 116413066fc1SJianfeng Liu rga: rga@fdb80000 { 116513066fc1SJianfeng Liu compatible = "rockchip,rk3588-rga", "rockchip,rk3288-rga"; 116613066fc1SJianfeng Liu reg = <0x0 0xfdb80000 0x0 0x180>; 116713066fc1SJianfeng Liu interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>; 116813066fc1SJianfeng Liu clocks = <&cru ACLK_RGA2>, <&cru HCLK_RGA2>, <&cru CLK_RGA2_CORE>; 116913066fc1SJianfeng Liu clock-names = "aclk", "hclk", "sclk"; 117013066fc1SJianfeng Liu resets = <&cru SRST_RGA2_CORE>, <&cru SRST_A_RGA2>, <&cru SRST_H_RGA2>; 117113066fc1SJianfeng Liu reset-names = "core", "axi", "ahb"; 117213066fc1SJianfeng Liu power-domains = <&power RK3588_PD_VDPU>; 117313066fc1SJianfeng Liu }; 117413066fc1SJianfeng Liu 1175cc0a0586SEmmanuel Gil Peyrot vepu121_0: video-codec@fdba0000 { 1176cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-vepu121"; 1177cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba0000 0x0 0x800>; 1178cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH 0>; 1179cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER0>, <&cru HCLK_JPEG_ENCODER0>; 1180cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "hclk"; 1181cc0a0586SEmmanuel Gil Peyrot iommus = <&vepu121_0_mmu>; 1182cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1183cc0a0586SEmmanuel Gil Peyrot }; 1184cc0a0586SEmmanuel Gil Peyrot 1185cc0a0586SEmmanuel Gil Peyrot vepu121_0_mmu: iommu@fdba0800 { 1186cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 1187cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba0800 0x0 0x40>; 1188cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH 0>; 1189cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER0>, <&cru HCLK_JPEG_ENCODER0>; 1190cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "iface"; 1191cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1192cc0a0586SEmmanuel Gil Peyrot #iommu-cells = <0>; 1193cc0a0586SEmmanuel Gil Peyrot }; 1194cc0a0586SEmmanuel Gil Peyrot 1195cc0a0586SEmmanuel Gil Peyrot vepu121_1: video-codec@fdba4000 { 1196cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-vepu121"; 1197cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba4000 0x0 0x800>; 1198cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH 0>; 1199cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER1>, <&cru HCLK_JPEG_ENCODER1>; 1200cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "hclk"; 1201cc0a0586SEmmanuel Gil Peyrot iommus = <&vepu121_1_mmu>; 1202cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1203cc0a0586SEmmanuel Gil Peyrot }; 1204cc0a0586SEmmanuel Gil Peyrot 1205cc0a0586SEmmanuel Gil Peyrot vepu121_1_mmu: iommu@fdba4800 { 1206cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 1207cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba4800 0x0 0x40>; 1208cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH 0>; 1209cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER1>, <&cru HCLK_JPEG_ENCODER1>; 1210cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "iface"; 1211cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1212cc0a0586SEmmanuel Gil Peyrot #iommu-cells = <0>; 1213cc0a0586SEmmanuel Gil Peyrot }; 1214cc0a0586SEmmanuel Gil Peyrot 1215cc0a0586SEmmanuel Gil Peyrot vepu121_2: video-codec@fdba8000 { 1216cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-vepu121"; 1217cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba8000 0x0 0x800>; 1218cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH 0>; 1219cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER2>, <&cru HCLK_JPEG_ENCODER2>; 1220cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "hclk"; 1221cc0a0586SEmmanuel Gil Peyrot iommus = <&vepu121_2_mmu>; 1222cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1223cc0a0586SEmmanuel Gil Peyrot }; 1224cc0a0586SEmmanuel Gil Peyrot 1225cc0a0586SEmmanuel Gil Peyrot vepu121_2_mmu: iommu@fdba8800 { 1226cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 1227cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdba8800 0x0 0x40>; 1228cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH 0>; 1229cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER2>, <&cru HCLK_JPEG_ENCODER2>; 1230cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "iface"; 1231cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1232cc0a0586SEmmanuel Gil Peyrot #iommu-cells = <0>; 1233cc0a0586SEmmanuel Gil Peyrot }; 1234cc0a0586SEmmanuel Gil Peyrot 1235cc0a0586SEmmanuel Gil Peyrot vepu121_3: video-codec@fdbac000 { 1236cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-vepu121"; 1237cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdbac000 0x0 0x800>; 1238cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH 0>; 1239cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER3>, <&cru HCLK_JPEG_ENCODER3>; 1240cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "hclk"; 1241cc0a0586SEmmanuel Gil Peyrot iommus = <&vepu121_3_mmu>; 1242cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1243cc0a0586SEmmanuel Gil Peyrot }; 1244cc0a0586SEmmanuel Gil Peyrot 1245cc0a0586SEmmanuel Gil Peyrot vepu121_3_mmu: iommu@fdbac800 { 1246cc0a0586SEmmanuel Gil Peyrot compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 1247cc0a0586SEmmanuel Gil Peyrot reg = <0x0 0xfdbac800 0x0 0x40>; 1248cc0a0586SEmmanuel Gil Peyrot interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH 0>; 1249cc0a0586SEmmanuel Gil Peyrot clocks = <&cru ACLK_JPEG_ENCODER3>, <&cru HCLK_JPEG_ENCODER3>; 1250cc0a0586SEmmanuel Gil Peyrot clock-names = "aclk", "iface"; 1251cc0a0586SEmmanuel Gil Peyrot power-domains = <&power RK3588_PD_VDPU>; 1252cc0a0586SEmmanuel Gil Peyrot #iommu-cells = <0>; 1253cc0a0586SEmmanuel Gil Peyrot }; 1254cc0a0586SEmmanuel Gil Peyrot 1255def88eb4SDragan Simic av1d: video-codec@fdc70000 { 1256def88eb4SDragan Simic compatible = "rockchip,rk3588-av1-vpu"; 1257def88eb4SDragan Simic reg = <0x0 0xfdc70000 0x0 0x800>; 1258def88eb4SDragan Simic interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH 0>; 1259def88eb4SDragan Simic interrupt-names = "vdpu"; 1260def88eb4SDragan Simic assigned-clocks = <&cru ACLK_AV1>, <&cru PCLK_AV1>; 1261def88eb4SDragan Simic assigned-clock-rates = <400000000>, <400000000>; 1262def88eb4SDragan Simic clocks = <&cru ACLK_AV1>, <&cru PCLK_AV1>; 1263def88eb4SDragan Simic clock-names = "aclk", "hclk"; 1264def88eb4SDragan Simic power-domains = <&power RK3588_PD_AV1>; 1265def88eb4SDragan Simic resets = <&cru SRST_A_AV1>, <&cru SRST_P_AV1>, <&cru SRST_A_AV1_BIU>, <&cru SRST_P_AV1_BIU>; 1266def88eb4SDragan Simic }; 1267def88eb4SDragan Simic 1268def88eb4SDragan Simic vop: vop@fdd90000 { 1269def88eb4SDragan Simic compatible = "rockchip,rk3588-vop"; 1270def88eb4SDragan Simic reg = <0x0 0xfdd90000 0x0 0x4200>, <0x0 0xfdd95000 0x0 0x1000>; 1271def88eb4SDragan Simic reg-names = "vop", "gamma-lut"; 1272def88eb4SDragan Simic interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 1273def88eb4SDragan Simic clocks = <&cru ACLK_VOP>, 1274def88eb4SDragan Simic <&cru HCLK_VOP>, 1275def88eb4SDragan Simic <&cru DCLK_VOP0>, 1276def88eb4SDragan Simic <&cru DCLK_VOP1>, 1277def88eb4SDragan Simic <&cru DCLK_VOP2>, 1278def88eb4SDragan Simic <&cru DCLK_VOP3>, 1279eb426220SCristian Ciocaltea <&cru PCLK_VOP_ROOT>, 12802efdb041SDamon Ding <&hdptxphy0>; 1281def88eb4SDragan Simic clock-names = "aclk", 1282def88eb4SDragan Simic "hclk", 1283def88eb4SDragan Simic "dclk_vp0", 1284def88eb4SDragan Simic "dclk_vp1", 1285def88eb4SDragan Simic "dclk_vp2", 1286def88eb4SDragan Simic "dclk_vp3", 1287eb426220SCristian Ciocaltea "pclk_vop", 1288eb426220SCristian Ciocaltea "pll_hdmiphy0"; 1289def88eb4SDragan Simic iommus = <&vop_mmu>; 1290def88eb4SDragan Simic power-domains = <&power RK3588_PD_VOP>; 1291def88eb4SDragan Simic rockchip,grf = <&sys_grf>; 1292def88eb4SDragan Simic rockchip,vop-grf = <&vop_grf>; 1293def88eb4SDragan Simic rockchip,vo1-grf = <&vo1_grf>; 1294def88eb4SDragan Simic rockchip,pmu = <&pmu>; 1295def88eb4SDragan Simic status = "disabled"; 1296def88eb4SDragan Simic 1297def88eb4SDragan Simic vop_out: ports { 1298def88eb4SDragan Simic #address-cells = <1>; 1299def88eb4SDragan Simic #size-cells = <0>; 1300def88eb4SDragan Simic 1301def88eb4SDragan Simic vp0: port@0 { 1302def88eb4SDragan Simic #address-cells = <1>; 1303def88eb4SDragan Simic #size-cells = <0>; 1304def88eb4SDragan Simic reg = <0>; 1305def88eb4SDragan Simic }; 1306def88eb4SDragan Simic 1307def88eb4SDragan Simic vp1: port@1 { 1308def88eb4SDragan Simic #address-cells = <1>; 1309def88eb4SDragan Simic #size-cells = <0>; 1310def88eb4SDragan Simic reg = <1>; 1311def88eb4SDragan Simic }; 1312def88eb4SDragan Simic 1313def88eb4SDragan Simic vp2: port@2 { 1314def88eb4SDragan Simic #address-cells = <1>; 1315def88eb4SDragan Simic #size-cells = <0>; 1316def88eb4SDragan Simic reg = <2>; 1317def88eb4SDragan Simic }; 1318def88eb4SDragan Simic 1319def88eb4SDragan Simic vp3: port@3 { 1320def88eb4SDragan Simic #address-cells = <1>; 1321def88eb4SDragan Simic #size-cells = <0>; 1322def88eb4SDragan Simic reg = <3>; 1323def88eb4SDragan Simic }; 1324def88eb4SDragan Simic }; 1325def88eb4SDragan Simic }; 1326def88eb4SDragan Simic 1327def88eb4SDragan Simic vop_mmu: iommu@fdd97e00 { 1328def88eb4SDragan Simic compatible = "rockchip,rk3588-iommu", "rockchip,rk3568-iommu"; 1329def88eb4SDragan Simic reg = <0x0 0xfdd97e00 0x0 0x100>, <0x0 0xfdd97f00 0x0 0x100>; 1330def88eb4SDragan Simic interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 1331def88eb4SDragan Simic clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 1332def88eb4SDragan Simic clock-names = "aclk", "iface"; 1333def88eb4SDragan Simic #iommu-cells = <0>; 1334def88eb4SDragan Simic power-domains = <&power RK3588_PD_VOP>; 1335def88eb4SDragan Simic status = "disabled"; 1336def88eb4SDragan Simic }; 1337def88eb4SDragan Simic 1338271ba4d6SAlexey Charkov spdif_tx2: spdif-tx@fddb0000 { 1339271ba4d6SAlexey Charkov compatible = "rockchip,rk3588-spdif", "rockchip,rk3568-spdif"; 1340271ba4d6SAlexey Charkov reg = <0x0 0xfddb0000 0x0 0x1000>; 1341271ba4d6SAlexey Charkov assigned-clock-parents = <&cru PLL_AUPLL>; 1342271ba4d6SAlexey Charkov assigned-clocks = <&cru CLK_SPDIF2_DP0_SRC>; 1343271ba4d6SAlexey Charkov clock-names = "mclk", "hclk"; 1344271ba4d6SAlexey Charkov clocks = <&cru MCLK_SPDIF2>, <&cru HCLK_SPDIF2_DP0>; 1345271ba4d6SAlexey Charkov dma-names = "tx"; 1346271ba4d6SAlexey Charkov dmas = <&dmac1 6>; 1347271ba4d6SAlexey Charkov interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 1348271ba4d6SAlexey Charkov power-domains = <&power RK3588_PD_VO0>; 1349271ba4d6SAlexey Charkov #sound-dai-cells = <0>; 1350271ba4d6SAlexey Charkov status = "disabled"; 1351271ba4d6SAlexey Charkov }; 1352271ba4d6SAlexey Charkov 1353def88eb4SDragan Simic i2s4_8ch: i2s@fddc0000 { 1354def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s-tdm"; 1355def88eb4SDragan Simic reg = <0x0 0xfddc0000 0x0 0x1000>; 1356def88eb4SDragan Simic interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH 0>; 1357def88eb4SDragan Simic clocks = <&cru MCLK_I2S4_8CH_TX>, <&cru MCLK_I2S4_8CH_TX>, <&cru HCLK_I2S4_8CH>; 1358def88eb4SDragan Simic clock-names = "mclk_tx", "mclk_rx", "hclk"; 1359def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S4_8CH_TX_SRC>; 1360def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>; 1361def88eb4SDragan Simic dmas = <&dmac2 0>; 1362def88eb4SDragan Simic dma-names = "tx"; 1363def88eb4SDragan Simic power-domains = <&power RK3588_PD_VO0>; 1364def88eb4SDragan Simic resets = <&cru SRST_M_I2S4_8CH_TX>; 1365def88eb4SDragan Simic reset-names = "tx-m"; 1366def88eb4SDragan Simic #sound-dai-cells = <0>; 1367def88eb4SDragan Simic status = "disabled"; 1368def88eb4SDragan Simic }; 1369def88eb4SDragan Simic 1370271ba4d6SAlexey Charkov spdif_tx3: spdif-tx@fdde0000 { 1371271ba4d6SAlexey Charkov compatible = "rockchip,rk3588-spdif", "rockchip,rk3568-spdif"; 1372271ba4d6SAlexey Charkov reg = <0x0 0xfdde0000 0x0 0x1000>; 1373271ba4d6SAlexey Charkov assigned-clock-parents = <&cru PLL_AUPLL>; 1374271ba4d6SAlexey Charkov assigned-clocks = <&cru CLK_SPDIF3_SRC>; 1375271ba4d6SAlexey Charkov clock-names = "mclk", "hclk"; 1376271ba4d6SAlexey Charkov clocks = <&cru MCLK_SPDIF3>, <&cru HCLK_SPDIF3>; 1377271ba4d6SAlexey Charkov dma-names = "tx"; 1378271ba4d6SAlexey Charkov dmas = <&dmac1 7>; 1379271ba4d6SAlexey Charkov interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 1380271ba4d6SAlexey Charkov power-domains = <&power RK3588_PD_VO1>; 1381271ba4d6SAlexey Charkov #sound-dai-cells = <0>; 1382271ba4d6SAlexey Charkov status = "disabled"; 1383271ba4d6SAlexey Charkov }; 1384271ba4d6SAlexey Charkov 1385def88eb4SDragan Simic i2s5_8ch: i2s@fddf0000 { 1386def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s-tdm"; 1387def88eb4SDragan Simic reg = <0x0 0xfddf0000 0x0 0x1000>; 1388def88eb4SDragan Simic interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH 0>; 1389def88eb4SDragan Simic clocks = <&cru MCLK_I2S5_8CH_TX>, <&cru MCLK_I2S5_8CH_TX>, <&cru HCLK_I2S5_8CH>; 1390def88eb4SDragan Simic clock-names = "mclk_tx", "mclk_rx", "hclk"; 1391def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S5_8CH_TX_SRC>; 1392def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>; 1393def88eb4SDragan Simic dmas = <&dmac2 2>; 1394def88eb4SDragan Simic dma-names = "tx"; 1395def88eb4SDragan Simic power-domains = <&power RK3588_PD_VO1>; 1396def88eb4SDragan Simic resets = <&cru SRST_M_I2S5_8CH_TX>; 1397def88eb4SDragan Simic reset-names = "tx-m"; 1398def88eb4SDragan Simic #sound-dai-cells = <0>; 1399def88eb4SDragan Simic status = "disabled"; 1400def88eb4SDragan Simic }; 1401def88eb4SDragan Simic 1402def88eb4SDragan Simic i2s9_8ch: i2s@fddfc000 { 1403def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s-tdm"; 1404def88eb4SDragan Simic reg = <0x0 0xfddfc000 0x0 0x1000>; 1405def88eb4SDragan Simic interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH 0>; 1406def88eb4SDragan Simic clocks = <&cru MCLK_I2S9_8CH_RX>, <&cru MCLK_I2S9_8CH_RX>, <&cru HCLK_I2S9_8CH>; 1407def88eb4SDragan Simic clock-names = "mclk_tx", "mclk_rx", "hclk"; 1408def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S9_8CH_RX_SRC>; 1409def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>; 1410def88eb4SDragan Simic dmas = <&dmac2 23>; 1411def88eb4SDragan Simic dma-names = "rx"; 1412def88eb4SDragan Simic power-domains = <&power RK3588_PD_VO1>; 1413def88eb4SDragan Simic resets = <&cru SRST_M_I2S9_8CH_RX>; 1414def88eb4SDragan Simic reset-names = "rx-m"; 1415def88eb4SDragan Simic #sound-dai-cells = <0>; 1416def88eb4SDragan Simic status = "disabled"; 1417def88eb4SDragan Simic }; 1418def88eb4SDragan Simic 1419*0d094776SHeiko Stuebner dsi0: dsi@fde20000 { 1420*0d094776SHeiko Stuebner compatible = "rockchip,rk3588-mipi-dsi2"; 1421*0d094776SHeiko Stuebner reg = <0x0 0xfde20000 0x0 0x10000>; 1422*0d094776SHeiko Stuebner interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH 0>; 1423*0d094776SHeiko Stuebner clocks = <&cru PCLK_DSIHOST0>, <&cru CLK_DSIHOST0>; 1424*0d094776SHeiko Stuebner clock-names = "pclk", "sys"; 1425*0d094776SHeiko Stuebner resets = <&cru SRST_P_DSIHOST0>; 1426*0d094776SHeiko Stuebner reset-names = "apb"; 1427*0d094776SHeiko Stuebner power-domains = <&power RK3588_PD_VOP>; 1428*0d094776SHeiko Stuebner phys = <&mipidcphy0 PHY_TYPE_DPHY>; 1429*0d094776SHeiko Stuebner phy-names = "dcphy"; 1430*0d094776SHeiko Stuebner rockchip,grf = <&vop_grf>; 1431*0d094776SHeiko Stuebner status = "disabled"; 1432*0d094776SHeiko Stuebner 1433*0d094776SHeiko Stuebner ports { 1434*0d094776SHeiko Stuebner #address-cells = <1>; 1435*0d094776SHeiko Stuebner #size-cells = <0>; 1436*0d094776SHeiko Stuebner 1437*0d094776SHeiko Stuebner dsi0_in: port@0 { 1438*0d094776SHeiko Stuebner reg = <0>; 1439*0d094776SHeiko Stuebner }; 1440*0d094776SHeiko Stuebner 1441*0d094776SHeiko Stuebner dsi0_out: port@1 { 1442*0d094776SHeiko Stuebner reg = <1>; 1443*0d094776SHeiko Stuebner }; 1444*0d094776SHeiko Stuebner }; 1445*0d094776SHeiko Stuebner }; 1446*0d094776SHeiko Stuebner 1447*0d094776SHeiko Stuebner dsi1: dsi@fde30000 { 1448*0d094776SHeiko Stuebner compatible = "rockchip,rk3588-mipi-dsi2"; 1449*0d094776SHeiko Stuebner reg = <0x0 0xfde30000 0x0 0x10000>; 1450*0d094776SHeiko Stuebner interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH 0>; 1451*0d094776SHeiko Stuebner clocks = <&cru PCLK_DSIHOST1>, <&cru CLK_DSIHOST1>; 1452*0d094776SHeiko Stuebner clock-names = "pclk", "sys"; 1453*0d094776SHeiko Stuebner resets = <&cru SRST_P_DSIHOST1>; 1454*0d094776SHeiko Stuebner reset-names = "apb"; 1455*0d094776SHeiko Stuebner power-domains = <&power RK3588_PD_VOP>; 1456*0d094776SHeiko Stuebner phys = <&mipidcphy1 PHY_TYPE_DPHY>; 1457*0d094776SHeiko Stuebner phy-names = "dcphy"; 1458*0d094776SHeiko Stuebner rockchip,grf = <&vop_grf>; 1459*0d094776SHeiko Stuebner status = "disabled"; 1460*0d094776SHeiko Stuebner 1461*0d094776SHeiko Stuebner ports { 1462*0d094776SHeiko Stuebner #address-cells = <1>; 1463*0d094776SHeiko Stuebner #size-cells = <0>; 1464*0d094776SHeiko Stuebner 1465*0d094776SHeiko Stuebner dsi1_in: port@0 { 1466*0d094776SHeiko Stuebner reg = <0>; 1467*0d094776SHeiko Stuebner }; 1468*0d094776SHeiko Stuebner 1469*0d094776SHeiko Stuebner dsi1_out: port@1 { 1470*0d094776SHeiko Stuebner reg = <1>; 1471*0d094776SHeiko Stuebner }; 1472*0d094776SHeiko Stuebner }; 1473*0d094776SHeiko Stuebner }; 1474*0d094776SHeiko Stuebner 1475d7bb71e6SCristian Ciocaltea hdmi0: hdmi@fde80000 { 1476d7bb71e6SCristian Ciocaltea compatible = "rockchip,rk3588-dw-hdmi-qp"; 1477d7bb71e6SCristian Ciocaltea reg = <0x0 0xfde80000 0x0 0x20000>; 1478d7bb71e6SCristian Ciocaltea clocks = <&cru PCLK_HDMITX0>, 1479d7bb71e6SCristian Ciocaltea <&cru CLK_HDMITX0_EARC>, 1480d7bb71e6SCristian Ciocaltea <&cru CLK_HDMITX0_REF>, 1481d7bb71e6SCristian Ciocaltea <&cru MCLK_I2S5_8CH_TX>, 1482d7bb71e6SCristian Ciocaltea <&cru CLK_HDMIHDP0>, 1483d7bb71e6SCristian Ciocaltea <&cru HCLK_VO1>; 1484d7bb71e6SCristian Ciocaltea clock-names = "pclk", "earc", "ref", "aud", "hdp", "hclk_vo1"; 1485d7bb71e6SCristian Ciocaltea interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>, 1486d7bb71e6SCristian Ciocaltea <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>, 1487d7bb71e6SCristian Ciocaltea <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH 0>, 1488d7bb71e6SCristian Ciocaltea <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH 0>, 1489d7bb71e6SCristian Ciocaltea <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH 0>; 1490d7bb71e6SCristian Ciocaltea interrupt-names = "avp", "cec", "earc", "main", "hpd"; 14912efdb041SDamon Ding phys = <&hdptxphy0>; 1492d7bb71e6SCristian Ciocaltea pinctrl-names = "default"; 1493d7bb71e6SCristian Ciocaltea pinctrl-0 = <&hdmim0_tx0_cec &hdmim0_tx0_hpd 1494d7bb71e6SCristian Ciocaltea &hdmim0_tx0_scl &hdmim0_tx0_sda>; 1495d7bb71e6SCristian Ciocaltea power-domains = <&power RK3588_PD_VO1>; 1496d7bb71e6SCristian Ciocaltea resets = <&cru SRST_HDMITX0_REF>, <&cru SRST_HDMIHDP0>; 1497d7bb71e6SCristian Ciocaltea reset-names = "ref", "hdp"; 1498d7bb71e6SCristian Ciocaltea rockchip,grf = <&sys_grf>; 1499d7bb71e6SCristian Ciocaltea rockchip,vo-grf = <&vo1_grf>; 1500b8c6c136SDetlev Casanova #sound-dai-cells = <0>; 1501d7bb71e6SCristian Ciocaltea status = "disabled"; 1502d7bb71e6SCristian Ciocaltea 1503d7bb71e6SCristian Ciocaltea ports { 1504d7bb71e6SCristian Ciocaltea #address-cells = <1>; 1505d7bb71e6SCristian Ciocaltea #size-cells = <0>; 1506d7bb71e6SCristian Ciocaltea 1507d7bb71e6SCristian Ciocaltea hdmi0_in: port@0 { 1508d7bb71e6SCristian Ciocaltea reg = <0>; 1509d7bb71e6SCristian Ciocaltea }; 1510d7bb71e6SCristian Ciocaltea 1511d7bb71e6SCristian Ciocaltea hdmi0_out: port@1 { 1512d7bb71e6SCristian Ciocaltea reg = <1>; 1513d7bb71e6SCristian Ciocaltea }; 1514d7bb71e6SCristian Ciocaltea }; 1515d7bb71e6SCristian Ciocaltea }; 1516d7bb71e6SCristian Ciocaltea 1517dc79d3d5SDamon Ding edp0: edp@fdec0000 { 1518dc79d3d5SDamon Ding compatible = "rockchip,rk3588-edp"; 1519dc79d3d5SDamon Ding reg = <0x0 0xfdec0000 0x0 0x1000>; 1520dc79d3d5SDamon Ding clocks = <&cru CLK_EDP0_24M>, <&cru PCLK_EDP0>; 1521dc79d3d5SDamon Ding clock-names = "dp", "pclk"; 1522dc79d3d5SDamon Ding interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH 0>; 1523dc79d3d5SDamon Ding phys = <&hdptxphy0>; 1524dc79d3d5SDamon Ding phy-names = "dp"; 1525dc79d3d5SDamon Ding power-domains = <&power RK3588_PD_VO1>; 1526dc79d3d5SDamon Ding resets = <&cru SRST_EDP0_24M>, <&cru SRST_P_EDP0>; 1527dc79d3d5SDamon Ding reset-names = "dp", "apb"; 1528dc79d3d5SDamon Ding rockchip,grf = <&vo1_grf>; 1529dc79d3d5SDamon Ding status = "disabled"; 1530dc79d3d5SDamon Ding 1531dc79d3d5SDamon Ding ports { 1532dc79d3d5SDamon Ding #address-cells = <1>; 1533dc79d3d5SDamon Ding #size-cells = <0>; 1534dc79d3d5SDamon Ding 1535dc79d3d5SDamon Ding edp0_in: port@0 { 1536dc79d3d5SDamon Ding reg = <0>; 1537dc79d3d5SDamon Ding }; 1538dc79d3d5SDamon Ding 1539dc79d3d5SDamon Ding edp0_out: port@1 { 1540dc79d3d5SDamon Ding reg = <1>; 1541dc79d3d5SDamon Ding }; 1542dc79d3d5SDamon Ding }; 1543dc79d3d5SDamon Ding }; 1544dc79d3d5SDamon Ding 1545def88eb4SDragan Simic qos_gpu_m0: qos@fdf35000 { 1546def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1547def88eb4SDragan Simic reg = <0x0 0xfdf35000 0x0 0x20>; 1548def88eb4SDragan Simic }; 1549def88eb4SDragan Simic 1550def88eb4SDragan Simic qos_gpu_m1: qos@fdf35200 { 1551def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1552def88eb4SDragan Simic reg = <0x0 0xfdf35200 0x0 0x20>; 1553def88eb4SDragan Simic }; 1554def88eb4SDragan Simic 1555def88eb4SDragan Simic qos_gpu_m2: qos@fdf35400 { 1556def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1557def88eb4SDragan Simic reg = <0x0 0xfdf35400 0x0 0x20>; 1558def88eb4SDragan Simic }; 1559def88eb4SDragan Simic 1560def88eb4SDragan Simic qos_gpu_m3: qos@fdf35600 { 1561def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1562def88eb4SDragan Simic reg = <0x0 0xfdf35600 0x0 0x20>; 1563def88eb4SDragan Simic }; 1564def88eb4SDragan Simic 1565def88eb4SDragan Simic qos_rga3_1: qos@fdf36000 { 1566def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1567def88eb4SDragan Simic reg = <0x0 0xfdf36000 0x0 0x20>; 1568def88eb4SDragan Simic }; 1569def88eb4SDragan Simic 1570def88eb4SDragan Simic qos_sdio: qos@fdf39000 { 1571def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1572def88eb4SDragan Simic reg = <0x0 0xfdf39000 0x0 0x20>; 1573def88eb4SDragan Simic }; 1574def88eb4SDragan Simic 1575def88eb4SDragan Simic qos_sdmmc: qos@fdf3d800 { 1576def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1577def88eb4SDragan Simic reg = <0x0 0xfdf3d800 0x0 0x20>; 1578def88eb4SDragan Simic }; 1579def88eb4SDragan Simic 1580def88eb4SDragan Simic qos_usb3_1: qos@fdf3e000 { 1581def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1582def88eb4SDragan Simic reg = <0x0 0xfdf3e000 0x0 0x20>; 1583def88eb4SDragan Simic }; 1584def88eb4SDragan Simic 1585def88eb4SDragan Simic qos_usb3_0: qos@fdf3e200 { 1586def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1587def88eb4SDragan Simic reg = <0x0 0xfdf3e200 0x0 0x20>; 1588def88eb4SDragan Simic }; 1589def88eb4SDragan Simic 1590def88eb4SDragan Simic qos_usb2host_0: qos@fdf3e400 { 1591def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1592def88eb4SDragan Simic reg = <0x0 0xfdf3e400 0x0 0x20>; 1593def88eb4SDragan Simic }; 1594def88eb4SDragan Simic 1595def88eb4SDragan Simic qos_usb2host_1: qos@fdf3e600 { 1596def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1597def88eb4SDragan Simic reg = <0x0 0xfdf3e600 0x0 0x20>; 1598def88eb4SDragan Simic }; 1599def88eb4SDragan Simic 1600def88eb4SDragan Simic qos_fisheye0: qos@fdf40000 { 1601def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1602def88eb4SDragan Simic reg = <0x0 0xfdf40000 0x0 0x20>; 1603def88eb4SDragan Simic }; 1604def88eb4SDragan Simic 1605def88eb4SDragan Simic qos_fisheye1: qos@fdf40200 { 1606def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1607def88eb4SDragan Simic reg = <0x0 0xfdf40200 0x0 0x20>; 1608def88eb4SDragan Simic }; 1609def88eb4SDragan Simic 1610def88eb4SDragan Simic qos_isp0_mro: qos@fdf40400 { 1611def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1612def88eb4SDragan Simic reg = <0x0 0xfdf40400 0x0 0x20>; 1613def88eb4SDragan Simic }; 1614def88eb4SDragan Simic 1615def88eb4SDragan Simic qos_isp0_mwo: qos@fdf40500 { 1616def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1617def88eb4SDragan Simic reg = <0x0 0xfdf40500 0x0 0x20>; 1618def88eb4SDragan Simic }; 1619def88eb4SDragan Simic 1620def88eb4SDragan Simic qos_vicap_m0: qos@fdf40600 { 1621def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1622def88eb4SDragan Simic reg = <0x0 0xfdf40600 0x0 0x20>; 1623def88eb4SDragan Simic }; 1624def88eb4SDragan Simic 1625def88eb4SDragan Simic qos_vicap_m1: qos@fdf40800 { 1626def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1627def88eb4SDragan Simic reg = <0x0 0xfdf40800 0x0 0x20>; 1628def88eb4SDragan Simic }; 1629def88eb4SDragan Simic 1630def88eb4SDragan Simic qos_isp1_mwo: qos@fdf41000 { 1631def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1632def88eb4SDragan Simic reg = <0x0 0xfdf41000 0x0 0x20>; 1633def88eb4SDragan Simic }; 1634def88eb4SDragan Simic 1635def88eb4SDragan Simic qos_isp1_mro: qos@fdf41100 { 1636def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1637def88eb4SDragan Simic reg = <0x0 0xfdf41100 0x0 0x20>; 1638def88eb4SDragan Simic }; 1639def88eb4SDragan Simic 1640def88eb4SDragan Simic qos_rkvenc0_m0ro: qos@fdf60000 { 1641def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1642def88eb4SDragan Simic reg = <0x0 0xfdf60000 0x0 0x20>; 1643def88eb4SDragan Simic }; 1644def88eb4SDragan Simic 1645def88eb4SDragan Simic qos_rkvenc0_m1ro: qos@fdf60200 { 1646def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1647def88eb4SDragan Simic reg = <0x0 0xfdf60200 0x0 0x20>; 1648def88eb4SDragan Simic }; 1649def88eb4SDragan Simic 1650def88eb4SDragan Simic qos_rkvenc0_m2wo: qos@fdf60400 { 1651def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1652def88eb4SDragan Simic reg = <0x0 0xfdf60400 0x0 0x20>; 1653def88eb4SDragan Simic }; 1654def88eb4SDragan Simic 1655def88eb4SDragan Simic qos_rkvenc1_m0ro: qos@fdf61000 { 1656def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1657def88eb4SDragan Simic reg = <0x0 0xfdf61000 0x0 0x20>; 1658def88eb4SDragan Simic }; 1659def88eb4SDragan Simic 1660def88eb4SDragan Simic qos_rkvenc1_m1ro: qos@fdf61200 { 1661def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1662def88eb4SDragan Simic reg = <0x0 0xfdf61200 0x0 0x20>; 1663def88eb4SDragan Simic }; 1664def88eb4SDragan Simic 1665def88eb4SDragan Simic qos_rkvenc1_m2wo: qos@fdf61400 { 1666def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1667def88eb4SDragan Simic reg = <0x0 0xfdf61400 0x0 0x20>; 1668def88eb4SDragan Simic }; 1669def88eb4SDragan Simic 1670def88eb4SDragan Simic qos_rkvdec0: qos@fdf62000 { 1671def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1672def88eb4SDragan Simic reg = <0x0 0xfdf62000 0x0 0x20>; 1673def88eb4SDragan Simic }; 1674def88eb4SDragan Simic 1675def88eb4SDragan Simic qos_rkvdec1: qos@fdf63000 { 1676def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1677def88eb4SDragan Simic reg = <0x0 0xfdf63000 0x0 0x20>; 1678def88eb4SDragan Simic }; 1679def88eb4SDragan Simic 1680def88eb4SDragan Simic qos_av1: qos@fdf64000 { 1681def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1682def88eb4SDragan Simic reg = <0x0 0xfdf64000 0x0 0x20>; 1683def88eb4SDragan Simic }; 1684def88eb4SDragan Simic 1685def88eb4SDragan Simic qos_iep: qos@fdf66000 { 1686def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1687def88eb4SDragan Simic reg = <0x0 0xfdf66000 0x0 0x20>; 1688def88eb4SDragan Simic }; 1689def88eb4SDragan Simic 1690def88eb4SDragan Simic qos_jpeg_dec: qos@fdf66200 { 1691def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1692def88eb4SDragan Simic reg = <0x0 0xfdf66200 0x0 0x20>; 1693def88eb4SDragan Simic }; 1694def88eb4SDragan Simic 1695def88eb4SDragan Simic qos_jpeg_enc0: qos@fdf66400 { 1696def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1697def88eb4SDragan Simic reg = <0x0 0xfdf66400 0x0 0x20>; 1698def88eb4SDragan Simic }; 1699def88eb4SDragan Simic 1700def88eb4SDragan Simic qos_jpeg_enc1: qos@fdf66600 { 1701def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1702def88eb4SDragan Simic reg = <0x0 0xfdf66600 0x0 0x20>; 1703def88eb4SDragan Simic }; 1704def88eb4SDragan Simic 1705def88eb4SDragan Simic qos_jpeg_enc2: qos@fdf66800 { 1706def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1707def88eb4SDragan Simic reg = <0x0 0xfdf66800 0x0 0x20>; 1708def88eb4SDragan Simic }; 1709def88eb4SDragan Simic 1710def88eb4SDragan Simic qos_jpeg_enc3: qos@fdf66a00 { 1711def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1712def88eb4SDragan Simic reg = <0x0 0xfdf66a00 0x0 0x20>; 1713def88eb4SDragan Simic }; 1714def88eb4SDragan Simic 1715def88eb4SDragan Simic qos_rga2_mro: qos@fdf66c00 { 1716def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1717def88eb4SDragan Simic reg = <0x0 0xfdf66c00 0x0 0x20>; 1718def88eb4SDragan Simic }; 1719def88eb4SDragan Simic 1720def88eb4SDragan Simic qos_rga2_mwo: qos@fdf66e00 { 1721def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1722def88eb4SDragan Simic reg = <0x0 0xfdf66e00 0x0 0x20>; 1723def88eb4SDragan Simic }; 1724def88eb4SDragan Simic 1725def88eb4SDragan Simic qos_rga3_0: qos@fdf67000 { 1726def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1727def88eb4SDragan Simic reg = <0x0 0xfdf67000 0x0 0x20>; 1728def88eb4SDragan Simic }; 1729def88eb4SDragan Simic 1730def88eb4SDragan Simic qos_vdpu: qos@fdf67200 { 1731def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1732def88eb4SDragan Simic reg = <0x0 0xfdf67200 0x0 0x20>; 1733def88eb4SDragan Simic }; 1734def88eb4SDragan Simic 1735def88eb4SDragan Simic qos_npu1: qos@fdf70000 { 1736def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1737def88eb4SDragan Simic reg = <0x0 0xfdf70000 0x0 0x20>; 1738def88eb4SDragan Simic }; 1739def88eb4SDragan Simic 1740def88eb4SDragan Simic qos_npu2: qos@fdf71000 { 1741def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1742def88eb4SDragan Simic reg = <0x0 0xfdf71000 0x0 0x20>; 1743def88eb4SDragan Simic }; 1744def88eb4SDragan Simic 1745def88eb4SDragan Simic qos_npu0_mwr: qos@fdf72000 { 1746def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1747def88eb4SDragan Simic reg = <0x0 0xfdf72000 0x0 0x20>; 1748def88eb4SDragan Simic }; 1749def88eb4SDragan Simic 1750def88eb4SDragan Simic qos_npu0_mro: qos@fdf72200 { 1751def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1752def88eb4SDragan Simic reg = <0x0 0xfdf72200 0x0 0x20>; 1753def88eb4SDragan Simic }; 1754def88eb4SDragan Simic 1755def88eb4SDragan Simic qos_mcu_npu: qos@fdf72400 { 1756def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1757def88eb4SDragan Simic reg = <0x0 0xfdf72400 0x0 0x20>; 1758def88eb4SDragan Simic }; 1759def88eb4SDragan Simic 1760def88eb4SDragan Simic qos_hdcp0: qos@fdf80000 { 1761def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1762def88eb4SDragan Simic reg = <0x0 0xfdf80000 0x0 0x20>; 1763def88eb4SDragan Simic }; 1764def88eb4SDragan Simic 1765def88eb4SDragan Simic qos_hdcp1: qos@fdf81000 { 1766def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1767def88eb4SDragan Simic reg = <0x0 0xfdf81000 0x0 0x20>; 1768def88eb4SDragan Simic }; 1769def88eb4SDragan Simic 1770def88eb4SDragan Simic qos_hdmirx: qos@fdf81200 { 1771def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1772def88eb4SDragan Simic reg = <0x0 0xfdf81200 0x0 0x20>; 1773def88eb4SDragan Simic }; 1774def88eb4SDragan Simic 1775def88eb4SDragan Simic qos_vop_m0: qos@fdf82000 { 1776def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1777def88eb4SDragan Simic reg = <0x0 0xfdf82000 0x0 0x20>; 1778def88eb4SDragan Simic }; 1779def88eb4SDragan Simic 1780def88eb4SDragan Simic qos_vop_m1: qos@fdf82200 { 1781def88eb4SDragan Simic compatible = "rockchip,rk3588-qos", "syscon"; 1782def88eb4SDragan Simic reg = <0x0 0xfdf82200 0x0 0x20>; 1783def88eb4SDragan Simic }; 1784def88eb4SDragan Simic 1785def88eb4SDragan Simic dfi: dfi@fe060000 { 1786def88eb4SDragan Simic reg = <0x00 0xfe060000 0x00 0x10000>; 1787def88eb4SDragan Simic compatible = "rockchip,rk3588-dfi"; 1788def88eb4SDragan Simic interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH 0>, 1789def88eb4SDragan Simic <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH 0>, 1790def88eb4SDragan Simic <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH 0>, 1791def88eb4SDragan Simic <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH 0>; 1792def88eb4SDragan Simic rockchip,pmu = <&pmu1grf>; 1793def88eb4SDragan Simic }; 1794def88eb4SDragan Simic 1795def88eb4SDragan Simic pcie2x1l1: pcie@fe180000 { 1796def88eb4SDragan Simic compatible = "rockchip,rk3588-pcie", "rockchip,rk3568-pcie"; 1797def88eb4SDragan Simic bus-range = <0x30 0x3f>; 1798def88eb4SDragan Simic clocks = <&cru ACLK_PCIE_1L1_MSTR>, <&cru ACLK_PCIE_1L1_SLV>, 1799def88eb4SDragan Simic <&cru ACLK_PCIE_1L1_DBI>, <&cru PCLK_PCIE_1L1>, 1800def88eb4SDragan Simic <&cru CLK_PCIE_AUX3>, <&cru CLK_PCIE1L1_PIPE>; 1801def88eb4SDragan Simic clock-names = "aclk_mst", "aclk_slv", 1802def88eb4SDragan Simic "aclk_dbi", "pclk", 1803def88eb4SDragan Simic "aux", "pipe"; 1804def88eb4SDragan Simic device_type = "pci"; 1805def88eb4SDragan Simic interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH 0>, 1806def88eb4SDragan Simic <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH 0>, 1807def88eb4SDragan Simic <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH 0>, 1808def88eb4SDragan Simic <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH 0>, 1809def88eb4SDragan Simic <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH 0>; 1810def88eb4SDragan Simic interrupt-names = "sys", "pmc", "msg", "legacy", "err"; 1811def88eb4SDragan Simic #interrupt-cells = <1>; 1812def88eb4SDragan Simic interrupt-map-mask = <0 0 0 7>; 1813def88eb4SDragan Simic interrupt-map = <0 0 0 1 &pcie2x1l1_intc 0>, 1814def88eb4SDragan Simic <0 0 0 2 &pcie2x1l1_intc 1>, 1815def88eb4SDragan Simic <0 0 0 3 &pcie2x1l1_intc 2>, 1816def88eb4SDragan Simic <0 0 0 4 &pcie2x1l1_intc 3>; 1817def88eb4SDragan Simic linux,pci-domain = <3>; 1818def88eb4SDragan Simic max-link-speed = <2>; 1819def88eb4SDragan Simic msi-map = <0x3000 &its0 0x3000 0x1000>; 1820da92d3dfSNiklas Cassel iommu-map = <0x3000 &mmu600_pcie 0x3000 0x1000>; 1821def88eb4SDragan Simic num-lanes = <1>; 1822def88eb4SDragan Simic phys = <&combphy2_psu PHY_TYPE_PCIE>; 1823def88eb4SDragan Simic phy-names = "pcie-phy"; 1824def88eb4SDragan Simic power-domains = <&power RK3588_PD_PCIE>; 1825def88eb4SDragan Simic ranges = <0x01000000 0x0 0xf3100000 0x0 0xf3100000 0x0 0x00100000>, 1826def88eb4SDragan Simic <0x02000000 0x0 0xf3200000 0x0 0xf3200000 0x0 0x00e00000>, 1827def88eb4SDragan Simic <0x03000000 0x0 0x40000000 0x9 0xc0000000 0x0 0x40000000>; 1828def88eb4SDragan Simic reg = <0xa 0x40c00000 0x0 0x00400000>, 1829def88eb4SDragan Simic <0x0 0xfe180000 0x0 0x00010000>, 1830def88eb4SDragan Simic <0x0 0xf3000000 0x0 0x00100000>; 1831def88eb4SDragan Simic reg-names = "dbi", "apb", "config"; 1832def88eb4SDragan Simic resets = <&cru SRST_PCIE3_POWER_UP>, <&cru SRST_P_PCIE3>; 1833def88eb4SDragan Simic reset-names = "pwr", "pipe"; 1834def88eb4SDragan Simic #address-cells = <3>; 1835def88eb4SDragan Simic #size-cells = <2>; 1836def88eb4SDragan Simic status = "disabled"; 1837def88eb4SDragan Simic 1838def88eb4SDragan Simic pcie2x1l1_intc: legacy-interrupt-controller { 1839def88eb4SDragan Simic interrupt-controller; 1840def88eb4SDragan Simic #address-cells = <0>; 1841def88eb4SDragan Simic #interrupt-cells = <1>; 1842def88eb4SDragan Simic interrupt-parent = <&gic>; 1843def88eb4SDragan Simic interrupts = <GIC_SPI 245 IRQ_TYPE_EDGE_RISING 0>; 1844def88eb4SDragan Simic }; 1845def88eb4SDragan Simic }; 1846def88eb4SDragan Simic 1847def88eb4SDragan Simic pcie2x1l2: pcie@fe190000 { 1848def88eb4SDragan Simic compatible = "rockchip,rk3588-pcie", "rockchip,rk3568-pcie"; 1849def88eb4SDragan Simic bus-range = <0x40 0x4f>; 1850def88eb4SDragan Simic clocks = <&cru ACLK_PCIE_1L2_MSTR>, <&cru ACLK_PCIE_1L2_SLV>, 1851def88eb4SDragan Simic <&cru ACLK_PCIE_1L2_DBI>, <&cru PCLK_PCIE_1L2>, 1852def88eb4SDragan Simic <&cru CLK_PCIE_AUX4>, <&cru CLK_PCIE1L2_PIPE>; 1853def88eb4SDragan Simic clock-names = "aclk_mst", "aclk_slv", 1854def88eb4SDragan Simic "aclk_dbi", "pclk", 1855def88eb4SDragan Simic "aux", "pipe"; 1856def88eb4SDragan Simic device_type = "pci"; 1857def88eb4SDragan Simic interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH 0>, 1858def88eb4SDragan Simic <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH 0>, 1859def88eb4SDragan Simic <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH 0>, 1860def88eb4SDragan Simic <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH 0>, 1861def88eb4SDragan Simic <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH 0>; 1862def88eb4SDragan Simic interrupt-names = "sys", "pmc", "msg", "legacy", "err"; 1863def88eb4SDragan Simic #interrupt-cells = <1>; 1864def88eb4SDragan Simic interrupt-map-mask = <0 0 0 7>; 1865def88eb4SDragan Simic interrupt-map = <0 0 0 1 &pcie2x1l2_intc 0>, 1866def88eb4SDragan Simic <0 0 0 2 &pcie2x1l2_intc 1>, 1867def88eb4SDragan Simic <0 0 0 3 &pcie2x1l2_intc 2>, 1868def88eb4SDragan Simic <0 0 0 4 &pcie2x1l2_intc 3>; 1869def88eb4SDragan Simic linux,pci-domain = <4>; 1870def88eb4SDragan Simic max-link-speed = <2>; 1871def88eb4SDragan Simic msi-map = <0x4000 &its0 0x4000 0x1000>; 1872da92d3dfSNiklas Cassel iommu-map = <0x4000 &mmu600_pcie 0x4000 0x1000>; 1873def88eb4SDragan Simic num-lanes = <1>; 1874def88eb4SDragan Simic phys = <&combphy0_ps PHY_TYPE_PCIE>; 1875def88eb4SDragan Simic phy-names = "pcie-phy"; 1876def88eb4SDragan Simic power-domains = <&power RK3588_PD_PCIE>; 1877def88eb4SDragan Simic ranges = <0x01000000 0x0 0xf4100000 0x0 0xf4100000 0x0 0x00100000>, 1878def88eb4SDragan Simic <0x02000000 0x0 0xf4200000 0x0 0xf4200000 0x0 0x00e00000>, 1879def88eb4SDragan Simic <0x03000000 0x0 0x40000000 0xa 0x00000000 0x0 0x40000000>; 1880def88eb4SDragan Simic reg = <0xa 0x41000000 0x0 0x00400000>, 1881def88eb4SDragan Simic <0x0 0xfe190000 0x0 0x00010000>, 1882def88eb4SDragan Simic <0x0 0xf4000000 0x0 0x00100000>; 1883def88eb4SDragan Simic reg-names = "dbi", "apb", "config"; 1884def88eb4SDragan Simic resets = <&cru SRST_PCIE4_POWER_UP>, <&cru SRST_P_PCIE4>; 1885def88eb4SDragan Simic reset-names = "pwr", "pipe"; 1886def88eb4SDragan Simic #address-cells = <3>; 1887def88eb4SDragan Simic #size-cells = <2>; 1888def88eb4SDragan Simic status = "disabled"; 1889def88eb4SDragan Simic 1890def88eb4SDragan Simic pcie2x1l2_intc: legacy-interrupt-controller { 1891def88eb4SDragan Simic interrupt-controller; 1892def88eb4SDragan Simic #address-cells = <0>; 1893def88eb4SDragan Simic #interrupt-cells = <1>; 1894def88eb4SDragan Simic interrupt-parent = <&gic>; 1895def88eb4SDragan Simic interrupts = <GIC_SPI 250 IRQ_TYPE_EDGE_RISING 0>; 1896def88eb4SDragan Simic }; 1897def88eb4SDragan Simic }; 1898def88eb4SDragan Simic 1899def88eb4SDragan Simic gmac1: ethernet@fe1c0000 { 1900def88eb4SDragan Simic compatible = "rockchip,rk3588-gmac", "snps,dwmac-4.20a"; 1901def88eb4SDragan Simic reg = <0x0 0xfe1c0000 0x0 0x10000>; 1902def88eb4SDragan Simic interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH 0>, 1903def88eb4SDragan Simic <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH 0>; 1904def88eb4SDragan Simic interrupt-names = "macirq", "eth_wake_irq"; 1905def88eb4SDragan Simic clocks = <&cru CLK_GMAC_125M>, <&cru CLK_GMAC_50M>, 1906def88eb4SDragan Simic <&cru PCLK_GMAC1>, <&cru ACLK_GMAC1>, 1907def88eb4SDragan Simic <&cru CLK_GMAC1_PTP_REF>; 1908def88eb4SDragan Simic clock-names = "stmmaceth", "clk_mac_ref", 1909def88eb4SDragan Simic "pclk_mac", "aclk_mac", 1910def88eb4SDragan Simic "ptp_ref"; 1911def88eb4SDragan Simic power-domains = <&power RK3588_PD_GMAC>; 1912def88eb4SDragan Simic resets = <&cru SRST_A_GMAC1>; 1913def88eb4SDragan Simic reset-names = "stmmaceth"; 1914def88eb4SDragan Simic rockchip,grf = <&sys_grf>; 1915def88eb4SDragan Simic rockchip,php-grf = <&php_grf>; 1916def88eb4SDragan Simic snps,axi-config = <&gmac1_stmmac_axi_setup>; 1917def88eb4SDragan Simic snps,mixed-burst; 1918def88eb4SDragan Simic snps,mtl-rx-config = <&gmac1_mtl_rx_setup>; 1919def88eb4SDragan Simic snps,mtl-tx-config = <&gmac1_mtl_tx_setup>; 1920def88eb4SDragan Simic snps,tso; 1921def88eb4SDragan Simic status = "disabled"; 1922def88eb4SDragan Simic 1923def88eb4SDragan Simic mdio1: mdio { 1924def88eb4SDragan Simic compatible = "snps,dwmac-mdio"; 1925def88eb4SDragan Simic #address-cells = <0x1>; 1926def88eb4SDragan Simic #size-cells = <0x0>; 1927def88eb4SDragan Simic }; 1928def88eb4SDragan Simic 1929def88eb4SDragan Simic gmac1_stmmac_axi_setup: stmmac-axi-config { 1930def88eb4SDragan Simic snps,blen = <0 0 0 0 16 8 4>; 1931def88eb4SDragan Simic snps,wr_osr_lmt = <4>; 1932def88eb4SDragan Simic snps,rd_osr_lmt = <8>; 1933def88eb4SDragan Simic }; 1934def88eb4SDragan Simic 1935def88eb4SDragan Simic gmac1_mtl_rx_setup: rx-queues-config { 1936def88eb4SDragan Simic snps,rx-queues-to-use = <2>; 1937def88eb4SDragan Simic queue0 {}; 1938def88eb4SDragan Simic queue1 {}; 1939def88eb4SDragan Simic }; 1940def88eb4SDragan Simic 1941def88eb4SDragan Simic gmac1_mtl_tx_setup: tx-queues-config { 1942def88eb4SDragan Simic snps,tx-queues-to-use = <2>; 1943def88eb4SDragan Simic queue0 {}; 1944def88eb4SDragan Simic queue1 {}; 1945def88eb4SDragan Simic }; 1946def88eb4SDragan Simic }; 1947def88eb4SDragan Simic 1948def88eb4SDragan Simic sata0: sata@fe210000 { 1949def88eb4SDragan Simic compatible = "rockchip,rk3588-dwc-ahci", "snps,dwc-ahci"; 1950def88eb4SDragan Simic reg = <0 0xfe210000 0 0x1000>; 1951def88eb4SDragan Simic interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH 0>; 1952def88eb4SDragan Simic clocks = <&cru ACLK_SATA0>, <&cru CLK_PMALIVE0>, 1953def88eb4SDragan Simic <&cru CLK_RXOOB0>, <&cru CLK_PIPEPHY0_REF>, 1954def88eb4SDragan Simic <&cru CLK_PIPEPHY0_PIPE_ASIC_G>; 1955def88eb4SDragan Simic clock-names = "sata", "pmalive", "rxoob", "ref", "asic"; 1956def88eb4SDragan Simic ports-implemented = <0x1>; 1957def88eb4SDragan Simic #address-cells = <1>; 1958def88eb4SDragan Simic #size-cells = <0>; 1959def88eb4SDragan Simic status = "disabled"; 1960def88eb4SDragan Simic 1961def88eb4SDragan Simic sata-port@0 { 1962def88eb4SDragan Simic reg = <0>; 1963def88eb4SDragan Simic hba-port-cap = <HBA_PORT_FBSCP>; 1964def88eb4SDragan Simic phys = <&combphy0_ps PHY_TYPE_SATA>; 1965def88eb4SDragan Simic phy-names = "sata-phy"; 1966def88eb4SDragan Simic snps,rx-ts-max = <32>; 1967def88eb4SDragan Simic snps,tx-ts-max = <32>; 1968def88eb4SDragan Simic }; 1969def88eb4SDragan Simic }; 1970def88eb4SDragan Simic 1971def88eb4SDragan Simic sata2: sata@fe230000 { 1972def88eb4SDragan Simic compatible = "rockchip,rk3588-dwc-ahci", "snps,dwc-ahci"; 1973def88eb4SDragan Simic reg = <0 0xfe230000 0 0x1000>; 1974def88eb4SDragan Simic interrupts = <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH 0>; 1975def88eb4SDragan Simic clocks = <&cru ACLK_SATA2>, <&cru CLK_PMALIVE2>, 1976def88eb4SDragan Simic <&cru CLK_RXOOB2>, <&cru CLK_PIPEPHY2_REF>, 1977def88eb4SDragan Simic <&cru CLK_PIPEPHY2_PIPE_ASIC_G>; 1978def88eb4SDragan Simic clock-names = "sata", "pmalive", "rxoob", "ref", "asic"; 1979def88eb4SDragan Simic ports-implemented = <0x1>; 1980def88eb4SDragan Simic #address-cells = <1>; 1981def88eb4SDragan Simic #size-cells = <0>; 1982def88eb4SDragan Simic status = "disabled"; 1983def88eb4SDragan Simic 1984def88eb4SDragan Simic sata-port@0 { 1985def88eb4SDragan Simic reg = <0>; 1986def88eb4SDragan Simic hba-port-cap = <HBA_PORT_FBSCP>; 1987def88eb4SDragan Simic phys = <&combphy2_psu PHY_TYPE_SATA>; 1988def88eb4SDragan Simic phy-names = "sata-phy"; 1989def88eb4SDragan Simic snps,rx-ts-max = <32>; 1990def88eb4SDragan Simic snps,tx-ts-max = <32>; 1991def88eb4SDragan Simic }; 1992def88eb4SDragan Simic }; 1993def88eb4SDragan Simic 1994def88eb4SDragan Simic sfc: spi@fe2b0000 { 1995def88eb4SDragan Simic compatible = "rockchip,sfc"; 1996def88eb4SDragan Simic reg = <0x0 0xfe2b0000 0x0 0x4000>; 1997def88eb4SDragan Simic interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH 0>; 1998def88eb4SDragan Simic clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1999def88eb4SDragan Simic clock-names = "clk_sfc", "hclk_sfc"; 2000def88eb4SDragan Simic #address-cells = <1>; 2001def88eb4SDragan Simic #size-cells = <0>; 2002def88eb4SDragan Simic status = "disabled"; 2003def88eb4SDragan Simic }; 2004def88eb4SDragan Simic 2005def88eb4SDragan Simic sdmmc: mmc@fe2c0000 { 2006def88eb4SDragan Simic compatible = "rockchip,rk3588-dw-mshc", "rockchip,rk3288-dw-mshc"; 2007def88eb4SDragan Simic reg = <0x0 0xfe2c0000 0x0 0x4000>; 2008def88eb4SDragan Simic interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 0>; 2009def88eb4SDragan Simic clocks = <&scmi_clk SCMI_HCLK_SD>, <&scmi_clk SCMI_CCLK_SD>, 2010def88eb4SDragan Simic <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 2011def88eb4SDragan Simic clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 2012def88eb4SDragan Simic fifo-depth = <0x100>; 2013def88eb4SDragan Simic max-frequency = <200000000>; 2014def88eb4SDragan Simic pinctrl-names = "default"; 2015def88eb4SDragan Simic pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>; 2016def88eb4SDragan Simic power-domains = <&power RK3588_PD_SDMMC>; 2017def88eb4SDragan Simic status = "disabled"; 2018def88eb4SDragan Simic }; 2019def88eb4SDragan Simic 2020def88eb4SDragan Simic sdio: mmc@fe2d0000 { 2021def88eb4SDragan Simic compatible = "rockchip,rk3588-dw-mshc", "rockchip,rk3288-dw-mshc"; 2022def88eb4SDragan Simic reg = <0x00 0xfe2d0000 0x00 0x4000>; 2023def88eb4SDragan Simic interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH 0>; 2024def88eb4SDragan Simic clocks = <&cru HCLK_SDIO>, <&cru CCLK_SRC_SDIO>, 2025def88eb4SDragan Simic <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 2026def88eb4SDragan Simic clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 2027def88eb4SDragan Simic fifo-depth = <0x100>; 2028def88eb4SDragan Simic max-frequency = <200000000>; 2029def88eb4SDragan Simic pinctrl-names = "default"; 2030def88eb4SDragan Simic pinctrl-0 = <&sdiom1_pins>; 2031def88eb4SDragan Simic power-domains = <&power RK3588_PD_SDIO>; 2032def88eb4SDragan Simic status = "disabled"; 2033def88eb4SDragan Simic }; 2034def88eb4SDragan Simic 2035def88eb4SDragan Simic sdhci: mmc@fe2e0000 { 2036def88eb4SDragan Simic compatible = "rockchip,rk3588-dwcmshc"; 2037def88eb4SDragan Simic reg = <0x0 0xfe2e0000 0x0 0x10000>; 2038def88eb4SDragan Simic interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH 0>; 2039def88eb4SDragan Simic assigned-clocks = <&cru BCLK_EMMC>, <&cru TMCLK_EMMC>, <&cru CCLK_EMMC>; 2040def88eb4SDragan Simic assigned-clock-rates = <200000000>, <24000000>, <200000000>; 2041def88eb4SDragan Simic clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>, 2042def88eb4SDragan Simic <&cru ACLK_EMMC>, <&cru BCLK_EMMC>, 2043def88eb4SDragan Simic <&cru TMCLK_EMMC>; 2044def88eb4SDragan Simic clock-names = "core", "bus", "axi", "block", "timer"; 2045def88eb4SDragan Simic max-frequency = <200000000>; 2046def88eb4SDragan Simic pinctrl-0 = <&emmc_rstnout>, <&emmc_bus8>, <&emmc_clk>, 2047def88eb4SDragan Simic <&emmc_cmd>, <&emmc_data_strobe>; 2048def88eb4SDragan Simic pinctrl-names = "default"; 2049def88eb4SDragan Simic resets = <&cru SRST_C_EMMC>, <&cru SRST_H_EMMC>, 2050def88eb4SDragan Simic <&cru SRST_A_EMMC>, <&cru SRST_B_EMMC>, 2051def88eb4SDragan Simic <&cru SRST_T_EMMC>; 2052def88eb4SDragan Simic reset-names = "core", "bus", "axi", "block", "timer"; 2053def88eb4SDragan Simic status = "disabled"; 2054def88eb4SDragan Simic }; 2055def88eb4SDragan Simic 20566ee0b9adSNicolas Frattaroli rng@fe378000 { 20576ee0b9adSNicolas Frattaroli compatible = "rockchip,rk3588-rng"; 20586ee0b9adSNicolas Frattaroli reg = <0x0 0xfe378000 0x0 0x200>; 20596ee0b9adSNicolas Frattaroli interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH 0>; 20606ee0b9adSNicolas Frattaroli clocks = <&scmi_clk SCMI_HCLK_SECURE_NS>; 206155a43c34SHeiko Stuebner resets = <&scmi_reset SCMI_SRST_H_TRNG_NS>; 20626ee0b9adSNicolas Frattaroli }; 20636ee0b9adSNicolas Frattaroli 2064def88eb4SDragan Simic i2s0_8ch: i2s@fe470000 { 2065def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s-tdm"; 2066def88eb4SDragan Simic reg = <0x0 0xfe470000 0x0 0x1000>; 2067def88eb4SDragan Simic interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH 0>; 2068def88eb4SDragan Simic clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0_8CH>; 2069def88eb4SDragan Simic clock-names = "mclk_tx", "mclk_rx", "hclk"; 2070def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S0_8CH_TX_SRC>, <&cru CLK_I2S0_8CH_RX_SRC>; 2071def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>, <&cru PLL_AUPLL>; 2072def88eb4SDragan Simic dmas = <&dmac0 0>, <&dmac0 1>; 2073def88eb4SDragan Simic dma-names = "tx", "rx"; 2074def88eb4SDragan Simic power-domains = <&power RK3588_PD_AUDIO>; 2075def88eb4SDragan Simic resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>; 2076def88eb4SDragan Simic reset-names = "tx-m", "rx-m"; 2077def88eb4SDragan Simic rockchip,trcm-sync-tx-only; 2078def88eb4SDragan Simic pinctrl-names = "default"; 2079def88eb4SDragan Simic pinctrl-0 = <&i2s0_lrck 2080def88eb4SDragan Simic &i2s0_sclk 2081def88eb4SDragan Simic &i2s0_sdi0 2082def88eb4SDragan Simic &i2s0_sdi1 2083def88eb4SDragan Simic &i2s0_sdi2 2084def88eb4SDragan Simic &i2s0_sdi3 2085def88eb4SDragan Simic &i2s0_sdo0 2086def88eb4SDragan Simic &i2s0_sdo1 2087def88eb4SDragan Simic &i2s0_sdo2 2088def88eb4SDragan Simic &i2s0_sdo3>; 2089def88eb4SDragan Simic #sound-dai-cells = <0>; 2090def88eb4SDragan Simic status = "disabled"; 2091def88eb4SDragan Simic }; 2092def88eb4SDragan Simic 2093def88eb4SDragan Simic i2s1_8ch: i2s@fe480000 { 2094def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s-tdm"; 2095def88eb4SDragan Simic reg = <0x0 0xfe480000 0x0 0x1000>; 2096def88eb4SDragan Simic interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH 0>; 2097def88eb4SDragan Simic clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>, <&cru HCLK_I2S1_8CH>; 2098def88eb4SDragan Simic clock-names = "mclk_tx", "mclk_rx", "hclk"; 2099def88eb4SDragan Simic dmas = <&dmac0 2>, <&dmac0 3>; 2100def88eb4SDragan Simic dma-names = "tx", "rx"; 2101def88eb4SDragan Simic resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>; 2102def88eb4SDragan Simic reset-names = "tx-m", "rx-m"; 2103def88eb4SDragan Simic rockchip,trcm-sync-tx-only; 2104def88eb4SDragan Simic pinctrl-names = "default"; 2105def88eb4SDragan Simic pinctrl-0 = <&i2s1m0_lrck 2106def88eb4SDragan Simic &i2s1m0_sclk 2107def88eb4SDragan Simic &i2s1m0_sdi0 2108def88eb4SDragan Simic &i2s1m0_sdi1 2109def88eb4SDragan Simic &i2s1m0_sdi2 2110def88eb4SDragan Simic &i2s1m0_sdi3 2111def88eb4SDragan Simic &i2s1m0_sdo0 2112def88eb4SDragan Simic &i2s1m0_sdo1 2113def88eb4SDragan Simic &i2s1m0_sdo2 2114def88eb4SDragan Simic &i2s1m0_sdo3>; 2115def88eb4SDragan Simic #sound-dai-cells = <0>; 2116def88eb4SDragan Simic status = "disabled"; 2117def88eb4SDragan Simic }; 2118def88eb4SDragan Simic 2119def88eb4SDragan Simic i2s2_2ch: i2s@fe490000 { 2120def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s", "rockchip,rk3066-i2s"; 2121def88eb4SDragan Simic reg = <0x0 0xfe490000 0x0 0x1000>; 2122def88eb4SDragan Simic interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH 0>; 2123def88eb4SDragan Simic clocks = <&cru MCLK_I2S2_2CH>, <&cru HCLK_I2S2_2CH>; 2124def88eb4SDragan Simic clock-names = "i2s_clk", "i2s_hclk"; 2125def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S2_2CH_SRC>; 2126def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>; 2127def88eb4SDragan Simic dmas = <&dmac1 0>, <&dmac1 1>; 2128def88eb4SDragan Simic dma-names = "tx", "rx"; 2129def88eb4SDragan Simic power-domains = <&power RK3588_PD_AUDIO>; 2130def88eb4SDragan Simic pinctrl-names = "default"; 2131def88eb4SDragan Simic pinctrl-0 = <&i2s2m1_lrck 2132def88eb4SDragan Simic &i2s2m1_sclk 2133def88eb4SDragan Simic &i2s2m1_sdi 2134def88eb4SDragan Simic &i2s2m1_sdo>; 2135def88eb4SDragan Simic #sound-dai-cells = <0>; 2136def88eb4SDragan Simic status = "disabled"; 2137def88eb4SDragan Simic }; 2138def88eb4SDragan Simic 2139def88eb4SDragan Simic i2s3_2ch: i2s@fe4a0000 { 2140def88eb4SDragan Simic compatible = "rockchip,rk3588-i2s", "rockchip,rk3066-i2s"; 2141def88eb4SDragan Simic reg = <0x0 0xfe4a0000 0x0 0x1000>; 2142def88eb4SDragan Simic interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH 0>; 2143def88eb4SDragan Simic clocks = <&cru MCLK_I2S3_2CH>, <&cru HCLK_I2S3_2CH>; 2144def88eb4SDragan Simic clock-names = "i2s_clk", "i2s_hclk"; 2145def88eb4SDragan Simic assigned-clocks = <&cru CLK_I2S3_2CH_SRC>; 2146def88eb4SDragan Simic assigned-clock-parents = <&cru PLL_AUPLL>; 2147def88eb4SDragan Simic dmas = <&dmac1 2>, <&dmac1 3>; 2148def88eb4SDragan Simic dma-names = "tx", "rx"; 2149def88eb4SDragan Simic power-domains = <&power RK3588_PD_AUDIO>; 2150def88eb4SDragan Simic pinctrl-names = "default"; 2151def88eb4SDragan Simic pinctrl-0 = <&i2s3_lrck 2152def88eb4SDragan Simic &i2s3_sclk 2153def88eb4SDragan Simic &i2s3_sdi 2154def88eb4SDragan Simic &i2s3_sdo>; 2155def88eb4SDragan Simic #sound-dai-cells = <0>; 2156def88eb4SDragan Simic status = "disabled"; 2157def88eb4SDragan Simic }; 2158def88eb4SDragan Simic 2159271ba4d6SAlexey Charkov spdif_tx0: spdif-tx@fe4e0000 { 2160271ba4d6SAlexey Charkov compatible = "rockchip,rk3588-spdif", "rockchip,rk3568-spdif"; 2161271ba4d6SAlexey Charkov reg = <0x0 0xfe4e0000 0x0 0x1000>; 2162271ba4d6SAlexey Charkov assigned-clock-parents = <&cru PLL_AUPLL>; 2163271ba4d6SAlexey Charkov assigned-clocks = <&cru CLK_SPDIF0_SRC>; 2164271ba4d6SAlexey Charkov clock-names = "mclk", "hclk"; 2165271ba4d6SAlexey Charkov clocks = <&cru MCLK_SPDIF0>, <&cru HCLK_SPDIF0>; 2166271ba4d6SAlexey Charkov dma-names = "tx"; 2167271ba4d6SAlexey Charkov dmas = <&dmac0 5>; 2168271ba4d6SAlexey Charkov interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 2169271ba4d6SAlexey Charkov pinctrl-0 = <&spdif0m0_tx>; 2170271ba4d6SAlexey Charkov pinctrl-names = "default"; 2171271ba4d6SAlexey Charkov power-domains = <&power RK3588_PD_AUDIO>; 2172271ba4d6SAlexey Charkov #sound-dai-cells = <0>; 2173271ba4d6SAlexey Charkov status = "disabled"; 2174271ba4d6SAlexey Charkov }; 2175271ba4d6SAlexey Charkov 2176271ba4d6SAlexey Charkov spdif_tx1: spdif-tx@fe4f0000 { 2177271ba4d6SAlexey Charkov compatible = "rockchip,rk3588-spdif", "rockchip,rk3568-spdif"; 2178271ba4d6SAlexey Charkov reg = <0x0 0xfe4f0000 0x0 0x1000>; 2179271ba4d6SAlexey Charkov assigned-clock-parents = <&cru PLL_AUPLL>; 2180271ba4d6SAlexey Charkov assigned-clocks = <&cru CLK_SPDIF1_SRC>; 2181271ba4d6SAlexey Charkov clock-names = "mclk", "hclk"; 2182271ba4d6SAlexey Charkov clocks = <&cru MCLK_SPDIF1>, <&cru HCLK_SPDIF1>; 2183271ba4d6SAlexey Charkov dma-names = "tx"; 2184271ba4d6SAlexey Charkov dmas = <&dmac1 5>; 2185271ba4d6SAlexey Charkov interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 2186271ba4d6SAlexey Charkov pinctrl-0 = <&spdif1m0_tx>; 2187271ba4d6SAlexey Charkov pinctrl-names = "default"; 2188271ba4d6SAlexey Charkov power-domains = <&power RK3588_PD_AUDIO>; 2189271ba4d6SAlexey Charkov #sound-dai-cells = <0>; 2190271ba4d6SAlexey Charkov status = "disabled"; 2191271ba4d6SAlexey Charkov }; 2192271ba4d6SAlexey Charkov 2193def88eb4SDragan Simic gic: interrupt-controller@fe600000 { 2194def88eb4SDragan Simic compatible = "arm,gic-v3"; 2195def88eb4SDragan Simic reg = <0x0 0xfe600000 0 0x10000>, /* GICD */ 2196def88eb4SDragan Simic <0x0 0xfe680000 0 0x100000>; /* GICR */ 2197def88eb4SDragan Simic interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 2198def88eb4SDragan Simic interrupt-controller; 219933b561ebSDragan Simic dma-noncoherent; 2200def88eb4SDragan Simic mbi-alias = <0x0 0xfe610000>; 2201def88eb4SDragan Simic mbi-ranges = <424 56>; 2202def88eb4SDragan Simic msi-controller; 2203def88eb4SDragan Simic ranges; 2204def88eb4SDragan Simic #address-cells = <2>; 2205def88eb4SDragan Simic #interrupt-cells = <4>; 2206def88eb4SDragan Simic #size-cells = <2>; 2207def88eb4SDragan Simic 2208def88eb4SDragan Simic its0: msi-controller@fe640000 { 2209def88eb4SDragan Simic compatible = "arm,gic-v3-its"; 2210def88eb4SDragan Simic reg = <0x0 0xfe640000 0x0 0x20000>; 221133b561ebSDragan Simic dma-noncoherent; 2212def88eb4SDragan Simic msi-controller; 2213def88eb4SDragan Simic #msi-cells = <1>; 2214def88eb4SDragan Simic }; 2215def88eb4SDragan Simic 2216def88eb4SDragan Simic its1: msi-controller@fe660000 { 2217def88eb4SDragan Simic compatible = "arm,gic-v3-its"; 2218def88eb4SDragan Simic reg = <0x0 0xfe660000 0x0 0x20000>; 221933b561ebSDragan Simic dma-noncoherent; 2220def88eb4SDragan Simic msi-controller; 2221def88eb4SDragan Simic #msi-cells = <1>; 2222def88eb4SDragan Simic }; 2223def88eb4SDragan Simic 2224def88eb4SDragan Simic ppi-partitions { 2225def88eb4SDragan Simic ppi_partition0: interrupt-partition-0 { 2226def88eb4SDragan Simic affinity = <&cpu_l0 &cpu_l1 &cpu_l2 &cpu_l3>; 2227def88eb4SDragan Simic }; 2228def88eb4SDragan Simic 2229def88eb4SDragan Simic ppi_partition1: interrupt-partition-1 { 2230def88eb4SDragan Simic affinity = <&cpu_b0 &cpu_b1 &cpu_b2 &cpu_b3>; 2231def88eb4SDragan Simic }; 2232def88eb4SDragan Simic }; 2233def88eb4SDragan Simic }; 2234def88eb4SDragan Simic 2235def88eb4SDragan Simic dmac0: dma-controller@fea10000 { 2236def88eb4SDragan Simic compatible = "arm,pl330", "arm,primecell"; 2237def88eb4SDragan Simic reg = <0x0 0xfea10000 0x0 0x4000>; 2238def88eb4SDragan Simic interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH 0>, 2239def88eb4SDragan Simic <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH 0>; 2240def88eb4SDragan Simic arm,pl330-periph-burst; 2241def88eb4SDragan Simic clocks = <&cru ACLK_DMAC0>; 2242def88eb4SDragan Simic clock-names = "apb_pclk"; 2243def88eb4SDragan Simic #dma-cells = <1>; 2244def88eb4SDragan Simic }; 2245def88eb4SDragan Simic 2246def88eb4SDragan Simic dmac1: dma-controller@fea30000 { 2247def88eb4SDragan Simic compatible = "arm,pl330", "arm,primecell"; 2248def88eb4SDragan Simic reg = <0x0 0xfea30000 0x0 0x4000>; 2249def88eb4SDragan Simic interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH 0>, 2250def88eb4SDragan Simic <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH 0>; 2251def88eb4SDragan Simic arm,pl330-periph-burst; 2252def88eb4SDragan Simic clocks = <&cru ACLK_DMAC1>; 2253def88eb4SDragan Simic clock-names = "apb_pclk"; 2254def88eb4SDragan Simic #dma-cells = <1>; 2255def88eb4SDragan Simic }; 2256def88eb4SDragan Simic 2257def88eb4SDragan Simic i2c1: i2c@fea90000 { 2258def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2259def88eb4SDragan Simic reg = <0x0 0xfea90000 0x0 0x1000>; 2260def88eb4SDragan Simic clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 2261def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2262def88eb4SDragan Simic interrupts = <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH 0>; 2263def88eb4SDragan Simic pinctrl-0 = <&i2c1m0_xfer>; 2264def88eb4SDragan Simic pinctrl-names = "default"; 2265def88eb4SDragan Simic #address-cells = <1>; 2266def88eb4SDragan Simic #size-cells = <0>; 2267def88eb4SDragan Simic status = "disabled"; 2268def88eb4SDragan Simic }; 2269def88eb4SDragan Simic 2270def88eb4SDragan Simic i2c2: i2c@feaa0000 { 2271def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2272def88eb4SDragan Simic reg = <0x0 0xfeaa0000 0x0 0x1000>; 2273def88eb4SDragan Simic clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>; 2274def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2275def88eb4SDragan Simic interrupts = <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH 0>; 2276def88eb4SDragan Simic pinctrl-0 = <&i2c2m0_xfer>; 2277def88eb4SDragan Simic pinctrl-names = "default"; 2278def88eb4SDragan Simic #address-cells = <1>; 2279def88eb4SDragan Simic #size-cells = <0>; 2280def88eb4SDragan Simic status = "disabled"; 2281def88eb4SDragan Simic }; 2282def88eb4SDragan Simic 2283def88eb4SDragan Simic i2c3: i2c@feab0000 { 2284def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2285def88eb4SDragan Simic reg = <0x0 0xfeab0000 0x0 0x1000>; 2286def88eb4SDragan Simic clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 2287def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2288def88eb4SDragan Simic interrupts = <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH 0>; 2289def88eb4SDragan Simic pinctrl-0 = <&i2c3m0_xfer>; 2290def88eb4SDragan Simic pinctrl-names = "default"; 2291def88eb4SDragan Simic #address-cells = <1>; 2292def88eb4SDragan Simic #size-cells = <0>; 2293def88eb4SDragan Simic status = "disabled"; 2294def88eb4SDragan Simic }; 2295def88eb4SDragan Simic 2296def88eb4SDragan Simic i2c4: i2c@feac0000 { 2297def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2298def88eb4SDragan Simic reg = <0x0 0xfeac0000 0x0 0x1000>; 2299def88eb4SDragan Simic clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 2300def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2301def88eb4SDragan Simic interrupts = <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH 0>; 2302def88eb4SDragan Simic pinctrl-0 = <&i2c4m0_xfer>; 2303def88eb4SDragan Simic pinctrl-names = "default"; 2304def88eb4SDragan Simic #address-cells = <1>; 2305def88eb4SDragan Simic #size-cells = <0>; 2306def88eb4SDragan Simic status = "disabled"; 2307def88eb4SDragan Simic }; 2308def88eb4SDragan Simic 2309def88eb4SDragan Simic i2c5: i2c@fead0000 { 2310def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2311def88eb4SDragan Simic reg = <0x0 0xfead0000 0x0 0x1000>; 2312def88eb4SDragan Simic clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>; 2313def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2314def88eb4SDragan Simic interrupts = <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH 0>; 2315def88eb4SDragan Simic pinctrl-0 = <&i2c5m0_xfer>; 2316def88eb4SDragan Simic pinctrl-names = "default"; 2317def88eb4SDragan Simic #address-cells = <1>; 2318def88eb4SDragan Simic #size-cells = <0>; 2319def88eb4SDragan Simic status = "disabled"; 2320def88eb4SDragan Simic }; 2321def88eb4SDragan Simic 2322def88eb4SDragan Simic timer0: timer@feae0000 { 2323def88eb4SDragan Simic compatible = "rockchip,rk3588-timer", "rockchip,rk3288-timer"; 2324def88eb4SDragan Simic reg = <0x0 0xfeae0000 0x0 0x20>; 2325def88eb4SDragan Simic interrupts = <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH 0>; 2326def88eb4SDragan Simic clocks = <&cru PCLK_BUSTIMER0>, <&cru CLK_BUSTIMER0>; 2327def88eb4SDragan Simic clock-names = "pclk", "timer"; 2328def88eb4SDragan Simic }; 2329def88eb4SDragan Simic 2330def88eb4SDragan Simic wdt: watchdog@feaf0000 { 2331def88eb4SDragan Simic compatible = "rockchip,rk3588-wdt", "snps,dw-wdt"; 2332def88eb4SDragan Simic reg = <0x0 0xfeaf0000 0x0 0x100>; 2333def88eb4SDragan Simic clocks = <&cru TCLK_WDT0>, <&cru PCLK_WDT0>; 2334def88eb4SDragan Simic clock-names = "tclk", "pclk"; 2335def88eb4SDragan Simic interrupts = <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH 0>; 2336def88eb4SDragan Simic }; 2337def88eb4SDragan Simic 2338def88eb4SDragan Simic spi0: spi@feb00000 { 2339def88eb4SDragan Simic compatible = "rockchip,rk3588-spi", "rockchip,rk3066-spi"; 2340def88eb4SDragan Simic reg = <0x0 0xfeb00000 0x0 0x1000>; 2341def88eb4SDragan Simic interrupts = <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH 0>; 2342def88eb4SDragan Simic clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>; 2343def88eb4SDragan Simic clock-names = "spiclk", "apb_pclk"; 2344def88eb4SDragan Simic dmas = <&dmac0 14>, <&dmac0 15>; 2345def88eb4SDragan Simic dma-names = "tx", "rx"; 2346def88eb4SDragan Simic num-cs = <2>; 2347def88eb4SDragan Simic pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>; 2348def88eb4SDragan Simic pinctrl-names = "default"; 2349def88eb4SDragan Simic #address-cells = <1>; 2350def88eb4SDragan Simic #size-cells = <0>; 2351def88eb4SDragan Simic status = "disabled"; 2352def88eb4SDragan Simic }; 2353def88eb4SDragan Simic 2354def88eb4SDragan Simic spi1: spi@feb10000 { 2355def88eb4SDragan Simic compatible = "rockchip,rk3588-spi", "rockchip,rk3066-spi"; 2356def88eb4SDragan Simic reg = <0x0 0xfeb10000 0x0 0x1000>; 2357def88eb4SDragan Simic interrupts = <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH 0>; 2358def88eb4SDragan Simic clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 2359def88eb4SDragan Simic clock-names = "spiclk", "apb_pclk"; 2360def88eb4SDragan Simic dmas = <&dmac0 16>, <&dmac0 17>; 2361def88eb4SDragan Simic dma-names = "tx", "rx"; 2362def88eb4SDragan Simic num-cs = <2>; 2363def88eb4SDragan Simic pinctrl-0 = <&spi1m1_cs0 &spi1m1_cs1 &spi1m1_pins>; 2364def88eb4SDragan Simic pinctrl-names = "default"; 2365def88eb4SDragan Simic #address-cells = <1>; 2366def88eb4SDragan Simic #size-cells = <0>; 2367def88eb4SDragan Simic status = "disabled"; 2368def88eb4SDragan Simic }; 2369def88eb4SDragan Simic 2370def88eb4SDragan Simic spi2: spi@feb20000 { 2371def88eb4SDragan Simic compatible = "rockchip,rk3588-spi", "rockchip,rk3066-spi"; 2372def88eb4SDragan Simic reg = <0x0 0xfeb20000 0x0 0x1000>; 2373def88eb4SDragan Simic interrupts = <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH 0>; 2374def88eb4SDragan Simic clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>; 2375def88eb4SDragan Simic clock-names = "spiclk", "apb_pclk"; 2376def88eb4SDragan Simic dmas = <&dmac1 15>, <&dmac1 16>; 2377def88eb4SDragan Simic dma-names = "tx", "rx"; 2378def88eb4SDragan Simic num-cs = <2>; 2379def88eb4SDragan Simic pinctrl-0 = <&spi2m2_cs0 &spi2m2_cs1 &spi2m2_pins>; 2380def88eb4SDragan Simic pinctrl-names = "default"; 2381def88eb4SDragan Simic #address-cells = <1>; 2382def88eb4SDragan Simic #size-cells = <0>; 2383def88eb4SDragan Simic status = "disabled"; 2384def88eb4SDragan Simic }; 2385def88eb4SDragan Simic 2386def88eb4SDragan Simic spi3: spi@feb30000 { 2387def88eb4SDragan Simic compatible = "rockchip,rk3588-spi", "rockchip,rk3066-spi"; 2388def88eb4SDragan Simic reg = <0x0 0xfeb30000 0x0 0x1000>; 2389def88eb4SDragan Simic interrupts = <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH 0>; 2390def88eb4SDragan Simic clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>; 2391def88eb4SDragan Simic clock-names = "spiclk", "apb_pclk"; 2392def88eb4SDragan Simic dmas = <&dmac1 17>, <&dmac1 18>; 2393def88eb4SDragan Simic dma-names = "tx", "rx"; 2394def88eb4SDragan Simic num-cs = <2>; 2395def88eb4SDragan Simic pinctrl-0 = <&spi3m1_cs0 &spi3m1_cs1 &spi3m1_pins>; 2396def88eb4SDragan Simic pinctrl-names = "default"; 2397def88eb4SDragan Simic #address-cells = <1>; 2398def88eb4SDragan Simic #size-cells = <0>; 2399def88eb4SDragan Simic status = "disabled"; 2400def88eb4SDragan Simic }; 2401def88eb4SDragan Simic 2402def88eb4SDragan Simic uart1: serial@feb40000 { 2403def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2404def88eb4SDragan Simic reg = <0x0 0xfeb40000 0x0 0x100>; 2405def88eb4SDragan Simic interrupts = <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH 0>; 2406def88eb4SDragan Simic clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 2407def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2408def88eb4SDragan Simic dmas = <&dmac0 8>, <&dmac0 9>; 2409def88eb4SDragan Simic dma-names = "tx", "rx"; 2410def88eb4SDragan Simic pinctrl-0 = <&uart1m1_xfer>; 2411def88eb4SDragan Simic pinctrl-names = "default"; 2412def88eb4SDragan Simic reg-io-width = <4>; 2413def88eb4SDragan Simic reg-shift = <2>; 2414def88eb4SDragan Simic status = "disabled"; 2415def88eb4SDragan Simic }; 2416def88eb4SDragan Simic 2417def88eb4SDragan Simic uart2: serial@feb50000 { 2418def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2419def88eb4SDragan Simic reg = <0x0 0xfeb50000 0x0 0x100>; 2420def88eb4SDragan Simic interrupts = <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH 0>; 2421def88eb4SDragan Simic clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 2422def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2423def88eb4SDragan Simic dmas = <&dmac0 10>, <&dmac0 11>; 2424def88eb4SDragan Simic dma-names = "tx", "rx"; 2425def88eb4SDragan Simic pinctrl-0 = <&uart2m1_xfer>; 2426def88eb4SDragan Simic pinctrl-names = "default"; 2427def88eb4SDragan Simic reg-io-width = <4>; 2428def88eb4SDragan Simic reg-shift = <2>; 2429def88eb4SDragan Simic status = "disabled"; 2430def88eb4SDragan Simic }; 2431def88eb4SDragan Simic 2432def88eb4SDragan Simic uart3: serial@feb60000 { 2433def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2434def88eb4SDragan Simic reg = <0x0 0xfeb60000 0x0 0x100>; 2435def88eb4SDragan Simic interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH 0>; 2436def88eb4SDragan Simic clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 2437def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2438def88eb4SDragan Simic dmas = <&dmac0 12>, <&dmac0 13>; 2439def88eb4SDragan Simic dma-names = "tx", "rx"; 2440def88eb4SDragan Simic pinctrl-0 = <&uart3m1_xfer>; 2441def88eb4SDragan Simic pinctrl-names = "default"; 2442def88eb4SDragan Simic reg-io-width = <4>; 2443def88eb4SDragan Simic reg-shift = <2>; 2444def88eb4SDragan Simic status = "disabled"; 2445def88eb4SDragan Simic }; 2446def88eb4SDragan Simic 2447def88eb4SDragan Simic uart4: serial@feb70000 { 2448def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2449def88eb4SDragan Simic reg = <0x0 0xfeb70000 0x0 0x100>; 2450def88eb4SDragan Simic interrupts = <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH 0>; 2451def88eb4SDragan Simic clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 2452def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2453def88eb4SDragan Simic dmas = <&dmac1 9>, <&dmac1 10>; 2454def88eb4SDragan Simic dma-names = "tx", "rx"; 2455def88eb4SDragan Simic pinctrl-0 = <&uart4m1_xfer>; 2456def88eb4SDragan Simic pinctrl-names = "default"; 2457def88eb4SDragan Simic reg-io-width = <4>; 2458def88eb4SDragan Simic reg-shift = <2>; 2459def88eb4SDragan Simic status = "disabled"; 2460def88eb4SDragan Simic }; 2461def88eb4SDragan Simic 2462def88eb4SDragan Simic uart5: serial@feb80000 { 2463def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2464def88eb4SDragan Simic reg = <0x0 0xfeb80000 0x0 0x100>; 2465def88eb4SDragan Simic interrupts = <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH 0>; 2466def88eb4SDragan Simic clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 2467def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2468def88eb4SDragan Simic dmas = <&dmac1 11>, <&dmac1 12>; 2469def88eb4SDragan Simic dma-names = "tx", "rx"; 2470def88eb4SDragan Simic pinctrl-0 = <&uart5m1_xfer>; 2471def88eb4SDragan Simic pinctrl-names = "default"; 2472def88eb4SDragan Simic reg-io-width = <4>; 2473def88eb4SDragan Simic reg-shift = <2>; 2474def88eb4SDragan Simic status = "disabled"; 2475def88eb4SDragan Simic }; 2476def88eb4SDragan Simic 2477def88eb4SDragan Simic uart6: serial@feb90000 { 2478def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2479def88eb4SDragan Simic reg = <0x0 0xfeb90000 0x0 0x100>; 2480def88eb4SDragan Simic interrupts = <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH 0>; 2481def88eb4SDragan Simic clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>; 2482def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2483def88eb4SDragan Simic dmas = <&dmac1 13>, <&dmac1 14>; 2484def88eb4SDragan Simic dma-names = "tx", "rx"; 2485def88eb4SDragan Simic pinctrl-0 = <&uart6m1_xfer>; 2486def88eb4SDragan Simic pinctrl-names = "default"; 2487def88eb4SDragan Simic reg-io-width = <4>; 2488def88eb4SDragan Simic reg-shift = <2>; 2489def88eb4SDragan Simic status = "disabled"; 2490def88eb4SDragan Simic }; 2491def88eb4SDragan Simic 2492def88eb4SDragan Simic uart7: serial@feba0000 { 2493def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2494def88eb4SDragan Simic reg = <0x0 0xfeba0000 0x0 0x100>; 2495def88eb4SDragan Simic interrupts = <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH 0>; 2496def88eb4SDragan Simic clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>; 2497def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2498def88eb4SDragan Simic dmas = <&dmac2 7>, <&dmac2 8>; 2499def88eb4SDragan Simic dma-names = "tx", "rx"; 2500def88eb4SDragan Simic pinctrl-0 = <&uart7m1_xfer>; 2501def88eb4SDragan Simic pinctrl-names = "default"; 2502def88eb4SDragan Simic reg-io-width = <4>; 2503def88eb4SDragan Simic reg-shift = <2>; 2504def88eb4SDragan Simic status = "disabled"; 2505def88eb4SDragan Simic }; 2506def88eb4SDragan Simic 2507def88eb4SDragan Simic uart8: serial@febb0000 { 2508def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2509def88eb4SDragan Simic reg = <0x0 0xfebb0000 0x0 0x100>; 2510def88eb4SDragan Simic interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH 0>; 2511def88eb4SDragan Simic clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>; 2512def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2513def88eb4SDragan Simic dmas = <&dmac2 9>, <&dmac2 10>; 2514def88eb4SDragan Simic dma-names = "tx", "rx"; 2515def88eb4SDragan Simic pinctrl-0 = <&uart8m1_xfer>; 2516def88eb4SDragan Simic pinctrl-names = "default"; 2517def88eb4SDragan Simic reg-io-width = <4>; 2518def88eb4SDragan Simic reg-shift = <2>; 2519def88eb4SDragan Simic status = "disabled"; 2520def88eb4SDragan Simic }; 2521def88eb4SDragan Simic 2522def88eb4SDragan Simic uart9: serial@febc0000 { 2523def88eb4SDragan Simic compatible = "rockchip,rk3588-uart", "snps,dw-apb-uart"; 2524def88eb4SDragan Simic reg = <0x0 0xfebc0000 0x0 0x100>; 2525def88eb4SDragan Simic interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH 0>; 2526def88eb4SDragan Simic clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>; 2527def88eb4SDragan Simic clock-names = "baudclk", "apb_pclk"; 2528def88eb4SDragan Simic dmas = <&dmac2 11>, <&dmac2 12>; 2529def88eb4SDragan Simic dma-names = "tx", "rx"; 2530def88eb4SDragan Simic pinctrl-0 = <&uart9m1_xfer>; 2531def88eb4SDragan Simic pinctrl-names = "default"; 2532def88eb4SDragan Simic reg-io-width = <4>; 2533def88eb4SDragan Simic reg-shift = <2>; 2534def88eb4SDragan Simic status = "disabled"; 2535def88eb4SDragan Simic }; 2536def88eb4SDragan Simic 2537def88eb4SDragan Simic pwm4: pwm@febd0000 { 2538def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2539def88eb4SDragan Simic reg = <0x0 0xfebd0000 0x0 0x10>; 2540def88eb4SDragan Simic clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 2541def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2542def88eb4SDragan Simic pinctrl-0 = <&pwm4m0_pins>; 2543def88eb4SDragan Simic pinctrl-names = "default"; 2544def88eb4SDragan Simic #pwm-cells = <3>; 2545def88eb4SDragan Simic status = "disabled"; 2546def88eb4SDragan Simic }; 2547def88eb4SDragan Simic 2548def88eb4SDragan Simic pwm5: pwm@febd0010 { 2549def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2550def88eb4SDragan Simic reg = <0x0 0xfebd0010 0x0 0x10>; 2551def88eb4SDragan Simic clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 2552def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2553def88eb4SDragan Simic pinctrl-0 = <&pwm5m0_pins>; 2554def88eb4SDragan Simic pinctrl-names = "default"; 2555def88eb4SDragan Simic #pwm-cells = <3>; 2556def88eb4SDragan Simic status = "disabled"; 2557def88eb4SDragan Simic }; 2558def88eb4SDragan Simic 2559def88eb4SDragan Simic pwm6: pwm@febd0020 { 2560def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2561def88eb4SDragan Simic reg = <0x0 0xfebd0020 0x0 0x10>; 2562def88eb4SDragan Simic clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 2563def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2564def88eb4SDragan Simic pinctrl-0 = <&pwm6m0_pins>; 2565def88eb4SDragan Simic pinctrl-names = "default"; 2566def88eb4SDragan Simic #pwm-cells = <3>; 2567def88eb4SDragan Simic status = "disabled"; 2568def88eb4SDragan Simic }; 2569def88eb4SDragan Simic 2570def88eb4SDragan Simic pwm7: pwm@febd0030 { 2571def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2572def88eb4SDragan Simic reg = <0x0 0xfebd0030 0x0 0x10>; 2573def88eb4SDragan Simic clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>; 2574def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2575def88eb4SDragan Simic pinctrl-0 = <&pwm7m0_pins>; 2576def88eb4SDragan Simic pinctrl-names = "default"; 2577def88eb4SDragan Simic #pwm-cells = <3>; 2578def88eb4SDragan Simic status = "disabled"; 2579def88eb4SDragan Simic }; 2580def88eb4SDragan Simic 2581def88eb4SDragan Simic pwm8: pwm@febe0000 { 2582def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2583def88eb4SDragan Simic reg = <0x0 0xfebe0000 0x0 0x10>; 2584def88eb4SDragan Simic clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 2585def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2586def88eb4SDragan Simic pinctrl-0 = <&pwm8m0_pins>; 2587def88eb4SDragan Simic pinctrl-names = "default"; 2588def88eb4SDragan Simic #pwm-cells = <3>; 2589def88eb4SDragan Simic status = "disabled"; 2590def88eb4SDragan Simic }; 2591def88eb4SDragan Simic 2592def88eb4SDragan Simic pwm9: pwm@febe0010 { 2593def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2594def88eb4SDragan Simic reg = <0x0 0xfebe0010 0x0 0x10>; 2595def88eb4SDragan Simic clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 2596def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2597def88eb4SDragan Simic pinctrl-0 = <&pwm9m0_pins>; 2598def88eb4SDragan Simic pinctrl-names = "default"; 2599def88eb4SDragan Simic #pwm-cells = <3>; 2600def88eb4SDragan Simic status = "disabled"; 2601def88eb4SDragan Simic }; 2602def88eb4SDragan Simic 2603def88eb4SDragan Simic pwm10: pwm@febe0020 { 2604def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2605def88eb4SDragan Simic reg = <0x0 0xfebe0020 0x0 0x10>; 2606def88eb4SDragan Simic clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 2607def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2608def88eb4SDragan Simic pinctrl-0 = <&pwm10m0_pins>; 2609def88eb4SDragan Simic pinctrl-names = "default"; 2610def88eb4SDragan Simic #pwm-cells = <3>; 2611def88eb4SDragan Simic status = "disabled"; 2612def88eb4SDragan Simic }; 2613def88eb4SDragan Simic 2614def88eb4SDragan Simic pwm11: pwm@febe0030 { 2615def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2616def88eb4SDragan Simic reg = <0x0 0xfebe0030 0x0 0x10>; 2617def88eb4SDragan Simic clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>; 2618def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2619def88eb4SDragan Simic pinctrl-0 = <&pwm11m0_pins>; 2620def88eb4SDragan Simic pinctrl-names = "default"; 2621def88eb4SDragan Simic #pwm-cells = <3>; 2622def88eb4SDragan Simic status = "disabled"; 2623def88eb4SDragan Simic }; 2624def88eb4SDragan Simic 2625def88eb4SDragan Simic pwm12: pwm@febf0000 { 2626def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2627def88eb4SDragan Simic reg = <0x0 0xfebf0000 0x0 0x10>; 2628def88eb4SDragan Simic clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>; 2629def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2630def88eb4SDragan Simic pinctrl-0 = <&pwm12m0_pins>; 2631def88eb4SDragan Simic pinctrl-names = "default"; 2632def88eb4SDragan Simic #pwm-cells = <3>; 2633def88eb4SDragan Simic status = "disabled"; 2634def88eb4SDragan Simic }; 2635def88eb4SDragan Simic 2636def88eb4SDragan Simic pwm13: pwm@febf0010 { 2637def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2638def88eb4SDragan Simic reg = <0x0 0xfebf0010 0x0 0x10>; 2639def88eb4SDragan Simic clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>; 2640def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2641def88eb4SDragan Simic pinctrl-0 = <&pwm13m0_pins>; 2642def88eb4SDragan Simic pinctrl-names = "default"; 2643def88eb4SDragan Simic #pwm-cells = <3>; 2644def88eb4SDragan Simic status = "disabled"; 2645def88eb4SDragan Simic }; 2646def88eb4SDragan Simic 2647def88eb4SDragan Simic pwm14: pwm@febf0020 { 2648def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2649def88eb4SDragan Simic reg = <0x0 0xfebf0020 0x0 0x10>; 2650def88eb4SDragan Simic clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>; 2651def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2652def88eb4SDragan Simic pinctrl-0 = <&pwm14m0_pins>; 2653def88eb4SDragan Simic pinctrl-names = "default"; 2654def88eb4SDragan Simic #pwm-cells = <3>; 2655def88eb4SDragan Simic status = "disabled"; 2656def88eb4SDragan Simic }; 2657def88eb4SDragan Simic 2658def88eb4SDragan Simic pwm15: pwm@febf0030 { 2659def88eb4SDragan Simic compatible = "rockchip,rk3588-pwm", "rockchip,rk3328-pwm"; 2660def88eb4SDragan Simic reg = <0x0 0xfebf0030 0x0 0x10>; 2661def88eb4SDragan Simic clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>; 2662def88eb4SDragan Simic clock-names = "pwm", "pclk"; 2663def88eb4SDragan Simic pinctrl-0 = <&pwm15m0_pins>; 2664def88eb4SDragan Simic pinctrl-names = "default"; 2665def88eb4SDragan Simic #pwm-cells = <3>; 2666def88eb4SDragan Simic status = "disabled"; 2667def88eb4SDragan Simic }; 2668def88eb4SDragan Simic 2669510cd9e6SAlexey Charkov thermal_zones: thermal-zones { 2670510cd9e6SAlexey Charkov /* sensor near the center of the SoC */ 2671510cd9e6SAlexey Charkov package_thermal: package-thermal { 2672510cd9e6SAlexey Charkov polling-delay-passive = <0>; 2673510cd9e6SAlexey Charkov polling-delay = <0>; 2674510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 0>; 2675510cd9e6SAlexey Charkov 2676510cd9e6SAlexey Charkov trips { 2677510cd9e6SAlexey Charkov package_crit: package-crit { 2678510cd9e6SAlexey Charkov temperature = <115000>; 2679510cd9e6SAlexey Charkov hysteresis = <0>; 2680510cd9e6SAlexey Charkov type = "critical"; 2681510cd9e6SAlexey Charkov }; 2682510cd9e6SAlexey Charkov }; 2683510cd9e6SAlexey Charkov }; 2684510cd9e6SAlexey Charkov 2685510cd9e6SAlexey Charkov /* sensor between A76 cores 0 and 1 */ 2686510cd9e6SAlexey Charkov bigcore0_thermal: bigcore0-thermal { 2687510cd9e6SAlexey Charkov polling-delay-passive = <100>; 2688510cd9e6SAlexey Charkov polling-delay = <0>; 2689510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 1>; 2690510cd9e6SAlexey Charkov 2691510cd9e6SAlexey Charkov trips { 2692510cd9e6SAlexey Charkov bigcore0_alert: bigcore0-alert { 2693510cd9e6SAlexey Charkov temperature = <85000>; 2694510cd9e6SAlexey Charkov hysteresis = <2000>; 2695510cd9e6SAlexey Charkov type = "passive"; 2696510cd9e6SAlexey Charkov }; 2697510cd9e6SAlexey Charkov 2698510cd9e6SAlexey Charkov bigcore0_crit: bigcore0-crit { 2699510cd9e6SAlexey Charkov temperature = <115000>; 2700510cd9e6SAlexey Charkov hysteresis = <0>; 2701510cd9e6SAlexey Charkov type = "critical"; 2702510cd9e6SAlexey Charkov }; 2703510cd9e6SAlexey Charkov }; 2704510cd9e6SAlexey Charkov 2705510cd9e6SAlexey Charkov cooling-maps { 2706510cd9e6SAlexey Charkov map0 { 2707510cd9e6SAlexey Charkov trip = <&bigcore0_alert>; 2708510cd9e6SAlexey Charkov cooling-device = 2709510cd9e6SAlexey Charkov <&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2710510cd9e6SAlexey Charkov <&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 2711510cd9e6SAlexey Charkov }; 2712510cd9e6SAlexey Charkov }; 2713510cd9e6SAlexey Charkov }; 2714510cd9e6SAlexey Charkov 2715510cd9e6SAlexey Charkov /* sensor between A76 cores 2 and 3 */ 2716510cd9e6SAlexey Charkov bigcore2_thermal: bigcore2-thermal { 2717510cd9e6SAlexey Charkov polling-delay-passive = <100>; 2718510cd9e6SAlexey Charkov polling-delay = <0>; 2719510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 2>; 2720510cd9e6SAlexey Charkov 2721510cd9e6SAlexey Charkov trips { 2722510cd9e6SAlexey Charkov bigcore2_alert: bigcore2-alert { 2723510cd9e6SAlexey Charkov temperature = <85000>; 2724510cd9e6SAlexey Charkov hysteresis = <2000>; 2725510cd9e6SAlexey Charkov type = "passive"; 2726510cd9e6SAlexey Charkov }; 2727510cd9e6SAlexey Charkov 2728510cd9e6SAlexey Charkov bigcore2_crit: bigcore2-crit { 2729510cd9e6SAlexey Charkov temperature = <115000>; 2730510cd9e6SAlexey Charkov hysteresis = <0>; 2731510cd9e6SAlexey Charkov type = "critical"; 2732510cd9e6SAlexey Charkov }; 2733510cd9e6SAlexey Charkov }; 2734510cd9e6SAlexey Charkov 2735510cd9e6SAlexey Charkov cooling-maps { 2736510cd9e6SAlexey Charkov map0 { 2737510cd9e6SAlexey Charkov trip = <&bigcore2_alert>; 2738510cd9e6SAlexey Charkov cooling-device = 2739510cd9e6SAlexey Charkov <&cpu_b2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2740510cd9e6SAlexey Charkov <&cpu_b3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 2741510cd9e6SAlexey Charkov }; 2742510cd9e6SAlexey Charkov }; 2743510cd9e6SAlexey Charkov }; 2744510cd9e6SAlexey Charkov 2745510cd9e6SAlexey Charkov /* sensor between the four A55 cores */ 2746510cd9e6SAlexey Charkov little_core_thermal: littlecore-thermal { 2747510cd9e6SAlexey Charkov polling-delay-passive = <100>; 2748510cd9e6SAlexey Charkov polling-delay = <0>; 2749510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 3>; 2750510cd9e6SAlexey Charkov 2751510cd9e6SAlexey Charkov trips { 2752510cd9e6SAlexey Charkov littlecore_alert: littlecore-alert { 2753510cd9e6SAlexey Charkov temperature = <85000>; 2754510cd9e6SAlexey Charkov hysteresis = <2000>; 2755510cd9e6SAlexey Charkov type = "passive"; 2756510cd9e6SAlexey Charkov }; 2757510cd9e6SAlexey Charkov 2758510cd9e6SAlexey Charkov littlecore_crit: littlecore-crit { 2759510cd9e6SAlexey Charkov temperature = <115000>; 2760510cd9e6SAlexey Charkov hysteresis = <0>; 2761510cd9e6SAlexey Charkov type = "critical"; 2762510cd9e6SAlexey Charkov }; 2763510cd9e6SAlexey Charkov }; 2764510cd9e6SAlexey Charkov 2765510cd9e6SAlexey Charkov cooling-maps { 2766510cd9e6SAlexey Charkov map0 { 2767510cd9e6SAlexey Charkov trip = <&littlecore_alert>; 2768510cd9e6SAlexey Charkov cooling-device = 2769510cd9e6SAlexey Charkov <&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2770510cd9e6SAlexey Charkov <&cpu_l1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2771510cd9e6SAlexey Charkov <&cpu_l2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 2772510cd9e6SAlexey Charkov <&cpu_l3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 2773510cd9e6SAlexey Charkov }; 2774510cd9e6SAlexey Charkov }; 2775510cd9e6SAlexey Charkov }; 2776510cd9e6SAlexey Charkov 2777510cd9e6SAlexey Charkov /* sensor near the PD_CENTER power domain */ 2778510cd9e6SAlexey Charkov center_thermal: center-thermal { 2779510cd9e6SAlexey Charkov polling-delay-passive = <0>; 2780510cd9e6SAlexey Charkov polling-delay = <0>; 2781510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 4>; 2782510cd9e6SAlexey Charkov 2783510cd9e6SAlexey Charkov trips { 2784510cd9e6SAlexey Charkov center_crit: center-crit { 2785510cd9e6SAlexey Charkov temperature = <115000>; 2786510cd9e6SAlexey Charkov hysteresis = <0>; 2787510cd9e6SAlexey Charkov type = "critical"; 2788510cd9e6SAlexey Charkov }; 2789510cd9e6SAlexey Charkov }; 2790510cd9e6SAlexey Charkov }; 2791510cd9e6SAlexey Charkov 2792510cd9e6SAlexey Charkov gpu_thermal: gpu-thermal { 2793b78f8794SAlexey Charkov polling-delay-passive = <100>; 2794510cd9e6SAlexey Charkov polling-delay = <0>; 2795510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 5>; 2796510cd9e6SAlexey Charkov 2797510cd9e6SAlexey Charkov trips { 2798b78f8794SAlexey Charkov gpu_alert: gpu-alert { 2799b78f8794SAlexey Charkov temperature = <85000>; 2800b78f8794SAlexey Charkov hysteresis = <2000>; 2801b78f8794SAlexey Charkov type = "passive"; 2802b78f8794SAlexey Charkov }; 2803b78f8794SAlexey Charkov 2804510cd9e6SAlexey Charkov gpu_crit: gpu-crit { 2805510cd9e6SAlexey Charkov temperature = <115000>; 2806510cd9e6SAlexey Charkov hysteresis = <0>; 2807510cd9e6SAlexey Charkov type = "critical"; 2808510cd9e6SAlexey Charkov }; 2809510cd9e6SAlexey Charkov }; 2810b78f8794SAlexey Charkov 2811b78f8794SAlexey Charkov cooling-maps { 2812b78f8794SAlexey Charkov map0 { 2813b78f8794SAlexey Charkov trip = <&gpu_alert>; 2814b78f8794SAlexey Charkov cooling-device = 2815b78f8794SAlexey Charkov <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 2816b78f8794SAlexey Charkov }; 2817b78f8794SAlexey Charkov }; 2818510cd9e6SAlexey Charkov }; 2819510cd9e6SAlexey Charkov 2820510cd9e6SAlexey Charkov npu_thermal: npu-thermal { 2821510cd9e6SAlexey Charkov polling-delay-passive = <0>; 2822510cd9e6SAlexey Charkov polling-delay = <0>; 2823510cd9e6SAlexey Charkov thermal-sensors = <&tsadc 6>; 2824510cd9e6SAlexey Charkov 2825510cd9e6SAlexey Charkov trips { 2826510cd9e6SAlexey Charkov npu_crit: npu-crit { 2827510cd9e6SAlexey Charkov temperature = <115000>; 2828510cd9e6SAlexey Charkov hysteresis = <0>; 2829510cd9e6SAlexey Charkov type = "critical"; 2830510cd9e6SAlexey Charkov }; 2831510cd9e6SAlexey Charkov }; 2832510cd9e6SAlexey Charkov }; 2833510cd9e6SAlexey Charkov }; 2834510cd9e6SAlexey Charkov 2835def88eb4SDragan Simic tsadc: tsadc@fec00000 { 2836def88eb4SDragan Simic compatible = "rockchip,rk3588-tsadc"; 2837def88eb4SDragan Simic reg = <0x0 0xfec00000 0x0 0x400>; 2838def88eb4SDragan Simic interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>; 2839def88eb4SDragan Simic clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>; 2840def88eb4SDragan Simic clock-names = "tsadc", "apb_pclk"; 2841def88eb4SDragan Simic assigned-clocks = <&cru CLK_TSADC>; 2842def88eb4SDragan Simic assigned-clock-rates = <2000000>; 2843def88eb4SDragan Simic resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>; 2844def88eb4SDragan Simic reset-names = "tsadc-apb", "tsadc"; 2845def88eb4SDragan Simic rockchip,hw-tshut-temp = <120000>; 2846def88eb4SDragan Simic rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 2847def88eb4SDragan Simic rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 28485c8f9a05SAlexander Shiyan pinctrl-0 = <&tsadc_shut_org>; 28495c8f9a05SAlexander Shiyan pinctrl-1 = <&tsadc_gpio_func>; 28505c8f9a05SAlexander Shiyan pinctrl-names = "default", "sleep"; 2851def88eb4SDragan Simic #thermal-sensor-cells = <1>; 2852def88eb4SDragan Simic status = "disabled"; 2853def88eb4SDragan Simic }; 2854def88eb4SDragan Simic 2855def88eb4SDragan Simic saradc: adc@fec10000 { 2856def88eb4SDragan Simic compatible = "rockchip,rk3588-saradc"; 2857def88eb4SDragan Simic reg = <0x0 0xfec10000 0x0 0x10000>; 2858def88eb4SDragan Simic interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH 0>; 2859def88eb4SDragan Simic #io-channel-cells = <1>; 2860def88eb4SDragan Simic clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 2861def88eb4SDragan Simic clock-names = "saradc", "apb_pclk"; 2862def88eb4SDragan Simic resets = <&cru SRST_P_SARADC>; 2863def88eb4SDragan Simic reset-names = "saradc-apb"; 2864def88eb4SDragan Simic status = "disabled"; 2865def88eb4SDragan Simic }; 2866def88eb4SDragan Simic 2867def88eb4SDragan Simic i2c6: i2c@fec80000 { 2868def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2869def88eb4SDragan Simic reg = <0x0 0xfec80000 0x0 0x1000>; 2870def88eb4SDragan Simic clocks = <&cru CLK_I2C6>, <&cru PCLK_I2C6>; 2871def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2872def88eb4SDragan Simic interrupts = <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH 0>; 2873def88eb4SDragan Simic pinctrl-0 = <&i2c6m0_xfer>; 2874def88eb4SDragan Simic pinctrl-names = "default"; 2875def88eb4SDragan Simic #address-cells = <1>; 2876def88eb4SDragan Simic #size-cells = <0>; 2877def88eb4SDragan Simic status = "disabled"; 2878def88eb4SDragan Simic }; 2879def88eb4SDragan Simic 2880def88eb4SDragan Simic i2c7: i2c@fec90000 { 2881def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2882def88eb4SDragan Simic reg = <0x0 0xfec90000 0x0 0x1000>; 2883def88eb4SDragan Simic clocks = <&cru CLK_I2C7>, <&cru PCLK_I2C7>; 2884def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2885def88eb4SDragan Simic interrupts = <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH 0>; 2886def88eb4SDragan Simic pinctrl-0 = <&i2c7m0_xfer>; 2887def88eb4SDragan Simic pinctrl-names = "default"; 2888def88eb4SDragan Simic #address-cells = <1>; 2889def88eb4SDragan Simic #size-cells = <0>; 2890def88eb4SDragan Simic status = "disabled"; 2891def88eb4SDragan Simic }; 2892def88eb4SDragan Simic 2893def88eb4SDragan Simic i2c8: i2c@feca0000 { 2894def88eb4SDragan Simic compatible = "rockchip,rk3588-i2c", "rockchip,rk3399-i2c"; 2895def88eb4SDragan Simic reg = <0x0 0xfeca0000 0x0 0x1000>; 2896def88eb4SDragan Simic clocks = <&cru CLK_I2C8>, <&cru PCLK_I2C8>; 2897def88eb4SDragan Simic clock-names = "i2c", "pclk"; 2898def88eb4SDragan Simic interrupts = <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH 0>; 2899def88eb4SDragan Simic pinctrl-0 = <&i2c8m0_xfer>; 2900def88eb4SDragan Simic pinctrl-names = "default"; 2901def88eb4SDragan Simic #address-cells = <1>; 2902def88eb4SDragan Simic #size-cells = <0>; 2903def88eb4SDragan Simic status = "disabled"; 2904def88eb4SDragan Simic }; 2905def88eb4SDragan Simic 2906def88eb4SDragan Simic spi4: spi@fecb0000 { 2907def88eb4SDragan Simic compatible = "rockchip,rk3588-spi", "rockchip,rk3066-spi"; 2908def88eb4SDragan Simic reg = <0x0 0xfecb0000 0x0 0x1000>; 2909def88eb4SDragan Simic interrupts = <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH 0>; 2910def88eb4SDragan Simic clocks = <&cru CLK_SPI4>, <&cru PCLK_SPI4>; 2911def88eb4SDragan Simic clock-names = "spiclk", "apb_pclk"; 2912def88eb4SDragan Simic dmas = <&dmac2 13>, <&dmac2 14>; 2913def88eb4SDragan Simic dma-names = "tx", "rx"; 2914def88eb4SDragan Simic num-cs = <2>; 2915def88eb4SDragan Simic pinctrl-0 = <&spi4m0_cs0 &spi4m0_cs1 &spi4m0_pins>; 2916def88eb4SDragan Simic pinctrl-names = "default"; 2917def88eb4SDragan Simic #address-cells = <1>; 2918def88eb4SDragan Simic #size-cells = <0>; 2919def88eb4SDragan Simic status = "disabled"; 2920def88eb4SDragan Simic }; 2921def88eb4SDragan Simic 2922def88eb4SDragan Simic otp: efuse@fecc0000 { 2923def88eb4SDragan Simic compatible = "rockchip,rk3588-otp"; 2924def88eb4SDragan Simic reg = <0x0 0xfecc0000 0x0 0x400>; 2925def88eb4SDragan Simic clocks = <&cru CLK_OTPC_NS>, <&cru PCLK_OTPC_NS>, 2926def88eb4SDragan Simic <&cru CLK_OTP_PHY_G>, <&cru CLK_OTPC_ARB>; 2927def88eb4SDragan Simic clock-names = "otp", "apb_pclk", "phy", "arb"; 2928def88eb4SDragan Simic resets = <&cru SRST_OTPC_NS>, <&cru SRST_P_OTPC_NS>, 2929def88eb4SDragan Simic <&cru SRST_OTPC_ARB>; 2930def88eb4SDragan Simic reset-names = "otp", "apb", "arb"; 2931def88eb4SDragan Simic #address-cells = <1>; 2932def88eb4SDragan Simic #size-cells = <1>; 2933def88eb4SDragan Simic 2934def88eb4SDragan Simic cpu_code: cpu-code@2 { 2935def88eb4SDragan Simic reg = <0x02 0x2>; 2936def88eb4SDragan Simic }; 2937def88eb4SDragan Simic 2938def88eb4SDragan Simic otp_id: id@7 { 2939def88eb4SDragan Simic reg = <0x07 0x10>; 2940def88eb4SDragan Simic }; 2941def88eb4SDragan Simic 2942def88eb4SDragan Simic cpub0_leakage: cpu-leakage@17 { 2943def88eb4SDragan Simic reg = <0x17 0x1>; 2944def88eb4SDragan Simic }; 2945def88eb4SDragan Simic 2946def88eb4SDragan Simic cpub1_leakage: cpu-leakage@18 { 2947def88eb4SDragan Simic reg = <0x18 0x1>; 2948def88eb4SDragan Simic }; 2949def88eb4SDragan Simic 2950def88eb4SDragan Simic cpul_leakage: cpu-leakage@19 { 2951def88eb4SDragan Simic reg = <0x19 0x1>; 2952def88eb4SDragan Simic }; 2953def88eb4SDragan Simic 2954def88eb4SDragan Simic log_leakage: log-leakage@1a { 2955def88eb4SDragan Simic reg = <0x1a 0x1>; 2956def88eb4SDragan Simic }; 2957def88eb4SDragan Simic 2958def88eb4SDragan Simic gpu_leakage: gpu-leakage@1b { 2959def88eb4SDragan Simic reg = <0x1b 0x1>; 2960def88eb4SDragan Simic }; 2961def88eb4SDragan Simic 2962def88eb4SDragan Simic otp_cpu_version: cpu-version@1c { 2963def88eb4SDragan Simic reg = <0x1c 0x1>; 2964def88eb4SDragan Simic bits = <3 3>; 2965def88eb4SDragan Simic }; 2966def88eb4SDragan Simic 2967def88eb4SDragan Simic npu_leakage: npu-leakage@28 { 2968def88eb4SDragan Simic reg = <0x28 0x1>; 2969def88eb4SDragan Simic }; 2970def88eb4SDragan Simic 2971def88eb4SDragan Simic codec_leakage: codec-leakage@29 { 2972def88eb4SDragan Simic reg = <0x29 0x1>; 2973def88eb4SDragan Simic }; 2974def88eb4SDragan Simic }; 2975def88eb4SDragan Simic 2976def88eb4SDragan Simic dmac2: dma-controller@fed10000 { 2977def88eb4SDragan Simic compatible = "arm,pl330", "arm,primecell"; 2978def88eb4SDragan Simic reg = <0x0 0xfed10000 0x0 0x4000>; 2979def88eb4SDragan Simic interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH 0>, 2980def88eb4SDragan Simic <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH 0>; 2981def88eb4SDragan Simic arm,pl330-periph-burst; 2982def88eb4SDragan Simic clocks = <&cru ACLK_DMAC2>; 2983def88eb4SDragan Simic clock-names = "apb_pclk"; 2984def88eb4SDragan Simic #dma-cells = <1>; 2985def88eb4SDragan Simic }; 2986def88eb4SDragan Simic 29872efdb041SDamon Ding hdptxphy0: phy@fed60000 { 2988def88eb4SDragan Simic compatible = "rockchip,rk3588-hdptx-phy"; 2989def88eb4SDragan Simic reg = <0x0 0xfed60000 0x0 0x2000>; 2990def88eb4SDragan Simic clocks = <&cru CLK_USB2PHY_HDPTXRXPHY_REF>, <&cru PCLK_HDPTX0>; 2991def88eb4SDragan Simic clock-names = "ref", "apb"; 2992d0f17738SCristian Ciocaltea #clock-cells = <0>; 2993def88eb4SDragan Simic #phy-cells = <0>; 2994def88eb4SDragan Simic resets = <&cru SRST_HDPTX0>, <&cru SRST_P_HDPTX0>, 2995def88eb4SDragan Simic <&cru SRST_HDPTX0_INIT>, <&cru SRST_HDPTX0_CMN>, 2996def88eb4SDragan Simic <&cru SRST_HDPTX0_LANE>, <&cru SRST_HDPTX0_ROPLL>, 2997def88eb4SDragan Simic <&cru SRST_HDPTX0_LCPLL>; 2998def88eb4SDragan Simic reset-names = "phy", "apb", "init", "cmn", "lane", "ropll", 2999def88eb4SDragan Simic "lcpll"; 3000def88eb4SDragan Simic rockchip,grf = <&hdptxphy0_grf>; 3001def88eb4SDragan Simic status = "disabled"; 3002def88eb4SDragan Simic }; 3003def88eb4SDragan Simic 3004def88eb4SDragan Simic usbdp_phy0: phy@fed80000 { 3005def88eb4SDragan Simic compatible = "rockchip,rk3588-usbdp-phy"; 3006def88eb4SDragan Simic reg = <0x0 0xfed80000 0x0 0x10000>; 3007def88eb4SDragan Simic #phy-cells = <1>; 3008def88eb4SDragan Simic clocks = <&cru CLK_USBDPPHY_MIPIDCPPHY_REF>, 3009def88eb4SDragan Simic <&cru CLK_USBDP_PHY0_IMMORTAL>, 3010def88eb4SDragan Simic <&cru PCLK_USBDPPHY0>, 3011def88eb4SDragan Simic <&u2phy0>; 3012def88eb4SDragan Simic clock-names = "refclk", "immortal", "pclk", "utmi"; 3013def88eb4SDragan Simic resets = <&cru SRST_USBDP_COMBO_PHY0_INIT>, 3014def88eb4SDragan Simic <&cru SRST_USBDP_COMBO_PHY0_CMN>, 3015def88eb4SDragan Simic <&cru SRST_USBDP_COMBO_PHY0_LANE>, 3016def88eb4SDragan Simic <&cru SRST_USBDP_COMBO_PHY0_PCS>, 3017def88eb4SDragan Simic <&cru SRST_P_USBDPPHY0>; 3018def88eb4SDragan Simic reset-names = "init", "cmn", "lane", "pcs_apb", "pma_apb"; 3019def88eb4SDragan Simic rockchip,u2phy-grf = <&usb2phy0_grf>; 3020def88eb4SDragan Simic rockchip,usb-grf = <&usb_grf>; 3021def88eb4SDragan Simic rockchip,usbdpphy-grf = <&usbdpphy0_grf>; 3022def88eb4SDragan Simic rockchip,vo-grf = <&vo0_grf>; 3023def88eb4SDragan Simic status = "disabled"; 3024def88eb4SDragan Simic }; 3025def88eb4SDragan Simic 30262e177b85SHeiko Stuebner mipidcphy0: phy@feda0000 { 30272e177b85SHeiko Stuebner compatible = "rockchip,rk3588-mipi-dcphy"; 30282e177b85SHeiko Stuebner reg = <0x0 0xfeda0000 0x0 0x10000>; 30292e177b85SHeiko Stuebner rockchip,grf = <&mipidcphy0_grf>; 30302e177b85SHeiko Stuebner clocks = <&cru PCLK_MIPI_DCPHY0>, 30312e177b85SHeiko Stuebner <&cru CLK_USBDPPHY_MIPIDCPPHY_REF>; 30322e177b85SHeiko Stuebner clock-names = "pclk", "ref"; 30332e177b85SHeiko Stuebner resets = <&cru SRST_M_MIPI_DCPHY0>, 30342e177b85SHeiko Stuebner <&cru SRST_P_MIPI_DCPHY0>, 30352e177b85SHeiko Stuebner <&cru SRST_P_MIPI_DCPHY0_GRF>, 30362e177b85SHeiko Stuebner <&cru SRST_S_MIPI_DCPHY0>; 30372e177b85SHeiko Stuebner reset-names = "m_phy", "apb", "grf", "s_phy"; 30382e177b85SHeiko Stuebner #phy-cells = <1>; 30392e177b85SHeiko Stuebner status = "disabled"; 30402e177b85SHeiko Stuebner }; 30412e177b85SHeiko Stuebner 30422e177b85SHeiko Stuebner mipidcphy1: phy@fedb0000 { 30432e177b85SHeiko Stuebner compatible = "rockchip,rk3588-mipi-dcphy"; 30442e177b85SHeiko Stuebner reg = <0x0 0xfedb0000 0x0 0x10000>; 30452e177b85SHeiko Stuebner rockchip,grf = <&mipidcphy1_grf>; 30462e177b85SHeiko Stuebner clocks = <&cru PCLK_MIPI_DCPHY1>, 30472e177b85SHeiko Stuebner <&cru CLK_USBDPPHY_MIPIDCPPHY_REF>; 30482e177b85SHeiko Stuebner clock-names = "pclk", "ref"; 30492e177b85SHeiko Stuebner resets = <&cru SRST_M_MIPI_DCPHY1>, 30502e177b85SHeiko Stuebner <&cru SRST_P_MIPI_DCPHY1>, 30512e177b85SHeiko Stuebner <&cru SRST_P_MIPI_DCPHY1_GRF>, 30522e177b85SHeiko Stuebner <&cru SRST_S_MIPI_DCPHY1>; 30532e177b85SHeiko Stuebner reset-names = "m_phy", "apb", "grf", "s_phy"; 30542e177b85SHeiko Stuebner #phy-cells = <1>; 30552e177b85SHeiko Stuebner status = "disabled"; 30562e177b85SHeiko Stuebner }; 30572e177b85SHeiko Stuebner 3058def88eb4SDragan Simic combphy0_ps: phy@fee00000 { 3059def88eb4SDragan Simic compatible = "rockchip,rk3588-naneng-combphy"; 3060def88eb4SDragan Simic reg = <0x0 0xfee00000 0x0 0x100>; 3061def88eb4SDragan Simic clocks = <&cru CLK_REF_PIPE_PHY0>, <&cru PCLK_PCIE_COMBO_PIPE_PHY0>, 3062def88eb4SDragan Simic <&cru PCLK_PHP_ROOT>; 3063def88eb4SDragan Simic clock-names = "ref", "apb", "pipe"; 3064def88eb4SDragan Simic assigned-clocks = <&cru CLK_REF_PIPE_PHY0>; 3065def88eb4SDragan Simic assigned-clock-rates = <100000000>; 3066def88eb4SDragan Simic #phy-cells = <1>; 3067def88eb4SDragan Simic resets = <&cru SRST_REF_PIPE_PHY0>, <&cru SRST_P_PCIE2_PHY0>; 3068def88eb4SDragan Simic reset-names = "phy", "apb"; 3069def88eb4SDragan Simic rockchip,pipe-grf = <&php_grf>; 3070def88eb4SDragan Simic rockchip,pipe-phy-grf = <&pipe_phy0_grf>; 3071def88eb4SDragan Simic status = "disabled"; 3072def88eb4SDragan Simic }; 3073def88eb4SDragan Simic 3074def88eb4SDragan Simic combphy2_psu: phy@fee20000 { 3075def88eb4SDragan Simic compatible = "rockchip,rk3588-naneng-combphy"; 3076def88eb4SDragan Simic reg = <0x0 0xfee20000 0x0 0x100>; 3077def88eb4SDragan Simic clocks = <&cru CLK_REF_PIPE_PHY2>, <&cru PCLK_PCIE_COMBO_PIPE_PHY2>, 3078def88eb4SDragan Simic <&cru PCLK_PHP_ROOT>; 3079def88eb4SDragan Simic clock-names = "ref", "apb", "pipe"; 3080def88eb4SDragan Simic assigned-clocks = <&cru CLK_REF_PIPE_PHY2>; 3081def88eb4SDragan Simic assigned-clock-rates = <100000000>; 3082def88eb4SDragan Simic #phy-cells = <1>; 3083def88eb4SDragan Simic resets = <&cru SRST_REF_PIPE_PHY2>, <&cru SRST_P_PCIE2_PHY2>; 3084def88eb4SDragan Simic reset-names = "phy", "apb"; 3085def88eb4SDragan Simic rockchip,pipe-grf = <&php_grf>; 3086def88eb4SDragan Simic rockchip,pipe-phy-grf = <&pipe_phy2_grf>; 3087def88eb4SDragan Simic status = "disabled"; 3088def88eb4SDragan Simic }; 3089def88eb4SDragan Simic 3090def88eb4SDragan Simic system_sram2: sram@ff001000 { 3091def88eb4SDragan Simic compatible = "mmio-sram"; 3092def88eb4SDragan Simic reg = <0x0 0xff001000 0x0 0xef000>; 3093def88eb4SDragan Simic ranges = <0x0 0x0 0xff001000 0xef000>; 3094def88eb4SDragan Simic #address-cells = <1>; 3095def88eb4SDragan Simic #size-cells = <1>; 3096def88eb4SDragan Simic }; 3097def88eb4SDragan Simic 3098def88eb4SDragan Simic pinctrl: pinctrl { 3099def88eb4SDragan Simic compatible = "rockchip,rk3588-pinctrl"; 3100def88eb4SDragan Simic ranges; 3101def88eb4SDragan Simic rockchip,grf = <&ioc>; 3102def88eb4SDragan Simic #address-cells = <2>; 3103def88eb4SDragan Simic #size-cells = <2>; 3104def88eb4SDragan Simic 3105def88eb4SDragan Simic gpio0: gpio@fd8a0000 { 3106def88eb4SDragan Simic compatible = "rockchip,gpio-bank"; 3107def88eb4SDragan Simic reg = <0x0 0xfd8a0000 0x0 0x100>; 3108def88eb4SDragan Simic interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH 0>; 3109def88eb4SDragan Simic clocks = <&cru PCLK_GPIO0>, <&cru DBCLK_GPIO0>; 3110def88eb4SDragan Simic gpio-controller; 3111def88eb4SDragan Simic gpio-ranges = <&pinctrl 0 0 32>; 3112def88eb4SDragan Simic interrupt-controller; 3113def88eb4SDragan Simic #gpio-cells = <2>; 3114def88eb4SDragan Simic #interrupt-cells = <2>; 3115def88eb4SDragan Simic }; 3116def88eb4SDragan Simic 3117def88eb4SDragan Simic gpio1: gpio@fec20000 { 3118def88eb4SDragan Simic compatible = "rockchip,gpio-bank"; 3119def88eb4SDragan Simic reg = <0x0 0xfec20000 0x0 0x100>; 3120def88eb4SDragan Simic interrupts = <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH 0>; 3121def88eb4SDragan Simic clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 3122def88eb4SDragan Simic gpio-controller; 3123def88eb4SDragan Simic gpio-ranges = <&pinctrl 0 32 32>; 3124def88eb4SDragan Simic interrupt-controller; 3125def88eb4SDragan Simic #gpio-cells = <2>; 3126def88eb4SDragan Simic #interrupt-cells = <2>; 3127def88eb4SDragan Simic }; 3128def88eb4SDragan Simic 3129def88eb4SDragan Simic gpio2: gpio@fec30000 { 3130def88eb4SDragan Simic compatible = "rockchip,gpio-bank"; 3131def88eb4SDragan Simic reg = <0x0 0xfec30000 0x0 0x100>; 3132def88eb4SDragan Simic interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH 0>; 3133def88eb4SDragan Simic clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 3134def88eb4SDragan Simic gpio-controller; 3135def88eb4SDragan Simic gpio-ranges = <&pinctrl 0 64 32>; 3136def88eb4SDragan Simic interrupt-controller; 3137def88eb4SDragan Simic #gpio-cells = <2>; 3138def88eb4SDragan Simic #interrupt-cells = <2>; 3139def88eb4SDragan Simic }; 3140def88eb4SDragan Simic 3141def88eb4SDragan Simic gpio3: gpio@fec40000 { 3142def88eb4SDragan Simic compatible = "rockchip,gpio-bank"; 3143def88eb4SDragan Simic reg = <0x0 0xfec40000 0x0 0x100>; 3144def88eb4SDragan Simic interrupts = <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH 0>; 3145def88eb4SDragan Simic clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 3146def88eb4SDragan Simic gpio-controller; 3147def88eb4SDragan Simic gpio-ranges = <&pinctrl 0 96 32>; 3148def88eb4SDragan Simic interrupt-controller; 3149def88eb4SDragan Simic #gpio-cells = <2>; 3150def88eb4SDragan Simic #interrupt-cells = <2>; 3151def88eb4SDragan Simic }; 3152def88eb4SDragan Simic 3153def88eb4SDragan Simic gpio4: gpio@fec50000 { 3154def88eb4SDragan Simic compatible = "rockchip,gpio-bank"; 3155def88eb4SDragan Simic reg = <0x0 0xfec50000 0x0 0x100>; 3156def88eb4SDragan Simic interrupts = <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH 0>; 3157def88eb4SDragan Simic clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 3158def88eb4SDragan Simic gpio-controller; 3159def88eb4SDragan Simic gpio-ranges = <&pinctrl 0 128 32>; 3160def88eb4SDragan Simic interrupt-controller; 3161def88eb4SDragan Simic #gpio-cells = <2>; 3162def88eb4SDragan Simic #interrupt-cells = <2>; 3163def88eb4SDragan Simic }; 3164def88eb4SDragan Simic }; 3165def88eb4SDragan Simic}; 3166def88eb4SDragan Simic 3167def88eb4SDragan Simic#include "rk3588-base-pinctrl.dtsi" 3168