1f37a7767SYoshihiro Shimoda/* SPDX-License-Identifier: GPL-2.0 */ 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5f37a7767SYoshihiro Shimoda * Copyright (C) 2018 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 28f37a7767SYoshihiro Shimoda cpus { 29f37a7767SYoshihiro Shimoda #address-cells = <1>; 30f37a7767SYoshihiro Shimoda #size-cells = <0>; 31f37a7767SYoshihiro Shimoda 32f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 33f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53", "arm,armv8"; 347085f5d9SGeert Uytterhoeven reg = <0>; 35f37a7767SYoshihiro Shimoda device_type = "cpu"; 3683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 37f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 38f37a7767SYoshihiro Shimoda enable-method = "psci"; 39f37a7767SYoshihiro Shimoda }; 40f37a7767SYoshihiro Shimoda 417085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 427085f5d9SGeert Uytterhoeven compatible = "arm,cortex-a53", "arm,armv8"; 437085f5d9SGeert Uytterhoeven reg = <1>; 447085f5d9SGeert Uytterhoeven device_type = "cpu"; 4583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 467085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 477085f5d9SGeert Uytterhoeven enable-method = "psci"; 487085f5d9SGeert Uytterhoeven }; 497085f5d9SGeert Uytterhoeven 50de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 51f37a7767SYoshihiro Shimoda compatible = "cache"; 5283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 53f37a7767SYoshihiro Shimoda cache-unified; 54f37a7767SYoshihiro Shimoda cache-level = <2>; 55f37a7767SYoshihiro Shimoda }; 56f37a7767SYoshihiro Shimoda }; 57f37a7767SYoshihiro Shimoda 58f37a7767SYoshihiro Shimoda extal_clk: extal { 59f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 60f37a7767SYoshihiro Shimoda #clock-cells = <0>; 61f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 62f37a7767SYoshihiro Shimoda clock-frequency = <0>; 63f37a7767SYoshihiro Shimoda }; 64f37a7767SYoshihiro Shimoda 65f37a7767SYoshihiro Shimoda pmu_a53 { 66f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 677085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 687085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 697085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 70f37a7767SYoshihiro Shimoda }; 71f37a7767SYoshihiro Shimoda 72f37a7767SYoshihiro Shimoda psci { 73bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 74f37a7767SYoshihiro Shimoda method = "smc"; 75f37a7767SYoshihiro Shimoda }; 76f37a7767SYoshihiro Shimoda 77103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 78103db9b5STakeshi Kihara scif_clk: scif { 79103db9b5STakeshi Kihara compatible = "fixed-clock"; 80103db9b5STakeshi Kihara #clock-cells = <0>; 81103db9b5STakeshi Kihara clock-frequency = <0>; 82103db9b5STakeshi Kihara }; 83103db9b5STakeshi Kihara 84f37a7767SYoshihiro Shimoda soc: soc { 85f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 86f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 87f37a7767SYoshihiro Shimoda #address-cells = <2>; 88f37a7767SYoshihiro Shimoda #size-cells = <2>; 89f37a7767SYoshihiro Shimoda ranges; 90f37a7767SYoshihiro Shimoda 91eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 92eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 93eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 94eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 95eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 9683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 97eb614d94STakeshi Kihara resets = <&cpg 402>; 98eb614d94STakeshi Kihara status = "disabled"; 99eb614d94STakeshi Kihara }; 100eb614d94STakeshi Kihara 1010d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1020d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1030d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1040d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1050d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1060d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1070d292de1SYoshihiro Shimoda gpio-controller; 1080d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1090d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1100d292de1SYoshihiro Shimoda interrupt-controller; 1110d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 11283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1130d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1140d292de1SYoshihiro Shimoda }; 1150d292de1SYoshihiro Shimoda 1160d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1170d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1180d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1190d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1200d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1210d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1220d292de1SYoshihiro Shimoda gpio-controller; 1230d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 1240d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1250d292de1SYoshihiro Shimoda interrupt-controller; 1260d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 12783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1280d292de1SYoshihiro Shimoda resets = <&cpg 911>; 1290d292de1SYoshihiro Shimoda }; 1300d292de1SYoshihiro Shimoda 1310d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 1320d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1330d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1340d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 1350d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 1360d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1370d292de1SYoshihiro Shimoda gpio-controller; 1380d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 1390d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1400d292de1SYoshihiro Shimoda interrupt-controller; 1410d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 14283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1430d292de1SYoshihiro Shimoda resets = <&cpg 910>; 1440d292de1SYoshihiro Shimoda }; 1450d292de1SYoshihiro Shimoda 1460d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 1470d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1480d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1490d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 1500d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1510d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1520d292de1SYoshihiro Shimoda gpio-controller; 1530d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 1540d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1550d292de1SYoshihiro Shimoda interrupt-controller; 1560d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 15783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1580d292de1SYoshihiro Shimoda resets = <&cpg 909>; 1590d292de1SYoshihiro Shimoda }; 1600d292de1SYoshihiro Shimoda 1610d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 1620d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1630d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1640d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 1650d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1660d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1670d292de1SYoshihiro Shimoda gpio-controller; 1680d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 1690d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1700d292de1SYoshihiro Shimoda interrupt-controller; 1710d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 17283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1730d292de1SYoshihiro Shimoda resets = <&cpg 908>; 1740d292de1SYoshihiro Shimoda }; 1750d292de1SYoshihiro Shimoda 1760d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 1770d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1780d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1790d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 1800d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1810d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1820d292de1SYoshihiro Shimoda gpio-controller; 1830d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 1840d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1850d292de1SYoshihiro Shimoda interrupt-controller; 1860d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 18783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1880d292de1SYoshihiro Shimoda resets = <&cpg 907>; 1890d292de1SYoshihiro Shimoda }; 1900d292de1SYoshihiro Shimoda 1910d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 1920d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1930d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1940d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 1950d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 1960d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1970d292de1SYoshihiro Shimoda gpio-controller; 1980d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 1990d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2000d292de1SYoshihiro Shimoda interrupt-controller; 2010d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 20283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2030d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2040d292de1SYoshihiro Shimoda }; 2050d292de1SYoshihiro Shimoda 206bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 207bc011dfaSTakeshi Kihara #address-cells = <1>; 208bc011dfaSTakeshi Kihara #size-cells = <0>; 209bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 210bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 211bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 212bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 213bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 214bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 215bc011dfaSTakeshi Kihara resets = <&cpg 931>; 216bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 217bc011dfaSTakeshi Kihara status = "disabled"; 218bc011dfaSTakeshi Kihara }; 219bc011dfaSTakeshi Kihara 220bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 221bc011dfaSTakeshi Kihara #address-cells = <1>; 222bc011dfaSTakeshi Kihara #size-cells = <0>; 223bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 224bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 225bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 226bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 227bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 228bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 229bc011dfaSTakeshi Kihara resets = <&cpg 930>; 230bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 231bc011dfaSTakeshi Kihara status = "disabled"; 232bc011dfaSTakeshi Kihara }; 233bc011dfaSTakeshi Kihara 234bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 235bc011dfaSTakeshi Kihara #address-cells = <1>; 236bc011dfaSTakeshi Kihara #size-cells = <0>; 237bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 238bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 239bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 240bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 241bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 242bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 243bc011dfaSTakeshi Kihara resets = <&cpg 929>; 244bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 245bc011dfaSTakeshi Kihara status = "disabled"; 246bc011dfaSTakeshi Kihara }; 247bc011dfaSTakeshi Kihara 248bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 249bc011dfaSTakeshi Kihara #address-cells = <1>; 250bc011dfaSTakeshi Kihara #size-cells = <0>; 251bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 252bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 253bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 254bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 255bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 256bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 257bc011dfaSTakeshi Kihara resets = <&cpg 928>; 258bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 259bc011dfaSTakeshi Kihara status = "disabled"; 260bc011dfaSTakeshi Kihara }; 261bc011dfaSTakeshi Kihara 262bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 263bc011dfaSTakeshi Kihara #address-cells = <1>; 264bc011dfaSTakeshi Kihara #size-cells = <0>; 265bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 266bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 267bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 268bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 269bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 270bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 271bc011dfaSTakeshi Kihara resets = <&cpg 927>; 272bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 273bc011dfaSTakeshi Kihara status = "disabled"; 274bc011dfaSTakeshi Kihara }; 275bc011dfaSTakeshi Kihara 276bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 277bc011dfaSTakeshi Kihara #address-cells = <1>; 278bc011dfaSTakeshi Kihara #size-cells = <0>; 279bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 280bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 281bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 282bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 283bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 284bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 285bc011dfaSTakeshi Kihara resets = <&cpg 919>; 286bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 287bc011dfaSTakeshi Kihara status = "disabled"; 288bc011dfaSTakeshi Kihara }; 289bc011dfaSTakeshi Kihara 290bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 291bc011dfaSTakeshi Kihara #address-cells = <1>; 292bc011dfaSTakeshi Kihara #size-cells = <0>; 293bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 294bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 295bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 296bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 297bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 298bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 299bc011dfaSTakeshi Kihara resets = <&cpg 918>; 300bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 301bc011dfaSTakeshi Kihara status = "disabled"; 302bc011dfaSTakeshi Kihara }; 303bc011dfaSTakeshi Kihara 304bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 305bc011dfaSTakeshi Kihara #address-cells = <1>; 306bc011dfaSTakeshi Kihara #size-cells = <0>; 307bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 308bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 309bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 310bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 311bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 312bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 313bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 314bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 315bc011dfaSTakeshi Kihara status = "disabled"; 316bc011dfaSTakeshi Kihara }; 317bc011dfaSTakeshi Kihara 3184ab0df33SYoshihiro Shimoda pfc: pin-controller@e6060000 { 3194ab0df33SYoshihiro Shimoda compatible = "renesas,pfc-r8a77990"; 3204ab0df33SYoshihiro Shimoda reg = <0 0xe6060000 0 0x508>; 3214ab0df33SYoshihiro Shimoda }; 3224ab0df33SYoshihiro Shimoda 323f37a7767SYoshihiro Shimoda cpg: clock-controller@e6150000 { 324f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-cpg-mssr"; 325f37a7767SYoshihiro Shimoda reg = <0 0xe6150000 0 0x1000>; 326f37a7767SYoshihiro Shimoda clocks = <&extal_clk>; 327f37a7767SYoshihiro Shimoda clock-names = "extal"; 328f37a7767SYoshihiro Shimoda #clock-cells = <2>; 329f37a7767SYoshihiro Shimoda #power-domain-cells = <0>; 330f37a7767SYoshihiro Shimoda #reset-cells = <1>; 331f37a7767SYoshihiro Shimoda }; 332f37a7767SYoshihiro Shimoda 333f37a7767SYoshihiro Shimoda rst: reset-controller@e6160000 { 334f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-rst"; 335f37a7767SYoshihiro Shimoda reg = <0 0xe6160000 0 0x0200>; 336f37a7767SYoshihiro Shimoda }; 337f37a7767SYoshihiro Shimoda 338f37a7767SYoshihiro Shimoda sysc: system-controller@e6180000 { 339f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-sysc"; 340f37a7767SYoshihiro Shimoda reg = <0 0xe6180000 0 0x0400>; 341f37a7767SYoshihiro Shimoda #power-domain-cells = <1>; 342f37a7767SYoshihiro Shimoda }; 343f37a7767SYoshihiro Shimoda 3443943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 3453943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 3463943e896STakeshi Kihara "renesas,rcar-dmac"; 3473943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 3483943e896STakeshi Kihara interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 3493943e896STakeshi Kihara GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH 3503943e896STakeshi Kihara GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH 3513943e896STakeshi Kihara GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 3523943e896STakeshi Kihara GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 3533943e896STakeshi Kihara GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH 3543943e896STakeshi Kihara GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH 3553943e896STakeshi Kihara GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH 3563943e896STakeshi Kihara GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH 3573943e896STakeshi Kihara GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH 3583943e896STakeshi Kihara GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH 3593943e896STakeshi Kihara GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH 3603943e896STakeshi Kihara GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH 3613943e896STakeshi Kihara GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 3623943e896STakeshi Kihara GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH 3633943e896STakeshi Kihara GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH 3643943e896STakeshi Kihara GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 3653943e896STakeshi Kihara interrupt-names = "error", 3663943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 3673943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 3683943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 3693943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 3703943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 3713943e896STakeshi Kihara clock-names = "fck"; 3723943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 3733943e896STakeshi Kihara resets = <&cpg 219>; 3743943e896STakeshi Kihara #dma-cells = <1>; 3753943e896STakeshi Kihara dma-channels = <16>; 376*f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 377*f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 378*f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 379*f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 380*f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 381*f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 382*f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 383*f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 3843943e896STakeshi Kihara }; 3853943e896STakeshi Kihara 3863943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 3873943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 3883943e896STakeshi Kihara "renesas,rcar-dmac"; 3893943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 3903943e896STakeshi Kihara interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 3913943e896STakeshi Kihara GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 3923943e896STakeshi Kihara GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH 3933943e896STakeshi Kihara GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 3943943e896STakeshi Kihara GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 3953943e896STakeshi Kihara GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH 3963943e896STakeshi Kihara GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 3973943e896STakeshi Kihara GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH 3983943e896STakeshi Kihara GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH 3993943e896STakeshi Kihara GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH 4003943e896STakeshi Kihara GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH 4013943e896STakeshi Kihara GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH 4023943e896STakeshi Kihara GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH 4033943e896STakeshi Kihara GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH 4043943e896STakeshi Kihara GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH 4053943e896STakeshi Kihara GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH 4063943e896STakeshi Kihara GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 4073943e896STakeshi Kihara interrupt-names = "error", 4083943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 4093943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 4103943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 4113943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 4123943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 4133943e896STakeshi Kihara clock-names = "fck"; 4143943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4153943e896STakeshi Kihara resets = <&cpg 218>; 4163943e896STakeshi Kihara #dma-cells = <1>; 4173943e896STakeshi Kihara dma-channels = <16>; 418*f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 419*f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 420*f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 421*f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 422*f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 423*f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 424*f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 425*f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 4263943e896STakeshi Kihara }; 4273943e896STakeshi Kihara 4283943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 4293943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 4303943e896STakeshi Kihara "renesas,rcar-dmac"; 4313943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 4323943e896STakeshi Kihara interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH 4333943e896STakeshi Kihara GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH 4343943e896STakeshi Kihara GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH 4353943e896STakeshi Kihara GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH 4363943e896STakeshi Kihara GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH 4373943e896STakeshi Kihara GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH 4383943e896STakeshi Kihara GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH 4393943e896STakeshi Kihara GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH 4403943e896STakeshi Kihara GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH 4413943e896STakeshi Kihara GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH 4423943e896STakeshi Kihara GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH 4433943e896STakeshi Kihara GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH 4443943e896STakeshi Kihara GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH 4453943e896STakeshi Kihara GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH 4463943e896STakeshi Kihara GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH 4473943e896STakeshi Kihara GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 4483943e896STakeshi Kihara GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 4493943e896STakeshi Kihara interrupt-names = "error", 4503943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 4513943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 4523943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 4533943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 4543943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 4553943e896STakeshi Kihara clock-names = "fck"; 4563943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4573943e896STakeshi Kihara resets = <&cpg 217>; 4583943e896STakeshi Kihara #dma-cells = <1>; 4593943e896STakeshi Kihara dma-channels = <16>; 460*f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 461*f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 462*f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 463*f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 464*f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 465*f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 466*f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 467*f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 4683943e896STakeshi Kihara }; 4693943e896STakeshi Kihara 47055697cbbSMagnus Damm ipmmu_ds0: mmu@e6740000 { 47155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 47255697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 47355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 47455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 47555697cbbSMagnus Damm #iommu-cells = <1>; 47655697cbbSMagnus Damm }; 47755697cbbSMagnus Damm 47855697cbbSMagnus Damm ipmmu_ds1: mmu@e7740000 { 47955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 48055697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 48155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 48255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 48355697cbbSMagnus Damm #iommu-cells = <1>; 48455697cbbSMagnus Damm }; 48555697cbbSMagnus Damm 48655697cbbSMagnus Damm ipmmu_hc: mmu@e6570000 { 48755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 48855697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 48955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 49055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 49155697cbbSMagnus Damm #iommu-cells = <1>; 49255697cbbSMagnus Damm }; 49355697cbbSMagnus Damm 49455697cbbSMagnus Damm ipmmu_mm: mmu@e67b0000 { 49555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 49655697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 49755697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 49855697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 49955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 50055697cbbSMagnus Damm #iommu-cells = <1>; 50155697cbbSMagnus Damm }; 50255697cbbSMagnus Damm 50355697cbbSMagnus Damm ipmmu_mp: mmu@ec670000 { 50455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 50555697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 50655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 50755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 50855697cbbSMagnus Damm #iommu-cells = <1>; 50955697cbbSMagnus Damm }; 51055697cbbSMagnus Damm 51155697cbbSMagnus Damm ipmmu_pv0: mmu@fd800000 { 51255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 51355697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 51455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 51555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 51655697cbbSMagnus Damm #iommu-cells = <1>; 51755697cbbSMagnus Damm }; 51855697cbbSMagnus Damm 51955697cbbSMagnus Damm ipmmu_rt: mmu@ffc80000 { 52055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 52155697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 52255697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 52355697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 52455697cbbSMagnus Damm #iommu-cells = <1>; 52555697cbbSMagnus Damm }; 52655697cbbSMagnus Damm 52755697cbbSMagnus Damm ipmmu_vc0: mmu@fe6b0000 { 52855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 52955697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 53055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 53155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 53255697cbbSMagnus Damm #iommu-cells = <1>; 53355697cbbSMagnus Damm }; 53455697cbbSMagnus Damm 53555697cbbSMagnus Damm ipmmu_vi0: mmu@febd0000 { 53655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 53755697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 53855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 53955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 54055697cbbSMagnus Damm #iommu-cells = <1>; 54155697cbbSMagnus Damm }; 54255697cbbSMagnus Damm 54355697cbbSMagnus Damm ipmmu_vp0: mmu@fe990000 { 54455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 54555697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 54655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 54755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 54855697cbbSMagnus Damm #iommu-cells = <1>; 54955697cbbSMagnus Damm }; 55055697cbbSMagnus Damm 551913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 552913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 553913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 5544b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 555913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 556913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 557913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 558913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 559913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 560913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 561913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 562913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 563913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 564913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 565913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 566913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 567913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 568913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 569913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 570913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 571913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 572913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 573913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 574913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 575913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 576913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 577913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 578913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 579913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 580913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 581913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 582913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 583913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 584913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 585913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 586913a78b5SYoshihiro Shimoda "ch24"; 587913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 58883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 589913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 590913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 591913a78b5SYoshihiro Shimoda #address-cells = <1>; 592913a78b5SYoshihiro Shimoda #size-cells = <0>; 593913a78b5SYoshihiro Shimoda status = "disabled"; 594913a78b5SYoshihiro Shimoda }; 595913a78b5SYoshihiro Shimoda 59618048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 59718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 59818048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 59918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 60018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 60118048556SYoshihiro Shimoda resets = <&cpg 523>; 60218048556SYoshihiro Shimoda #pwm-cells = <2>; 60318048556SYoshihiro Shimoda status = "disabled"; 60418048556SYoshihiro Shimoda }; 60518048556SYoshihiro Shimoda 60618048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 60718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 60818048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 60918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 61018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 61118048556SYoshihiro Shimoda resets = <&cpg 523>; 61218048556SYoshihiro Shimoda #pwm-cells = <2>; 61318048556SYoshihiro Shimoda status = "disabled"; 61418048556SYoshihiro Shimoda }; 61518048556SYoshihiro Shimoda 61618048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 61718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 61818048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 61918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 62018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 62118048556SYoshihiro Shimoda resets = <&cpg 523>; 62218048556SYoshihiro Shimoda #pwm-cells = <2>; 62318048556SYoshihiro Shimoda status = "disabled"; 62418048556SYoshihiro Shimoda }; 62518048556SYoshihiro Shimoda 62618048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 62718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 62818048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 62918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 63018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 63118048556SYoshihiro Shimoda resets = <&cpg 523>; 63218048556SYoshihiro Shimoda #pwm-cells = <2>; 63318048556SYoshihiro Shimoda status = "disabled"; 63418048556SYoshihiro Shimoda }; 63518048556SYoshihiro Shimoda 63618048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 63718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 63818048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 63918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 64018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 64118048556SYoshihiro Shimoda resets = <&cpg 523>; 64218048556SYoshihiro Shimoda #pwm-cells = <2>; 64318048556SYoshihiro Shimoda status = "disabled"; 64418048556SYoshihiro Shimoda }; 64518048556SYoshihiro Shimoda 64618048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 64718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 64818048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 64918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 65018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 65118048556SYoshihiro Shimoda resets = <&cpg 523>; 65218048556SYoshihiro Shimoda #pwm-cells = <2>; 65318048556SYoshihiro Shimoda status = "disabled"; 65418048556SYoshihiro Shimoda }; 65518048556SYoshihiro Shimoda 65618048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 65718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 65818048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 65918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 66018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 66118048556SYoshihiro Shimoda resets = <&cpg 523>; 66218048556SYoshihiro Shimoda #pwm-cells = <2>; 66318048556SYoshihiro Shimoda status = "disabled"; 66418048556SYoshihiro Shimoda }; 66518048556SYoshihiro Shimoda 666f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 667f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 668f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 669f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 670f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 671103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 672103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 673103db9b5STakeshi Kihara <&scif_clk>; 674103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 675103db9b5STakeshi Kihara 67683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 677f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 678f37a7767SYoshihiro Shimoda status = "disabled"; 679f37a7767SYoshihiro Shimoda }; 680f37a7767SYoshihiro Shimoda 6814b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 6824b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 6834b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 6844b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 6854b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 6864b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 6874b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6884b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 6894b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 6904b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 6914b7e3ab1SGeert Uytterhoeven status = "disabled"; 6924b7e3ab1SGeert Uytterhoeven }; 6934b7e3ab1SGeert Uytterhoeven 6944b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 6954b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 6964b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 6974b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 6984b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 6994b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 7004b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7014b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 7024b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 7034b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 7044b7e3ab1SGeert Uytterhoeven status = "disabled"; 7054b7e3ab1SGeert Uytterhoeven }; 7064b7e3ab1SGeert Uytterhoeven 7074b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 7084b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 7094b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 7104b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 7114b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 7124b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 7134b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7144b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 7154b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 7164b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 7174b7e3ab1SGeert Uytterhoeven status = "disabled"; 7184b7e3ab1SGeert Uytterhoeven }; 7194b7e3ab1SGeert Uytterhoeven 7204b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 7214b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 7224b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 7234b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 7244b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 7254b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 7264b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7274b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 7284b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 7294b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 7304b7e3ab1SGeert Uytterhoeven status = "disabled"; 7314b7e3ab1SGeert Uytterhoeven }; 7324b7e3ab1SGeert Uytterhoeven 733ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 734ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 735ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 736ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 737ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 738ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 739ec70407aSKoji Matsuoka resets = <&cpg 807>; 740ec70407aSKoji Matsuoka renesas,id = <4>; 741ec70407aSKoji Matsuoka status = "disabled"; 742ec70407aSKoji Matsuoka 743ec70407aSKoji Matsuoka ports { 744ec70407aSKoji Matsuoka #address-cells = <1>; 745ec70407aSKoji Matsuoka #size-cells = <0>; 746ec70407aSKoji Matsuoka 747ec70407aSKoji Matsuoka port@1 { 748ec70407aSKoji Matsuoka reg = <1>; 749ec70407aSKoji Matsuoka 750ec70407aSKoji Matsuoka vin4csi40: endpoint { 751ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 752ec70407aSKoji Matsuoka }; 753ec70407aSKoji Matsuoka }; 754ec70407aSKoji Matsuoka }; 755ec70407aSKoji Matsuoka }; 756ec70407aSKoji Matsuoka 757ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 758ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 759ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 760ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 761ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 762ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 763ec70407aSKoji Matsuoka resets = <&cpg 806>; 764ec70407aSKoji Matsuoka renesas,id = <5>; 765ec70407aSKoji Matsuoka status = "disabled"; 766ec70407aSKoji Matsuoka 767ec70407aSKoji Matsuoka ports { 768ec70407aSKoji Matsuoka #address-cells = <1>; 769ec70407aSKoji Matsuoka #size-cells = <0>; 770ec70407aSKoji Matsuoka 771ec70407aSKoji Matsuoka port@1 { 772ec70407aSKoji Matsuoka reg = <1>; 773ec70407aSKoji Matsuoka 774ec70407aSKoji Matsuoka vin5csi40: endpoint { 775ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 776ec70407aSKoji Matsuoka }; 777ec70407aSKoji Matsuoka }; 778ec70407aSKoji Matsuoka }; 779ec70407aSKoji Matsuoka }; 780ec70407aSKoji Matsuoka 781fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 782fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 783fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 784fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 785fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 786fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 787fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 788fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 789fe1bc94aSYoshihiro Shimoda status = "disabled"; 790fe1bc94aSYoshihiro Shimoda }; 791fe1bc94aSYoshihiro Shimoda 7926dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 7936dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 7946dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 7956dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 7966dd72b4dSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>; 7976dd72b4dSYoshihiro Shimoda phys = <&usb2_phy0>; 7986dd72b4dSYoshihiro Shimoda phy-names = "usb"; 79983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8006dd72b4dSYoshihiro Shimoda resets = <&cpg 703>; 8016dd72b4dSYoshihiro Shimoda status = "disabled"; 8026dd72b4dSYoshihiro Shimoda }; 8036dd72b4dSYoshihiro Shimoda 8046dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 8056dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 8066dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 8076dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 8086dd72b4dSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>; 8096dd72b4dSYoshihiro Shimoda phys = <&usb2_phy0>; 8106dd72b4dSYoshihiro Shimoda phy-names = "usb"; 8116dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 81283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8136dd72b4dSYoshihiro Shimoda resets = <&cpg 703>; 8146dd72b4dSYoshihiro Shimoda status = "disabled"; 8156dd72b4dSYoshihiro Shimoda }; 8166dd72b4dSYoshihiro Shimoda 8176dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 8186dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 8196dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 8206dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 8216dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 8226dd72b4dSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>; 82383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8246dd72b4dSYoshihiro Shimoda resets = <&cpg 703>; 8256dd72b4dSYoshihiro Shimoda #phy-cells = <0>; 8266dd72b4dSYoshihiro Shimoda status = "disabled"; 8276dd72b4dSYoshihiro Shimoda }; 8286dd72b4dSYoshihiro Shimoda 829f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 830f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 831f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 832f37a7767SYoshihiro Shimoda #address-cells = <0>; 833f37a7767SYoshihiro Shimoda interrupt-controller; 834f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 835f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 836f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 837f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 838f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 8397085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 840f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 841f37a7767SYoshihiro Shimoda clock-names = "clk"; 84283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 843f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 844f37a7767SYoshihiro Shimoda }; 845f37a7767SYoshihiro Shimoda 846ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 847ec70407aSKoji Matsuoka compatible = "renesas,r8a77990-csi2", "renesas,rcar-gen3-csi2"; 848ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 849ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 850ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 851ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 852ec70407aSKoji Matsuoka resets = <&cpg 716>; 853ec70407aSKoji Matsuoka status = "disabled"; 854ec70407aSKoji Matsuoka 855ec70407aSKoji Matsuoka ports { 856ec70407aSKoji Matsuoka #address-cells = <1>; 857ec70407aSKoji Matsuoka #size-cells = <0>; 858ec70407aSKoji Matsuoka 859ec70407aSKoji Matsuoka port@1 { 860ec70407aSKoji Matsuoka #address-cells = <1>; 861ec70407aSKoji Matsuoka #size-cells = <0>; 862ec70407aSKoji Matsuoka 863ec70407aSKoji Matsuoka reg = <1>; 864ec70407aSKoji Matsuoka 865ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 866ec70407aSKoji Matsuoka reg = <0>; 867ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 868ec70407aSKoji Matsuoka }; 869ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 870ec70407aSKoji Matsuoka reg = <1>; 871ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 872ec70407aSKoji Matsuoka }; 873ec70407aSKoji Matsuoka }; 874ec70407aSKoji Matsuoka }; 875ec70407aSKoji Matsuoka }; 876ec70407aSKoji Matsuoka 877f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 878f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 879f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 880f37a7767SYoshihiro Shimoda }; 881f37a7767SYoshihiro Shimoda }; 882f37a7767SYoshihiro Shimoda 883f37a7767SYoshihiro Shimoda timer { 884f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 8857085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 8867085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 8877085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 8887085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 889f37a7767SYoshihiro Shimoda }; 890f37a7767SYoshihiro Shimoda}; 891