1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 52327d1f32SMarek Vasut can_clk: can { 53327d1f32SMarek Vasut compatible = "fixed-clock"; 54327d1f32SMarek Vasut #clock-cells = <0>; 55327d1f32SMarek Vasut clock-frequency = <0>; 56327d1f32SMarek Vasut }; 57327d1f32SMarek Vasut 58dd7188ebSTakeshi Kihara cluster1_opp: opp_table10 { 59dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 60dd7188ebSTakeshi Kihara opp-shared; 61dd7188ebSTakeshi Kihara opp-800000000 { 62dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 63dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 64dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 65dd7188ebSTakeshi Kihara }; 66dd7188ebSTakeshi Kihara opp-1000000000 { 67dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 68dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 69dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 70dd7188ebSTakeshi Kihara }; 71dd7188ebSTakeshi Kihara opp-1200000000 { 72dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 73dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 74dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 75dd7188ebSTakeshi Kihara opp-suspend; 76dd7188ebSTakeshi Kihara }; 77dd7188ebSTakeshi Kihara }; 78dd7188ebSTakeshi Kihara 79f37a7767SYoshihiro Shimoda cpus { 80f37a7767SYoshihiro Shimoda #address-cells = <1>; 81f37a7767SYoshihiro Shimoda #size-cells = <0>; 82f37a7767SYoshihiro Shimoda 83f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <0>; 86f37a7767SYoshihiro Shimoda device_type = "cpu"; 878fa7d18fSDien Pham #cooling-cells = <2>; 8883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 89f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 90f37a7767SYoshihiro Shimoda enable-method = "psci"; 919aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 9270c6d23eSSimon Horman dynamic-power-coefficient = <277>; 93dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 94dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 95f37a7767SYoshihiro Shimoda }; 96f37a7767SYoshihiro Shimoda 977085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 9831af04cdSRob Herring compatible = "arm,cortex-a53"; 997085f5d9SGeert Uytterhoeven reg = <1>; 1007085f5d9SGeert Uytterhoeven device_type = "cpu"; 10183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 1027085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 1037085f5d9SGeert Uytterhoeven enable-method = "psci"; 1049aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 105dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 106dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 1077085f5d9SGeert Uytterhoeven }; 1087085f5d9SGeert Uytterhoeven 109de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 110f37a7767SYoshihiro Shimoda compatible = "cache"; 11183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 112f37a7767SYoshihiro Shimoda cache-unified; 113f37a7767SYoshihiro Shimoda cache-level = <2>; 114f37a7767SYoshihiro Shimoda }; 1159aa7dea8STakeshi Kihara 1169aa7dea8STakeshi Kihara idle-states { 1179aa7dea8STakeshi Kihara entry-method = "psci"; 1189aa7dea8STakeshi Kihara 1199aa7dea8STakeshi Kihara CPU_SLEEP_0: cpu-sleep-0 { 1209aa7dea8STakeshi Kihara compatible = "arm,idle-state"; 1219aa7dea8STakeshi Kihara arm,psci-suspend-param = <0x0010000>; 1229aa7dea8STakeshi Kihara local-timer-stop; 1239aa7dea8STakeshi Kihara entry-latency-us = <700>; 1249aa7dea8STakeshi Kihara exit-latency-us = <700>; 1259aa7dea8STakeshi Kihara min-residency-us = <5000>; 1269aa7dea8STakeshi Kihara }; 1279aa7dea8STakeshi Kihara }; 128f37a7767SYoshihiro Shimoda }; 129f37a7767SYoshihiro Shimoda 130f37a7767SYoshihiro Shimoda extal_clk: extal { 131f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 132f37a7767SYoshihiro Shimoda #clock-cells = <0>; 133f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 134f37a7767SYoshihiro Shimoda clock-frequency = <0>; 135f37a7767SYoshihiro Shimoda }; 136f37a7767SYoshihiro Shimoda 137ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 138ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 139ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 140ba3ac35bSTakeshi Kihara #clock-cells = <0>; 141ba3ac35bSTakeshi Kihara clock-frequency = <0>; 142ba3ac35bSTakeshi Kihara }; 143ba3ac35bSTakeshi Kihara 144f37a7767SYoshihiro Shimoda pmu_a53 { 145f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1467085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1477085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1487085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 149f37a7767SYoshihiro Shimoda }; 150f37a7767SYoshihiro Shimoda 151f37a7767SYoshihiro Shimoda psci { 152bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 153f37a7767SYoshihiro Shimoda method = "smc"; 154f37a7767SYoshihiro Shimoda }; 155f37a7767SYoshihiro Shimoda 156103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 157103db9b5STakeshi Kihara scif_clk: scif { 158103db9b5STakeshi Kihara compatible = "fixed-clock"; 159103db9b5STakeshi Kihara #clock-cells = <0>; 160103db9b5STakeshi Kihara clock-frequency = <0>; 161103db9b5STakeshi Kihara }; 162103db9b5STakeshi Kihara 163f37a7767SYoshihiro Shimoda soc: soc { 164f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 165f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 166f37a7767SYoshihiro Shimoda #address-cells = <2>; 167f37a7767SYoshihiro Shimoda #size-cells = <2>; 168f37a7767SYoshihiro Shimoda ranges; 169f37a7767SYoshihiro Shimoda 170eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 171eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 172eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 173eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 174eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 17583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 176eb614d94STakeshi Kihara resets = <&cpg 402>; 177eb614d94STakeshi Kihara status = "disabled"; 178eb614d94STakeshi Kihara }; 179eb614d94STakeshi Kihara 1800d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1810d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1820d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1830d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1840d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1850d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1860d292de1SYoshihiro Shimoda gpio-controller; 1870d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1880d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1890d292de1SYoshihiro Shimoda interrupt-controller; 1900d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 19183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1920d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1930d292de1SYoshihiro Shimoda }; 1940d292de1SYoshihiro Shimoda 1950d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1960d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1970d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1980d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1990d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 2000d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2010d292de1SYoshihiro Shimoda gpio-controller; 2020d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 2030d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2040d292de1SYoshihiro Shimoda interrupt-controller; 2050d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 20683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2070d292de1SYoshihiro Shimoda resets = <&cpg 911>; 2080d292de1SYoshihiro Shimoda }; 2090d292de1SYoshihiro Shimoda 2100d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 2110d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2120d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2130d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 2140d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2150d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2160d292de1SYoshihiro Shimoda gpio-controller; 2170d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2180d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2190d292de1SYoshihiro Shimoda interrupt-controller; 2200d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 22183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2220d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2230d292de1SYoshihiro Shimoda }; 2240d292de1SYoshihiro Shimoda 2250d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2260d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2270d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2280d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2290d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2300d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2310d292de1SYoshihiro Shimoda gpio-controller; 2320d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2330d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2340d292de1SYoshihiro Shimoda interrupt-controller; 2350d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 23683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2370d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2380d292de1SYoshihiro Shimoda }; 2390d292de1SYoshihiro Shimoda 2400d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2410d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2420d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2430d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2440d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2450d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2460d292de1SYoshihiro Shimoda gpio-controller; 2470d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2480d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2490d292de1SYoshihiro Shimoda interrupt-controller; 2500d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 25183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2520d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2530d292de1SYoshihiro Shimoda }; 2540d292de1SYoshihiro Shimoda 2550d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2560d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2570d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2580d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2590d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2600d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2610d292de1SYoshihiro Shimoda gpio-controller; 2620d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2630d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2640d292de1SYoshihiro Shimoda interrupt-controller; 2650d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 26683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2670d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2680d292de1SYoshihiro Shimoda }; 2690d292de1SYoshihiro Shimoda 2700d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2710d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2720d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2730d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2740d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2750d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2760d292de1SYoshihiro Shimoda gpio-controller; 2770d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2780d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2790d292de1SYoshihiro Shimoda interrupt-controller; 2800d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 28183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2820d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2830d292de1SYoshihiro Shimoda }; 2840d292de1SYoshihiro Shimoda 285a2053990SGeert Uytterhoeven pfc: pinctrl@e6060000 { 286d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 287d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 288d5d7134fSGeert Uytterhoeven }; 289d5d7134fSGeert Uytterhoeven 290d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 291d5d7134fSGeert Uytterhoeven #address-cells = <1>; 292d5d7134fSGeert Uytterhoeven #size-cells = <0>; 293c6d2f832SGeert Uytterhoeven compatible = "renesas,iic-r8a77990", 294c6d2f832SGeert Uytterhoeven "renesas,rcar-gen3-iic", 295c6d2f832SGeert Uytterhoeven "renesas,rmobile-iic"; 296c6d2f832SGeert Uytterhoeven reg = <0 0xe60b0000 0 0x425>; 297d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 298d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 299d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 300d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 301d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 302d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 303d5d7134fSGeert Uytterhoeven status = "disabled"; 304d5d7134fSGeert Uytterhoeven }; 305d5d7134fSGeert Uytterhoeven 30628a5c61bSCao Van Dong cmt0: timer@e60f0000 { 30728a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 30828a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 30928a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 31028a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 31128a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 31228a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 31328a5c61bSCao Van Dong clock-names = "fck"; 31428a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 31528a5c61bSCao Van Dong resets = <&cpg 303>; 31628a5c61bSCao Van Dong status = "disabled"; 31728a5c61bSCao Van Dong }; 31828a5c61bSCao Van Dong 31928a5c61bSCao Van Dong cmt1: timer@e6130000 { 32028a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 32128a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32228a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 32328a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 32428a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 32528a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 32628a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 32728a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 32828a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 32928a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 33028a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 33128a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 33228a5c61bSCao Van Dong clock-names = "fck"; 33328a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 33428a5c61bSCao Van Dong resets = <&cpg 302>; 33528a5c61bSCao Van Dong status = "disabled"; 33628a5c61bSCao Van Dong }; 33728a5c61bSCao Van Dong 33828a5c61bSCao Van Dong cmt2: timer@e6140000 { 33928a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 34028a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 34128a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 34228a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 34328a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 34428a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 34528a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 34628a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 34728a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 34828a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 34928a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 35028a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 35128a5c61bSCao Van Dong clock-names = "fck"; 35228a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35328a5c61bSCao Van Dong resets = <&cpg 301>; 35428a5c61bSCao Van Dong status = "disabled"; 35528a5c61bSCao Van Dong }; 35628a5c61bSCao Van Dong 35728a5c61bSCao Van Dong cmt3: timer@e6148000 { 35828a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 35928a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 36028a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 36128a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 36228a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 36328a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 36428a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 36528a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 36628a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 36728a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 36828a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 36928a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 37028a5c61bSCao Van Dong clock-names = "fck"; 37128a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 37228a5c61bSCao Van Dong resets = <&cpg 300>; 37328a5c61bSCao Van Dong status = "disabled"; 37428a5c61bSCao Van Dong }; 37528a5c61bSCao Van Dong 376d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 377d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 378d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 379d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 380d5d7134fSGeert Uytterhoeven clock-names = "extal"; 381d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 382d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 383d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 384d5d7134fSGeert Uytterhoeven }; 385d5d7134fSGeert Uytterhoeven 386d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 387d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 388d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 389d5d7134fSGeert Uytterhoeven }; 390d5d7134fSGeert Uytterhoeven 391d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 392d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 393d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 394d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 395d5d7134fSGeert Uytterhoeven }; 396d5d7134fSGeert Uytterhoeven 397d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 398d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 399d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 400d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 401d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 402d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 403d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 404d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 405d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 406d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 407d5d7134fSGeert Uytterhoeven }; 408d5d7134fSGeert Uytterhoeven 409d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 410d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 411d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 412d5d7134fSGeert Uytterhoeven interrupt-controller; 413d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 4140aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 4150aab5b91SGeert Uytterhoeven <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 4160aab5b91SGeert Uytterhoeven <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 4170aab5b91SGeert Uytterhoeven <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4180aab5b91SGeert Uytterhoeven <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 4190aab5b91SGeert Uytterhoeven <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 420d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 421d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 422d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 423d5d7134fSGeert Uytterhoeven }; 424d5d7134fSGeert Uytterhoeven 4254e4c17c6SNiklas Söderlund tmu0: timer@e61e0000 { 4264e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4274e4c17c6SNiklas Söderlund reg = <0 0xe61e0000 0 0x30>; 4284e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 4294e4c17c6SNiklas Söderlund <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 4304e4c17c6SNiklas Söderlund <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 4314e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 125>; 4324e4c17c6SNiklas Söderlund clock-names = "fck"; 4334e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4344e4c17c6SNiklas Söderlund resets = <&cpg 125>; 4354e4c17c6SNiklas Söderlund status = "disabled"; 4364e4c17c6SNiklas Söderlund }; 4374e4c17c6SNiklas Söderlund 4384e4c17c6SNiklas Söderlund tmu1: timer@e6fc0000 { 4394e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4404e4c17c6SNiklas Söderlund reg = <0 0xe6fc0000 0 0x30>; 4414e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 4424e4c17c6SNiklas Söderlund <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 4434e4c17c6SNiklas Söderlund <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 4444e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 124>; 4454e4c17c6SNiklas Söderlund clock-names = "fck"; 4464e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4474e4c17c6SNiklas Söderlund resets = <&cpg 124>; 4484e4c17c6SNiklas Söderlund status = "disabled"; 4494e4c17c6SNiklas Söderlund }; 4504e4c17c6SNiklas Söderlund 4514e4c17c6SNiklas Söderlund tmu2: timer@e6fd0000 { 4524e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4534e4c17c6SNiklas Söderlund reg = <0 0xe6fd0000 0 0x30>; 4544e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 4554e4c17c6SNiklas Söderlund <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 4564e4c17c6SNiklas Söderlund <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 4574e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 123>; 4584e4c17c6SNiklas Söderlund clock-names = "fck"; 4594e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4604e4c17c6SNiklas Söderlund resets = <&cpg 123>; 4614e4c17c6SNiklas Söderlund status = "disabled"; 4624e4c17c6SNiklas Söderlund }; 4634e4c17c6SNiklas Söderlund 4644e4c17c6SNiklas Söderlund tmu3: timer@e6fe0000 { 4654e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4664e4c17c6SNiklas Söderlund reg = <0 0xe6fe0000 0 0x30>; 4674e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 4684e4c17c6SNiklas Söderlund <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 4694e4c17c6SNiklas Söderlund <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 4704e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 122>; 4714e4c17c6SNiklas Söderlund clock-names = "fck"; 4724e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4734e4c17c6SNiklas Söderlund resets = <&cpg 122>; 4744e4c17c6SNiklas Söderlund status = "disabled"; 4754e4c17c6SNiklas Söderlund }; 4764e4c17c6SNiklas Söderlund 4774e4c17c6SNiklas Söderlund tmu4: timer@ffc00000 { 4784e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4794e4c17c6SNiklas Söderlund reg = <0 0xffc00000 0 0x30>; 4804e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 4814e4c17c6SNiklas Söderlund <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 4824e4c17c6SNiklas Söderlund <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 4834e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 121>; 4844e4c17c6SNiklas Söderlund clock-names = "fck"; 4854e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4864e4c17c6SNiklas Söderlund resets = <&cpg 121>; 4874e4c17c6SNiklas Söderlund status = "disabled"; 4884e4c17c6SNiklas Söderlund }; 4894e4c17c6SNiklas Söderlund 490bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 491bc011dfaSTakeshi Kihara #address-cells = <1>; 492bc011dfaSTakeshi Kihara #size-cells = <0>; 493bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 494bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 495bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 496bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 497bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 498bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 499bc011dfaSTakeshi Kihara resets = <&cpg 931>; 5008fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 5018fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 5028fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 503bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 504bc011dfaSTakeshi Kihara status = "disabled"; 505bc011dfaSTakeshi Kihara }; 506bc011dfaSTakeshi Kihara 507bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 508bc011dfaSTakeshi Kihara #address-cells = <1>; 509bc011dfaSTakeshi Kihara #size-cells = <0>; 510bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 511bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 512bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 513bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 514bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 515bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 516bc011dfaSTakeshi Kihara resets = <&cpg 930>; 5178fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 5188fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 5198fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 520bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 521bc011dfaSTakeshi Kihara status = "disabled"; 522bc011dfaSTakeshi Kihara }; 523bc011dfaSTakeshi Kihara 524bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 525bc011dfaSTakeshi Kihara #address-cells = <1>; 526bc011dfaSTakeshi Kihara #size-cells = <0>; 527bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 528bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 529bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 530bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 531bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 532bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 533bc011dfaSTakeshi Kihara resets = <&cpg 929>; 5348fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 5358fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 5368fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 537bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 538bc011dfaSTakeshi Kihara status = "disabled"; 539bc011dfaSTakeshi Kihara }; 540bc011dfaSTakeshi Kihara 541bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 542bc011dfaSTakeshi Kihara #address-cells = <1>; 543bc011dfaSTakeshi Kihara #size-cells = <0>; 544bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 545bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 546bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 547bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 548bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 549bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 550bc011dfaSTakeshi Kihara resets = <&cpg 928>; 5518fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 5528fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 553bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 554bc011dfaSTakeshi Kihara status = "disabled"; 555bc011dfaSTakeshi Kihara }; 556bc011dfaSTakeshi Kihara 557bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 558bc011dfaSTakeshi Kihara #address-cells = <1>; 559bc011dfaSTakeshi Kihara #size-cells = <0>; 560bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 561bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 562bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 563bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 564bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 565bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 566bc011dfaSTakeshi Kihara resets = <&cpg 927>; 5678fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 5688fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 569bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 570bc011dfaSTakeshi Kihara status = "disabled"; 571bc011dfaSTakeshi Kihara }; 572bc011dfaSTakeshi Kihara 573bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 574bc011dfaSTakeshi Kihara #address-cells = <1>; 575bc011dfaSTakeshi Kihara #size-cells = <0>; 576bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 577bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 578bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 579bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 580bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 581bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 582bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5838fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5848fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 585bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 586bc011dfaSTakeshi Kihara status = "disabled"; 587bc011dfaSTakeshi Kihara }; 588bc011dfaSTakeshi Kihara 589bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 590bc011dfaSTakeshi Kihara #address-cells = <1>; 591bc011dfaSTakeshi Kihara #size-cells = <0>; 592bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 593bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 594bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 595bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 596bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 597bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 598bc011dfaSTakeshi Kihara resets = <&cpg 918>; 5998fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 6008fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 601bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 602bc011dfaSTakeshi Kihara status = "disabled"; 603bc011dfaSTakeshi Kihara }; 604bc011dfaSTakeshi Kihara 605bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 606bc011dfaSTakeshi Kihara #address-cells = <1>; 607bc011dfaSTakeshi Kihara #size-cells = <0>; 608bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 609bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 610bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 611bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 612bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 613bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 614bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 615bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 616bc011dfaSTakeshi Kihara status = "disabled"; 617bc011dfaSTakeshi Kihara }; 618bc011dfaSTakeshi Kihara 619b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 620b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 621b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 622b7a1da21STakeshi Kihara "renesas,hscif"; 623b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 624b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 625b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 626b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 627b7a1da21STakeshi Kihara <&scif_clk>; 628b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 629b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 630b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 631b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 632b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 633b7a1da21STakeshi Kihara resets = <&cpg 520>; 634b7a1da21STakeshi Kihara status = "disabled"; 635b7a1da21STakeshi Kihara }; 636b7a1da21STakeshi Kihara 637b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 638b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 639b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 640b7a1da21STakeshi Kihara "renesas,hscif"; 641b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 642b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 643b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 644b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 645b7a1da21STakeshi Kihara <&scif_clk>; 646b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 647b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 648b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 649b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 650b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 651b7a1da21STakeshi Kihara resets = <&cpg 519>; 652b7a1da21STakeshi Kihara status = "disabled"; 653b7a1da21STakeshi Kihara }; 654b7a1da21STakeshi Kihara 655b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 656b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 657b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 658b7a1da21STakeshi Kihara "renesas,hscif"; 659b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 660b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 661b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 662b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 663b7a1da21STakeshi Kihara <&scif_clk>; 664b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 665b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 666b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 667b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 668b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 669b7a1da21STakeshi Kihara resets = <&cpg 518>; 670b7a1da21STakeshi Kihara status = "disabled"; 671b7a1da21STakeshi Kihara }; 672b7a1da21STakeshi Kihara 673b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 674b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 675b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 676b7a1da21STakeshi Kihara "renesas,hscif"; 677b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 678b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 679b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 680b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 681b7a1da21STakeshi Kihara <&scif_clk>; 682b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 683b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 684b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 685b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 686b7a1da21STakeshi Kihara resets = <&cpg 517>; 687b7a1da21STakeshi Kihara status = "disabled"; 688b7a1da21STakeshi Kihara }; 689b7a1da21STakeshi Kihara 690b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 691b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 692b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 693b7a1da21STakeshi Kihara "renesas,hscif"; 694b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 695b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 696b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 697b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 698b7a1da21STakeshi Kihara <&scif_clk>; 699b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 700b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 701b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 702b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 703b7a1da21STakeshi Kihara resets = <&cpg 516>; 704b7a1da21STakeshi Kihara status = "disabled"; 705b7a1da21STakeshi Kihara }; 706b7a1da21STakeshi Kihara 7075c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 7085c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 7095c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 7105c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 7115c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 7125c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 7135c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 7145c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 7155c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 7165c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 7177794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 7185c6479d9SYoshihiro Shimoda phy-names = "usb"; 7195c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7205c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 7215c6479d9SYoshihiro Shimoda status = "disabled"; 7225c6479d9SYoshihiro Shimoda }; 7235c6479d9SYoshihiro Shimoda 7245c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 7255c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7265c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7275c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 7280aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 7290aab5b91SGeert Uytterhoeven <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 7305c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7315c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 7325c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7335c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 7345c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7355c6479d9SYoshihiro Shimoda dma-channels = <2>; 7365c6479d9SYoshihiro Shimoda }; 7375c6479d9SYoshihiro Shimoda 7385c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 7395c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7405c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7415c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 7420aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 7430aab5b91SGeert Uytterhoeven <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 7445c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7455c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 7465c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7475c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 7485c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7495c6479d9SYoshihiro Shimoda dma-channels = <2>; 7505c6479d9SYoshihiro Shimoda }; 7515c6479d9SYoshihiro Shimoda 752a582013bSGeert Uytterhoeven arm_cc630p: crypto@e6601000 { 753a582013bSGeert Uytterhoeven compatible = "arm,cryptocell-630p-ree"; 754a582013bSGeert Uytterhoeven interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 755a582013bSGeert Uytterhoeven reg = <0x0 0xe6601000 0 0x1000>; 756a582013bSGeert Uytterhoeven clocks = <&cpg CPG_MOD 229>; 757a582013bSGeert Uytterhoeven resets = <&cpg 229>; 758a582013bSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 759a582013bSGeert Uytterhoeven }; 760a582013bSGeert Uytterhoeven 7613943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 7623943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7633943e896STakeshi Kihara "renesas,rcar-dmac"; 7643943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 7650aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7660aab5b91SGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 7670aab5b91SGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7680aab5b91SGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 7690aab5b91SGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7700aab5b91SGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 7710aab5b91SGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7720aab5b91SGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 7730aab5b91SGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7740aab5b91SGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 7750aab5b91SGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 7760aab5b91SGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 7770aab5b91SGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 7780aab5b91SGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7790aab5b91SGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 7800aab5b91SGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7810aab5b91SGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 7823943e896STakeshi Kihara interrupt-names = "error", 7833943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7843943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7853943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7863943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7873943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 7883943e896STakeshi Kihara clock-names = "fck"; 7893943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7903943e896STakeshi Kihara resets = <&cpg 219>; 7913943e896STakeshi Kihara #dma-cells = <1>; 7923943e896STakeshi Kihara dma-channels = <16>; 793f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 794f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 795f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 796f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 797f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 798f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 799f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 800f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 8013943e896STakeshi Kihara }; 8023943e896STakeshi Kihara 8033943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 8043943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8053943e896STakeshi Kihara "renesas,rcar-dmac"; 8063943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 8070aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 8080aab5b91SGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 8090aab5b91SGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 8100aab5b91SGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 8110aab5b91SGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 8120aab5b91SGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 8130aab5b91SGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 8140aab5b91SGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 8150aab5b91SGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 8160aab5b91SGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 8170aab5b91SGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 8180aab5b91SGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 8190aab5b91SGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 8200aab5b91SGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 8210aab5b91SGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 8220aab5b91SGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 8230aab5b91SGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 8243943e896STakeshi Kihara interrupt-names = "error", 8253943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8263943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8273943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8283943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8293943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 8303943e896STakeshi Kihara clock-names = "fck"; 8313943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8323943e896STakeshi Kihara resets = <&cpg 218>; 8333943e896STakeshi Kihara #dma-cells = <1>; 8343943e896STakeshi Kihara dma-channels = <16>; 835f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 836f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 837f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 838f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 839f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 840f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 841f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 842f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 8433943e896STakeshi Kihara }; 8443943e896STakeshi Kihara 8453943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 8463943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8473943e896STakeshi Kihara "renesas,rcar-dmac"; 8483943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 8490aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 8500aab5b91SGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 8510aab5b91SGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 8520aab5b91SGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 8530aab5b91SGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 8540aab5b91SGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 8550aab5b91SGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 8560aab5b91SGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 8570aab5b91SGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 8580aab5b91SGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 8590aab5b91SGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 8600aab5b91SGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 8610aab5b91SGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 8620aab5b91SGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 8630aab5b91SGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 8640aab5b91SGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 8650aab5b91SGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 8663943e896STakeshi Kihara interrupt-names = "error", 8673943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8683943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8693943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8703943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8713943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 8723943e896STakeshi Kihara clock-names = "fck"; 8733943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8743943e896STakeshi Kihara resets = <&cpg 217>; 8753943e896STakeshi Kihara #dma-cells = <1>; 8763943e896STakeshi Kihara dma-channels = <16>; 877f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 878f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 879f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 880f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 881f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 882f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 883f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 884f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 8853943e896STakeshi Kihara }; 8863943e896STakeshi Kihara 887cf8ae446SYoshihiro Shimoda ipmmu_ds0: iommu@e6740000 { 88855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 88955697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 89055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 89155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89255697cbbSMagnus Damm #iommu-cells = <1>; 89355697cbbSMagnus Damm }; 89455697cbbSMagnus Damm 895cf8ae446SYoshihiro Shimoda ipmmu_ds1: iommu@e7740000 { 89655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89755697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 89855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 89955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90055697cbbSMagnus Damm #iommu-cells = <1>; 90155697cbbSMagnus Damm }; 90255697cbbSMagnus Damm 903cf8ae446SYoshihiro Shimoda ipmmu_hc: iommu@e6570000 { 90455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 90555697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 90655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 90755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90855697cbbSMagnus Damm #iommu-cells = <1>; 90955697cbbSMagnus Damm }; 91055697cbbSMagnus Damm 911cf8ae446SYoshihiro Shimoda ipmmu_mm: iommu@e67b0000 { 91255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 91355697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 91455697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 91555697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 91655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 91755697cbbSMagnus Damm #iommu-cells = <1>; 91855697cbbSMagnus Damm }; 91955697cbbSMagnus Damm 920cf8ae446SYoshihiro Shimoda ipmmu_mp: iommu@ec670000 { 92155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 92255697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 92355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 92455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 92555697cbbSMagnus Damm #iommu-cells = <1>; 92655697cbbSMagnus Damm }; 92755697cbbSMagnus Damm 928cf8ae446SYoshihiro Shimoda ipmmu_pv0: iommu@fd800000 { 92955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93055697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 93155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 93255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 93355697cbbSMagnus Damm #iommu-cells = <1>; 93455697cbbSMagnus Damm }; 93555697cbbSMagnus Damm 936cf8ae446SYoshihiro Shimoda ipmmu_rt: iommu@ffc80000 { 93755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93855697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 93955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 94055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 94155697cbbSMagnus Damm #iommu-cells = <1>; 94255697cbbSMagnus Damm }; 94355697cbbSMagnus Damm 944cf8ae446SYoshihiro Shimoda ipmmu_vc0: iommu@fe6b0000 { 94555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 94655697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 94755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 94855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 94955697cbbSMagnus Damm #iommu-cells = <1>; 95055697cbbSMagnus Damm }; 95155697cbbSMagnus Damm 952cf8ae446SYoshihiro Shimoda ipmmu_vi0: iommu@febd0000 { 95355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 95455697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 95555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 95655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 95755697cbbSMagnus Damm #iommu-cells = <1>; 95855697cbbSMagnus Damm }; 95955697cbbSMagnus Damm 960cf8ae446SYoshihiro Shimoda ipmmu_vp0: iommu@fe990000 { 96155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 96255697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 96355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 96455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 96555697cbbSMagnus Damm #iommu-cells = <1>; 96655697cbbSMagnus Damm }; 96755697cbbSMagnus Damm 968913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 969913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 970913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 9714b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 972913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 973913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 974913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 975913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 976913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 977913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 978913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 979913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 980913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 981913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 982913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 983913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 984913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 985913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 986913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 987913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 988913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 989913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 990913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 991913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 992913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 993913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 994913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 995913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 996913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 997913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 998913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 999913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 1000913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 1001913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 1002913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 1003913a78b5SYoshihiro Shimoda "ch24"; 1004913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 100556ed0b3bSAdam Ford clock-names = "fck"; 100683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1007913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 1008913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 10099b810181SGeert Uytterhoeven rx-internal-delay-ps = <0>; 101043021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 1011913a78b5SYoshihiro Shimoda #address-cells = <1>; 1012913a78b5SYoshihiro Shimoda #size-cells = <0>; 1013913a78b5SYoshihiro Shimoda status = "disabled"; 1014913a78b5SYoshihiro Shimoda }; 1015913a78b5SYoshihiro Shimoda 1016327d1f32SMarek Vasut can0: can@e6c30000 { 1017327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1018327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1019327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 1020327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1021327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 1022327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1023327d1f32SMarek Vasut <&can_clk>; 1024327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1025327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1026327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1027327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1028327d1f32SMarek Vasut resets = <&cpg 916>; 1029327d1f32SMarek Vasut status = "disabled"; 1030327d1f32SMarek Vasut }; 1031327d1f32SMarek Vasut 1032327d1f32SMarek Vasut can1: can@e6c38000 { 1033327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1034327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1035327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 1036327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1037327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 1038327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1039327d1f32SMarek Vasut <&can_clk>; 1040327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1041327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1042327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1043327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1044327d1f32SMarek Vasut resets = <&cpg 915>; 1045327d1f32SMarek Vasut status = "disabled"; 1046327d1f32SMarek Vasut }; 1047327d1f32SMarek Vasut 1048327d1f32SMarek Vasut canfd: can@e66c0000 { 1049327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 1050327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 1051327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 1052327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1053327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1054327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 1055327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1056327d1f32SMarek Vasut <&can_clk>; 1057327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 1058327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1059327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1060327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1061327d1f32SMarek Vasut resets = <&cpg 914>; 1062327d1f32SMarek Vasut status = "disabled"; 1063327d1f32SMarek Vasut 1064327d1f32SMarek Vasut channel0 { 1065327d1f32SMarek Vasut status = "disabled"; 1066327d1f32SMarek Vasut }; 1067327d1f32SMarek Vasut 1068327d1f32SMarek Vasut channel1 { 1069327d1f32SMarek Vasut status = "disabled"; 1070327d1f32SMarek Vasut }; 1071327d1f32SMarek Vasut }; 1072327d1f32SMarek Vasut 107318048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 107418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 107518048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 107618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 107718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 107818048556SYoshihiro Shimoda resets = <&cpg 523>; 107918048556SYoshihiro Shimoda #pwm-cells = <2>; 108018048556SYoshihiro Shimoda status = "disabled"; 108118048556SYoshihiro Shimoda }; 108218048556SYoshihiro Shimoda 108318048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 108418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 108518048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 108618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 108718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 108818048556SYoshihiro Shimoda resets = <&cpg 523>; 108918048556SYoshihiro Shimoda #pwm-cells = <2>; 109018048556SYoshihiro Shimoda status = "disabled"; 109118048556SYoshihiro Shimoda }; 109218048556SYoshihiro Shimoda 109318048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 109418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 109518048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 109618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 109718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 109818048556SYoshihiro Shimoda resets = <&cpg 523>; 109918048556SYoshihiro Shimoda #pwm-cells = <2>; 110018048556SYoshihiro Shimoda status = "disabled"; 110118048556SYoshihiro Shimoda }; 110218048556SYoshihiro Shimoda 110318048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 110418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 110518048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 110618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 110718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 110818048556SYoshihiro Shimoda resets = <&cpg 523>; 110918048556SYoshihiro Shimoda #pwm-cells = <2>; 111018048556SYoshihiro Shimoda status = "disabled"; 111118048556SYoshihiro Shimoda }; 111218048556SYoshihiro Shimoda 111318048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 111418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 111518048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 111618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 111718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 111818048556SYoshihiro Shimoda resets = <&cpg 523>; 111918048556SYoshihiro Shimoda #pwm-cells = <2>; 112018048556SYoshihiro Shimoda status = "disabled"; 112118048556SYoshihiro Shimoda }; 112218048556SYoshihiro Shimoda 112318048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 112418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 112518048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 112618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 112718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 112818048556SYoshihiro Shimoda resets = <&cpg 523>; 112918048556SYoshihiro Shimoda #pwm-cells = <2>; 113018048556SYoshihiro Shimoda status = "disabled"; 113118048556SYoshihiro Shimoda }; 113218048556SYoshihiro Shimoda 113318048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 113418048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 113518048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 113618048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 113718048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 113818048556SYoshihiro Shimoda resets = <&cpg 523>; 113918048556SYoshihiro Shimoda #pwm-cells = <2>; 114018048556SYoshihiro Shimoda status = "disabled"; 114118048556SYoshihiro Shimoda }; 114218048556SYoshihiro Shimoda 1143a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1144a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1145a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1146a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1147a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1148a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1149a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1150a5ebe5e4STakeshi Kihara <&scif_clk>; 1151a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1152a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1153a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1154a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1155a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1156a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1157a5ebe5e4STakeshi Kihara status = "disabled"; 1158a5ebe5e4STakeshi Kihara }; 1159a5ebe5e4STakeshi Kihara 1160a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1161a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1162a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1163a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1164a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1165a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1166a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1167a5ebe5e4STakeshi Kihara <&scif_clk>; 1168a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1169a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1170a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1171a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1172a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1173a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1174a5ebe5e4STakeshi Kihara status = "disabled"; 1175a5ebe5e4STakeshi Kihara }; 1176a5ebe5e4STakeshi Kihara 1177f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1178f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1179f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1180f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1181f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1182103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1183103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1184103db9b5STakeshi Kihara <&scif_clk>; 1185103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1186a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1187a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1188a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 118983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1190f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1191f37a7767SYoshihiro Shimoda status = "disabled"; 1192f37a7767SYoshihiro Shimoda }; 1193f37a7767SYoshihiro Shimoda 1194a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1195a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1196a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1197a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1198a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1199a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1200a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1201a5ebe5e4STakeshi Kihara <&scif_clk>; 1202a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1203a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1204a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1205a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1206a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1207a5ebe5e4STakeshi Kihara status = "disabled"; 1208a5ebe5e4STakeshi Kihara }; 1209a5ebe5e4STakeshi Kihara 1210a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1211a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1212a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1213a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1214a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1215a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1216a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1217a5ebe5e4STakeshi Kihara <&scif_clk>; 1218a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1219a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1220a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1221a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1222a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1223a5ebe5e4STakeshi Kihara status = "disabled"; 1224a5ebe5e4STakeshi Kihara }; 1225a5ebe5e4STakeshi Kihara 1226a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1227a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1228a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1229a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1230a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1231a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1232a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1233a5ebe5e4STakeshi Kihara <&scif_clk>; 1234a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1235e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1236e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1237a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1238a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1239a5ebe5e4STakeshi Kihara status = "disabled"; 1240a5ebe5e4STakeshi Kihara }; 1241a5ebe5e4STakeshi Kihara 12424b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 12434b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12444b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12454b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 12464b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 12474b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 124885170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 124985170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 125085170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 12514b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12524b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 12534b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12544b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12554b7e3ab1SGeert Uytterhoeven status = "disabled"; 12564b7e3ab1SGeert Uytterhoeven }; 12574b7e3ab1SGeert Uytterhoeven 12584b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 12594b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12604b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12614b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 12624b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 12634b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 1264453802c4SGeert Uytterhoeven dmas = <&dmac0 0x43>, <&dmac0 0x42>; 1265453802c4SGeert Uytterhoeven dma-names = "tx", "rx"; 12664b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12674b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 12684b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12694b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12704b7e3ab1SGeert Uytterhoeven status = "disabled"; 12714b7e3ab1SGeert Uytterhoeven }; 12724b7e3ab1SGeert Uytterhoeven 12734b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 12744b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12754b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12764b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 12774b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 12784b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 127985170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 128085170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12814b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12824b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 12834b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12844b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12854b7e3ab1SGeert Uytterhoeven status = "disabled"; 12864b7e3ab1SGeert Uytterhoeven }; 12874b7e3ab1SGeert Uytterhoeven 12884b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 12894b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12904b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12914b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 12924b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12934b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 129485170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 129585170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12964b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12974b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 12984b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12994b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 13004b7e3ab1SGeert Uytterhoeven status = "disabled"; 13014b7e3ab1SGeert Uytterhoeven }; 13024b7e3ab1SGeert Uytterhoeven 1303ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1304ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1305ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1306ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1307ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1308ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1309ec70407aSKoji Matsuoka resets = <&cpg 807>; 1310ec70407aSKoji Matsuoka renesas,id = <4>; 1311ec70407aSKoji Matsuoka status = "disabled"; 1312ec70407aSKoji Matsuoka 1313ec70407aSKoji Matsuoka ports { 1314ec70407aSKoji Matsuoka #address-cells = <1>; 1315ec70407aSKoji Matsuoka #size-cells = <0>; 1316ec70407aSKoji Matsuoka 1317ec70407aSKoji Matsuoka port@1 { 13185e53dbf4SJacopo Mondi #address-cells = <1>; 13195e53dbf4SJacopo Mondi #size-cells = <0>; 13205e53dbf4SJacopo Mondi 1321ec70407aSKoji Matsuoka reg = <1>; 1322ec70407aSKoji Matsuoka 13235e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 13245e53dbf4SJacopo Mondi reg = <2>; 1325ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1326ec70407aSKoji Matsuoka }; 1327ec70407aSKoji Matsuoka }; 1328ec70407aSKoji Matsuoka }; 1329ec70407aSKoji Matsuoka }; 1330ec70407aSKoji Matsuoka 1331ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1332ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1333ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1334ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1335ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1336ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1337ec70407aSKoji Matsuoka resets = <&cpg 806>; 1338ec70407aSKoji Matsuoka renesas,id = <5>; 1339ec70407aSKoji Matsuoka status = "disabled"; 1340ec70407aSKoji Matsuoka 1341ec70407aSKoji Matsuoka ports { 1342ec70407aSKoji Matsuoka #address-cells = <1>; 1343ec70407aSKoji Matsuoka #size-cells = <0>; 1344ec70407aSKoji Matsuoka 1345ec70407aSKoji Matsuoka port@1 { 13465e53dbf4SJacopo Mondi #address-cells = <1>; 13475e53dbf4SJacopo Mondi #size-cells = <0>; 13485e53dbf4SJacopo Mondi 1349ec70407aSKoji Matsuoka reg = <1>; 1350ec70407aSKoji Matsuoka 13515e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 13525e53dbf4SJacopo Mondi reg = <2>; 1353ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1354ec70407aSKoji Matsuoka }; 1355ec70407aSKoji Matsuoka }; 1356ec70407aSKoji Matsuoka }; 1357ec70407aSKoji Matsuoka }; 1358ec70407aSKoji Matsuoka 13591ada85b6SFabrizio Castro drif00: rif@e6f40000 { 13601ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13611ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13621ada85b6SFabrizio Castro reg = <0 0xe6f40000 0 0x84>; 13631ada85b6SFabrizio Castro interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 13641ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 515>; 13651ada85b6SFabrizio Castro clock-names = "fck"; 13661ada85b6SFabrizio Castro dmas = <&dmac1 0x20>, <&dmac2 0x20>; 13671ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13681ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13691ada85b6SFabrizio Castro resets = <&cpg 515>; 13701ada85b6SFabrizio Castro renesas,bonding = <&drif01>; 13711ada85b6SFabrizio Castro status = "disabled"; 13721ada85b6SFabrizio Castro }; 13731ada85b6SFabrizio Castro 13741ada85b6SFabrizio Castro drif01: rif@e6f50000 { 13751ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13761ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13771ada85b6SFabrizio Castro reg = <0 0xe6f50000 0 0x84>; 13781ada85b6SFabrizio Castro interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 13791ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 514>; 13801ada85b6SFabrizio Castro clock-names = "fck"; 13811ada85b6SFabrizio Castro dmas = <&dmac1 0x22>, <&dmac2 0x22>; 13821ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13831ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13841ada85b6SFabrizio Castro resets = <&cpg 514>; 13851ada85b6SFabrizio Castro renesas,bonding = <&drif00>; 13861ada85b6SFabrizio Castro status = "disabled"; 13871ada85b6SFabrizio Castro }; 13881ada85b6SFabrizio Castro 13891ada85b6SFabrizio Castro drif10: rif@e6f60000 { 13901ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13911ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13921ada85b6SFabrizio Castro reg = <0 0xe6f60000 0 0x84>; 13931ada85b6SFabrizio Castro interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 13941ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 513>; 13951ada85b6SFabrizio Castro clock-names = "fck"; 13961ada85b6SFabrizio Castro dmas = <&dmac1 0x24>, <&dmac2 0x24>; 13971ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13981ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13991ada85b6SFabrizio Castro resets = <&cpg 513>; 14001ada85b6SFabrizio Castro renesas,bonding = <&drif11>; 14011ada85b6SFabrizio Castro status = "disabled"; 14021ada85b6SFabrizio Castro }; 14031ada85b6SFabrizio Castro 14041ada85b6SFabrizio Castro drif11: rif@e6f70000 { 14051ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14061ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14071ada85b6SFabrizio Castro reg = <0 0xe6f70000 0 0x84>; 14081ada85b6SFabrizio Castro interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 14091ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 512>; 14101ada85b6SFabrizio Castro clock-names = "fck"; 14111ada85b6SFabrizio Castro dmas = <&dmac1 0x26>, <&dmac2 0x26>; 14121ada85b6SFabrizio Castro dma-names = "rx", "rx"; 14131ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14141ada85b6SFabrizio Castro resets = <&cpg 512>; 14151ada85b6SFabrizio Castro renesas,bonding = <&drif10>; 14161ada85b6SFabrizio Castro status = "disabled"; 14171ada85b6SFabrizio Castro }; 14181ada85b6SFabrizio Castro 14191ada85b6SFabrizio Castro drif20: rif@e6f80000 { 14201ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14211ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14221ada85b6SFabrizio Castro reg = <0 0xe6f80000 0 0x84>; 14231ada85b6SFabrizio Castro interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 14241ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 511>; 14251ada85b6SFabrizio Castro clock-names = "fck"; 14261ada85b6SFabrizio Castro dmas = <&dmac0 0x28>; 14271ada85b6SFabrizio Castro dma-names = "rx"; 14281ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14291ada85b6SFabrizio Castro resets = <&cpg 511>; 14301ada85b6SFabrizio Castro renesas,bonding = <&drif21>; 14311ada85b6SFabrizio Castro status = "disabled"; 14321ada85b6SFabrizio Castro }; 14331ada85b6SFabrizio Castro 14341ada85b6SFabrizio Castro drif21: rif@e6f90000 { 14351ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14361ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14371ada85b6SFabrizio Castro reg = <0 0xe6f90000 0 0x84>; 14381ada85b6SFabrizio Castro interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 14391ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 510>; 14401ada85b6SFabrizio Castro clock-names = "fck"; 14411ada85b6SFabrizio Castro dmas = <&dmac0 0x2a>; 14421ada85b6SFabrizio Castro dma-names = "rx"; 14431ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14441ada85b6SFabrizio Castro resets = <&cpg 510>; 14451ada85b6SFabrizio Castro renesas,bonding = <&drif20>; 14461ada85b6SFabrizio Castro status = "disabled"; 14471ada85b6SFabrizio Castro }; 14481ada85b6SFabrizio Castro 14491ada85b6SFabrizio Castro drif30: rif@e6fa0000 { 14501ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14511ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14521ada85b6SFabrizio Castro reg = <0 0xe6fa0000 0 0x84>; 14531ada85b6SFabrizio Castro interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 14541ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 509>; 14551ada85b6SFabrizio Castro clock-names = "fck"; 14561ada85b6SFabrizio Castro dmas = <&dmac0 0x2c>; 14571ada85b6SFabrizio Castro dma-names = "rx"; 14581ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14591ada85b6SFabrizio Castro resets = <&cpg 509>; 14601ada85b6SFabrizio Castro renesas,bonding = <&drif31>; 14611ada85b6SFabrizio Castro status = "disabled"; 14621ada85b6SFabrizio Castro }; 14631ada85b6SFabrizio Castro 14641ada85b6SFabrizio Castro drif31: rif@e6fb0000 { 14651ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14661ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14671ada85b6SFabrizio Castro reg = <0 0xe6fb0000 0 0x84>; 14681ada85b6SFabrizio Castro interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 14691ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 508>; 14701ada85b6SFabrizio Castro clock-names = "fck"; 14711ada85b6SFabrizio Castro dmas = <&dmac0 0x2e>; 14721ada85b6SFabrizio Castro dma-names = "rx"; 14731ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14741ada85b6SFabrizio Castro resets = <&cpg 508>; 14751ada85b6SFabrizio Castro renesas,bonding = <&drif30>; 14761ada85b6SFabrizio Castro status = "disabled"; 14771ada85b6SFabrizio Castro }; 14781ada85b6SFabrizio Castro 14793b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 14803b46fa57SYoshihiro Kaneko /* 14813b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 14823b46fa57SYoshihiro Kaneko * 14833b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 14843b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 14853b46fa57SYoshihiro Kaneko */ 14863b46fa57SYoshihiro Kaneko /* 14873b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 14883b46fa57SYoshihiro Kaneko * 14893b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 14903b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 14913b46fa57SYoshihiro Kaneko */ 14923b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 14933b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 14943b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 14953b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 14963b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 14973b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 14983b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 14993b46fa57SYoshihiro Kaneko 15003b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 15013b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 15023b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 15033b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 15043b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 15053b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 15063b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 15073b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 15083b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 15093b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 15103b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 15113b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15123b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15133b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 15143b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 15153b46fa57SYoshihiro Kaneko <&audio_clk_c>, 15163b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 15173b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 15183b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15193b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15203b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 15213b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 15223b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 15233b46fa57SYoshihiro Kaneko "src.1", "src.0", 15243b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 15253b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 15263b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 15273b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 15283b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15293b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 15303b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 15313b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 15323b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 15333b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 15343b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 15353b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 15363b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15373b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15383b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 15393b46fa57SYoshihiro Kaneko status = "disabled"; 15403b46fa57SYoshihiro Kaneko 1541ddd56410SYoshihiro Kaneko rcar_sound,ctu { 1542ddd56410SYoshihiro Kaneko ctu00: ctu-0 { }; 1543ddd56410SYoshihiro Kaneko ctu01: ctu-1 { }; 1544ddd56410SYoshihiro Kaneko ctu02: ctu-2 { }; 1545ddd56410SYoshihiro Kaneko ctu03: ctu-3 { }; 1546ddd56410SYoshihiro Kaneko ctu10: ctu-4 { }; 1547ddd56410SYoshihiro Kaneko ctu11: ctu-5 { }; 1548ddd56410SYoshihiro Kaneko ctu12: ctu-6 { }; 1549ddd56410SYoshihiro Kaneko ctu13: ctu-7 { }; 1550ddd56410SYoshihiro Kaneko }; 1551ddd56410SYoshihiro Kaneko 15523b46fa57SYoshihiro Kaneko rcar_sound,dvc { 15533b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 15543b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 15553b46fa57SYoshihiro Kaneko dma-names = "tx"; 15563b46fa57SYoshihiro Kaneko }; 15573b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 15583b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 15593b46fa57SYoshihiro Kaneko dma-names = "tx"; 15603b46fa57SYoshihiro Kaneko }; 15613b46fa57SYoshihiro Kaneko }; 15623b46fa57SYoshihiro Kaneko 15633b46fa57SYoshihiro Kaneko rcar_sound,mix { 15643b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 15653b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 15663b46fa57SYoshihiro Kaneko }; 15673b46fa57SYoshihiro Kaneko 15683b46fa57SYoshihiro Kaneko rcar_sound,src { 15693b46fa57SYoshihiro Kaneko src0: src-0 { 15703b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 15713b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 15723b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15733b46fa57SYoshihiro Kaneko }; 15743b46fa57SYoshihiro Kaneko src1: src-1 { 15753b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 15763b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 15773b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15783b46fa57SYoshihiro Kaneko }; 15793b46fa57SYoshihiro Kaneko src2: src-2 { 15803b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 15813b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 15823b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15833b46fa57SYoshihiro Kaneko }; 15843b46fa57SYoshihiro Kaneko src3: src-3 { 15853b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 15863b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 15873b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15883b46fa57SYoshihiro Kaneko }; 15893b46fa57SYoshihiro Kaneko src4: src-4 { 15903b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 15913b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 15923b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15933b46fa57SYoshihiro Kaneko }; 15943b46fa57SYoshihiro Kaneko src5: src-5 { 15953b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 15963b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 15973b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15983b46fa57SYoshihiro Kaneko }; 15993b46fa57SYoshihiro Kaneko src6: src-6 { 16003b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 16013b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 16023b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16033b46fa57SYoshihiro Kaneko }; 16043b46fa57SYoshihiro Kaneko src7: src-7 { 16053b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 16063b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 16073b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16083b46fa57SYoshihiro Kaneko }; 16093b46fa57SYoshihiro Kaneko src8: src-8 { 16103b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 16113b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 16123b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16133b46fa57SYoshihiro Kaneko }; 16143b46fa57SYoshihiro Kaneko src9: src-9 { 16153b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 16163b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 16173b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16183b46fa57SYoshihiro Kaneko }; 16193b46fa57SYoshihiro Kaneko }; 16203b46fa57SYoshihiro Kaneko 16213b46fa57SYoshihiro Kaneko rcar_sound,ssi { 16223b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 16233b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 16243b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 16253b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 16263b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16273b46fa57SYoshihiro Kaneko }; 16283b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 16293b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 16303b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 16313b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 16323b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16333b46fa57SYoshihiro Kaneko }; 16343b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 16353b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 16363b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 16373b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 16383b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16393b46fa57SYoshihiro Kaneko }; 16403b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 16413b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 16423b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 16433b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 16443b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16453b46fa57SYoshihiro Kaneko }; 16463b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 16473b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 16483b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 16493b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 16503b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16513b46fa57SYoshihiro Kaneko }; 16523b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 16533b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 16543b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 16553b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 16563b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16573b46fa57SYoshihiro Kaneko }; 16583b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 16593b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 16603b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 16613b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 16623b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16633b46fa57SYoshihiro Kaneko }; 16643b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 16653b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 16663b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 16673b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 16683b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16693b46fa57SYoshihiro Kaneko }; 16703b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 16713b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 16723b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 16733b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 16743b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16753b46fa57SYoshihiro Kaneko }; 16763b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 16773b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 16783b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 16793b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 16803b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16813b46fa57SYoshihiro Kaneko }; 16823b46fa57SYoshihiro Kaneko }; 16833b46fa57SYoshihiro Kaneko }; 16843b46fa57SYoshihiro Kaneko 16853b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 16863b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 16873b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 16883b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 16890aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 16900aab5b91SGeert Uytterhoeven <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 16910aab5b91SGeert Uytterhoeven <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 16920aab5b91SGeert Uytterhoeven <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 16930aab5b91SGeert Uytterhoeven <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 16940aab5b91SGeert Uytterhoeven <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 16950aab5b91SGeert Uytterhoeven <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 16960aab5b91SGeert Uytterhoeven <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 16970aab5b91SGeert Uytterhoeven <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 16980aab5b91SGeert Uytterhoeven <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 16990aab5b91SGeert Uytterhoeven <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 17000aab5b91SGeert Uytterhoeven <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 17010aab5b91SGeert Uytterhoeven <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 17020aab5b91SGeert Uytterhoeven <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 17030aab5b91SGeert Uytterhoeven <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 17040aab5b91SGeert Uytterhoeven <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 17050aab5b91SGeert Uytterhoeven <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 17063b46fa57SYoshihiro Kaneko interrupt-names = "error", 17073b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 17083b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 17093b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 17103b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 17113b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 17123b46fa57SYoshihiro Kaneko clock-names = "fck"; 17133b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17143b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 17153b46fa57SYoshihiro Kaneko #dma-cells = <1>; 17163b46fa57SYoshihiro Kaneko dma-channels = <16>; 17173b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 17183b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 17193b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 17203b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 17213b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 17223b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 17233b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 17243b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 17253b46fa57SYoshihiro Kaneko }; 17263b46fa57SYoshihiro Kaneko 1727fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1728fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1729fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1730fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1731fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1732fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1733fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1734fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1735fe1bc94aSYoshihiro Shimoda status = "disabled"; 1736fe1bc94aSYoshihiro Shimoda }; 1737fe1bc94aSYoshihiro Shimoda 17388dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 17398dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 17408dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 17418dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 17428dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 17438dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 17448dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17458dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 17468dae1d2bSYoshihiro Shimoda status = "disabled"; 17478dae1d2bSYoshihiro Shimoda }; 17488dae1d2bSYoshihiro Shimoda 17496dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 17506dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 17516dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 17526dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1753737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17547794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 17556dd72b4dSYoshihiro Shimoda phy-names = "usb"; 175683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1757737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17586dd72b4dSYoshihiro Shimoda status = "disabled"; 17596dd72b4dSYoshihiro Shimoda }; 17606dd72b4dSYoshihiro Shimoda 17616dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 17626dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 17636dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 17646dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1765737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17667794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 17676dd72b4dSYoshihiro Shimoda phy-names = "usb"; 17686dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 176983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1770737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17716dd72b4dSYoshihiro Shimoda status = "disabled"; 17726dd72b4dSYoshihiro Shimoda }; 17736dd72b4dSYoshihiro Shimoda 17746dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 17756dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 17766dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 17776dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 17786dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1779737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 178083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1781737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17827794bd7eSYoshihiro Shimoda #phy-cells = <1>; 17836dd72b4dSYoshihiro Shimoda status = "disabled"; 17846dd72b4dSYoshihiro Shimoda }; 17856dd72b4dSYoshihiro Shimoda 1786a6cb262aSYoshihiro Shimoda sdhi0: mmc@ee100000 { 17879aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17889aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17899aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 17909aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1791*eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A77990_CLK_SD0H>; 1792*eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 17939aa3558aSTakeshi Kihara max-frequency = <200000000>; 17949aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17959aa3558aSTakeshi Kihara resets = <&cpg 314>; 17968292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 32>; 17979aa3558aSTakeshi Kihara status = "disabled"; 17989aa3558aSTakeshi Kihara }; 17999aa3558aSTakeshi Kihara 1800a6cb262aSYoshihiro Shimoda sdhi1: mmc@ee120000 { 18019aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18029aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18039aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 18049aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1805*eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A77990_CLK_SD1H>; 1806*eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18079aa3558aSTakeshi Kihara max-frequency = <200000000>; 18089aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18099aa3558aSTakeshi Kihara resets = <&cpg 313>; 18108292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 33>; 18119aa3558aSTakeshi Kihara status = "disabled"; 18129aa3558aSTakeshi Kihara }; 18139aa3558aSTakeshi Kihara 1814a6cb262aSYoshihiro Shimoda sdhi3: mmc@ee160000 { 18159aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18169aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18179aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 18189aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1819*eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A77990_CLK_SD3H>; 1820*eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18219aa3558aSTakeshi Kihara max-frequency = <200000000>; 18229aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18239aa3558aSTakeshi Kihara resets = <&cpg 311>; 18248292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 35>; 18259aa3558aSTakeshi Kihara status = "disabled"; 18269aa3558aSTakeshi Kihara }; 18279aa3558aSTakeshi Kihara 1828f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1829f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1830f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1831f37a7767SYoshihiro Shimoda #address-cells = <0>; 1832f37a7767SYoshihiro Shimoda interrupt-controller; 1833f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1834f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1835f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1836f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1837f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 18387085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1839f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1840f37a7767SYoshihiro Shimoda clock-names = "clk"; 184183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1842f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1843f37a7767SYoshihiro Shimoda }; 1844f37a7767SYoshihiro Shimoda 184500323335SSimon Horman pciec0: pcie@fe000000 { 184600323335SSimon Horman compatible = "renesas,pcie-r8a77990", 184700323335SSimon Horman "renesas,pcie-rcar-gen3"; 184800323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 184900323335SSimon Horman #address-cells = <3>; 185000323335SSimon Horman #size-cells = <2>; 185100323335SSimon Horman bus-range = <0x00 0xff>; 185200323335SSimon Horman device_type = "pci"; 18539504a9f2SGeert Uytterhoeven ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 18549504a9f2SGeert Uytterhoeven <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 18559504a9f2SGeert Uytterhoeven <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 18569504a9f2SGeert Uytterhoeven <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 185700323335SSimon Horman /* Map all possible DDR as inbound ranges */ 185800323335SSimon Horman dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 185900323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 186000323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 186100323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 186200323335SSimon Horman #interrupt-cells = <1>; 186300323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 186400323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 186500323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 186600323335SSimon Horman clock-names = "pcie", "pcie_bus"; 186700323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 186800323335SSimon Horman resets = <&cpg 319>; 186900323335SSimon Horman status = "disabled"; 187000323335SSimon Horman }; 187100323335SSimon Horman 187213ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 187313ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 187413ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 187513ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 187613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 187713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 187813ee2bfcSLaurent Pinchart resets = <&cpg 626>; 187913ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 188013ee2bfcSLaurent Pinchart }; 188113ee2bfcSLaurent Pinchart 188213ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 188313ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 188413ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 188513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 188613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 188713ee2bfcSLaurent Pinchart resets = <&cpg 607>; 188813ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 188913ee2bfcSLaurent Pinchart }; 189013ee2bfcSLaurent Pinchart 189113ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 189213ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 189313ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 189413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 189513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 189613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 189713ee2bfcSLaurent Pinchart resets = <&cpg 631>; 189813ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 189913ee2bfcSLaurent Pinchart }; 190013ee2bfcSLaurent Pinchart 190113ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 190213ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 190313ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 190413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 190513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 190613ee2bfcSLaurent Pinchart resets = <&cpg 611>; 190713ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 190813ee2bfcSLaurent Pinchart }; 190913ee2bfcSLaurent Pinchart 191013ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 191113ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 191213ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 191313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 191413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 191513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 191613ee2bfcSLaurent Pinchart resets = <&cpg 623>; 191713ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 191813ee2bfcSLaurent Pinchart }; 191913ee2bfcSLaurent Pinchart 192013ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 192113ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 192213ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 192313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 192413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 192513ee2bfcSLaurent Pinchart resets = <&cpg 603>; 192613ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 192713ee2bfcSLaurent Pinchart }; 192813ee2bfcSLaurent Pinchart 192913ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 193013ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 193113ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 193213ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 193313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 193413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 193513ee2bfcSLaurent Pinchart resets = <&cpg 622>; 193613ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 193713ee2bfcSLaurent Pinchart }; 193813ee2bfcSLaurent Pinchart 193913ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 194013ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 194113ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 194213ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 194313ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 194413ee2bfcSLaurent Pinchart resets = <&cpg 602>; 194513ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 194613ee2bfcSLaurent Pinchart }; 194713ee2bfcSLaurent Pinchart 1948948c59ddSJacopo Mondi cmm0: cmm@fea40000 { 1949948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1950948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1951948c59ddSJacopo Mondi reg = <0 0xfea40000 0 0x1000>; 1952948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1953948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 711>; 1954948c59ddSJacopo Mondi resets = <&cpg 711>; 1955948c59ddSJacopo Mondi }; 1956948c59ddSJacopo Mondi 1957948c59ddSJacopo Mondi cmm1: cmm@fea50000 { 1958948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1959948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1960948c59ddSJacopo Mondi reg = <0 0xfea50000 0 0x1000>; 1961948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1962948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 710>; 1963948c59ddSJacopo Mondi resets = <&cpg 710>; 1964948c59ddSJacopo Mondi }; 1965948c59ddSJacopo Mondi 1966ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1967af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1968ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1969ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1970ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1971ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1972ec70407aSKoji Matsuoka resets = <&cpg 716>; 1973ec70407aSKoji Matsuoka status = "disabled"; 1974ec70407aSKoji Matsuoka 1975ec70407aSKoji Matsuoka ports { 1976ec70407aSKoji Matsuoka #address-cells = <1>; 1977ec70407aSKoji Matsuoka #size-cells = <0>; 1978ec70407aSKoji Matsuoka 19790a96c059SNiklas Söderlund port@0 { 19800a96c059SNiklas Söderlund reg = <0>; 19810a96c059SNiklas Söderlund }; 19820a96c059SNiklas Söderlund 1983ec70407aSKoji Matsuoka port@1 { 1984ec70407aSKoji Matsuoka #address-cells = <1>; 1985ec70407aSKoji Matsuoka #size-cells = <0>; 1986ec70407aSKoji Matsuoka 1987ec70407aSKoji Matsuoka reg = <1>; 1988ec70407aSKoji Matsuoka 1989ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 1990ec70407aSKoji Matsuoka reg = <0>; 1991ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 1992ec70407aSKoji Matsuoka }; 1993ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 1994ec70407aSKoji Matsuoka reg = <1>; 1995ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 1996ec70407aSKoji Matsuoka }; 1997ec70407aSKoji Matsuoka }; 1998ec70407aSKoji Matsuoka }; 1999ec70407aSKoji Matsuoka }; 2000ec70407aSKoji Matsuoka 200113ee2bfcSLaurent Pinchart du: display@feb00000 { 200213ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 200306585ed3STakeshi Kihara reg = <0 0xfeb00000 0 0x40000>; 200413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 200513ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 2006d745c72dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 200713ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 20084193a392STakeshi Kihara resets = <&cpg 724>; 20094193a392STakeshi Kihara reset-names = "du.0"; 2010948c59ddSJacopo Mondi 2011948c59ddSJacopo Mondi renesas,cmms = <&cmm0>, <&cmm1>; 201203abfdd3SGeert Uytterhoeven renesas,vsps = <&vspd0 0>, <&vspd1 0>; 2013948c59ddSJacopo Mondi 201413ee2bfcSLaurent Pinchart status = "disabled"; 201513ee2bfcSLaurent Pinchart 201613ee2bfcSLaurent Pinchart ports { 201713ee2bfcSLaurent Pinchart #address-cells = <1>; 201813ee2bfcSLaurent Pinchart #size-cells = <0>; 201913ee2bfcSLaurent Pinchart 202013ee2bfcSLaurent Pinchart port@0 { 202113ee2bfcSLaurent Pinchart reg = <0>; 202213ee2bfcSLaurent Pinchart du_out_rgb: endpoint { 202313ee2bfcSLaurent Pinchart }; 202413ee2bfcSLaurent Pinchart }; 202513ee2bfcSLaurent Pinchart 202613ee2bfcSLaurent Pinchart port@1 { 202713ee2bfcSLaurent Pinchart reg = <1>; 202813ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 202913ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 203013ee2bfcSLaurent Pinchart }; 203113ee2bfcSLaurent Pinchart }; 203213ee2bfcSLaurent Pinchart 203313ee2bfcSLaurent Pinchart port@2 { 203413ee2bfcSLaurent Pinchart reg = <2>; 203513ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 203613ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 203713ee2bfcSLaurent Pinchart }; 203813ee2bfcSLaurent Pinchart }; 203913ee2bfcSLaurent Pinchart }; 204013ee2bfcSLaurent Pinchart }; 204113ee2bfcSLaurent Pinchart 204213ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 204313ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 204413ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 204513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 204613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 204713ee2bfcSLaurent Pinchart resets = <&cpg 727>; 204813ee2bfcSLaurent Pinchart status = "disabled"; 204913ee2bfcSLaurent Pinchart 205046f69d06SLaurent Pinchart renesas,companion = <&lvds1>; 205146f69d06SLaurent Pinchart 205213ee2bfcSLaurent Pinchart ports { 205313ee2bfcSLaurent Pinchart #address-cells = <1>; 205413ee2bfcSLaurent Pinchart #size-cells = <0>; 205513ee2bfcSLaurent Pinchart 205613ee2bfcSLaurent Pinchart port@0 { 205713ee2bfcSLaurent Pinchart reg = <0>; 205813ee2bfcSLaurent Pinchart lvds0_in: endpoint { 205913ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 206013ee2bfcSLaurent Pinchart }; 206113ee2bfcSLaurent Pinchart }; 206213ee2bfcSLaurent Pinchart 206313ee2bfcSLaurent Pinchart port@1 { 206413ee2bfcSLaurent Pinchart reg = <1>; 206513ee2bfcSLaurent Pinchart lvds0_out: endpoint { 206613ee2bfcSLaurent Pinchart }; 206713ee2bfcSLaurent Pinchart }; 206813ee2bfcSLaurent Pinchart }; 206913ee2bfcSLaurent Pinchart }; 207013ee2bfcSLaurent Pinchart 207113ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 207213ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 207313ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 207413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 207513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 207613ee2bfcSLaurent Pinchart resets = <&cpg 726>; 207713ee2bfcSLaurent Pinchart status = "disabled"; 207813ee2bfcSLaurent Pinchart 207913ee2bfcSLaurent Pinchart ports { 208013ee2bfcSLaurent Pinchart #address-cells = <1>; 208113ee2bfcSLaurent Pinchart #size-cells = <0>; 208213ee2bfcSLaurent Pinchart 208313ee2bfcSLaurent Pinchart port@0 { 208413ee2bfcSLaurent Pinchart reg = <0>; 208513ee2bfcSLaurent Pinchart lvds1_in: endpoint { 208613ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 208713ee2bfcSLaurent Pinchart }; 208813ee2bfcSLaurent Pinchart }; 208913ee2bfcSLaurent Pinchart 209013ee2bfcSLaurent Pinchart port@1 { 209113ee2bfcSLaurent Pinchart reg = <1>; 209213ee2bfcSLaurent Pinchart lvds1_out: endpoint { 209313ee2bfcSLaurent Pinchart }; 209413ee2bfcSLaurent Pinchart }; 209513ee2bfcSLaurent Pinchart }; 209613ee2bfcSLaurent Pinchart }; 209713ee2bfcSLaurent Pinchart 2098f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 2099f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 2100f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 2101f37a7767SYoshihiro Shimoda }; 2102f37a7767SYoshihiro Shimoda }; 2103f37a7767SYoshihiro Shimoda 21048f1ee2a1SYoshihiro Kaneko thermal-zones { 21058f1ee2a1SYoshihiro Kaneko cpu-thermal { 21068f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 21078fa7d18fSDien Pham polling-delay = <0>; 21088fa7d18fSDien Pham thermal-sensors = <&thermal 0>; 21098fa7d18fSDien Pham sustainable-power = <717>; 21108f1ee2a1SYoshihiro Kaneko 21118f1ee2a1SYoshihiro Kaneko cooling-maps { 21128fa7d18fSDien Pham map0 { 21138fa7d18fSDien Pham trip = <&target>; 21148fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 21158fa7d18fSDien Pham contribution = <1024>; 21168fa7d18fSDien Pham }; 21178f1ee2a1SYoshihiro Kaneko }; 2118ddd56410SYoshihiro Kaneko 2119ddd56410SYoshihiro Kaneko trips { 2120ddd56410SYoshihiro Kaneko sensor1_crit: sensor1-crit { 2121ddd56410SYoshihiro Kaneko temperature = <120000>; 2122ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2123ddd56410SYoshihiro Kaneko type = "critical"; 2124ddd56410SYoshihiro Kaneko }; 2125ddd56410SYoshihiro Kaneko 2126ddd56410SYoshihiro Kaneko target: trip-point1 { 2127ddd56410SYoshihiro Kaneko temperature = <100000>; 2128ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2129ddd56410SYoshihiro Kaneko type = "passive"; 2130ddd56410SYoshihiro Kaneko }; 2131ddd56410SYoshihiro Kaneko }; 21328f1ee2a1SYoshihiro Kaneko }; 21338f1ee2a1SYoshihiro Kaneko }; 21348f1ee2a1SYoshihiro Kaneko 2135f37a7767SYoshihiro Shimoda timer { 2136f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 21377085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21387085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21397085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21407085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2141f37a7767SYoshihiro Shimoda }; 2142f37a7767SYoshihiro Shimoda}; 2143