1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 173b46fa57SYoshihiro Kaneko /* 183b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 193b46fa57SYoshihiro Kaneko * clocks by default. 203b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 213b46fa57SYoshihiro Kaneko */ 223b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 233b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 243b46fa57SYoshihiro Kaneko #clock-cells = <0>; 253b46fa57SYoshihiro Kaneko clock-frequency = <0>; 263b46fa57SYoshihiro Kaneko }; 273b46fa57SYoshihiro Kaneko 283b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 293b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 303b46fa57SYoshihiro Kaneko #clock-cells = <0>; 313b46fa57SYoshihiro Kaneko clock-frequency = <0>; 323b46fa57SYoshihiro Kaneko }; 333b46fa57SYoshihiro Kaneko 343b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 353b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 363b46fa57SYoshihiro Kaneko #clock-cells = <0>; 373b46fa57SYoshihiro Kaneko clock-frequency = <0>; 383b46fa57SYoshihiro Kaneko }; 393b46fa57SYoshihiro Kaneko 40327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 41327d1f32SMarek Vasut can_clk: can { 42327d1f32SMarek Vasut compatible = "fixed-clock"; 43327d1f32SMarek Vasut #clock-cells = <0>; 44327d1f32SMarek Vasut clock-frequency = <0>; 45327d1f32SMarek Vasut }; 46327d1f32SMarek Vasut 477744b393SGeert Uytterhoeven cluster1_opp: opp-table-1 { 48dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 49dd7188ebSTakeshi Kihara opp-shared; 50dd7188ebSTakeshi Kihara opp-800000000 { 51dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 52dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 53dd7188ebSTakeshi Kihara }; 54dd7188ebSTakeshi Kihara opp-1000000000 { 55dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 56dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 57dd7188ebSTakeshi Kihara }; 58dd7188ebSTakeshi Kihara opp-1200000000 { 59dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 60dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 61dd7188ebSTakeshi Kihara opp-suspend; 62dd7188ebSTakeshi Kihara }; 63dd7188ebSTakeshi Kihara }; 64dd7188ebSTakeshi Kihara 65f37a7767SYoshihiro Shimoda cpus { 66f37a7767SYoshihiro Shimoda #address-cells = <1>; 67f37a7767SYoshihiro Shimoda #size-cells = <0>; 68f37a7767SYoshihiro Shimoda 69f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 7031af04cdSRob Herring compatible = "arm,cortex-a53"; 717085f5d9SGeert Uytterhoeven reg = <0>; 72f37a7767SYoshihiro Shimoda device_type = "cpu"; 738fa7d18fSDien Pham #cooling-cells = <2>; 7483e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 75f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 76f37a7767SYoshihiro Shimoda enable-method = "psci"; 779aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 7870c6d23eSSimon Horman dynamic-power-coefficient = <277>; 79dd7188ebSTakeshi Kihara clocks = <&cpg CPG_CORE R8A77990_CLK_Z2>; 80dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 81f37a7767SYoshihiro Shimoda }; 82f37a7767SYoshihiro Shimoda 837085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <1>; 867085f5d9SGeert Uytterhoeven device_type = "cpu"; 8783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 887085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 897085f5d9SGeert Uytterhoeven enable-method = "psci"; 909aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 91dd7188ebSTakeshi Kihara clocks = <&cpg CPG_CORE R8A77990_CLK_Z2>; 92dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 937085f5d9SGeert Uytterhoeven }; 947085f5d9SGeert Uytterhoeven 95de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 96f37a7767SYoshihiro Shimoda compatible = "cache"; 9783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 98f37a7767SYoshihiro Shimoda cache-unified; 99f37a7767SYoshihiro Shimoda cache-level = <2>; 100f37a7767SYoshihiro Shimoda }; 1019aa7dea8STakeshi Kihara 1029aa7dea8STakeshi Kihara idle-states { 1039aa7dea8STakeshi Kihara entry-method = "psci"; 1049aa7dea8STakeshi Kihara 1059aa7dea8STakeshi Kihara CPU_SLEEP_0: cpu-sleep-0 { 1069aa7dea8STakeshi Kihara compatible = "arm,idle-state"; 1079aa7dea8STakeshi Kihara arm,psci-suspend-param = <0x0010000>; 1089aa7dea8STakeshi Kihara local-timer-stop; 1099aa7dea8STakeshi Kihara entry-latency-us = <700>; 1109aa7dea8STakeshi Kihara exit-latency-us = <700>; 1119aa7dea8STakeshi Kihara min-residency-us = <5000>; 1129aa7dea8STakeshi Kihara }; 1139aa7dea8STakeshi Kihara }; 114f37a7767SYoshihiro Shimoda }; 115f37a7767SYoshihiro Shimoda 116f37a7767SYoshihiro Shimoda extal_clk: extal { 117f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 118f37a7767SYoshihiro Shimoda #clock-cells = <0>; 119f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 120f37a7767SYoshihiro Shimoda clock-frequency = <0>; 121f37a7767SYoshihiro Shimoda }; 122f37a7767SYoshihiro Shimoda 123ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 124ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 125ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 126ba3ac35bSTakeshi Kihara #clock-cells = <0>; 127ba3ac35bSTakeshi Kihara clock-frequency = <0>; 128ba3ac35bSTakeshi Kihara }; 129ba3ac35bSTakeshi Kihara 130f37a7767SYoshihiro Shimoda pmu_a53 { 131f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1327085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1337085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1347085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 135f37a7767SYoshihiro Shimoda }; 136f37a7767SYoshihiro Shimoda 137f37a7767SYoshihiro Shimoda psci { 138bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 139f37a7767SYoshihiro Shimoda method = "smc"; 140f37a7767SYoshihiro Shimoda }; 141f37a7767SYoshihiro Shimoda 142103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 143103db9b5STakeshi Kihara scif_clk: scif { 144103db9b5STakeshi Kihara compatible = "fixed-clock"; 145103db9b5STakeshi Kihara #clock-cells = <0>; 146103db9b5STakeshi Kihara clock-frequency = <0>; 147103db9b5STakeshi Kihara }; 148103db9b5STakeshi Kihara 149f37a7767SYoshihiro Shimoda soc: soc { 150f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 151f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 152f37a7767SYoshihiro Shimoda #address-cells = <2>; 153f37a7767SYoshihiro Shimoda #size-cells = <2>; 154f37a7767SYoshihiro Shimoda ranges; 155f37a7767SYoshihiro Shimoda 156eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 157eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 158eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 159eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 1602bc0aa18SWolfram Sang interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 161eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 16283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 163eb614d94STakeshi Kihara resets = <&cpg 402>; 164eb614d94STakeshi Kihara status = "disabled"; 165eb614d94STakeshi Kihara }; 166eb614d94STakeshi Kihara 1670d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1680d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1690d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1700d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1710d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1720d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1730d292de1SYoshihiro Shimoda gpio-controller; 1740d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1750d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1760d292de1SYoshihiro Shimoda interrupt-controller; 1770d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 17883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1790d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1800d292de1SYoshihiro Shimoda }; 1810d292de1SYoshihiro Shimoda 1820d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1830d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1840d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1850d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1860d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1870d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1880d292de1SYoshihiro Shimoda gpio-controller; 1890d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 1900d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1910d292de1SYoshihiro Shimoda interrupt-controller; 1920d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 19383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1940d292de1SYoshihiro Shimoda resets = <&cpg 911>; 1950d292de1SYoshihiro Shimoda }; 1960d292de1SYoshihiro Shimoda 1970d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 1980d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1990d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2000d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 2010d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2020d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2030d292de1SYoshihiro Shimoda gpio-controller; 2040d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2050d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2060d292de1SYoshihiro Shimoda interrupt-controller; 2070d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 20883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2090d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2100d292de1SYoshihiro Shimoda }; 2110d292de1SYoshihiro Shimoda 2120d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2130d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2140d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2150d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2160d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2170d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2180d292de1SYoshihiro Shimoda gpio-controller; 2190d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2200d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2210d292de1SYoshihiro Shimoda interrupt-controller; 2220d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 22383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2240d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2250d292de1SYoshihiro Shimoda }; 2260d292de1SYoshihiro Shimoda 2270d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2280d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2290d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2300d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2310d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2320d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2330d292de1SYoshihiro Shimoda gpio-controller; 2340d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2350d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2360d292de1SYoshihiro Shimoda interrupt-controller; 2370d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 23883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2390d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2400d292de1SYoshihiro Shimoda }; 2410d292de1SYoshihiro Shimoda 2420d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2430d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2440d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2450d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2460d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2470d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2480d292de1SYoshihiro Shimoda gpio-controller; 2490d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2500d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2510d292de1SYoshihiro Shimoda interrupt-controller; 2520d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 25383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2540d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2550d292de1SYoshihiro Shimoda }; 2560d292de1SYoshihiro Shimoda 2570d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2580d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2590d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2600d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2610d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2620d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2630d292de1SYoshihiro Shimoda gpio-controller; 2640d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2650d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2660d292de1SYoshihiro Shimoda interrupt-controller; 2670d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 26883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2690d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2700d292de1SYoshihiro Shimoda }; 2710d292de1SYoshihiro Shimoda 272a2053990SGeert Uytterhoeven pfc: pinctrl@e6060000 { 273d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 274d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 275d5d7134fSGeert Uytterhoeven }; 276d5d7134fSGeert Uytterhoeven 277d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 278d5d7134fSGeert Uytterhoeven #address-cells = <1>; 279d5d7134fSGeert Uytterhoeven #size-cells = <0>; 280c6d2f832SGeert Uytterhoeven compatible = "renesas,iic-r8a77990", 281c6d2f832SGeert Uytterhoeven "renesas,rcar-gen3-iic", 282c6d2f832SGeert Uytterhoeven "renesas,rmobile-iic"; 283c6d2f832SGeert Uytterhoeven reg = <0 0xe60b0000 0 0x425>; 284d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 285d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 286d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 287d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 288d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 289d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 290d5d7134fSGeert Uytterhoeven status = "disabled"; 291d5d7134fSGeert Uytterhoeven }; 292d5d7134fSGeert Uytterhoeven 29328a5c61bSCao Van Dong cmt0: timer@e60f0000 { 29428a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 29528a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 29628a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 29728a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 29828a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 29928a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 30028a5c61bSCao Van Dong clock-names = "fck"; 30128a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 30228a5c61bSCao Van Dong resets = <&cpg 303>; 30328a5c61bSCao Van Dong status = "disabled"; 30428a5c61bSCao Van Dong }; 30528a5c61bSCao Van Dong 30628a5c61bSCao Van Dong cmt1: timer@e6130000 { 30728a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 30828a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 30928a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 31028a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 31128a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 31228a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 31328a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 31428a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 31528a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 31628a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 31728a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 31828a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 31928a5c61bSCao Van Dong clock-names = "fck"; 32028a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 32128a5c61bSCao Van Dong resets = <&cpg 302>; 32228a5c61bSCao Van Dong status = "disabled"; 32328a5c61bSCao Van Dong }; 32428a5c61bSCao Van Dong 32528a5c61bSCao Van Dong cmt2: timer@e6140000 { 32628a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 32728a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32828a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 32928a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 33028a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 33128a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 33228a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 33328a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 33428a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 33528a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 33628a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 33728a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 33828a5c61bSCao Van Dong clock-names = "fck"; 33928a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 34028a5c61bSCao Van Dong resets = <&cpg 301>; 34128a5c61bSCao Van Dong status = "disabled"; 34228a5c61bSCao Van Dong }; 34328a5c61bSCao Van Dong 34428a5c61bSCao Van Dong cmt3: timer@e6148000 { 34528a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 34628a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 34728a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 34828a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 34928a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 35028a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 35128a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 35228a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 35328a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 35428a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 35528a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 35628a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 35728a5c61bSCao Van Dong clock-names = "fck"; 35828a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35928a5c61bSCao Van Dong resets = <&cpg 300>; 36028a5c61bSCao Van Dong status = "disabled"; 36128a5c61bSCao Van Dong }; 36228a5c61bSCao Van Dong 363d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 364d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 365d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 366d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 367d5d7134fSGeert Uytterhoeven clock-names = "extal"; 368d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 369d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 370d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 371d5d7134fSGeert Uytterhoeven }; 372d5d7134fSGeert Uytterhoeven 373d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 374d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 375d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 376d5d7134fSGeert Uytterhoeven }; 377d5d7134fSGeert Uytterhoeven 378d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 379d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 380d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 381d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 382d5d7134fSGeert Uytterhoeven }; 383d5d7134fSGeert Uytterhoeven 384d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 385d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 386d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 387d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 388d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 389d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 390d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 391d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 392d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 393d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 394d5d7134fSGeert Uytterhoeven }; 395d5d7134fSGeert Uytterhoeven 396d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 397d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 398d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 399d5d7134fSGeert Uytterhoeven interrupt-controller; 400d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 4010aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 4020aab5b91SGeert Uytterhoeven <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 4030aab5b91SGeert Uytterhoeven <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 4040aab5b91SGeert Uytterhoeven <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4050aab5b91SGeert Uytterhoeven <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 4060aab5b91SGeert Uytterhoeven <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 407d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 408d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 409d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 410d5d7134fSGeert Uytterhoeven }; 411d5d7134fSGeert Uytterhoeven 4124e4c17c6SNiklas Söderlund tmu0: timer@e61e0000 { 4134e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4144e4c17c6SNiklas Söderlund reg = <0 0xe61e0000 0 0x30>; 4154e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 4164e4c17c6SNiklas Söderlund <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 4174e4c17c6SNiklas Söderlund <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 418*c53866cbSGeert Uytterhoeven interrupt-names = "tuni0", "tuni1", "tuni2"; 4194e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 125>; 4204e4c17c6SNiklas Söderlund clock-names = "fck"; 4214e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4224e4c17c6SNiklas Söderlund resets = <&cpg 125>; 4234e4c17c6SNiklas Söderlund status = "disabled"; 4244e4c17c6SNiklas Söderlund }; 4254e4c17c6SNiklas Söderlund 4264e4c17c6SNiklas Söderlund tmu1: timer@e6fc0000 { 4274e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4284e4c17c6SNiklas Söderlund reg = <0 0xe6fc0000 0 0x30>; 4294e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 4304e4c17c6SNiklas Söderlund <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 431*c53866cbSGeert Uytterhoeven <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 432*c53866cbSGeert Uytterhoeven <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 433*c53866cbSGeert Uytterhoeven interrupt-names = "tuni0", "tuni1", "tuni2", "ticpi2"; 4344e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 124>; 4354e4c17c6SNiklas Söderlund clock-names = "fck"; 4364e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4374e4c17c6SNiklas Söderlund resets = <&cpg 124>; 4384e4c17c6SNiklas Söderlund status = "disabled"; 4394e4c17c6SNiklas Söderlund }; 4404e4c17c6SNiklas Söderlund 4414e4c17c6SNiklas Söderlund tmu2: timer@e6fd0000 { 4424e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4434e4c17c6SNiklas Söderlund reg = <0 0xe6fd0000 0 0x30>; 4444e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 4454e4c17c6SNiklas Söderlund <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 446*c53866cbSGeert Uytterhoeven <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>, 447*c53866cbSGeert Uytterhoeven <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>; 448*c53866cbSGeert Uytterhoeven interrupt-names = "tuni0", "tuni1", "tuni2", "ticpi2"; 4494e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 123>; 4504e4c17c6SNiklas Söderlund clock-names = "fck"; 4514e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4524e4c17c6SNiklas Söderlund resets = <&cpg 123>; 4534e4c17c6SNiklas Söderlund status = "disabled"; 4544e4c17c6SNiklas Söderlund }; 4554e4c17c6SNiklas Söderlund 4564e4c17c6SNiklas Söderlund tmu3: timer@e6fe0000 { 4574e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4584e4c17c6SNiklas Söderlund reg = <0 0xe6fe0000 0 0x30>; 4594e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 4604e4c17c6SNiklas Söderlund <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 4614e4c17c6SNiklas Söderlund <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 462*c53866cbSGeert Uytterhoeven interrupt-names = "tuni0", "tuni1", "tuni2"; 4634e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 122>; 4644e4c17c6SNiklas Söderlund clock-names = "fck"; 4654e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4664e4c17c6SNiklas Söderlund resets = <&cpg 122>; 4674e4c17c6SNiklas Söderlund status = "disabled"; 4684e4c17c6SNiklas Söderlund }; 4694e4c17c6SNiklas Söderlund 4704e4c17c6SNiklas Söderlund tmu4: timer@ffc00000 { 4714e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4724e4c17c6SNiklas Söderlund reg = <0 0xffc00000 0 0x30>; 4734e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 4744e4c17c6SNiklas Söderlund <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 4754e4c17c6SNiklas Söderlund <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 476*c53866cbSGeert Uytterhoeven interrupt-names = "tuni0", "tuni1", "tuni2"; 4774e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 121>; 4784e4c17c6SNiklas Söderlund clock-names = "fck"; 4794e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4804e4c17c6SNiklas Söderlund resets = <&cpg 121>; 4814e4c17c6SNiklas Söderlund status = "disabled"; 4824e4c17c6SNiklas Söderlund }; 4834e4c17c6SNiklas Söderlund 484bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 485bc011dfaSTakeshi Kihara #address-cells = <1>; 486bc011dfaSTakeshi Kihara #size-cells = <0>; 487bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 488bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 489bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 490bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 491bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 492bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 493bc011dfaSTakeshi Kihara resets = <&cpg 931>; 4948fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 4958fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 4968fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 497bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 498bc011dfaSTakeshi Kihara status = "disabled"; 499bc011dfaSTakeshi Kihara }; 500bc011dfaSTakeshi Kihara 501bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 502bc011dfaSTakeshi Kihara #address-cells = <1>; 503bc011dfaSTakeshi Kihara #size-cells = <0>; 504bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 505bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 506bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 507bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 508bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 509bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 510bc011dfaSTakeshi Kihara resets = <&cpg 930>; 5118fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 5128fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 5138fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 514bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 515bc011dfaSTakeshi Kihara status = "disabled"; 516bc011dfaSTakeshi Kihara }; 517bc011dfaSTakeshi Kihara 518bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 519bc011dfaSTakeshi Kihara #address-cells = <1>; 520bc011dfaSTakeshi Kihara #size-cells = <0>; 521bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 522bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 523bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 524bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 525bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 526bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 527bc011dfaSTakeshi Kihara resets = <&cpg 929>; 5288fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 5298fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 5308fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 531bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 532bc011dfaSTakeshi Kihara status = "disabled"; 533bc011dfaSTakeshi Kihara }; 534bc011dfaSTakeshi Kihara 535bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 536bc011dfaSTakeshi Kihara #address-cells = <1>; 537bc011dfaSTakeshi Kihara #size-cells = <0>; 538bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 539bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 540bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 541bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 542bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 543bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 544bc011dfaSTakeshi Kihara resets = <&cpg 928>; 5458fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 5468fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 547bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 548bc011dfaSTakeshi Kihara status = "disabled"; 549bc011dfaSTakeshi Kihara }; 550bc011dfaSTakeshi Kihara 551bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 552bc011dfaSTakeshi Kihara #address-cells = <1>; 553bc011dfaSTakeshi Kihara #size-cells = <0>; 554bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 555bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 556bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 557bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 558bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 559bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 560bc011dfaSTakeshi Kihara resets = <&cpg 927>; 5618fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 5628fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 563bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 564bc011dfaSTakeshi Kihara status = "disabled"; 565bc011dfaSTakeshi Kihara }; 566bc011dfaSTakeshi Kihara 567bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 568bc011dfaSTakeshi Kihara #address-cells = <1>; 569bc011dfaSTakeshi Kihara #size-cells = <0>; 570bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 571bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 572bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 573bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 574bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 575bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 576bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5778fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5788fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 579bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 580bc011dfaSTakeshi Kihara status = "disabled"; 581bc011dfaSTakeshi Kihara }; 582bc011dfaSTakeshi Kihara 583bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 584bc011dfaSTakeshi Kihara #address-cells = <1>; 585bc011dfaSTakeshi Kihara #size-cells = <0>; 586bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 587bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 588bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 589bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 590bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 591bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 592bc011dfaSTakeshi Kihara resets = <&cpg 918>; 5938fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 5948fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 595bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 596bc011dfaSTakeshi Kihara status = "disabled"; 597bc011dfaSTakeshi Kihara }; 598bc011dfaSTakeshi Kihara 599bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 600bc011dfaSTakeshi Kihara #address-cells = <1>; 601bc011dfaSTakeshi Kihara #size-cells = <0>; 602bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 603bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 604bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 605bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 606bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 607bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 608bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 609bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 610bc011dfaSTakeshi Kihara status = "disabled"; 611bc011dfaSTakeshi Kihara }; 612bc011dfaSTakeshi Kihara 613b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 614b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 615b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 616b7a1da21STakeshi Kihara "renesas,hscif"; 617b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 618b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 619b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 620b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 621b7a1da21STakeshi Kihara <&scif_clk>; 622b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 623b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 624b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 625b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 626b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 627b7a1da21STakeshi Kihara resets = <&cpg 520>; 628b7a1da21STakeshi Kihara status = "disabled"; 629b7a1da21STakeshi Kihara }; 630b7a1da21STakeshi Kihara 631b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 632b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 633b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 634b7a1da21STakeshi Kihara "renesas,hscif"; 635b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 636b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 637b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 638b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 639b7a1da21STakeshi Kihara <&scif_clk>; 640b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 641b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 642b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 643b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 644b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 645b7a1da21STakeshi Kihara resets = <&cpg 519>; 646b7a1da21STakeshi Kihara status = "disabled"; 647b7a1da21STakeshi Kihara }; 648b7a1da21STakeshi Kihara 649b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 650b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 651b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 652b7a1da21STakeshi Kihara "renesas,hscif"; 653b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 654b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 655b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 656b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 657b7a1da21STakeshi Kihara <&scif_clk>; 658b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 659b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 660b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 661b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 662b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 663b7a1da21STakeshi Kihara resets = <&cpg 518>; 664b7a1da21STakeshi Kihara status = "disabled"; 665b7a1da21STakeshi Kihara }; 666b7a1da21STakeshi Kihara 667b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 668b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 669b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 670b7a1da21STakeshi Kihara "renesas,hscif"; 671b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 672b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 673b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 674b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 675b7a1da21STakeshi Kihara <&scif_clk>; 676b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 677b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 678b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 679b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 680b7a1da21STakeshi Kihara resets = <&cpg 517>; 681b7a1da21STakeshi Kihara status = "disabled"; 682b7a1da21STakeshi Kihara }; 683b7a1da21STakeshi Kihara 684b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 685b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 686b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 687b7a1da21STakeshi Kihara "renesas,hscif"; 688b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 689b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 690b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 691b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 692b7a1da21STakeshi Kihara <&scif_clk>; 693b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 694b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 695b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 696b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 697b7a1da21STakeshi Kihara resets = <&cpg 516>; 698b7a1da21STakeshi Kihara status = "disabled"; 699b7a1da21STakeshi Kihara }; 700b7a1da21STakeshi Kihara 7015c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 7025c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 7035c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 7045c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 7055c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 7065c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 7075c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 7085c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 7095c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 7105c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 7117794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 7125c6479d9SYoshihiro Shimoda phy-names = "usb"; 7135c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7145c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 7155c6479d9SYoshihiro Shimoda status = "disabled"; 7165c6479d9SYoshihiro Shimoda }; 7175c6479d9SYoshihiro Shimoda 7185c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 7195c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7205c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7215c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 7220aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 7230aab5b91SGeert Uytterhoeven <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 7245c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7255c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 7265c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7275c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 7285c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7295c6479d9SYoshihiro Shimoda dma-channels = <2>; 7305c6479d9SYoshihiro Shimoda }; 7315c6479d9SYoshihiro Shimoda 7325c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 7335c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7345c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7355c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 7360aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 7370aab5b91SGeert Uytterhoeven <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 7385c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7395c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 7405c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7415c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 7425c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7435c6479d9SYoshihiro Shimoda dma-channels = <2>; 7445c6479d9SYoshihiro Shimoda }; 7455c6479d9SYoshihiro Shimoda 746a582013bSGeert Uytterhoeven arm_cc630p: crypto@e6601000 { 747a582013bSGeert Uytterhoeven compatible = "arm,cryptocell-630p-ree"; 748a582013bSGeert Uytterhoeven interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 749a582013bSGeert Uytterhoeven reg = <0x0 0xe6601000 0 0x1000>; 750a582013bSGeert Uytterhoeven clocks = <&cpg CPG_MOD 229>; 751a582013bSGeert Uytterhoeven resets = <&cpg 229>; 752a582013bSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 753a582013bSGeert Uytterhoeven }; 754a582013bSGeert Uytterhoeven 7553943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 7563943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7573943e896STakeshi Kihara "renesas,rcar-dmac"; 7583943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 7590aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7600aab5b91SGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 7610aab5b91SGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7620aab5b91SGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 7630aab5b91SGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7640aab5b91SGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 7650aab5b91SGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7660aab5b91SGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 7670aab5b91SGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7680aab5b91SGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 7690aab5b91SGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 7700aab5b91SGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 7710aab5b91SGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 7720aab5b91SGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7730aab5b91SGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 7740aab5b91SGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7750aab5b91SGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 7763943e896STakeshi Kihara interrupt-names = "error", 7773943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7783943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7793943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7803943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7813943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 7823943e896STakeshi Kihara clock-names = "fck"; 7833943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7843943e896STakeshi Kihara resets = <&cpg 219>; 7853943e896STakeshi Kihara #dma-cells = <1>; 7863943e896STakeshi Kihara dma-channels = <16>; 787f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 788f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 789f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 790f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 791f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 792f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 793f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 794f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 7953943e896STakeshi Kihara }; 7963943e896STakeshi Kihara 7973943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 7983943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7993943e896STakeshi Kihara "renesas,rcar-dmac"; 8003943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 8010aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 8020aab5b91SGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 8030aab5b91SGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 8040aab5b91SGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 8050aab5b91SGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 8060aab5b91SGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 8070aab5b91SGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 8080aab5b91SGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 8090aab5b91SGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 8100aab5b91SGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 8110aab5b91SGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 8120aab5b91SGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 8130aab5b91SGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 8140aab5b91SGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 8150aab5b91SGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 8160aab5b91SGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 8170aab5b91SGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 8183943e896STakeshi Kihara interrupt-names = "error", 8193943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8203943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8213943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8223943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8233943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 8243943e896STakeshi Kihara clock-names = "fck"; 8253943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8263943e896STakeshi Kihara resets = <&cpg 218>; 8273943e896STakeshi Kihara #dma-cells = <1>; 8283943e896STakeshi Kihara dma-channels = <16>; 829f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 830f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 831f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 832f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 833f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 834f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 835f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 836f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 8373943e896STakeshi Kihara }; 8383943e896STakeshi Kihara 8393943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 8403943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8413943e896STakeshi Kihara "renesas,rcar-dmac"; 8423943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 8430aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 8440aab5b91SGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 8450aab5b91SGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 8460aab5b91SGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 8470aab5b91SGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 8480aab5b91SGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 8490aab5b91SGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 8500aab5b91SGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 8510aab5b91SGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 8520aab5b91SGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 8530aab5b91SGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 8540aab5b91SGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 8550aab5b91SGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 8560aab5b91SGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 8570aab5b91SGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 8580aab5b91SGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 8590aab5b91SGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 8603943e896STakeshi Kihara interrupt-names = "error", 8613943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8623943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8633943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8643943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8653943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 8663943e896STakeshi Kihara clock-names = "fck"; 8673943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8683943e896STakeshi Kihara resets = <&cpg 217>; 8693943e896STakeshi Kihara #dma-cells = <1>; 8703943e896STakeshi Kihara dma-channels = <16>; 871f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 872f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 873f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 874f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 875f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 876f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 877f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 878f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 8793943e896STakeshi Kihara }; 8803943e896STakeshi Kihara 881cf8ae446SYoshihiro Shimoda ipmmu_ds0: iommu@e6740000 { 88255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 88355697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 88455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 88555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 88655697cbbSMagnus Damm #iommu-cells = <1>; 88755697cbbSMagnus Damm }; 88855697cbbSMagnus Damm 889cf8ae446SYoshihiro Shimoda ipmmu_ds1: iommu@e7740000 { 89055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89155697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 89255697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 89355697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89455697cbbSMagnus Damm #iommu-cells = <1>; 89555697cbbSMagnus Damm }; 89655697cbbSMagnus Damm 897cf8ae446SYoshihiro Shimoda ipmmu_hc: iommu@e6570000 { 89855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89955697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 90055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 90155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90255697cbbSMagnus Damm #iommu-cells = <1>; 90355697cbbSMagnus Damm }; 90455697cbbSMagnus Damm 905cf8ae446SYoshihiro Shimoda ipmmu_mm: iommu@e67b0000 { 90655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 90755697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 90855697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 90955697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 91055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 91155697cbbSMagnus Damm #iommu-cells = <1>; 91255697cbbSMagnus Damm }; 91355697cbbSMagnus Damm 914cf8ae446SYoshihiro Shimoda ipmmu_mp: iommu@ec670000 { 91555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 91655697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 91755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 91855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 91955697cbbSMagnus Damm #iommu-cells = <1>; 92055697cbbSMagnus Damm }; 92155697cbbSMagnus Damm 922cf8ae446SYoshihiro Shimoda ipmmu_pv0: iommu@fd800000 { 92355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 92455697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 92555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 92655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 92755697cbbSMagnus Damm #iommu-cells = <1>; 92855697cbbSMagnus Damm }; 92955697cbbSMagnus Damm 930cf8ae446SYoshihiro Shimoda ipmmu_rt: iommu@ffc80000 { 93155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93255697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 93355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 93455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 93555697cbbSMagnus Damm #iommu-cells = <1>; 93655697cbbSMagnus Damm }; 93755697cbbSMagnus Damm 938cf8ae446SYoshihiro Shimoda ipmmu_vc0: iommu@fe6b0000 { 93955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 94055697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 94155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 94255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 94355697cbbSMagnus Damm #iommu-cells = <1>; 94455697cbbSMagnus Damm }; 94555697cbbSMagnus Damm 946cf8ae446SYoshihiro Shimoda ipmmu_vi0: iommu@febd0000 { 94755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 94855697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 94955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 95055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 95155697cbbSMagnus Damm #iommu-cells = <1>; 95255697cbbSMagnus Damm }; 95355697cbbSMagnus Damm 954cf8ae446SYoshihiro Shimoda ipmmu_vp0: iommu@fe990000 { 95555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 95655697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 95755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 95855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 95955697cbbSMagnus Damm #iommu-cells = <1>; 96055697cbbSMagnus Damm }; 96155697cbbSMagnus Damm 962913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 963913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 964913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 9654b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 966913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 967913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 968913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 969913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 970913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 971913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 972913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 973913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 974913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 975913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 976913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 977913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 978913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 979913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 980913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 981913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 982913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 983913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 984913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 985913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 986913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 987913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 988913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 989913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 990913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 991913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 992913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 993913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 994913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 995913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 996913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 997913a78b5SYoshihiro Shimoda "ch24"; 998913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 99956ed0b3bSAdam Ford clock-names = "fck"; 100083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1001913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 1002913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 10039b810181SGeert Uytterhoeven rx-internal-delay-ps = <0>; 100443021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 1005913a78b5SYoshihiro Shimoda #address-cells = <1>; 1006913a78b5SYoshihiro Shimoda #size-cells = <0>; 1007913a78b5SYoshihiro Shimoda status = "disabled"; 1008913a78b5SYoshihiro Shimoda }; 1009913a78b5SYoshihiro Shimoda 1010327d1f32SMarek Vasut can0: can@e6c30000 { 1011327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1012327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1013327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 1014327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1015327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 1016327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1017327d1f32SMarek Vasut <&can_clk>; 1018327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1019327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1020327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1021327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1022327d1f32SMarek Vasut resets = <&cpg 916>; 1023327d1f32SMarek Vasut status = "disabled"; 1024327d1f32SMarek Vasut }; 1025327d1f32SMarek Vasut 1026327d1f32SMarek Vasut can1: can@e6c38000 { 1027327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1028327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1029327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 1030327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1031327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 1032327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1033327d1f32SMarek Vasut <&can_clk>; 1034327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1035327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1036327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1037327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1038327d1f32SMarek Vasut resets = <&cpg 915>; 1039327d1f32SMarek Vasut status = "disabled"; 1040327d1f32SMarek Vasut }; 1041327d1f32SMarek Vasut 1042327d1f32SMarek Vasut canfd: can@e66c0000 { 1043327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 1044327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 1045327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 1046327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1047327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 10486af663afSGeert Uytterhoeven interrupt-names = "ch_int", "g_int"; 1049327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 1050327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1051327d1f32SMarek Vasut <&can_clk>; 1052327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 1053327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1054327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1055327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1056327d1f32SMarek Vasut resets = <&cpg 914>; 1057327d1f32SMarek Vasut status = "disabled"; 1058327d1f32SMarek Vasut 1059327d1f32SMarek Vasut channel0 { 1060327d1f32SMarek Vasut status = "disabled"; 1061327d1f32SMarek Vasut }; 1062327d1f32SMarek Vasut 1063327d1f32SMarek Vasut channel1 { 1064327d1f32SMarek Vasut status = "disabled"; 1065327d1f32SMarek Vasut }; 1066327d1f32SMarek Vasut }; 1067327d1f32SMarek Vasut 106818048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 106918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 107018048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 107118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 107218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 107318048556SYoshihiro Shimoda resets = <&cpg 523>; 107418048556SYoshihiro Shimoda #pwm-cells = <2>; 107518048556SYoshihiro Shimoda status = "disabled"; 107618048556SYoshihiro Shimoda }; 107718048556SYoshihiro Shimoda 107818048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 107918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 108018048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 108118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 108218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 108318048556SYoshihiro Shimoda resets = <&cpg 523>; 108418048556SYoshihiro Shimoda #pwm-cells = <2>; 108518048556SYoshihiro Shimoda status = "disabled"; 108618048556SYoshihiro Shimoda }; 108718048556SYoshihiro Shimoda 108818048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 108918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 109018048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 109118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 109218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 109318048556SYoshihiro Shimoda resets = <&cpg 523>; 109418048556SYoshihiro Shimoda #pwm-cells = <2>; 109518048556SYoshihiro Shimoda status = "disabled"; 109618048556SYoshihiro Shimoda }; 109718048556SYoshihiro Shimoda 109818048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 109918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 110018048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 110118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 110218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 110318048556SYoshihiro Shimoda resets = <&cpg 523>; 110418048556SYoshihiro Shimoda #pwm-cells = <2>; 110518048556SYoshihiro Shimoda status = "disabled"; 110618048556SYoshihiro Shimoda }; 110718048556SYoshihiro Shimoda 110818048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 110918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 111018048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 111118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 111218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 111318048556SYoshihiro Shimoda resets = <&cpg 523>; 111418048556SYoshihiro Shimoda #pwm-cells = <2>; 111518048556SYoshihiro Shimoda status = "disabled"; 111618048556SYoshihiro Shimoda }; 111718048556SYoshihiro Shimoda 111818048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 111918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 112018048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 112118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 112218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 112318048556SYoshihiro Shimoda resets = <&cpg 523>; 112418048556SYoshihiro Shimoda #pwm-cells = <2>; 112518048556SYoshihiro Shimoda status = "disabled"; 112618048556SYoshihiro Shimoda }; 112718048556SYoshihiro Shimoda 112818048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 112918048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 113018048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 113118048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 113218048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 113318048556SYoshihiro Shimoda resets = <&cpg 523>; 113418048556SYoshihiro Shimoda #pwm-cells = <2>; 113518048556SYoshihiro Shimoda status = "disabled"; 113618048556SYoshihiro Shimoda }; 113718048556SYoshihiro Shimoda 1138a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1139a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1140a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1141a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1142a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1143a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1144a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1145a5ebe5e4STakeshi Kihara <&scif_clk>; 1146a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1147a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1148a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1149a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1150a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1151a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1152a5ebe5e4STakeshi Kihara status = "disabled"; 1153a5ebe5e4STakeshi Kihara }; 1154a5ebe5e4STakeshi Kihara 1155a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1156a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1157a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1158a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1159a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1160a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1161a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1162a5ebe5e4STakeshi Kihara <&scif_clk>; 1163a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1164a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1165a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1166a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1167a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1168a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1169a5ebe5e4STakeshi Kihara status = "disabled"; 1170a5ebe5e4STakeshi Kihara }; 1171a5ebe5e4STakeshi Kihara 1172f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1173f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1174f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1175f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1176f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1177103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1178103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1179103db9b5STakeshi Kihara <&scif_clk>; 1180103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1181a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1182a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1183a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 118483e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1185f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1186f37a7767SYoshihiro Shimoda status = "disabled"; 1187f37a7767SYoshihiro Shimoda }; 1188f37a7767SYoshihiro Shimoda 1189a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1190a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1191a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1192a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1193a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1194a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1195a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1196a5ebe5e4STakeshi Kihara <&scif_clk>; 1197a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1198a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1199a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1200a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1201a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1202a5ebe5e4STakeshi Kihara status = "disabled"; 1203a5ebe5e4STakeshi Kihara }; 1204a5ebe5e4STakeshi Kihara 1205a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1206a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1207a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1208a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1209a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1210a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1211a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1212a5ebe5e4STakeshi Kihara <&scif_clk>; 1213a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1214a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1215a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1216a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1217a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1218a5ebe5e4STakeshi Kihara status = "disabled"; 1219a5ebe5e4STakeshi Kihara }; 1220a5ebe5e4STakeshi Kihara 1221a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1222a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1223a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1224a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1225a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1226a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1227a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1228a5ebe5e4STakeshi Kihara <&scif_clk>; 1229a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1230e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1231e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1232a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1233a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1234a5ebe5e4STakeshi Kihara status = "disabled"; 1235a5ebe5e4STakeshi Kihara }; 1236a5ebe5e4STakeshi Kihara 12374b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 12384b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12394b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12404b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 12414b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 12424b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 124385170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 124485170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 124585170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 12464b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12474b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 12484b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12494b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12504b7e3ab1SGeert Uytterhoeven status = "disabled"; 12514b7e3ab1SGeert Uytterhoeven }; 12524b7e3ab1SGeert Uytterhoeven 12534b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 12544b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12554b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12564b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 12574b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 12584b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 1259453802c4SGeert Uytterhoeven dmas = <&dmac0 0x43>, <&dmac0 0x42>; 1260453802c4SGeert Uytterhoeven dma-names = "tx", "rx"; 12614b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12624b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 12634b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12644b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12654b7e3ab1SGeert Uytterhoeven status = "disabled"; 12664b7e3ab1SGeert Uytterhoeven }; 12674b7e3ab1SGeert Uytterhoeven 12684b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 12694b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12704b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12714b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 12724b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 12734b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 127485170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 127585170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12764b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12774b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 12784b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12794b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12804b7e3ab1SGeert Uytterhoeven status = "disabled"; 12814b7e3ab1SGeert Uytterhoeven }; 12824b7e3ab1SGeert Uytterhoeven 12834b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 12844b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12854b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12864b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 12874b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12884b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 128985170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 129085170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12914b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12924b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 12934b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12944b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12954b7e3ab1SGeert Uytterhoeven status = "disabled"; 12964b7e3ab1SGeert Uytterhoeven }; 12974b7e3ab1SGeert Uytterhoeven 1298ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1299ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1300ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1301ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1302ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1303ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1304ec70407aSKoji Matsuoka resets = <&cpg 807>; 1305ec70407aSKoji Matsuoka renesas,id = <4>; 1306ec70407aSKoji Matsuoka status = "disabled"; 1307ec70407aSKoji Matsuoka 1308ec70407aSKoji Matsuoka ports { 1309ec70407aSKoji Matsuoka #address-cells = <1>; 1310ec70407aSKoji Matsuoka #size-cells = <0>; 1311ec70407aSKoji Matsuoka 1312ec70407aSKoji Matsuoka port@1 { 13135e53dbf4SJacopo Mondi #address-cells = <1>; 13145e53dbf4SJacopo Mondi #size-cells = <0>; 13155e53dbf4SJacopo Mondi 1316ec70407aSKoji Matsuoka reg = <1>; 1317ec70407aSKoji Matsuoka 13185e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 13195e53dbf4SJacopo Mondi reg = <2>; 1320ec70407aSKoji Matsuoka remote-endpoint = <&csi40vin4>; 1321ec70407aSKoji Matsuoka }; 1322ec70407aSKoji Matsuoka }; 1323ec70407aSKoji Matsuoka }; 1324ec70407aSKoji Matsuoka }; 1325ec70407aSKoji Matsuoka 1326ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1327ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1328ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1329ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1330ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1331ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1332ec70407aSKoji Matsuoka resets = <&cpg 806>; 1333ec70407aSKoji Matsuoka renesas,id = <5>; 1334ec70407aSKoji Matsuoka status = "disabled"; 1335ec70407aSKoji Matsuoka 1336ec70407aSKoji Matsuoka ports { 1337ec70407aSKoji Matsuoka #address-cells = <1>; 1338ec70407aSKoji Matsuoka #size-cells = <0>; 1339ec70407aSKoji Matsuoka 1340ec70407aSKoji Matsuoka port@1 { 13415e53dbf4SJacopo Mondi #address-cells = <1>; 13425e53dbf4SJacopo Mondi #size-cells = <0>; 13435e53dbf4SJacopo Mondi 1344ec70407aSKoji Matsuoka reg = <1>; 1345ec70407aSKoji Matsuoka 13465e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 13475e53dbf4SJacopo Mondi reg = <2>; 1348ec70407aSKoji Matsuoka remote-endpoint = <&csi40vin5>; 1349ec70407aSKoji Matsuoka }; 1350ec70407aSKoji Matsuoka }; 1351ec70407aSKoji Matsuoka }; 1352ec70407aSKoji Matsuoka }; 1353ec70407aSKoji Matsuoka 13541ada85b6SFabrizio Castro drif00: rif@e6f40000 { 13551ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13561ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13571ada85b6SFabrizio Castro reg = <0 0xe6f40000 0 0x84>; 13581ada85b6SFabrizio Castro interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 13591ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 515>; 13601ada85b6SFabrizio Castro clock-names = "fck"; 13611ada85b6SFabrizio Castro dmas = <&dmac1 0x20>, <&dmac2 0x20>; 13621ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13631ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13641ada85b6SFabrizio Castro resets = <&cpg 515>; 13651ada85b6SFabrizio Castro renesas,bonding = <&drif01>; 13661ada85b6SFabrizio Castro status = "disabled"; 13671ada85b6SFabrizio Castro }; 13681ada85b6SFabrizio Castro 13691ada85b6SFabrizio Castro drif01: rif@e6f50000 { 13701ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13711ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13721ada85b6SFabrizio Castro reg = <0 0xe6f50000 0 0x84>; 13731ada85b6SFabrizio Castro interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 13741ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 514>; 13751ada85b6SFabrizio Castro clock-names = "fck"; 13761ada85b6SFabrizio Castro dmas = <&dmac1 0x22>, <&dmac2 0x22>; 13771ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13781ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13791ada85b6SFabrizio Castro resets = <&cpg 514>; 13801ada85b6SFabrizio Castro renesas,bonding = <&drif00>; 13811ada85b6SFabrizio Castro status = "disabled"; 13821ada85b6SFabrizio Castro }; 13831ada85b6SFabrizio Castro 13841ada85b6SFabrizio Castro drif10: rif@e6f60000 { 13851ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13861ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13871ada85b6SFabrizio Castro reg = <0 0xe6f60000 0 0x84>; 13881ada85b6SFabrizio Castro interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 13891ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 513>; 13901ada85b6SFabrizio Castro clock-names = "fck"; 13911ada85b6SFabrizio Castro dmas = <&dmac1 0x24>, <&dmac2 0x24>; 13921ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13931ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13941ada85b6SFabrizio Castro resets = <&cpg 513>; 13951ada85b6SFabrizio Castro renesas,bonding = <&drif11>; 13961ada85b6SFabrizio Castro status = "disabled"; 13971ada85b6SFabrizio Castro }; 13981ada85b6SFabrizio Castro 13991ada85b6SFabrizio Castro drif11: rif@e6f70000 { 14001ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14011ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14021ada85b6SFabrizio Castro reg = <0 0xe6f70000 0 0x84>; 14031ada85b6SFabrizio Castro interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 14041ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 512>; 14051ada85b6SFabrizio Castro clock-names = "fck"; 14061ada85b6SFabrizio Castro dmas = <&dmac1 0x26>, <&dmac2 0x26>; 14071ada85b6SFabrizio Castro dma-names = "rx", "rx"; 14081ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14091ada85b6SFabrizio Castro resets = <&cpg 512>; 14101ada85b6SFabrizio Castro renesas,bonding = <&drif10>; 14111ada85b6SFabrizio Castro status = "disabled"; 14121ada85b6SFabrizio Castro }; 14131ada85b6SFabrizio Castro 14141ada85b6SFabrizio Castro drif20: rif@e6f80000 { 14151ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14161ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14171ada85b6SFabrizio Castro reg = <0 0xe6f80000 0 0x84>; 14181ada85b6SFabrizio Castro interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 14191ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 511>; 14201ada85b6SFabrizio Castro clock-names = "fck"; 14211ada85b6SFabrizio Castro dmas = <&dmac0 0x28>; 14221ada85b6SFabrizio Castro dma-names = "rx"; 14231ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14241ada85b6SFabrizio Castro resets = <&cpg 511>; 14251ada85b6SFabrizio Castro renesas,bonding = <&drif21>; 14261ada85b6SFabrizio Castro status = "disabled"; 14271ada85b6SFabrizio Castro }; 14281ada85b6SFabrizio Castro 14291ada85b6SFabrizio Castro drif21: rif@e6f90000 { 14301ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14311ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14321ada85b6SFabrizio Castro reg = <0 0xe6f90000 0 0x84>; 14331ada85b6SFabrizio Castro interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 14341ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 510>; 14351ada85b6SFabrizio Castro clock-names = "fck"; 14361ada85b6SFabrizio Castro dmas = <&dmac0 0x2a>; 14371ada85b6SFabrizio Castro dma-names = "rx"; 14381ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14391ada85b6SFabrizio Castro resets = <&cpg 510>; 14401ada85b6SFabrizio Castro renesas,bonding = <&drif20>; 14411ada85b6SFabrizio Castro status = "disabled"; 14421ada85b6SFabrizio Castro }; 14431ada85b6SFabrizio Castro 14441ada85b6SFabrizio Castro drif30: rif@e6fa0000 { 14451ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14461ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14471ada85b6SFabrizio Castro reg = <0 0xe6fa0000 0 0x84>; 14481ada85b6SFabrizio Castro interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 14491ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 509>; 14501ada85b6SFabrizio Castro clock-names = "fck"; 14511ada85b6SFabrizio Castro dmas = <&dmac0 0x2c>; 14521ada85b6SFabrizio Castro dma-names = "rx"; 14531ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14541ada85b6SFabrizio Castro resets = <&cpg 509>; 14551ada85b6SFabrizio Castro renesas,bonding = <&drif31>; 14561ada85b6SFabrizio Castro status = "disabled"; 14571ada85b6SFabrizio Castro }; 14581ada85b6SFabrizio Castro 14591ada85b6SFabrizio Castro drif31: rif@e6fb0000 { 14601ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14611ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14621ada85b6SFabrizio Castro reg = <0 0xe6fb0000 0 0x84>; 14631ada85b6SFabrizio Castro interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 14641ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 508>; 14651ada85b6SFabrizio Castro clock-names = "fck"; 14661ada85b6SFabrizio Castro dmas = <&dmac0 0x2e>; 14671ada85b6SFabrizio Castro dma-names = "rx"; 14681ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14691ada85b6SFabrizio Castro resets = <&cpg 508>; 14701ada85b6SFabrizio Castro renesas,bonding = <&drif30>; 14711ada85b6SFabrizio Castro status = "disabled"; 14721ada85b6SFabrizio Castro }; 14731ada85b6SFabrizio Castro 14743b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 14753b46fa57SYoshihiro Kaneko /* 14769e72606cSKuninori Morimoto * #sound-dai-cells is required if simple-card 14773b46fa57SYoshihiro Kaneko * 14783b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 14793b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 14803b46fa57SYoshihiro Kaneko */ 14813b46fa57SYoshihiro Kaneko /* 14823b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 14833b46fa57SYoshihiro Kaneko * 14843b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 14853b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 14863b46fa57SYoshihiro Kaneko */ 14873b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 14883b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 14893b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 14903b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 14913b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 14923b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 14933b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 14943b46fa57SYoshihiro Kaneko 14953b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 14963b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 14973b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 14983b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 14993b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 15003b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 15013b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 15023b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 15033b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 15043b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 15053b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 15063b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15073b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15083b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 15093b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 15103b46fa57SYoshihiro Kaneko <&audio_clk_c>, 1511f2802c62SKuninori Morimoto <&cpg CPG_MOD 922>; 15123b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 15133b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15143b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15153b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 15163b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 15173b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 15183b46fa57SYoshihiro Kaneko "src.1", "src.0", 15193b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 15203b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 15213b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 15223b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 15233b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15243b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 15253b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 15263b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 15273b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 15283b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 15293b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 15303b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 15313b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15323b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15333b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 15343b46fa57SYoshihiro Kaneko status = "disabled"; 15353b46fa57SYoshihiro Kaneko 1536ddd56410SYoshihiro Kaneko rcar_sound,ctu { 1537ddd56410SYoshihiro Kaneko ctu00: ctu-0 { }; 1538ddd56410SYoshihiro Kaneko ctu01: ctu-1 { }; 1539ddd56410SYoshihiro Kaneko ctu02: ctu-2 { }; 1540ddd56410SYoshihiro Kaneko ctu03: ctu-3 { }; 1541ddd56410SYoshihiro Kaneko ctu10: ctu-4 { }; 1542ddd56410SYoshihiro Kaneko ctu11: ctu-5 { }; 1543ddd56410SYoshihiro Kaneko ctu12: ctu-6 { }; 1544ddd56410SYoshihiro Kaneko ctu13: ctu-7 { }; 1545ddd56410SYoshihiro Kaneko }; 1546ddd56410SYoshihiro Kaneko 15473b46fa57SYoshihiro Kaneko rcar_sound,dvc { 15483b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 15493b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 15503b46fa57SYoshihiro Kaneko dma-names = "tx"; 15513b46fa57SYoshihiro Kaneko }; 15523b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 15533b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 15543b46fa57SYoshihiro Kaneko dma-names = "tx"; 15553b46fa57SYoshihiro Kaneko }; 15563b46fa57SYoshihiro Kaneko }; 15573b46fa57SYoshihiro Kaneko 15583b46fa57SYoshihiro Kaneko rcar_sound,mix { 15593b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 15603b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 15613b46fa57SYoshihiro Kaneko }; 15623b46fa57SYoshihiro Kaneko 15633b46fa57SYoshihiro Kaneko rcar_sound,src { 15643b46fa57SYoshihiro Kaneko src0: src-0 { 15653b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 15663b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 15673b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15683b46fa57SYoshihiro Kaneko }; 15693b46fa57SYoshihiro Kaneko src1: src-1 { 15703b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 15713b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 15723b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15733b46fa57SYoshihiro Kaneko }; 15743b46fa57SYoshihiro Kaneko src2: src-2 { 15753b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 15763b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 15773b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15783b46fa57SYoshihiro Kaneko }; 15793b46fa57SYoshihiro Kaneko src3: src-3 { 15803b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 15813b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 15823b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15833b46fa57SYoshihiro Kaneko }; 15843b46fa57SYoshihiro Kaneko src4: src-4 { 15853b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 15863b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 15873b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15883b46fa57SYoshihiro Kaneko }; 15893b46fa57SYoshihiro Kaneko src5: src-5 { 15903b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 15913b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 15923b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15933b46fa57SYoshihiro Kaneko }; 15943b46fa57SYoshihiro Kaneko src6: src-6 { 15953b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 15963b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 15973b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15983b46fa57SYoshihiro Kaneko }; 15993b46fa57SYoshihiro Kaneko src7: src-7 { 16003b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 16013b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 16023b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16033b46fa57SYoshihiro Kaneko }; 16043b46fa57SYoshihiro Kaneko src8: src-8 { 16053b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 16063b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 16073b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16083b46fa57SYoshihiro Kaneko }; 16093b46fa57SYoshihiro Kaneko src9: src-9 { 16103b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 16113b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 16123b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16133b46fa57SYoshihiro Kaneko }; 16143b46fa57SYoshihiro Kaneko }; 16153b46fa57SYoshihiro Kaneko 16163b46fa57SYoshihiro Kaneko rcar_sound,ssi { 16173b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 16183b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 16193b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 16203b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 16213b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16223b46fa57SYoshihiro Kaneko }; 16233b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 16243b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 16253b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 16263b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 16273b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16283b46fa57SYoshihiro Kaneko }; 16293b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 16303b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 16313b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 16323b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 16333b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16343b46fa57SYoshihiro Kaneko }; 16353b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 16363b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 16373b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 16383b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 16393b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16403b46fa57SYoshihiro Kaneko }; 16413b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 16423b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 16433b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 16443b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 16453b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16463b46fa57SYoshihiro Kaneko }; 16473b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 16483b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 16493b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 16503b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 16513b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16523b46fa57SYoshihiro Kaneko }; 16533b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 16543b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 16553b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 16563b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 16573b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16583b46fa57SYoshihiro Kaneko }; 16593b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 16603b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 16613b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 16623b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 16633b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16643b46fa57SYoshihiro Kaneko }; 16653b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 16663b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 16673b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 16683b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 16693b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16703b46fa57SYoshihiro Kaneko }; 16713b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 16723b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 16733b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 16743b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 16753b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16763b46fa57SYoshihiro Kaneko }; 16773b46fa57SYoshihiro Kaneko }; 16783b46fa57SYoshihiro Kaneko }; 16793b46fa57SYoshihiro Kaneko 1680fb912a1bSNikita Yushchenko mlp: mlp@ec520000 { 1681fb912a1bSNikita Yushchenko compatible = "renesas,r8a77990-mlp", 1682fb912a1bSNikita Yushchenko "renesas,rcar-gen3-mlp"; 1683fb912a1bSNikita Yushchenko reg = <0 0xec520000 0 0x800>; 1684fb912a1bSNikita Yushchenko interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>, 1685fb912a1bSNikita Yushchenko <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>; 1686fb912a1bSNikita Yushchenko clocks = <&cpg CPG_MOD 802>; 1687fb912a1bSNikita Yushchenko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1688fb912a1bSNikita Yushchenko resets = <&cpg 802>; 1689fb912a1bSNikita Yushchenko status = "disabled"; 1690fb912a1bSNikita Yushchenko }; 1691fb912a1bSNikita Yushchenko 16923b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 16933b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 16943b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 16953b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 16960aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 16970aab5b91SGeert Uytterhoeven <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 16980aab5b91SGeert Uytterhoeven <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 16990aab5b91SGeert Uytterhoeven <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 17000aab5b91SGeert Uytterhoeven <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 17010aab5b91SGeert Uytterhoeven <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 17020aab5b91SGeert Uytterhoeven <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 17030aab5b91SGeert Uytterhoeven <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 17040aab5b91SGeert Uytterhoeven <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 17050aab5b91SGeert Uytterhoeven <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 17060aab5b91SGeert Uytterhoeven <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 17070aab5b91SGeert Uytterhoeven <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 17080aab5b91SGeert Uytterhoeven <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 17090aab5b91SGeert Uytterhoeven <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 17100aab5b91SGeert Uytterhoeven <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 17110aab5b91SGeert Uytterhoeven <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 17120aab5b91SGeert Uytterhoeven <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 17133b46fa57SYoshihiro Kaneko interrupt-names = "error", 17143b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 17153b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 17163b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 17173b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 17183b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 17193b46fa57SYoshihiro Kaneko clock-names = "fck"; 17203b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17213b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 17223b46fa57SYoshihiro Kaneko #dma-cells = <1>; 17233b46fa57SYoshihiro Kaneko dma-channels = <16>; 17243b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 17253b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 17263b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 17273b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 17283b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 17293b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 17303b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 17313b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 17323b46fa57SYoshihiro Kaneko }; 17333b46fa57SYoshihiro Kaneko 1734fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1735fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1736fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1737fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1738fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1739fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1740fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1741fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1742fe1bc94aSYoshihiro Shimoda status = "disabled"; 1743fe1bc94aSYoshihiro Shimoda }; 1744fe1bc94aSYoshihiro Shimoda 17458dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 17468dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 17478dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 17488dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 17498dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 17508dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 17518dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17528dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 17538dae1d2bSYoshihiro Shimoda status = "disabled"; 17548dae1d2bSYoshihiro Shimoda }; 17558dae1d2bSYoshihiro Shimoda 17566dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 17576dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 17586dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 17596dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1760737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17617794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 17626dd72b4dSYoshihiro Shimoda phy-names = "usb"; 176383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1764737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17656dd72b4dSYoshihiro Shimoda status = "disabled"; 17666dd72b4dSYoshihiro Shimoda }; 17676dd72b4dSYoshihiro Shimoda 17686dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 17696dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 17706dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 17716dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1772737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17737794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 17746dd72b4dSYoshihiro Shimoda phy-names = "usb"; 17756dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 177683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1777737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17786dd72b4dSYoshihiro Shimoda status = "disabled"; 17796dd72b4dSYoshihiro Shimoda }; 17806dd72b4dSYoshihiro Shimoda 17816dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 17826dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 17836dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 17846dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 17856dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1786737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 178783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1788737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17897794bd7eSYoshihiro Shimoda #phy-cells = <1>; 17906dd72b4dSYoshihiro Shimoda status = "disabled"; 17916dd72b4dSYoshihiro Shimoda }; 17926dd72b4dSYoshihiro Shimoda 1793a6cb262aSYoshihiro Shimoda sdhi0: mmc@ee100000 { 17949aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17959aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17969aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 17979aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1798eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A77990_CLK_SD0H>; 1799eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18009aa3558aSTakeshi Kihara max-frequency = <200000000>; 18019aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18029aa3558aSTakeshi Kihara resets = <&cpg 314>; 18038292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 32>; 18049aa3558aSTakeshi Kihara status = "disabled"; 18059aa3558aSTakeshi Kihara }; 18069aa3558aSTakeshi Kihara 1807a6cb262aSYoshihiro Shimoda sdhi1: mmc@ee120000 { 18089aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18099aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18109aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 18119aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1812eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A77990_CLK_SD1H>; 1813eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18149aa3558aSTakeshi Kihara max-frequency = <200000000>; 18159aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18169aa3558aSTakeshi Kihara resets = <&cpg 313>; 18178292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 33>; 18189aa3558aSTakeshi Kihara status = "disabled"; 18199aa3558aSTakeshi Kihara }; 18209aa3558aSTakeshi Kihara 1821a6cb262aSYoshihiro Shimoda sdhi3: mmc@ee160000 { 18229aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18239aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18249aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 18259aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1826eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A77990_CLK_SD3H>; 1827eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18289aa3558aSTakeshi Kihara max-frequency = <200000000>; 18299aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18309aa3558aSTakeshi Kihara resets = <&cpg 311>; 18318292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 35>; 18329aa3558aSTakeshi Kihara status = "disabled"; 18339aa3558aSTakeshi Kihara }; 18349aa3558aSTakeshi Kihara 1835f191fba7SGeert Uytterhoeven rpc: spi@ee200000 { 1836f191fba7SGeert Uytterhoeven compatible = "renesas,r8a77990-rpc-if", 1837f191fba7SGeert Uytterhoeven "renesas,rcar-gen3-rpc-if"; 1838f191fba7SGeert Uytterhoeven reg = <0 0xee200000 0 0x200>, 1839f191fba7SGeert Uytterhoeven <0 0x08000000 0 0x04000000>, 1840f191fba7SGeert Uytterhoeven <0 0xee208000 0 0x100>; 1841f191fba7SGeert Uytterhoeven reg-names = "regs", "dirmap", "wbuf"; 1842f191fba7SGeert Uytterhoeven interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1843f191fba7SGeert Uytterhoeven clocks = <&cpg CPG_MOD 917>; 1844f191fba7SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1845f191fba7SGeert Uytterhoeven resets = <&cpg 917>; 1846f191fba7SGeert Uytterhoeven #address-cells = <1>; 1847f191fba7SGeert Uytterhoeven #size-cells = <0>; 1848f191fba7SGeert Uytterhoeven status = "disabled"; 1849f191fba7SGeert Uytterhoeven }; 1850f191fba7SGeert Uytterhoeven 1851f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1852f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1853f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1854f37a7767SYoshihiro Shimoda #address-cells = <0>; 1855f37a7767SYoshihiro Shimoda interrupt-controller; 1856f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1857f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1858f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1859f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1860f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 18617085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1862f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1863f37a7767SYoshihiro Shimoda clock-names = "clk"; 186483e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1865f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1866f37a7767SYoshihiro Shimoda }; 1867f37a7767SYoshihiro Shimoda 186800323335SSimon Horman pciec0: pcie@fe000000 { 186900323335SSimon Horman compatible = "renesas,pcie-r8a77990", 187000323335SSimon Horman "renesas,pcie-rcar-gen3"; 187100323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 187200323335SSimon Horman #address-cells = <3>; 187300323335SSimon Horman #size-cells = <2>; 187400323335SSimon Horman bus-range = <0x00 0xff>; 187500323335SSimon Horman device_type = "pci"; 18769504a9f2SGeert Uytterhoeven ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 18779504a9f2SGeert Uytterhoeven <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 18789504a9f2SGeert Uytterhoeven <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 18799504a9f2SGeert Uytterhoeven <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 188086d904b6SYoshihiro Shimoda /* Map all possible DDR/IOMMU as inbound ranges */ 188186d904b6SYoshihiro Shimoda dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>; 188200323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 188300323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 188400323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 188500323335SSimon Horman #interrupt-cells = <1>; 188600323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 188700323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 188800323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 188900323335SSimon Horman clock-names = "pcie", "pcie_bus"; 189000323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 189100323335SSimon Horman resets = <&cpg 319>; 189286d904b6SYoshihiro Shimoda iommu-map = <0 &ipmmu_hc 0 1>; 189386d904b6SYoshihiro Shimoda iommu-map-mask = <0>; 189400323335SSimon Horman status = "disabled"; 189500323335SSimon Horman }; 189600323335SSimon Horman 189713ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 189813ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 189913ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 190013ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 190113ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 190213ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 190313ee2bfcSLaurent Pinchart resets = <&cpg 626>; 190413ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 190513ee2bfcSLaurent Pinchart }; 190613ee2bfcSLaurent Pinchart 190713ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 190813ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 190913ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 191013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 191113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 191213ee2bfcSLaurent Pinchart resets = <&cpg 607>; 191313ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 191413ee2bfcSLaurent Pinchart }; 191513ee2bfcSLaurent Pinchart 191613ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 191713ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 191813ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 191913ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 192013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 192113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 192213ee2bfcSLaurent Pinchart resets = <&cpg 631>; 192313ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 192413ee2bfcSLaurent Pinchart }; 192513ee2bfcSLaurent Pinchart 192613ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 192713ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 192813ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 192913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 193013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 193113ee2bfcSLaurent Pinchart resets = <&cpg 611>; 193213ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 193313ee2bfcSLaurent Pinchart }; 193413ee2bfcSLaurent Pinchart 193513ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 193613ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 193713ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 193813ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 193913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 194013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 194113ee2bfcSLaurent Pinchart resets = <&cpg 623>; 194213ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 194313ee2bfcSLaurent Pinchart }; 194413ee2bfcSLaurent Pinchart 194513ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 194613ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 194713ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 194813ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 194913ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 195013ee2bfcSLaurent Pinchart resets = <&cpg 603>; 195113ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 195213ee2bfcSLaurent Pinchart }; 195313ee2bfcSLaurent Pinchart 195413ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 195513ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 195613ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 195713ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 195813ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 195913ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 196013ee2bfcSLaurent Pinchart resets = <&cpg 622>; 196113ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 196213ee2bfcSLaurent Pinchart }; 196313ee2bfcSLaurent Pinchart 196413ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 196513ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 196613ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 196713ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 196813ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 196913ee2bfcSLaurent Pinchart resets = <&cpg 602>; 197013ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 197113ee2bfcSLaurent Pinchart }; 197213ee2bfcSLaurent Pinchart 1973948c59ddSJacopo Mondi cmm0: cmm@fea40000 { 1974948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1975948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1976948c59ddSJacopo Mondi reg = <0 0xfea40000 0 0x1000>; 1977948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1978948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 711>; 1979948c59ddSJacopo Mondi resets = <&cpg 711>; 1980948c59ddSJacopo Mondi }; 1981948c59ddSJacopo Mondi 1982948c59ddSJacopo Mondi cmm1: cmm@fea50000 { 1983948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1984948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1985948c59ddSJacopo Mondi reg = <0 0xfea50000 0 0x1000>; 1986948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1987948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 710>; 1988948c59ddSJacopo Mondi resets = <&cpg 710>; 1989948c59ddSJacopo Mondi }; 1990948c59ddSJacopo Mondi 1991ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1992af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1993ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1994ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1995ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1996ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1997ec70407aSKoji Matsuoka resets = <&cpg 716>; 1998ec70407aSKoji Matsuoka status = "disabled"; 1999ec70407aSKoji Matsuoka 2000ec70407aSKoji Matsuoka ports { 2001ec70407aSKoji Matsuoka #address-cells = <1>; 2002ec70407aSKoji Matsuoka #size-cells = <0>; 2003ec70407aSKoji Matsuoka 20040a96c059SNiklas Söderlund port@0 { 20050a96c059SNiklas Söderlund reg = <0>; 20060a96c059SNiklas Söderlund }; 20070a96c059SNiklas Söderlund 2008ec70407aSKoji Matsuoka port@1 { 2009ec70407aSKoji Matsuoka #address-cells = <1>; 2010ec70407aSKoji Matsuoka #size-cells = <0>; 2011ec70407aSKoji Matsuoka 2012ec70407aSKoji Matsuoka reg = <1>; 2013ec70407aSKoji Matsuoka 2014ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 2015ec70407aSKoji Matsuoka reg = <0>; 2016ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 2017ec70407aSKoji Matsuoka }; 2018ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 2019ec70407aSKoji Matsuoka reg = <1>; 2020ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 2021ec70407aSKoji Matsuoka }; 2022ec70407aSKoji Matsuoka }; 2023ec70407aSKoji Matsuoka }; 2024ec70407aSKoji Matsuoka }; 2025ec70407aSKoji Matsuoka 202613ee2bfcSLaurent Pinchart du: display@feb00000 { 202713ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 202806585ed3STakeshi Kihara reg = <0 0xfeb00000 0 0x40000>; 202913ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 203013ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 2031d745c72dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 203213ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 20334193a392STakeshi Kihara resets = <&cpg 724>; 20344193a392STakeshi Kihara reset-names = "du.0"; 2035948c59ddSJacopo Mondi 2036948c59ddSJacopo Mondi renesas,cmms = <&cmm0>, <&cmm1>; 203703abfdd3SGeert Uytterhoeven renesas,vsps = <&vspd0 0>, <&vspd1 0>; 2038948c59ddSJacopo Mondi 203913ee2bfcSLaurent Pinchart status = "disabled"; 204013ee2bfcSLaurent Pinchart 204113ee2bfcSLaurent Pinchart ports { 204213ee2bfcSLaurent Pinchart #address-cells = <1>; 204313ee2bfcSLaurent Pinchart #size-cells = <0>; 204413ee2bfcSLaurent Pinchart 204513ee2bfcSLaurent Pinchart port@0 { 204613ee2bfcSLaurent Pinchart reg = <0>; 204713ee2bfcSLaurent Pinchart }; 204813ee2bfcSLaurent Pinchart 204913ee2bfcSLaurent Pinchart port@1 { 205013ee2bfcSLaurent Pinchart reg = <1>; 205113ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 205213ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 205313ee2bfcSLaurent Pinchart }; 205413ee2bfcSLaurent Pinchart }; 205513ee2bfcSLaurent Pinchart 205613ee2bfcSLaurent Pinchart port@2 { 205713ee2bfcSLaurent Pinchart reg = <2>; 205813ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 205913ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 206013ee2bfcSLaurent Pinchart }; 206113ee2bfcSLaurent Pinchart }; 206213ee2bfcSLaurent Pinchart }; 206313ee2bfcSLaurent Pinchart }; 206413ee2bfcSLaurent Pinchart 206513ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 206613ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 206713ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 206813ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 206913ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 207013ee2bfcSLaurent Pinchart resets = <&cpg 727>; 207113ee2bfcSLaurent Pinchart status = "disabled"; 207213ee2bfcSLaurent Pinchart 207346f69d06SLaurent Pinchart renesas,companion = <&lvds1>; 207446f69d06SLaurent Pinchart 207513ee2bfcSLaurent Pinchart ports { 207613ee2bfcSLaurent Pinchart #address-cells = <1>; 207713ee2bfcSLaurent Pinchart #size-cells = <0>; 207813ee2bfcSLaurent Pinchart 207913ee2bfcSLaurent Pinchart port@0 { 208013ee2bfcSLaurent Pinchart reg = <0>; 208113ee2bfcSLaurent Pinchart lvds0_in: endpoint { 208213ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 208313ee2bfcSLaurent Pinchart }; 208413ee2bfcSLaurent Pinchart }; 208513ee2bfcSLaurent Pinchart 208613ee2bfcSLaurent Pinchart port@1 { 208713ee2bfcSLaurent Pinchart reg = <1>; 208813ee2bfcSLaurent Pinchart }; 208913ee2bfcSLaurent Pinchart }; 209013ee2bfcSLaurent Pinchart }; 209113ee2bfcSLaurent Pinchart 209213ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 209313ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 209413ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 209513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 209613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 209713ee2bfcSLaurent Pinchart resets = <&cpg 726>; 209813ee2bfcSLaurent Pinchart status = "disabled"; 209913ee2bfcSLaurent Pinchart 210013ee2bfcSLaurent Pinchart ports { 210113ee2bfcSLaurent Pinchart #address-cells = <1>; 210213ee2bfcSLaurent Pinchart #size-cells = <0>; 210313ee2bfcSLaurent Pinchart 210413ee2bfcSLaurent Pinchart port@0 { 210513ee2bfcSLaurent Pinchart reg = <0>; 210613ee2bfcSLaurent Pinchart lvds1_in: endpoint { 210713ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 210813ee2bfcSLaurent Pinchart }; 210913ee2bfcSLaurent Pinchart }; 211013ee2bfcSLaurent Pinchart 211113ee2bfcSLaurent Pinchart port@1 { 211213ee2bfcSLaurent Pinchart reg = <1>; 211313ee2bfcSLaurent Pinchart }; 211413ee2bfcSLaurent Pinchart }; 211513ee2bfcSLaurent Pinchart }; 211613ee2bfcSLaurent Pinchart 2117f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 2118f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 2119f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 2120f37a7767SYoshihiro Shimoda }; 2121f37a7767SYoshihiro Shimoda }; 2122f37a7767SYoshihiro Shimoda 21238f1ee2a1SYoshihiro Kaneko thermal-zones { 21248f1ee2a1SYoshihiro Kaneko cpu-thermal { 21258f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 21268fa7d18fSDien Pham polling-delay = <0>; 212762e8a534SGeert Uytterhoeven thermal-sensors = <&thermal>; 21288fa7d18fSDien Pham sustainable-power = <717>; 21298f1ee2a1SYoshihiro Kaneko 21308f1ee2a1SYoshihiro Kaneko cooling-maps { 21318fa7d18fSDien Pham map0 { 21328fa7d18fSDien Pham trip = <&target>; 21338fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 21348fa7d18fSDien Pham contribution = <1024>; 21358fa7d18fSDien Pham }; 21368f1ee2a1SYoshihiro Kaneko }; 2137ddd56410SYoshihiro Kaneko 2138ddd56410SYoshihiro Kaneko trips { 2139ddd56410SYoshihiro Kaneko sensor1_crit: sensor1-crit { 2140ddd56410SYoshihiro Kaneko temperature = <120000>; 2141ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2142ddd56410SYoshihiro Kaneko type = "critical"; 2143ddd56410SYoshihiro Kaneko }; 2144ddd56410SYoshihiro Kaneko 2145ddd56410SYoshihiro Kaneko target: trip-point1 { 2146ddd56410SYoshihiro Kaneko temperature = <100000>; 2147ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2148ddd56410SYoshihiro Kaneko type = "passive"; 2149ddd56410SYoshihiro Kaneko }; 2150ddd56410SYoshihiro Kaneko }; 21518f1ee2a1SYoshihiro Kaneko }; 21528f1ee2a1SYoshihiro Kaneko }; 21538f1ee2a1SYoshihiro Kaneko 2154f37a7767SYoshihiro Shimoda timer { 2155f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 21567085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21577085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21587085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21597085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2160f37a7767SYoshihiro Shimoda }; 2161f37a7767SYoshihiro Shimoda}; 2162