1f37a7767SYoshihiro Shimoda/* SPDX-License-Identifier: GPL-2.0 */ 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5f37a7767SYoshihiro Shimoda * Copyright (C) 2018 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51f37a7767SYoshihiro Shimoda cpus { 52f37a7767SYoshihiro Shimoda #address-cells = <1>; 53f37a7767SYoshihiro Shimoda #size-cells = <0>; 54f37a7767SYoshihiro Shimoda 55f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 56f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53", "arm,armv8"; 577085f5d9SGeert Uytterhoeven reg = <0>; 58f37a7767SYoshihiro Shimoda device_type = "cpu"; 5983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 60f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 61f37a7767SYoshihiro Shimoda enable-method = "psci"; 62f37a7767SYoshihiro Shimoda }; 63f37a7767SYoshihiro Shimoda 647085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 657085f5d9SGeert Uytterhoeven compatible = "arm,cortex-a53", "arm,armv8"; 667085f5d9SGeert Uytterhoeven reg = <1>; 677085f5d9SGeert Uytterhoeven device_type = "cpu"; 6883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 697085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 707085f5d9SGeert Uytterhoeven enable-method = "psci"; 717085f5d9SGeert Uytterhoeven }; 727085f5d9SGeert Uytterhoeven 73de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 74f37a7767SYoshihiro Shimoda compatible = "cache"; 7583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 76f37a7767SYoshihiro Shimoda cache-unified; 77f37a7767SYoshihiro Shimoda cache-level = <2>; 78f37a7767SYoshihiro Shimoda }; 79f37a7767SYoshihiro Shimoda }; 80f37a7767SYoshihiro Shimoda 81f37a7767SYoshihiro Shimoda extal_clk: extal { 82f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 83f37a7767SYoshihiro Shimoda #clock-cells = <0>; 84f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 85f37a7767SYoshihiro Shimoda clock-frequency = <0>; 86f37a7767SYoshihiro Shimoda }; 87f37a7767SYoshihiro Shimoda 88*ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 89*ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 90*ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 91*ba3ac35bSTakeshi Kihara #clock-cells = <0>; 92*ba3ac35bSTakeshi Kihara clock-frequency = <0>; 93*ba3ac35bSTakeshi Kihara }; 94*ba3ac35bSTakeshi Kihara 95f37a7767SYoshihiro Shimoda pmu_a53 { 96f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 977085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 987085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 997085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 100f37a7767SYoshihiro Shimoda }; 101f37a7767SYoshihiro Shimoda 102f37a7767SYoshihiro Shimoda psci { 103bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 104f37a7767SYoshihiro Shimoda method = "smc"; 105f37a7767SYoshihiro Shimoda }; 106f37a7767SYoshihiro Shimoda 107103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 108103db9b5STakeshi Kihara scif_clk: scif { 109103db9b5STakeshi Kihara compatible = "fixed-clock"; 110103db9b5STakeshi Kihara #clock-cells = <0>; 111103db9b5STakeshi Kihara clock-frequency = <0>; 112103db9b5STakeshi Kihara }; 113103db9b5STakeshi Kihara 114f37a7767SYoshihiro Shimoda soc: soc { 115f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 116f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 117f37a7767SYoshihiro Shimoda #address-cells = <2>; 118f37a7767SYoshihiro Shimoda #size-cells = <2>; 119f37a7767SYoshihiro Shimoda ranges; 120f37a7767SYoshihiro Shimoda 121eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 122eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 123eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 124eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 125eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 12683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 127eb614d94STakeshi Kihara resets = <&cpg 402>; 128eb614d94STakeshi Kihara status = "disabled"; 129eb614d94STakeshi Kihara }; 130eb614d94STakeshi Kihara 1310d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1320d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1330d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1340d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1350d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1360d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1370d292de1SYoshihiro Shimoda gpio-controller; 1380d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1390d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1400d292de1SYoshihiro Shimoda interrupt-controller; 1410d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 14283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1430d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1440d292de1SYoshihiro Shimoda }; 1450d292de1SYoshihiro Shimoda 1460d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1470d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1480d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1490d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1500d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1510d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1520d292de1SYoshihiro Shimoda gpio-controller; 1530d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 1540d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1550d292de1SYoshihiro Shimoda interrupt-controller; 1560d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 15783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1580d292de1SYoshihiro Shimoda resets = <&cpg 911>; 1590d292de1SYoshihiro Shimoda }; 1600d292de1SYoshihiro Shimoda 1610d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 1620d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1630d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1640d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 1650d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 1660d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1670d292de1SYoshihiro Shimoda gpio-controller; 1680d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 1690d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1700d292de1SYoshihiro Shimoda interrupt-controller; 1710d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 17283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1730d292de1SYoshihiro Shimoda resets = <&cpg 910>; 1740d292de1SYoshihiro Shimoda }; 1750d292de1SYoshihiro Shimoda 1760d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 1770d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1780d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1790d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 1800d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1810d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1820d292de1SYoshihiro Shimoda gpio-controller; 1830d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 1840d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1850d292de1SYoshihiro Shimoda interrupt-controller; 1860d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 18783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1880d292de1SYoshihiro Shimoda resets = <&cpg 909>; 1890d292de1SYoshihiro Shimoda }; 1900d292de1SYoshihiro Shimoda 1910d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 1920d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1930d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1940d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 1950d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1960d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1970d292de1SYoshihiro Shimoda gpio-controller; 1980d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 1990d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2000d292de1SYoshihiro Shimoda interrupt-controller; 2010d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 20283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2030d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2040d292de1SYoshihiro Shimoda }; 2050d292de1SYoshihiro Shimoda 2060d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2070d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2080d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2090d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2100d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2110d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2120d292de1SYoshihiro Shimoda gpio-controller; 2130d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2140d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2150d292de1SYoshihiro Shimoda interrupt-controller; 2160d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 21783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2180d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2190d292de1SYoshihiro Shimoda }; 2200d292de1SYoshihiro Shimoda 2210d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2220d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2230d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2240d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2250d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2260d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2270d292de1SYoshihiro Shimoda gpio-controller; 2280d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2290d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2300d292de1SYoshihiro Shimoda interrupt-controller; 2310d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 23283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2330d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2340d292de1SYoshihiro Shimoda }; 2350d292de1SYoshihiro Shimoda 236bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 237bc011dfaSTakeshi Kihara #address-cells = <1>; 238bc011dfaSTakeshi Kihara #size-cells = <0>; 239bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 240bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 241bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 242bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 243bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 244bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 245bc011dfaSTakeshi Kihara resets = <&cpg 931>; 246bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 247bc011dfaSTakeshi Kihara status = "disabled"; 248bc011dfaSTakeshi Kihara }; 249bc011dfaSTakeshi Kihara 250bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 251bc011dfaSTakeshi Kihara #address-cells = <1>; 252bc011dfaSTakeshi Kihara #size-cells = <0>; 253bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 254bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 255bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 256bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 257bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 258bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 259bc011dfaSTakeshi Kihara resets = <&cpg 930>; 260bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 261bc011dfaSTakeshi Kihara status = "disabled"; 262bc011dfaSTakeshi Kihara }; 263bc011dfaSTakeshi Kihara 264bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 265bc011dfaSTakeshi Kihara #address-cells = <1>; 266bc011dfaSTakeshi Kihara #size-cells = <0>; 267bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 268bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 269bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 270bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 271bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 272bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 273bc011dfaSTakeshi Kihara resets = <&cpg 929>; 274bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 275bc011dfaSTakeshi Kihara status = "disabled"; 276bc011dfaSTakeshi Kihara }; 277bc011dfaSTakeshi Kihara 278bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 279bc011dfaSTakeshi Kihara #address-cells = <1>; 280bc011dfaSTakeshi Kihara #size-cells = <0>; 281bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 282bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 283bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 284bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 285bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 286bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 287bc011dfaSTakeshi Kihara resets = <&cpg 928>; 288bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 289bc011dfaSTakeshi Kihara status = "disabled"; 290bc011dfaSTakeshi Kihara }; 291bc011dfaSTakeshi Kihara 292bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 293bc011dfaSTakeshi Kihara #address-cells = <1>; 294bc011dfaSTakeshi Kihara #size-cells = <0>; 295bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 296bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 297bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 298bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 299bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 300bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 301bc011dfaSTakeshi Kihara resets = <&cpg 927>; 302bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 303bc011dfaSTakeshi Kihara status = "disabled"; 304bc011dfaSTakeshi Kihara }; 305bc011dfaSTakeshi Kihara 306bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 307bc011dfaSTakeshi Kihara #address-cells = <1>; 308bc011dfaSTakeshi Kihara #size-cells = <0>; 309bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 310bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 311bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 312bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 313bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 314bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 315bc011dfaSTakeshi Kihara resets = <&cpg 919>; 316bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 317bc011dfaSTakeshi Kihara status = "disabled"; 318bc011dfaSTakeshi Kihara }; 319bc011dfaSTakeshi Kihara 320bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 321bc011dfaSTakeshi Kihara #address-cells = <1>; 322bc011dfaSTakeshi Kihara #size-cells = <0>; 323bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 324bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 325bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 326bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 327bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 328bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 329bc011dfaSTakeshi Kihara resets = <&cpg 918>; 330bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 331bc011dfaSTakeshi Kihara status = "disabled"; 332bc011dfaSTakeshi Kihara }; 333bc011dfaSTakeshi Kihara 334bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 335bc011dfaSTakeshi Kihara #address-cells = <1>; 336bc011dfaSTakeshi Kihara #size-cells = <0>; 337bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 338bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 339bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 340bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 341bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 342bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 343bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 344bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 345bc011dfaSTakeshi Kihara status = "disabled"; 346bc011dfaSTakeshi Kihara }; 347bc011dfaSTakeshi Kihara 3484ab0df33SYoshihiro Shimoda pfc: pin-controller@e6060000 { 3494ab0df33SYoshihiro Shimoda compatible = "renesas,pfc-r8a77990"; 3504ab0df33SYoshihiro Shimoda reg = <0 0xe6060000 0 0x508>; 3514ab0df33SYoshihiro Shimoda }; 3524ab0df33SYoshihiro Shimoda 353f37a7767SYoshihiro Shimoda cpg: clock-controller@e6150000 { 354f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-cpg-mssr"; 355f37a7767SYoshihiro Shimoda reg = <0 0xe6150000 0 0x1000>; 356f37a7767SYoshihiro Shimoda clocks = <&extal_clk>; 357f37a7767SYoshihiro Shimoda clock-names = "extal"; 358f37a7767SYoshihiro Shimoda #clock-cells = <2>; 359f37a7767SYoshihiro Shimoda #power-domain-cells = <0>; 360f37a7767SYoshihiro Shimoda #reset-cells = <1>; 361f37a7767SYoshihiro Shimoda }; 362f37a7767SYoshihiro Shimoda 363f37a7767SYoshihiro Shimoda rst: reset-controller@e6160000 { 364f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-rst"; 365f37a7767SYoshihiro Shimoda reg = <0 0xe6160000 0 0x0200>; 366f37a7767SYoshihiro Shimoda }; 367f37a7767SYoshihiro Shimoda 368f37a7767SYoshihiro Shimoda sysc: system-controller@e6180000 { 369f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990-sysc"; 370f37a7767SYoshihiro Shimoda reg = <0 0xe6180000 0 0x0400>; 371f37a7767SYoshihiro Shimoda #power-domain-cells = <1>; 372f37a7767SYoshihiro Shimoda }; 373f37a7767SYoshihiro Shimoda 3740c793a02STakeshi Kihara intc_ex: interrupt-controller@e61c0000 { 3750c793a02STakeshi Kihara compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 3760c793a02STakeshi Kihara #interrupt-cells = <2>; 3770c793a02STakeshi Kihara interrupt-controller; 3780c793a02STakeshi Kihara reg = <0 0xe61c0000 0 0x200>; 3790c793a02STakeshi Kihara interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH 3800c793a02STakeshi Kihara GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 3810c793a02STakeshi Kihara GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH 3820c793a02STakeshi Kihara GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH 3830c793a02STakeshi Kihara GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 3840c793a02STakeshi Kihara GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 3850c793a02STakeshi Kihara clocks = <&cpg CPG_MOD 407>; 3860c793a02STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 3870c793a02STakeshi Kihara resets = <&cpg 407>; 3880c793a02STakeshi Kihara }; 3890c793a02STakeshi Kihara 390b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 391b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 392b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 393b7a1da21STakeshi Kihara "renesas,hscif"; 394b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 395b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 396b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 397b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 398b7a1da21STakeshi Kihara <&scif_clk>; 399b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 400b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 401b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 402b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 403b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 404b7a1da21STakeshi Kihara resets = <&cpg 520>; 405b7a1da21STakeshi Kihara status = "disabled"; 406b7a1da21STakeshi Kihara }; 407b7a1da21STakeshi Kihara 408b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 409b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 410b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 411b7a1da21STakeshi Kihara "renesas,hscif"; 412b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 413b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 414b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 415b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 416b7a1da21STakeshi Kihara <&scif_clk>; 417b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 418b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 419b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 420b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 421b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 422b7a1da21STakeshi Kihara resets = <&cpg 519>; 423b7a1da21STakeshi Kihara status = "disabled"; 424b7a1da21STakeshi Kihara }; 425b7a1da21STakeshi Kihara 426b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 427b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 428b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 429b7a1da21STakeshi Kihara "renesas,hscif"; 430b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 431b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 432b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 433b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 434b7a1da21STakeshi Kihara <&scif_clk>; 435b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 436b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 437b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 438b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 439b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 440b7a1da21STakeshi Kihara resets = <&cpg 518>; 441b7a1da21STakeshi Kihara status = "disabled"; 442b7a1da21STakeshi Kihara }; 443b7a1da21STakeshi Kihara 444b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 445b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 446b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 447b7a1da21STakeshi Kihara "renesas,hscif"; 448b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 449b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 450b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 451b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 452b7a1da21STakeshi Kihara <&scif_clk>; 453b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 454b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 455b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 456b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 457b7a1da21STakeshi Kihara resets = <&cpg 517>; 458b7a1da21STakeshi Kihara status = "disabled"; 459b7a1da21STakeshi Kihara }; 460b7a1da21STakeshi Kihara 461b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 462b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 463b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 464b7a1da21STakeshi Kihara "renesas,hscif"; 465b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 466b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 467b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 468b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 469b7a1da21STakeshi Kihara <&scif_clk>; 470b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 471b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 472b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 473b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 474b7a1da21STakeshi Kihara resets = <&cpg 516>; 475b7a1da21STakeshi Kihara status = "disabled"; 476b7a1da21STakeshi Kihara }; 477b7a1da21STakeshi Kihara 4785c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 4795c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 4805c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 4815c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 4825c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 4835c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 4845c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 4855c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 4865c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 4875c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 4885c6479d9SYoshihiro Shimoda phys = <&usb2_phy0>; 4895c6479d9SYoshihiro Shimoda phy-names = "usb"; 4905c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4915c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 4925c6479d9SYoshihiro Shimoda status = "disabled"; 4935c6479d9SYoshihiro Shimoda }; 4945c6479d9SYoshihiro Shimoda 4955c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 4965c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 4975c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 4985c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 4995c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 5005c6479d9SYoshihiro Shimoda GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 5015c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 5025c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 5035c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 5045c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 5055c6479d9SYoshihiro Shimoda #dma-cells = <1>; 5065c6479d9SYoshihiro Shimoda dma-channels = <2>; 5075c6479d9SYoshihiro Shimoda }; 5085c6479d9SYoshihiro Shimoda 5095c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 5105c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 5115c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 5125c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 5135c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 5145c6479d9SYoshihiro Shimoda GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 5155c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 5165c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 5175c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 5185c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 5195c6479d9SYoshihiro Shimoda #dma-cells = <1>; 5205c6479d9SYoshihiro Shimoda dma-channels = <2>; 5215c6479d9SYoshihiro Shimoda }; 5225c6479d9SYoshihiro Shimoda 5233943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 5243943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 5253943e896STakeshi Kihara "renesas,rcar-dmac"; 5263943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 5273943e896STakeshi Kihara interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 5283943e896STakeshi Kihara GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH 5293943e896STakeshi Kihara GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH 5303943e896STakeshi Kihara GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 5313943e896STakeshi Kihara GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 5323943e896STakeshi Kihara GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH 5333943e896STakeshi Kihara GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH 5343943e896STakeshi Kihara GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH 5353943e896STakeshi Kihara GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH 5363943e896STakeshi Kihara GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH 5373943e896STakeshi Kihara GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH 5383943e896STakeshi Kihara GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH 5393943e896STakeshi Kihara GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH 5403943e896STakeshi Kihara GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 5413943e896STakeshi Kihara GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH 5423943e896STakeshi Kihara GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH 5433943e896STakeshi Kihara GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 5443943e896STakeshi Kihara interrupt-names = "error", 5453943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 5463943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 5473943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 5483943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 5493943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 5503943e896STakeshi Kihara clock-names = "fck"; 5513943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 5523943e896STakeshi Kihara resets = <&cpg 219>; 5533943e896STakeshi Kihara #dma-cells = <1>; 5543943e896STakeshi Kihara dma-channels = <16>; 555f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 556f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 557f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 558f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 559f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 560f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 561f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 562f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 5633943e896STakeshi Kihara }; 5643943e896STakeshi Kihara 5653943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 5663943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 5673943e896STakeshi Kihara "renesas,rcar-dmac"; 5683943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 5693943e896STakeshi Kihara interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 5703943e896STakeshi Kihara GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 5713943e896STakeshi Kihara GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH 5723943e896STakeshi Kihara GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 5733943e896STakeshi Kihara GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 5743943e896STakeshi Kihara GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH 5753943e896STakeshi Kihara GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 5763943e896STakeshi Kihara GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH 5773943e896STakeshi Kihara GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH 5783943e896STakeshi Kihara GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH 5793943e896STakeshi Kihara GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH 5803943e896STakeshi Kihara GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH 5813943e896STakeshi Kihara GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH 5823943e896STakeshi Kihara GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH 5833943e896STakeshi Kihara GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH 5843943e896STakeshi Kihara GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH 5853943e896STakeshi Kihara GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 5863943e896STakeshi Kihara interrupt-names = "error", 5873943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 5883943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 5893943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 5903943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 5913943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 5923943e896STakeshi Kihara clock-names = "fck"; 5933943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 5943943e896STakeshi Kihara resets = <&cpg 218>; 5953943e896STakeshi Kihara #dma-cells = <1>; 5963943e896STakeshi Kihara dma-channels = <16>; 597f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 598f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 599f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 600f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 601f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 602f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 603f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 604f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 6053943e896STakeshi Kihara }; 6063943e896STakeshi Kihara 6073943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 6083943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 6093943e896STakeshi Kihara "renesas,rcar-dmac"; 6103943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 6113943e896STakeshi Kihara interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH 6123943e896STakeshi Kihara GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH 6133943e896STakeshi Kihara GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH 6143943e896STakeshi Kihara GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH 6153943e896STakeshi Kihara GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH 6163943e896STakeshi Kihara GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH 6173943e896STakeshi Kihara GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH 6183943e896STakeshi Kihara GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH 6193943e896STakeshi Kihara GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH 6203943e896STakeshi Kihara GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH 6213943e896STakeshi Kihara GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH 6223943e896STakeshi Kihara GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH 6233943e896STakeshi Kihara GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH 6243943e896STakeshi Kihara GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH 6253943e896STakeshi Kihara GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH 6263943e896STakeshi Kihara GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 6273943e896STakeshi Kihara GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 6283943e896STakeshi Kihara interrupt-names = "error", 6293943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 6303943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 6313943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 6323943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 6333943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 6343943e896STakeshi Kihara clock-names = "fck"; 6353943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6363943e896STakeshi Kihara resets = <&cpg 217>; 6373943e896STakeshi Kihara #dma-cells = <1>; 6383943e896STakeshi Kihara dma-channels = <16>; 639f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 640f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 641f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 642f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 643f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 644f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 645f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 646f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 6473943e896STakeshi Kihara }; 6483943e896STakeshi Kihara 64955697cbbSMagnus Damm ipmmu_ds0: mmu@e6740000 { 65055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 65155697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 65255697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 65355697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 65455697cbbSMagnus Damm #iommu-cells = <1>; 65555697cbbSMagnus Damm }; 65655697cbbSMagnus Damm 65755697cbbSMagnus Damm ipmmu_ds1: mmu@e7740000 { 65855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 65955697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 66055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 66155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 66255697cbbSMagnus Damm #iommu-cells = <1>; 66355697cbbSMagnus Damm }; 66455697cbbSMagnus Damm 66555697cbbSMagnus Damm ipmmu_hc: mmu@e6570000 { 66655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 66755697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 66855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 66955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 67055697cbbSMagnus Damm #iommu-cells = <1>; 67155697cbbSMagnus Damm }; 67255697cbbSMagnus Damm 67355697cbbSMagnus Damm ipmmu_mm: mmu@e67b0000 { 67455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 67555697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 67655697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 67755697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 67855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 67955697cbbSMagnus Damm #iommu-cells = <1>; 68055697cbbSMagnus Damm }; 68155697cbbSMagnus Damm 68255697cbbSMagnus Damm ipmmu_mp: mmu@ec670000 { 68355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 68455697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 68555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 68655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 68755697cbbSMagnus Damm #iommu-cells = <1>; 68855697cbbSMagnus Damm }; 68955697cbbSMagnus Damm 69055697cbbSMagnus Damm ipmmu_pv0: mmu@fd800000 { 69155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 69255697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 69355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 69455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 69555697cbbSMagnus Damm #iommu-cells = <1>; 69655697cbbSMagnus Damm }; 69755697cbbSMagnus Damm 69855697cbbSMagnus Damm ipmmu_rt: mmu@ffc80000 { 69955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 70055697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 70155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 70255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 70355697cbbSMagnus Damm #iommu-cells = <1>; 70455697cbbSMagnus Damm }; 70555697cbbSMagnus Damm 70655697cbbSMagnus Damm ipmmu_vc0: mmu@fe6b0000 { 70755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 70855697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 70955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 71055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 71155697cbbSMagnus Damm #iommu-cells = <1>; 71255697cbbSMagnus Damm }; 71355697cbbSMagnus Damm 71455697cbbSMagnus Damm ipmmu_vi0: mmu@febd0000 { 71555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 71655697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 71755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 71855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 71955697cbbSMagnus Damm #iommu-cells = <1>; 72055697cbbSMagnus Damm }; 72155697cbbSMagnus Damm 72255697cbbSMagnus Damm ipmmu_vp0: mmu@fe990000 { 72355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 72455697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 72555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 72655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 72755697cbbSMagnus Damm #iommu-cells = <1>; 72855697cbbSMagnus Damm }; 72955697cbbSMagnus Damm 730913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 731913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 732913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 7334b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 734913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 735913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 736913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 737913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 738913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 739913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 740913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 741913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 742913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 743913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 744913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 745913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 746913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 747913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 748913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 749913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 750913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 751913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 752913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 753913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 754913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 755913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 756913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 757913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 758913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 759913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 760913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 761913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 762913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 763913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 764913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 765913a78b5SYoshihiro Shimoda "ch24"; 766913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 76783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 768913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 769913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 77043021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 771913a78b5SYoshihiro Shimoda #address-cells = <1>; 772913a78b5SYoshihiro Shimoda #size-cells = <0>; 773913a78b5SYoshihiro Shimoda status = "disabled"; 774913a78b5SYoshihiro Shimoda }; 775913a78b5SYoshihiro Shimoda 77618048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 77718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 77818048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 77918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 78018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 78118048556SYoshihiro Shimoda resets = <&cpg 523>; 78218048556SYoshihiro Shimoda #pwm-cells = <2>; 78318048556SYoshihiro Shimoda status = "disabled"; 78418048556SYoshihiro Shimoda }; 78518048556SYoshihiro Shimoda 78618048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 78718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 78818048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 78918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 79018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 79118048556SYoshihiro Shimoda resets = <&cpg 523>; 79218048556SYoshihiro Shimoda #pwm-cells = <2>; 79318048556SYoshihiro Shimoda status = "disabled"; 79418048556SYoshihiro Shimoda }; 79518048556SYoshihiro Shimoda 79618048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 79718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 79818048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 79918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 80018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 80118048556SYoshihiro Shimoda resets = <&cpg 523>; 80218048556SYoshihiro Shimoda #pwm-cells = <2>; 80318048556SYoshihiro Shimoda status = "disabled"; 80418048556SYoshihiro Shimoda }; 80518048556SYoshihiro Shimoda 80618048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 80718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 80818048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 80918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 81018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 81118048556SYoshihiro Shimoda resets = <&cpg 523>; 81218048556SYoshihiro Shimoda #pwm-cells = <2>; 81318048556SYoshihiro Shimoda status = "disabled"; 81418048556SYoshihiro Shimoda }; 81518048556SYoshihiro Shimoda 81618048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 81718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 81818048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 81918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 82018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 82118048556SYoshihiro Shimoda resets = <&cpg 523>; 82218048556SYoshihiro Shimoda #pwm-cells = <2>; 82318048556SYoshihiro Shimoda status = "disabled"; 82418048556SYoshihiro Shimoda }; 82518048556SYoshihiro Shimoda 82618048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 82718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 82818048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 82918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 83018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 83118048556SYoshihiro Shimoda resets = <&cpg 523>; 83218048556SYoshihiro Shimoda #pwm-cells = <2>; 83318048556SYoshihiro Shimoda status = "disabled"; 83418048556SYoshihiro Shimoda }; 83518048556SYoshihiro Shimoda 83618048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 83718048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 83818048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 83918048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 84018048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 84118048556SYoshihiro Shimoda resets = <&cpg 523>; 84218048556SYoshihiro Shimoda #pwm-cells = <2>; 84318048556SYoshihiro Shimoda status = "disabled"; 84418048556SYoshihiro Shimoda }; 84518048556SYoshihiro Shimoda 846a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 847a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 848a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 849a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 850a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 851a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 852a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 853a5ebe5e4STakeshi Kihara <&scif_clk>; 854a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 855a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 856a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 857a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 858a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 859a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 860a5ebe5e4STakeshi Kihara status = "disabled"; 861a5ebe5e4STakeshi Kihara }; 862a5ebe5e4STakeshi Kihara 863a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 864a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 865a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 866a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 867a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 868a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 869a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 870a5ebe5e4STakeshi Kihara <&scif_clk>; 871a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 872a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 873a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 874a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 875a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 876a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 877a5ebe5e4STakeshi Kihara status = "disabled"; 878a5ebe5e4STakeshi Kihara }; 879a5ebe5e4STakeshi Kihara 880f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 881f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 882f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 883f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 884f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 885103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 886103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 887103db9b5STakeshi Kihara <&scif_clk>; 888103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 889103db9b5STakeshi Kihara 89083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 891f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 892f37a7767SYoshihiro Shimoda status = "disabled"; 893f37a7767SYoshihiro Shimoda }; 894f37a7767SYoshihiro Shimoda 895a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 896a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 897a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 898a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 899a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 900a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 901a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 902a5ebe5e4STakeshi Kihara <&scif_clk>; 903a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 904a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 905a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 906a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 907a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 908a5ebe5e4STakeshi Kihara status = "disabled"; 909a5ebe5e4STakeshi Kihara }; 910a5ebe5e4STakeshi Kihara 911a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 912a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 913a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 914a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 915a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 916a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 917a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 918a5ebe5e4STakeshi Kihara <&scif_clk>; 919a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 920a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 921a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 922a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 923a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 924a5ebe5e4STakeshi Kihara status = "disabled"; 925a5ebe5e4STakeshi Kihara }; 926a5ebe5e4STakeshi Kihara 927a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 928a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 929a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 930a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 931a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 932a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 933a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 934a5ebe5e4STakeshi Kihara <&scif_clk>; 935a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 936a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 937a5ebe5e4STakeshi Kihara <&dmac2 0x5b>, <&dmac2 0x5a>; 938a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 939a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 940a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 941a5ebe5e4STakeshi Kihara status = "disabled"; 942a5ebe5e4STakeshi Kihara }; 943a5ebe5e4STakeshi Kihara 9444b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 9454b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 9464b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 9474b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 9484b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 9494b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 95085170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 95185170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 95285170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 9534b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 9544b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 9554b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 9564b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 9574b7e3ab1SGeert Uytterhoeven status = "disabled"; 9584b7e3ab1SGeert Uytterhoeven }; 9594b7e3ab1SGeert Uytterhoeven 9604b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 9614b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 9624b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 9634b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 9644b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 9654b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 96685170420SYoshihiro Kaneko dmas = <&dmac1 0x43>, <&dmac1 0x42>, 96785170420SYoshihiro Kaneko <&dmac2 0x43>, <&dmac2 0x42>; 96885170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 9694b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 9704b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 9714b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 9724b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 9734b7e3ab1SGeert Uytterhoeven status = "disabled"; 9744b7e3ab1SGeert Uytterhoeven }; 9754b7e3ab1SGeert Uytterhoeven 9764b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 9774b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 9784b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 9794b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 9804b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 9814b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 98285170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 98385170420SYoshihiro Kaneko dma-names = "tx", "rx"; 9844b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 9854b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 9864b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 9874b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 9884b7e3ab1SGeert Uytterhoeven status = "disabled"; 9894b7e3ab1SGeert Uytterhoeven }; 9904b7e3ab1SGeert Uytterhoeven 9914b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 9924b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 9934b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 9944b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 9954b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 9964b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 99785170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 99885170420SYoshihiro Kaneko dma-names = "tx", "rx"; 9994b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 10004b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 10014b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 10024b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 10034b7e3ab1SGeert Uytterhoeven status = "disabled"; 10044b7e3ab1SGeert Uytterhoeven }; 10054b7e3ab1SGeert Uytterhoeven 1006ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1007ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1008ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1009ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1010ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1011ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1012ec70407aSKoji Matsuoka resets = <&cpg 807>; 1013ec70407aSKoji Matsuoka renesas,id = <4>; 1014ec70407aSKoji Matsuoka status = "disabled"; 1015ec70407aSKoji Matsuoka 1016ec70407aSKoji Matsuoka ports { 1017ec70407aSKoji Matsuoka #address-cells = <1>; 1018ec70407aSKoji Matsuoka #size-cells = <0>; 1019ec70407aSKoji Matsuoka 1020ec70407aSKoji Matsuoka port@1 { 10215e53dbf4SJacopo Mondi #address-cells = <1>; 10225e53dbf4SJacopo Mondi #size-cells = <0>; 10235e53dbf4SJacopo Mondi 1024ec70407aSKoji Matsuoka reg = <1>; 1025ec70407aSKoji Matsuoka 10265e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 10275e53dbf4SJacopo Mondi reg = <2>; 1028ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1029ec70407aSKoji Matsuoka }; 1030ec70407aSKoji Matsuoka }; 1031ec70407aSKoji Matsuoka }; 1032ec70407aSKoji Matsuoka }; 1033ec70407aSKoji Matsuoka 1034ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1035ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1036ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1037ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1038ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1039ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1040ec70407aSKoji Matsuoka resets = <&cpg 806>; 1041ec70407aSKoji Matsuoka renesas,id = <5>; 1042ec70407aSKoji Matsuoka status = "disabled"; 1043ec70407aSKoji Matsuoka 1044ec70407aSKoji Matsuoka ports { 1045ec70407aSKoji Matsuoka #address-cells = <1>; 1046ec70407aSKoji Matsuoka #size-cells = <0>; 1047ec70407aSKoji Matsuoka 1048ec70407aSKoji Matsuoka port@1 { 10495e53dbf4SJacopo Mondi #address-cells = <1>; 10505e53dbf4SJacopo Mondi #size-cells = <0>; 10515e53dbf4SJacopo Mondi 1052ec70407aSKoji Matsuoka reg = <1>; 1053ec70407aSKoji Matsuoka 10545e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 10555e53dbf4SJacopo Mondi reg = <2>; 1056ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1057ec70407aSKoji Matsuoka }; 1058ec70407aSKoji Matsuoka }; 1059ec70407aSKoji Matsuoka }; 1060ec70407aSKoji Matsuoka }; 1061ec70407aSKoji Matsuoka 10623b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 10633b46fa57SYoshihiro Kaneko /* 10643b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 10653b46fa57SYoshihiro Kaneko * 10663b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 10673b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 10683b46fa57SYoshihiro Kaneko */ 10693b46fa57SYoshihiro Kaneko /* 10703b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 10713b46fa57SYoshihiro Kaneko * 10723b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 10733b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 10743b46fa57SYoshihiro Kaneko */ 10753b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 10763b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 10773b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 10783b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 10793b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 10803b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 10813b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 10823b46fa57SYoshihiro Kaneko 10833b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 10843b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 10853b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 10863b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 10873b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 10883b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 10893b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 10903b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 10913b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 10923b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 10933b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 10943b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 10953b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 10963b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 10973b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 10983b46fa57SYoshihiro Kaneko <&audio_clk_c>, 10993b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 11003b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 11013b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 11023b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 11033b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 11043b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 11053b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 11063b46fa57SYoshihiro Kaneko "src.1", "src.0", 11073b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 11083b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 11093b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 11103b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 11113b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11123b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 11133b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 11143b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 11153b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 11163b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 11173b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 11183b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 11193b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 11203b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 11213b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 11223b46fa57SYoshihiro Kaneko status = "disabled"; 11233b46fa57SYoshihiro Kaneko 11243b46fa57SYoshihiro Kaneko rcar_sound,dvc { 11253b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 11263b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 11273b46fa57SYoshihiro Kaneko dma-names = "tx"; 11283b46fa57SYoshihiro Kaneko }; 11293b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 11303b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 11313b46fa57SYoshihiro Kaneko dma-names = "tx"; 11323b46fa57SYoshihiro Kaneko }; 11333b46fa57SYoshihiro Kaneko }; 11343b46fa57SYoshihiro Kaneko 11353b46fa57SYoshihiro Kaneko rcar_sound,mix { 11363b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 11373b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 11383b46fa57SYoshihiro Kaneko }; 11393b46fa57SYoshihiro Kaneko 11403b46fa57SYoshihiro Kaneko rcar_sound,ctu { 11413b46fa57SYoshihiro Kaneko ctu00: ctu-0 { }; 11423b46fa57SYoshihiro Kaneko ctu01: ctu-1 { }; 11433b46fa57SYoshihiro Kaneko ctu02: ctu-2 { }; 11443b46fa57SYoshihiro Kaneko ctu03: ctu-3 { }; 11453b46fa57SYoshihiro Kaneko ctu10: ctu-4 { }; 11463b46fa57SYoshihiro Kaneko ctu11: ctu-5 { }; 11473b46fa57SYoshihiro Kaneko ctu12: ctu-6 { }; 11483b46fa57SYoshihiro Kaneko ctu13: ctu-7 { }; 11493b46fa57SYoshihiro Kaneko }; 11503b46fa57SYoshihiro Kaneko 11513b46fa57SYoshihiro Kaneko rcar_sound,src { 11523b46fa57SYoshihiro Kaneko src0: src-0 { 11533b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 11543b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 11553b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11563b46fa57SYoshihiro Kaneko }; 11573b46fa57SYoshihiro Kaneko src1: src-1 { 11583b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 11593b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 11603b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11613b46fa57SYoshihiro Kaneko }; 11623b46fa57SYoshihiro Kaneko src2: src-2 { 11633b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 11643b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 11653b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11663b46fa57SYoshihiro Kaneko }; 11673b46fa57SYoshihiro Kaneko src3: src-3 { 11683b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 11693b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 11703b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11713b46fa57SYoshihiro Kaneko }; 11723b46fa57SYoshihiro Kaneko src4: src-4 { 11733b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 11743b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 11753b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11763b46fa57SYoshihiro Kaneko }; 11773b46fa57SYoshihiro Kaneko src5: src-5 { 11783b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 11793b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 11803b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11813b46fa57SYoshihiro Kaneko }; 11823b46fa57SYoshihiro Kaneko src6: src-6 { 11833b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 11843b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 11853b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11863b46fa57SYoshihiro Kaneko }; 11873b46fa57SYoshihiro Kaneko src7: src-7 { 11883b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 11893b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 11903b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11913b46fa57SYoshihiro Kaneko }; 11923b46fa57SYoshihiro Kaneko src8: src-8 { 11933b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 11943b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 11953b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 11963b46fa57SYoshihiro Kaneko }; 11973b46fa57SYoshihiro Kaneko src9: src-9 { 11983b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 11993b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 12003b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 12013b46fa57SYoshihiro Kaneko }; 12023b46fa57SYoshihiro Kaneko }; 12033b46fa57SYoshihiro Kaneko 12043b46fa57SYoshihiro Kaneko rcar_sound,ssi { 12053b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 12063b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 12073b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 12083b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 12093b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12103b46fa57SYoshihiro Kaneko }; 12113b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 12123b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 12133b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 12143b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 12153b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12163b46fa57SYoshihiro Kaneko }; 12173b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 12183b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 12193b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 12203b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 12213b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12223b46fa57SYoshihiro Kaneko }; 12233b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 12243b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 12253b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 12263b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 12273b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12283b46fa57SYoshihiro Kaneko }; 12293b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 12303b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 12313b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 12323b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 12333b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12343b46fa57SYoshihiro Kaneko }; 12353b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 12363b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 12373b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 12383b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 12393b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12403b46fa57SYoshihiro Kaneko }; 12413b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 12423b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 12433b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 12443b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 12453b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12463b46fa57SYoshihiro Kaneko }; 12473b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 12483b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 12493b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 12503b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 12513b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12523b46fa57SYoshihiro Kaneko }; 12533b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 12543b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 12553b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 12563b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 12573b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12583b46fa57SYoshihiro Kaneko }; 12593b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 12603b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 12613b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 12623b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 12633b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 12643b46fa57SYoshihiro Kaneko }; 12653b46fa57SYoshihiro Kaneko }; 12663b46fa57SYoshihiro Kaneko }; 12673b46fa57SYoshihiro Kaneko 12683b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 12693b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 12703b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 12713b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 12723b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH 12733b46fa57SYoshihiro Kaneko GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH 12743b46fa57SYoshihiro Kaneko GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH 12753b46fa57SYoshihiro Kaneko GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH 12763b46fa57SYoshihiro Kaneko GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH 12773b46fa57SYoshihiro Kaneko GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH 12783b46fa57SYoshihiro Kaneko GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH 12793b46fa57SYoshihiro Kaneko GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH 12803b46fa57SYoshihiro Kaneko GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH 12813b46fa57SYoshihiro Kaneko GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH 12823b46fa57SYoshihiro Kaneko GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH 12833b46fa57SYoshihiro Kaneko GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH 12843b46fa57SYoshihiro Kaneko GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH 12853b46fa57SYoshihiro Kaneko GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH 12863b46fa57SYoshihiro Kaneko GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH 12873b46fa57SYoshihiro Kaneko GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH 12883b46fa57SYoshihiro Kaneko GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 12893b46fa57SYoshihiro Kaneko interrupt-names = "error", 12903b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 12913b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 12923b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 12933b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 12943b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 12953b46fa57SYoshihiro Kaneko clock-names = "fck"; 12963b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12973b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 12983b46fa57SYoshihiro Kaneko #dma-cells = <1>; 12993b46fa57SYoshihiro Kaneko dma-channels = <16>; 13003b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 13013b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 13023b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 13033b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 13043b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 13053b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 13063b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 13073b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 13083b46fa57SYoshihiro Kaneko }; 13093b46fa57SYoshihiro Kaneko 1310fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1311fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1312fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1313fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1314fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1315fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1316fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1317fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1318fe1bc94aSYoshihiro Shimoda status = "disabled"; 1319fe1bc94aSYoshihiro Shimoda }; 1320fe1bc94aSYoshihiro Shimoda 13218dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 13228dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 13238dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 13248dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 13258dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 13268dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 13278dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13288dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 13298dae1d2bSYoshihiro Shimoda status = "disabled"; 13308dae1d2bSYoshihiro Shimoda }; 13318dae1d2bSYoshihiro Shimoda 13326dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 13336dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 13346dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 13356dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1336737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 13376dd72b4dSYoshihiro Shimoda phys = <&usb2_phy0>; 13386dd72b4dSYoshihiro Shimoda phy-names = "usb"; 133983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1340737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 13416dd72b4dSYoshihiro Shimoda status = "disabled"; 13426dd72b4dSYoshihiro Shimoda }; 13436dd72b4dSYoshihiro Shimoda 13446dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 13456dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 13466dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 13476dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1348737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 13496dd72b4dSYoshihiro Shimoda phys = <&usb2_phy0>; 13506dd72b4dSYoshihiro Shimoda phy-names = "usb"; 13516dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 135283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1353737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 13546dd72b4dSYoshihiro Shimoda status = "disabled"; 13556dd72b4dSYoshihiro Shimoda }; 13566dd72b4dSYoshihiro Shimoda 13576dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 13586dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 13596dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 13606dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 13616dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1362737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 136383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1364737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 13656dd72b4dSYoshihiro Shimoda #phy-cells = <0>; 13666dd72b4dSYoshihiro Shimoda status = "disabled"; 13676dd72b4dSYoshihiro Shimoda }; 13686dd72b4dSYoshihiro Shimoda 13699aa3558aSTakeshi Kihara sdhi0: sd@ee100000 { 13709aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 13719aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 13729aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 13739aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 13749aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 314>; 13759aa3558aSTakeshi Kihara max-frequency = <200000000>; 13769aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13779aa3558aSTakeshi Kihara resets = <&cpg 314>; 13789aa3558aSTakeshi Kihara status = "disabled"; 13799aa3558aSTakeshi Kihara }; 13809aa3558aSTakeshi Kihara 13819aa3558aSTakeshi Kihara sdhi1: sd@ee120000 { 13829aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 13839aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 13849aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 13859aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 13869aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 313>; 13879aa3558aSTakeshi Kihara max-frequency = <200000000>; 13889aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13899aa3558aSTakeshi Kihara resets = <&cpg 313>; 13909aa3558aSTakeshi Kihara status = "disabled"; 13919aa3558aSTakeshi Kihara }; 13929aa3558aSTakeshi Kihara 13939aa3558aSTakeshi Kihara sdhi3: sd@ee160000 { 13949aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 13959aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 13969aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 13979aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 13989aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 311>; 13999aa3558aSTakeshi Kihara max-frequency = <200000000>; 14009aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14019aa3558aSTakeshi Kihara resets = <&cpg 311>; 14029aa3558aSTakeshi Kihara status = "disabled"; 14039aa3558aSTakeshi Kihara }; 14049aa3558aSTakeshi Kihara 1405f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1406f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1407f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1408f37a7767SYoshihiro Shimoda #address-cells = <0>; 1409f37a7767SYoshihiro Shimoda interrupt-controller; 1410f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1411f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1412f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1413f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1414f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 14157085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1416f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1417f37a7767SYoshihiro Shimoda clock-names = "clk"; 141883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1419f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1420f37a7767SYoshihiro Shimoda }; 1421f37a7767SYoshihiro Shimoda 142213ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 142313ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 142413ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 142513ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 142613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 142713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 142813ee2bfcSLaurent Pinchart resets = <&cpg 626>; 142913ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 143013ee2bfcSLaurent Pinchart }; 143113ee2bfcSLaurent Pinchart 143213ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 143313ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 143413ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 143513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 143613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 143713ee2bfcSLaurent Pinchart resets = <&cpg 607>; 143813ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 143913ee2bfcSLaurent Pinchart }; 144013ee2bfcSLaurent Pinchart 144113ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 144213ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 144313ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 144413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 144513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 144613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 144713ee2bfcSLaurent Pinchart resets = <&cpg 631>; 144813ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 144913ee2bfcSLaurent Pinchart }; 145013ee2bfcSLaurent Pinchart 145113ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 145213ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 145313ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 145413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 145513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 145613ee2bfcSLaurent Pinchart resets = <&cpg 611>; 145713ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 145813ee2bfcSLaurent Pinchart }; 145913ee2bfcSLaurent Pinchart 146013ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 146113ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 146213ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 146313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 146413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 146513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 146613ee2bfcSLaurent Pinchart resets = <&cpg 623>; 146713ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 146813ee2bfcSLaurent Pinchart }; 146913ee2bfcSLaurent Pinchart 147013ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 147113ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 147213ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 147313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 147413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 147513ee2bfcSLaurent Pinchart resets = <&cpg 603>; 147613ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 147713ee2bfcSLaurent Pinchart }; 147813ee2bfcSLaurent Pinchart 147913ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 148013ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 148113ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 148213ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 148313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 148413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 148513ee2bfcSLaurent Pinchart resets = <&cpg 622>; 148613ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 148713ee2bfcSLaurent Pinchart }; 148813ee2bfcSLaurent Pinchart 148913ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 149013ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 149113ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 149213ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 149313ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 149413ee2bfcSLaurent Pinchart resets = <&cpg 602>; 149513ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 149613ee2bfcSLaurent Pinchart }; 149713ee2bfcSLaurent Pinchart 1498ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1499ec70407aSKoji Matsuoka compatible = "renesas,r8a77990-csi2", "renesas,rcar-gen3-csi2"; 1500ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1501ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1502ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1503ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1504ec70407aSKoji Matsuoka resets = <&cpg 716>; 1505ec70407aSKoji Matsuoka status = "disabled"; 1506ec70407aSKoji Matsuoka 1507ec70407aSKoji Matsuoka ports { 1508ec70407aSKoji Matsuoka #address-cells = <1>; 1509ec70407aSKoji Matsuoka #size-cells = <0>; 1510ec70407aSKoji Matsuoka 1511ec70407aSKoji Matsuoka port@1 { 1512ec70407aSKoji Matsuoka #address-cells = <1>; 1513ec70407aSKoji Matsuoka #size-cells = <0>; 1514ec70407aSKoji Matsuoka 1515ec70407aSKoji Matsuoka reg = <1>; 1516ec70407aSKoji Matsuoka 1517ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 1518ec70407aSKoji Matsuoka reg = <0>; 1519ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 1520ec70407aSKoji Matsuoka }; 1521ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 1522ec70407aSKoji Matsuoka reg = <1>; 1523ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 1524ec70407aSKoji Matsuoka }; 1525ec70407aSKoji Matsuoka }; 1526ec70407aSKoji Matsuoka }; 1527ec70407aSKoji Matsuoka }; 1528ec70407aSKoji Matsuoka 152913ee2bfcSLaurent Pinchart du: display@feb00000 { 153013ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 153113ee2bfcSLaurent Pinchart reg = <0 0xfeb00000 0 0x80000>; 153213ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 153313ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 153413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 724>, 153513ee2bfcSLaurent Pinchart <&cpg CPG_MOD 723>; 153613ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 153713ee2bfcSLaurent Pinchart vsps = <&vspd0 0 &vspd1 0>; 153813ee2bfcSLaurent Pinchart status = "disabled"; 153913ee2bfcSLaurent Pinchart 154013ee2bfcSLaurent Pinchart ports { 154113ee2bfcSLaurent Pinchart #address-cells = <1>; 154213ee2bfcSLaurent Pinchart #size-cells = <0>; 154313ee2bfcSLaurent Pinchart 154413ee2bfcSLaurent Pinchart port@0 { 154513ee2bfcSLaurent Pinchart reg = <0>; 154613ee2bfcSLaurent Pinchart du_out_rgb: endpoint { 154713ee2bfcSLaurent Pinchart }; 154813ee2bfcSLaurent Pinchart }; 154913ee2bfcSLaurent Pinchart 155013ee2bfcSLaurent Pinchart port@1 { 155113ee2bfcSLaurent Pinchart reg = <1>; 155213ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 155313ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 155413ee2bfcSLaurent Pinchart }; 155513ee2bfcSLaurent Pinchart }; 155613ee2bfcSLaurent Pinchart 155713ee2bfcSLaurent Pinchart port@2 { 155813ee2bfcSLaurent Pinchart reg = <2>; 155913ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 156013ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 156113ee2bfcSLaurent Pinchart }; 156213ee2bfcSLaurent Pinchart }; 156313ee2bfcSLaurent Pinchart }; 156413ee2bfcSLaurent Pinchart }; 156513ee2bfcSLaurent Pinchart 156613ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 156713ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 156813ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 156913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 157013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 157113ee2bfcSLaurent Pinchart resets = <&cpg 727>; 157213ee2bfcSLaurent Pinchart status = "disabled"; 157313ee2bfcSLaurent Pinchart 157413ee2bfcSLaurent Pinchart ports { 157513ee2bfcSLaurent Pinchart #address-cells = <1>; 157613ee2bfcSLaurent Pinchart #size-cells = <0>; 157713ee2bfcSLaurent Pinchart 157813ee2bfcSLaurent Pinchart port@0 { 157913ee2bfcSLaurent Pinchart reg = <0>; 158013ee2bfcSLaurent Pinchart lvds0_in: endpoint { 158113ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 158213ee2bfcSLaurent Pinchart }; 158313ee2bfcSLaurent Pinchart }; 158413ee2bfcSLaurent Pinchart 158513ee2bfcSLaurent Pinchart port@1 { 158613ee2bfcSLaurent Pinchart reg = <1>; 158713ee2bfcSLaurent Pinchart lvds0_out: endpoint { 158813ee2bfcSLaurent Pinchart }; 158913ee2bfcSLaurent Pinchart }; 159013ee2bfcSLaurent Pinchart }; 159113ee2bfcSLaurent Pinchart }; 159213ee2bfcSLaurent Pinchart 159313ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 159413ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 159513ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 159613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 159713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 159813ee2bfcSLaurent Pinchart resets = <&cpg 726>; 159913ee2bfcSLaurent Pinchart status = "disabled"; 160013ee2bfcSLaurent Pinchart 160113ee2bfcSLaurent Pinchart ports { 160213ee2bfcSLaurent Pinchart #address-cells = <1>; 160313ee2bfcSLaurent Pinchart #size-cells = <0>; 160413ee2bfcSLaurent Pinchart 160513ee2bfcSLaurent Pinchart port@0 { 160613ee2bfcSLaurent Pinchart reg = <0>; 160713ee2bfcSLaurent Pinchart lvds1_in: endpoint { 160813ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 160913ee2bfcSLaurent Pinchart }; 161013ee2bfcSLaurent Pinchart }; 161113ee2bfcSLaurent Pinchart 161213ee2bfcSLaurent Pinchart port@1 { 161313ee2bfcSLaurent Pinchart reg = <1>; 161413ee2bfcSLaurent Pinchart lvds1_out: endpoint { 161513ee2bfcSLaurent Pinchart }; 161613ee2bfcSLaurent Pinchart }; 161713ee2bfcSLaurent Pinchart }; 161813ee2bfcSLaurent Pinchart }; 161913ee2bfcSLaurent Pinchart 1620*ba3ac35bSTakeshi Kihara pciec0: pcie@fe000000 { 1621*ba3ac35bSTakeshi Kihara compatible = "renesas,pcie-r8a77990", 1622*ba3ac35bSTakeshi Kihara "renesas,pcie-rcar-gen3"; 1623*ba3ac35bSTakeshi Kihara reg = <0 0xfe000000 0 0x80000>; 1624*ba3ac35bSTakeshi Kihara #address-cells = <3>; 1625*ba3ac35bSTakeshi Kihara #size-cells = <2>; 1626*ba3ac35bSTakeshi Kihara bus-range = <0x00 0xff>; 1627*ba3ac35bSTakeshi Kihara device_type = "pci"; 1628*ba3ac35bSTakeshi Kihara ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000 1629*ba3ac35bSTakeshi Kihara 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000 1630*ba3ac35bSTakeshi Kihara 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000 1631*ba3ac35bSTakeshi Kihara 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1632*ba3ac35bSTakeshi Kihara /* Map all possible DDR as inbound ranges */ 1633*ba3ac35bSTakeshi Kihara dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 1634*ba3ac35bSTakeshi Kihara interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1635*ba3ac35bSTakeshi Kihara <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1636*ba3ac35bSTakeshi Kihara <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1637*ba3ac35bSTakeshi Kihara #interrupt-cells = <1>; 1638*ba3ac35bSTakeshi Kihara interrupt-map-mask = <0 0 0 0>; 1639*ba3ac35bSTakeshi Kihara interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1640*ba3ac35bSTakeshi Kihara clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1641*ba3ac35bSTakeshi Kihara clock-names = "pcie", "pcie_bus"; 1642*ba3ac35bSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1643*ba3ac35bSTakeshi Kihara resets = <&cpg 319>; 1644*ba3ac35bSTakeshi Kihara status = "disabled"; 1645*ba3ac35bSTakeshi Kihara }; 1646*ba3ac35bSTakeshi Kihara 1647f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 1648f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 1649f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 1650f37a7767SYoshihiro Shimoda }; 1651f37a7767SYoshihiro Shimoda }; 1652f37a7767SYoshihiro Shimoda 1653f37a7767SYoshihiro Shimoda timer { 1654f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 16557085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 16567085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 16577085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 16587085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1659f37a7767SYoshihiro Shimoda }; 1660f37a7767SYoshihiro Shimoda}; 1661