xref: /linux/scripts/dtc/include-prefixes/arm64/renesas/r8a77990.dtsi (revision a582013b7b1a6fbe9e896b5686887bc804800fe0)
1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0
2f37a7767SYoshihiro Shimoda/*
3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC
4f37a7767SYoshihiro Shimoda *
5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp.
6f37a7767SYoshihiro Shimoda */
7f37a7767SYoshihiro Shimoda
883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h>
9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h>
1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h>
11f37a7767SYoshihiro Shimoda
12f37a7767SYoshihiro Shimoda/ {
13f37a7767SYoshihiro Shimoda	compatible = "renesas,r8a77990";
14f37a7767SYoshihiro Shimoda	#address-cells = <2>;
15f37a7767SYoshihiro Shimoda	#size-cells = <2>;
16f37a7767SYoshihiro Shimoda
17bc011dfaSTakeshi Kihara	aliases {
18bc011dfaSTakeshi Kihara		i2c0 = &i2c0;
19bc011dfaSTakeshi Kihara		i2c1 = &i2c1;
20bc011dfaSTakeshi Kihara		i2c2 = &i2c2;
21bc011dfaSTakeshi Kihara		i2c3 = &i2c3;
22bc011dfaSTakeshi Kihara		i2c4 = &i2c4;
23bc011dfaSTakeshi Kihara		i2c5 = &i2c5;
24bc011dfaSTakeshi Kihara		i2c6 = &i2c6;
25bc011dfaSTakeshi Kihara		i2c7 = &i2c7;
26bc011dfaSTakeshi Kihara	};
27bc011dfaSTakeshi Kihara
283b46fa57SYoshihiro Kaneko	/*
293b46fa57SYoshihiro Kaneko	 * The external audio clocks are configured as 0 Hz fixed frequency
303b46fa57SYoshihiro Kaneko	 * clocks by default.
313b46fa57SYoshihiro Kaneko	 * Boards that provide audio clocks should override them.
323b46fa57SYoshihiro Kaneko	 */
333b46fa57SYoshihiro Kaneko	audio_clk_a: audio_clk_a {
343b46fa57SYoshihiro Kaneko		compatible = "fixed-clock";
353b46fa57SYoshihiro Kaneko		#clock-cells = <0>;
363b46fa57SYoshihiro Kaneko		clock-frequency = <0>;
373b46fa57SYoshihiro Kaneko	};
383b46fa57SYoshihiro Kaneko
393b46fa57SYoshihiro Kaneko	audio_clk_b: audio_clk_b {
403b46fa57SYoshihiro Kaneko		compatible = "fixed-clock";
413b46fa57SYoshihiro Kaneko		#clock-cells = <0>;
423b46fa57SYoshihiro Kaneko		clock-frequency = <0>;
433b46fa57SYoshihiro Kaneko	};
443b46fa57SYoshihiro Kaneko
453b46fa57SYoshihiro Kaneko	audio_clk_c: audio_clk_c {
463b46fa57SYoshihiro Kaneko		compatible = "fixed-clock";
473b46fa57SYoshihiro Kaneko		#clock-cells = <0>;
483b46fa57SYoshihiro Kaneko		clock-frequency = <0>;
493b46fa57SYoshihiro Kaneko	};
503b46fa57SYoshihiro Kaneko
51327d1f32SMarek Vasut	/* External CAN clock - to be overridden by boards that provide it */
52327d1f32SMarek Vasut	can_clk: can {
53327d1f32SMarek Vasut		compatible = "fixed-clock";
54327d1f32SMarek Vasut		#clock-cells = <0>;
55327d1f32SMarek Vasut		clock-frequency = <0>;
56327d1f32SMarek Vasut	};
57327d1f32SMarek Vasut
58dd7188ebSTakeshi Kihara	cluster1_opp: opp_table10 {
59dd7188ebSTakeshi Kihara		compatible = "operating-points-v2";
60dd7188ebSTakeshi Kihara		opp-shared;
61dd7188ebSTakeshi Kihara		opp-800000000 {
62dd7188ebSTakeshi Kihara			opp-hz = /bits/ 64 <800000000>;
63dd7188ebSTakeshi Kihara			opp-microvolt = <820000>;
64dd7188ebSTakeshi Kihara			clock-latency-ns = <300000>;
65dd7188ebSTakeshi Kihara		};
66dd7188ebSTakeshi Kihara		opp-1000000000 {
67dd7188ebSTakeshi Kihara			opp-hz = /bits/ 64 <1000000000>;
68dd7188ebSTakeshi Kihara			opp-microvolt = <820000>;
69dd7188ebSTakeshi Kihara			clock-latency-ns = <300000>;
70dd7188ebSTakeshi Kihara		};
71dd7188ebSTakeshi Kihara		opp-1200000000 {
72dd7188ebSTakeshi Kihara			opp-hz = /bits/ 64 <1200000000>;
73dd7188ebSTakeshi Kihara			opp-microvolt = <820000>;
74dd7188ebSTakeshi Kihara			clock-latency-ns = <300000>;
75dd7188ebSTakeshi Kihara			opp-suspend;
76dd7188ebSTakeshi Kihara		};
77dd7188ebSTakeshi Kihara	};
78dd7188ebSTakeshi Kihara
79f37a7767SYoshihiro Shimoda	cpus {
80f37a7767SYoshihiro Shimoda		#address-cells = <1>;
81f37a7767SYoshihiro Shimoda		#size-cells = <0>;
82f37a7767SYoshihiro Shimoda
83f37a7767SYoshihiro Shimoda		a53_0: cpu@0 {
8431af04cdSRob Herring			compatible = "arm,cortex-a53";
857085f5d9SGeert Uytterhoeven			reg = <0>;
86f37a7767SYoshihiro Shimoda			device_type = "cpu";
878fa7d18fSDien Pham			#cooling-cells = <2>;
8883e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_CA53_CPU0>;
89f37a7767SYoshihiro Shimoda			next-level-cache = <&L2_CA53>;
90f37a7767SYoshihiro Shimoda			enable-method = "psci";
9170c6d23eSSimon Horman			dynamic-power-coefficient = <277>;
92dd7188ebSTakeshi Kihara			clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>;
93dd7188ebSTakeshi Kihara			operating-points-v2 = <&cluster1_opp>;
94f37a7767SYoshihiro Shimoda		};
95f37a7767SYoshihiro Shimoda
967085f5d9SGeert Uytterhoeven		a53_1: cpu@1 {
9731af04cdSRob Herring			compatible = "arm,cortex-a53";
987085f5d9SGeert Uytterhoeven			reg = <1>;
997085f5d9SGeert Uytterhoeven			device_type = "cpu";
10083e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_CA53_CPU1>;
1017085f5d9SGeert Uytterhoeven			next-level-cache = <&L2_CA53>;
1027085f5d9SGeert Uytterhoeven			enable-method = "psci";
103dd7188ebSTakeshi Kihara			clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>;
104dd7188ebSTakeshi Kihara			operating-points-v2 = <&cluster1_opp>;
1057085f5d9SGeert Uytterhoeven		};
1067085f5d9SGeert Uytterhoeven
107de1eb23cSYoshihiro Shimoda		L2_CA53: cache-controller-0 {
108f37a7767SYoshihiro Shimoda			compatible = "cache";
10983e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_CA53_SCU>;
110f37a7767SYoshihiro Shimoda			cache-unified;
111f37a7767SYoshihiro Shimoda			cache-level = <2>;
112f37a7767SYoshihiro Shimoda		};
113f37a7767SYoshihiro Shimoda	};
114f37a7767SYoshihiro Shimoda
115f37a7767SYoshihiro Shimoda	extal_clk: extal {
116f37a7767SYoshihiro Shimoda		compatible = "fixed-clock";
117f37a7767SYoshihiro Shimoda		#clock-cells = <0>;
118f37a7767SYoshihiro Shimoda		/* This value must be overridden by the board */
119f37a7767SYoshihiro Shimoda		clock-frequency = <0>;
120f37a7767SYoshihiro Shimoda	};
121f37a7767SYoshihiro Shimoda
122ba3ac35bSTakeshi Kihara	/* External PCIe clock - can be overridden by the board */
123ba3ac35bSTakeshi Kihara	pcie_bus_clk: pcie_bus {
124ba3ac35bSTakeshi Kihara		compatible = "fixed-clock";
125ba3ac35bSTakeshi Kihara		#clock-cells = <0>;
126ba3ac35bSTakeshi Kihara		clock-frequency = <0>;
127ba3ac35bSTakeshi Kihara	};
128ba3ac35bSTakeshi Kihara
129f37a7767SYoshihiro Shimoda	pmu_a53 {
130f37a7767SYoshihiro Shimoda		compatible = "arm,cortex-a53-pmu";
1317085f5d9SGeert Uytterhoeven		interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
1327085f5d9SGeert Uytterhoeven				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1337085f5d9SGeert Uytterhoeven		interrupt-affinity = <&a53_0>, <&a53_1>;
134f37a7767SYoshihiro Shimoda	};
135f37a7767SYoshihiro Shimoda
136f37a7767SYoshihiro Shimoda	psci {
137bc26b8f4SYoshihiro Shimoda		compatible = "arm,psci-1.0", "arm,psci-0.2";
138f37a7767SYoshihiro Shimoda		method = "smc";
139f37a7767SYoshihiro Shimoda	};
140f37a7767SYoshihiro Shimoda
141103db9b5STakeshi Kihara	/* External SCIF clock - to be overridden by boards that provide it */
142103db9b5STakeshi Kihara	scif_clk: scif {
143103db9b5STakeshi Kihara		compatible = "fixed-clock";
144103db9b5STakeshi Kihara		#clock-cells = <0>;
145103db9b5STakeshi Kihara		clock-frequency = <0>;
146103db9b5STakeshi Kihara	};
147103db9b5STakeshi Kihara
148f37a7767SYoshihiro Shimoda	soc: soc {
149f37a7767SYoshihiro Shimoda		compatible = "simple-bus";
150f37a7767SYoshihiro Shimoda		interrupt-parent = <&gic>;
151f37a7767SYoshihiro Shimoda		#address-cells = <2>;
152f37a7767SYoshihiro Shimoda		#size-cells = <2>;
153f37a7767SYoshihiro Shimoda		ranges;
154f37a7767SYoshihiro Shimoda
155eb614d94STakeshi Kihara		rwdt: watchdog@e6020000 {
156eb614d94STakeshi Kihara			compatible = "renesas,r8a77990-wdt",
157eb614d94STakeshi Kihara				     "renesas,rcar-gen3-wdt";
158eb614d94STakeshi Kihara			reg = <0 0xe6020000 0 0x0c>;
159eb614d94STakeshi Kihara			clocks = <&cpg CPG_MOD 402>;
16083e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
161eb614d94STakeshi Kihara			resets = <&cpg 402>;
162eb614d94STakeshi Kihara			status = "disabled";
163eb614d94STakeshi Kihara		};
164eb614d94STakeshi Kihara
1650d292de1SYoshihiro Shimoda		gpio0: gpio@e6050000 {
1660d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
1670d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
1680d292de1SYoshihiro Shimoda			reg = <0 0xe6050000 0 0x50>;
1690d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1700d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
1710d292de1SYoshihiro Shimoda			gpio-controller;
1720d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 0 18>;
1730d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
1740d292de1SYoshihiro Shimoda			interrupt-controller;
1750d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 912>;
17683e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1770d292de1SYoshihiro Shimoda			resets = <&cpg 912>;
1780d292de1SYoshihiro Shimoda		};
1790d292de1SYoshihiro Shimoda
1800d292de1SYoshihiro Shimoda		gpio1: gpio@e6051000 {
1810d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
1820d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
1830d292de1SYoshihiro Shimoda			reg = <0 0xe6051000 0 0x50>;
1840d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1850d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
1860d292de1SYoshihiro Shimoda			gpio-controller;
1870d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 32 23>;
1880d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
1890d292de1SYoshihiro Shimoda			interrupt-controller;
1900d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 911>;
19183e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1920d292de1SYoshihiro Shimoda			resets = <&cpg 911>;
1930d292de1SYoshihiro Shimoda		};
1940d292de1SYoshihiro Shimoda
1950d292de1SYoshihiro Shimoda		gpio2: gpio@e6052000 {
1960d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
1970d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
1980d292de1SYoshihiro Shimoda			reg = <0 0xe6052000 0 0x50>;
1990d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
2000d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
2010d292de1SYoshihiro Shimoda			gpio-controller;
2020d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 64 26>;
2030d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
2040d292de1SYoshihiro Shimoda			interrupt-controller;
2050d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 910>;
20683e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2070d292de1SYoshihiro Shimoda			resets = <&cpg 910>;
2080d292de1SYoshihiro Shimoda		};
2090d292de1SYoshihiro Shimoda
2100d292de1SYoshihiro Shimoda		gpio3: gpio@e6053000 {
2110d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
2120d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
2130d292de1SYoshihiro Shimoda			reg = <0 0xe6053000 0 0x50>;
2140d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
2150d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
2160d292de1SYoshihiro Shimoda			gpio-controller;
2170d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 96 16>;
2180d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
2190d292de1SYoshihiro Shimoda			interrupt-controller;
2200d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 909>;
22183e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2220d292de1SYoshihiro Shimoda			resets = <&cpg 909>;
2230d292de1SYoshihiro Shimoda		};
2240d292de1SYoshihiro Shimoda
2250d292de1SYoshihiro Shimoda		gpio4: gpio@e6054000 {
2260d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
2270d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
2280d292de1SYoshihiro Shimoda			reg = <0 0xe6054000 0 0x50>;
2290d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
2300d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
2310d292de1SYoshihiro Shimoda			gpio-controller;
2320d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 128 11>;
2330d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
2340d292de1SYoshihiro Shimoda			interrupt-controller;
2350d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 908>;
23683e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2370d292de1SYoshihiro Shimoda			resets = <&cpg 908>;
2380d292de1SYoshihiro Shimoda		};
2390d292de1SYoshihiro Shimoda
2400d292de1SYoshihiro Shimoda		gpio5: gpio@e6055000 {
2410d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
2420d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
2430d292de1SYoshihiro Shimoda			reg = <0 0xe6055000 0 0x50>;
2440d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
2450d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
2460d292de1SYoshihiro Shimoda			gpio-controller;
2470d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 160 20>;
2480d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
2490d292de1SYoshihiro Shimoda			interrupt-controller;
2500d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 907>;
25183e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2520d292de1SYoshihiro Shimoda			resets = <&cpg 907>;
2530d292de1SYoshihiro Shimoda		};
2540d292de1SYoshihiro Shimoda
2550d292de1SYoshihiro Shimoda		gpio6: gpio@e6055400 {
2560d292de1SYoshihiro Shimoda			compatible = "renesas,gpio-r8a77990",
2570d292de1SYoshihiro Shimoda				     "renesas,rcar-gen3-gpio";
2580d292de1SYoshihiro Shimoda			reg = <0 0xe6055400 0 0x50>;
2590d292de1SYoshihiro Shimoda			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
2600d292de1SYoshihiro Shimoda			#gpio-cells = <2>;
2610d292de1SYoshihiro Shimoda			gpio-controller;
2620d292de1SYoshihiro Shimoda			gpio-ranges = <&pfc 0 192 18>;
2630d292de1SYoshihiro Shimoda			#interrupt-cells = <2>;
2640d292de1SYoshihiro Shimoda			interrupt-controller;
2650d292de1SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 906>;
26683e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
2670d292de1SYoshihiro Shimoda			resets = <&cpg 906>;
2680d292de1SYoshihiro Shimoda		};
2690d292de1SYoshihiro Shimoda
270d5d7134fSGeert Uytterhoeven		pfc: pin-controller@e6060000 {
271d5d7134fSGeert Uytterhoeven			compatible = "renesas,pfc-r8a77990";
272d5d7134fSGeert Uytterhoeven			reg = <0 0xe6060000 0 0x508>;
273d5d7134fSGeert Uytterhoeven		};
274d5d7134fSGeert Uytterhoeven
275d5d7134fSGeert Uytterhoeven		i2c_dvfs: i2c@e60b0000 {
276d5d7134fSGeert Uytterhoeven			#address-cells = <1>;
277d5d7134fSGeert Uytterhoeven			#size-cells = <0>;
278d5d7134fSGeert Uytterhoeven			compatible = "renesas,iic-r8a77990";
279d5d7134fSGeert Uytterhoeven			reg = <0 0xe60b0000 0 0x15>;
280d5d7134fSGeert Uytterhoeven			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
281d5d7134fSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 926>;
282d5d7134fSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
283d5d7134fSGeert Uytterhoeven			resets = <&cpg 926>;
284d5d7134fSGeert Uytterhoeven			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
285d5d7134fSGeert Uytterhoeven			dma-names = "tx", "rx";
286d5d7134fSGeert Uytterhoeven			status = "disabled";
287d5d7134fSGeert Uytterhoeven		};
288d5d7134fSGeert Uytterhoeven
28928a5c61bSCao Van Dong		cmt0: timer@e60f0000 {
29028a5c61bSCao Van Dong			compatible = "renesas,r8a77990-cmt0",
29128a5c61bSCao Van Dong				     "renesas,rcar-gen3-cmt0";
29228a5c61bSCao Van Dong			reg = <0 0xe60f0000 0 0x1004>;
29328a5c61bSCao Van Dong			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
29428a5c61bSCao Van Dong				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
29528a5c61bSCao Van Dong			clocks = <&cpg CPG_MOD 303>;
29628a5c61bSCao Van Dong			clock-names = "fck";
29728a5c61bSCao Van Dong			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
29828a5c61bSCao Van Dong			resets = <&cpg 303>;
29928a5c61bSCao Van Dong			status = "disabled";
30028a5c61bSCao Van Dong		};
30128a5c61bSCao Van Dong
30228a5c61bSCao Van Dong		cmt1: timer@e6130000 {
30328a5c61bSCao Van Dong			compatible = "renesas,r8a77990-cmt1",
30428a5c61bSCao Van Dong				     "renesas,rcar-gen3-cmt1";
30528a5c61bSCao Van Dong			reg = <0 0xe6130000 0 0x1004>;
30628a5c61bSCao Van Dong			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
30728a5c61bSCao Van Dong				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
30828a5c61bSCao Van Dong				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
30928a5c61bSCao Van Dong				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
31028a5c61bSCao Van Dong				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
31128a5c61bSCao Van Dong				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
31228a5c61bSCao Van Dong				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
31328a5c61bSCao Van Dong				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
31428a5c61bSCao Van Dong			clocks = <&cpg CPG_MOD 302>;
31528a5c61bSCao Van Dong			clock-names = "fck";
31628a5c61bSCao Van Dong			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
31728a5c61bSCao Van Dong			resets = <&cpg 302>;
31828a5c61bSCao Van Dong			status = "disabled";
31928a5c61bSCao Van Dong		};
32028a5c61bSCao Van Dong
32128a5c61bSCao Van Dong		cmt2: timer@e6140000 {
32228a5c61bSCao Van Dong			compatible = "renesas,r8a77990-cmt1",
32328a5c61bSCao Van Dong				     "renesas,rcar-gen3-cmt1";
32428a5c61bSCao Van Dong			reg = <0 0xe6140000 0 0x1004>;
32528a5c61bSCao Van Dong			interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
32628a5c61bSCao Van Dong				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
32728a5c61bSCao Van Dong				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
32828a5c61bSCao Van Dong				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
32928a5c61bSCao Van Dong				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
33028a5c61bSCao Van Dong				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
33128a5c61bSCao Van Dong				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
33228a5c61bSCao Van Dong				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
33328a5c61bSCao Van Dong			clocks = <&cpg CPG_MOD 301>;
33428a5c61bSCao Van Dong			clock-names = "fck";
33528a5c61bSCao Van Dong			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
33628a5c61bSCao Van Dong			resets = <&cpg 301>;
33728a5c61bSCao Van Dong			status = "disabled";
33828a5c61bSCao Van Dong		};
33928a5c61bSCao Van Dong
34028a5c61bSCao Van Dong		cmt3: timer@e6148000 {
34128a5c61bSCao Van Dong			compatible = "renesas,r8a77990-cmt1",
34228a5c61bSCao Van Dong				     "renesas,rcar-gen3-cmt1";
34328a5c61bSCao Van Dong			reg = <0 0xe6148000 0 0x1004>;
34428a5c61bSCao Van Dong			interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
34528a5c61bSCao Van Dong				     <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
34628a5c61bSCao Van Dong				     <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
34728a5c61bSCao Van Dong				     <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
34828a5c61bSCao Van Dong				     <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
34928a5c61bSCao Van Dong				     <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
35028a5c61bSCao Van Dong				     <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
35128a5c61bSCao Van Dong				     <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
35228a5c61bSCao Van Dong			clocks = <&cpg CPG_MOD 300>;
35328a5c61bSCao Van Dong			clock-names = "fck";
35428a5c61bSCao Van Dong			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
35528a5c61bSCao Van Dong			resets = <&cpg 300>;
35628a5c61bSCao Van Dong			status = "disabled";
35728a5c61bSCao Van Dong		};
35828a5c61bSCao Van Dong
359d5d7134fSGeert Uytterhoeven		cpg: clock-controller@e6150000 {
360d5d7134fSGeert Uytterhoeven			compatible = "renesas,r8a77990-cpg-mssr";
361d5d7134fSGeert Uytterhoeven			reg = <0 0xe6150000 0 0x1000>;
362d5d7134fSGeert Uytterhoeven			clocks = <&extal_clk>;
363d5d7134fSGeert Uytterhoeven			clock-names = "extal";
364d5d7134fSGeert Uytterhoeven			#clock-cells = <2>;
365d5d7134fSGeert Uytterhoeven			#power-domain-cells = <0>;
366d5d7134fSGeert Uytterhoeven			#reset-cells = <1>;
367d5d7134fSGeert Uytterhoeven		};
368d5d7134fSGeert Uytterhoeven
369d5d7134fSGeert Uytterhoeven		rst: reset-controller@e6160000 {
370d5d7134fSGeert Uytterhoeven			compatible = "renesas,r8a77990-rst";
371d5d7134fSGeert Uytterhoeven			reg = <0 0xe6160000 0 0x0200>;
372d5d7134fSGeert Uytterhoeven		};
373d5d7134fSGeert Uytterhoeven
374d5d7134fSGeert Uytterhoeven		sysc: system-controller@e6180000 {
375d5d7134fSGeert Uytterhoeven			compatible = "renesas,r8a77990-sysc";
376d5d7134fSGeert Uytterhoeven			reg = <0 0xe6180000 0 0x0400>;
377d5d7134fSGeert Uytterhoeven			#power-domain-cells = <1>;
378d5d7134fSGeert Uytterhoeven		};
379d5d7134fSGeert Uytterhoeven
380d5d7134fSGeert Uytterhoeven		thermal: thermal@e6190000 {
381d5d7134fSGeert Uytterhoeven			compatible = "renesas,thermal-r8a77990";
382d5d7134fSGeert Uytterhoeven			reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>;
383d5d7134fSGeert Uytterhoeven			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
384d5d7134fSGeert Uytterhoeven				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
385d5d7134fSGeert Uytterhoeven				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
386d5d7134fSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 522>;
387d5d7134fSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
388d5d7134fSGeert Uytterhoeven			resets = <&cpg 522>;
389d5d7134fSGeert Uytterhoeven			#thermal-sensor-cells = <0>;
390d5d7134fSGeert Uytterhoeven		};
391d5d7134fSGeert Uytterhoeven
392d5d7134fSGeert Uytterhoeven		intc_ex: interrupt-controller@e61c0000 {
393d5d7134fSGeert Uytterhoeven			compatible = "renesas,intc-ex-r8a77990", "renesas,irqc";
394d5d7134fSGeert Uytterhoeven			#interrupt-cells = <2>;
395d5d7134fSGeert Uytterhoeven			interrupt-controller;
396d5d7134fSGeert Uytterhoeven			reg = <0 0xe61c0000 0 0x200>;
3970aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
3980aab5b91SGeert Uytterhoeven				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
3990aab5b91SGeert Uytterhoeven				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
4000aab5b91SGeert Uytterhoeven				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
4010aab5b91SGeert Uytterhoeven				     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
4020aab5b91SGeert Uytterhoeven				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
403d5d7134fSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 407>;
404d5d7134fSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
405d5d7134fSGeert Uytterhoeven			resets = <&cpg 407>;
406d5d7134fSGeert Uytterhoeven		};
407d5d7134fSGeert Uytterhoeven
408bc011dfaSTakeshi Kihara		i2c0: i2c@e6500000 {
409bc011dfaSTakeshi Kihara			#address-cells = <1>;
410bc011dfaSTakeshi Kihara			#size-cells = <0>;
411bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
412bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
413bc011dfaSTakeshi Kihara			reg = <0 0xe6500000 0 0x40>;
414bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
415bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 931>;
416bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
417bc011dfaSTakeshi Kihara			resets = <&cpg 931>;
4188fbe048bSTakeshi Kihara			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
4198fbe048bSTakeshi Kihara			       <&dmac2 0x91>, <&dmac2 0x90>;
4208fbe048bSTakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
421bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <110>;
422bc011dfaSTakeshi Kihara			status = "disabled";
423bc011dfaSTakeshi Kihara		};
424bc011dfaSTakeshi Kihara
425bc011dfaSTakeshi Kihara		i2c1: i2c@e6508000 {
426bc011dfaSTakeshi Kihara			#address-cells = <1>;
427bc011dfaSTakeshi Kihara			#size-cells = <0>;
428bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
429bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
430bc011dfaSTakeshi Kihara			reg = <0 0xe6508000 0 0x40>;
431bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
432bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 930>;
433bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
434bc011dfaSTakeshi Kihara			resets = <&cpg 930>;
4358fbe048bSTakeshi Kihara			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
4368fbe048bSTakeshi Kihara			       <&dmac2 0x93>, <&dmac2 0x92>;
4378fbe048bSTakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
438bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
439bc011dfaSTakeshi Kihara			status = "disabled";
440bc011dfaSTakeshi Kihara		};
441bc011dfaSTakeshi Kihara
442bc011dfaSTakeshi Kihara		i2c2: i2c@e6510000 {
443bc011dfaSTakeshi Kihara			#address-cells = <1>;
444bc011dfaSTakeshi Kihara			#size-cells = <0>;
445bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
446bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
447bc011dfaSTakeshi Kihara			reg = <0 0xe6510000 0 0x40>;
448bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
449bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 929>;
450bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
451bc011dfaSTakeshi Kihara			resets = <&cpg 929>;
4528fbe048bSTakeshi Kihara			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
4538fbe048bSTakeshi Kihara			       <&dmac2 0x95>, <&dmac2 0x94>;
4548fbe048bSTakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
455bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
456bc011dfaSTakeshi Kihara			status = "disabled";
457bc011dfaSTakeshi Kihara		};
458bc011dfaSTakeshi Kihara
459bc011dfaSTakeshi Kihara		i2c3: i2c@e66d0000 {
460bc011dfaSTakeshi Kihara			#address-cells = <1>;
461bc011dfaSTakeshi Kihara			#size-cells = <0>;
462bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
463bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
464bc011dfaSTakeshi Kihara			reg = <0 0xe66d0000 0 0x40>;
465bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
466bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 928>;
467bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
468bc011dfaSTakeshi Kihara			resets = <&cpg 928>;
4698fbe048bSTakeshi Kihara			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
4708fbe048bSTakeshi Kihara			dma-names = "tx", "rx";
471bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <110>;
472bc011dfaSTakeshi Kihara			status = "disabled";
473bc011dfaSTakeshi Kihara		};
474bc011dfaSTakeshi Kihara
475bc011dfaSTakeshi Kihara		i2c4: i2c@e66d8000 {
476bc011dfaSTakeshi Kihara			#address-cells = <1>;
477bc011dfaSTakeshi Kihara			#size-cells = <0>;
478bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
479bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
480bc011dfaSTakeshi Kihara			reg = <0 0xe66d8000 0 0x40>;
481bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
482bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 927>;
483bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
484bc011dfaSTakeshi Kihara			resets = <&cpg 927>;
4858fbe048bSTakeshi Kihara			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
4868fbe048bSTakeshi Kihara			dma-names = "tx", "rx";
487bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
488bc011dfaSTakeshi Kihara			status = "disabled";
489bc011dfaSTakeshi Kihara		};
490bc011dfaSTakeshi Kihara
491bc011dfaSTakeshi Kihara		i2c5: i2c@e66e0000 {
492bc011dfaSTakeshi Kihara			#address-cells = <1>;
493bc011dfaSTakeshi Kihara			#size-cells = <0>;
494bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
495bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
496bc011dfaSTakeshi Kihara			reg = <0 0xe66e0000 0 0x40>;
497bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
498bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 919>;
499bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
500bc011dfaSTakeshi Kihara			resets = <&cpg 919>;
5018fbe048bSTakeshi Kihara			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
5028fbe048bSTakeshi Kihara			dma-names = "tx", "rx";
503bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
504bc011dfaSTakeshi Kihara			status = "disabled";
505bc011dfaSTakeshi Kihara		};
506bc011dfaSTakeshi Kihara
507bc011dfaSTakeshi Kihara		i2c6: i2c@e66e8000 {
508bc011dfaSTakeshi Kihara			#address-cells = <1>;
509bc011dfaSTakeshi Kihara			#size-cells = <0>;
510bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
511bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
512bc011dfaSTakeshi Kihara			reg = <0 0xe66e8000 0 0x40>;
513bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
514bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 918>;
515bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
516bc011dfaSTakeshi Kihara			resets = <&cpg 918>;
5178fbe048bSTakeshi Kihara			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
5188fbe048bSTakeshi Kihara			dma-names = "tx", "rx";
519bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
520bc011dfaSTakeshi Kihara			status = "disabled";
521bc011dfaSTakeshi Kihara		};
522bc011dfaSTakeshi Kihara
523bc011dfaSTakeshi Kihara		i2c7: i2c@e6690000 {
524bc011dfaSTakeshi Kihara			#address-cells = <1>;
525bc011dfaSTakeshi Kihara			#size-cells = <0>;
526bc011dfaSTakeshi Kihara			compatible = "renesas,i2c-r8a77990",
527bc011dfaSTakeshi Kihara				     "renesas,rcar-gen3-i2c";
528bc011dfaSTakeshi Kihara			reg = <0 0xe6690000 0 0x40>;
529bc011dfaSTakeshi Kihara			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
530bc011dfaSTakeshi Kihara			clocks = <&cpg CPG_MOD 1003>;
531bc011dfaSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
532bc011dfaSTakeshi Kihara			resets = <&cpg 1003>;
533bc011dfaSTakeshi Kihara			i2c-scl-internal-delay-ns = <6>;
534bc011dfaSTakeshi Kihara			status = "disabled";
535bc011dfaSTakeshi Kihara		};
536bc011dfaSTakeshi Kihara
537b7a1da21STakeshi Kihara		hscif0: serial@e6540000 {
538b7a1da21STakeshi Kihara			compatible = "renesas,hscif-r8a77990",
539b7a1da21STakeshi Kihara				     "renesas,rcar-gen3-hscif",
540b7a1da21STakeshi Kihara				     "renesas,hscif";
541b7a1da21STakeshi Kihara			reg = <0 0xe6540000 0 0x60>;
542b7a1da21STakeshi Kihara			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
543b7a1da21STakeshi Kihara			clocks = <&cpg CPG_MOD 520>,
544b7a1da21STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
545b7a1da21STakeshi Kihara				 <&scif_clk>;
546b7a1da21STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
547b7a1da21STakeshi Kihara			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
548b7a1da21STakeshi Kihara			       <&dmac2 0x31>, <&dmac2 0x30>;
549b7a1da21STakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
550b7a1da21STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
551b7a1da21STakeshi Kihara			resets = <&cpg 520>;
552b7a1da21STakeshi Kihara			status = "disabled";
553b7a1da21STakeshi Kihara		};
554b7a1da21STakeshi Kihara
555b7a1da21STakeshi Kihara		hscif1: serial@e6550000 {
556b7a1da21STakeshi Kihara			compatible = "renesas,hscif-r8a77990",
557b7a1da21STakeshi Kihara				     "renesas,rcar-gen3-hscif",
558b7a1da21STakeshi Kihara				     "renesas,hscif";
559b7a1da21STakeshi Kihara			reg = <0 0xe6550000 0 0x60>;
560b7a1da21STakeshi Kihara			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
561b7a1da21STakeshi Kihara			clocks = <&cpg CPG_MOD 519>,
562b7a1da21STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
563b7a1da21STakeshi Kihara				 <&scif_clk>;
564b7a1da21STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
565b7a1da21STakeshi Kihara			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
566b7a1da21STakeshi Kihara			       <&dmac2 0x33>, <&dmac2 0x32>;
567b7a1da21STakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
568b7a1da21STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
569b7a1da21STakeshi Kihara			resets = <&cpg 519>;
570b7a1da21STakeshi Kihara			status = "disabled";
571b7a1da21STakeshi Kihara		};
572b7a1da21STakeshi Kihara
573b7a1da21STakeshi Kihara		hscif2: serial@e6560000 {
574b7a1da21STakeshi Kihara			compatible = "renesas,hscif-r8a77990",
575b7a1da21STakeshi Kihara				     "renesas,rcar-gen3-hscif",
576b7a1da21STakeshi Kihara				     "renesas,hscif";
577b7a1da21STakeshi Kihara			reg = <0 0xe6560000 0 0x60>;
578b7a1da21STakeshi Kihara			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
579b7a1da21STakeshi Kihara			clocks = <&cpg CPG_MOD 518>,
580b7a1da21STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
581b7a1da21STakeshi Kihara				 <&scif_clk>;
582b7a1da21STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
583b7a1da21STakeshi Kihara			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
584b7a1da21STakeshi Kihara			       <&dmac2 0x35>, <&dmac2 0x34>;
585b7a1da21STakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
586b7a1da21STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
587b7a1da21STakeshi Kihara			resets = <&cpg 518>;
588b7a1da21STakeshi Kihara			status = "disabled";
589b7a1da21STakeshi Kihara		};
590b7a1da21STakeshi Kihara
591b7a1da21STakeshi Kihara		hscif3: serial@e66a0000 {
592b7a1da21STakeshi Kihara			compatible = "renesas,hscif-r8a77990",
593b7a1da21STakeshi Kihara				     "renesas,rcar-gen3-hscif",
594b7a1da21STakeshi Kihara				     "renesas,hscif";
595b7a1da21STakeshi Kihara			reg = <0 0xe66a0000 0 0x60>;
596b7a1da21STakeshi Kihara			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
597b7a1da21STakeshi Kihara			clocks = <&cpg CPG_MOD 517>,
598b7a1da21STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
599b7a1da21STakeshi Kihara				 <&scif_clk>;
600b7a1da21STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
601b7a1da21STakeshi Kihara			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
602b7a1da21STakeshi Kihara			dma-names = "tx", "rx";
603b7a1da21STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
604b7a1da21STakeshi Kihara			resets = <&cpg 517>;
605b7a1da21STakeshi Kihara			status = "disabled";
606b7a1da21STakeshi Kihara		};
607b7a1da21STakeshi Kihara
608b7a1da21STakeshi Kihara		hscif4: serial@e66b0000 {
609b7a1da21STakeshi Kihara			compatible = "renesas,hscif-r8a77990",
610b7a1da21STakeshi Kihara				     "renesas,rcar-gen3-hscif",
611b7a1da21STakeshi Kihara				     "renesas,hscif";
612b7a1da21STakeshi Kihara			reg = <0 0xe66b0000 0 0x60>;
613b7a1da21STakeshi Kihara			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
614b7a1da21STakeshi Kihara			clocks = <&cpg CPG_MOD 516>,
615b7a1da21STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
616b7a1da21STakeshi Kihara				 <&scif_clk>;
617b7a1da21STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
618b7a1da21STakeshi Kihara			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
619b7a1da21STakeshi Kihara			dma-names = "tx", "rx";
620b7a1da21STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
621b7a1da21STakeshi Kihara			resets = <&cpg 516>;
622b7a1da21STakeshi Kihara			status = "disabled";
623b7a1da21STakeshi Kihara		};
624b7a1da21STakeshi Kihara
6255c6479d9SYoshihiro Shimoda		hsusb: usb@e6590000 {
6265c6479d9SYoshihiro Shimoda			compatible = "renesas,usbhs-r8a77990",
6275c6479d9SYoshihiro Shimoda				     "renesas,rcar-gen3-usbhs";
6285c6479d9SYoshihiro Shimoda			reg = <0 0xe6590000 0 0x200>;
6295c6479d9SYoshihiro Shimoda			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
6305c6479d9SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
6315c6479d9SYoshihiro Shimoda			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
6325c6479d9SYoshihiro Shimoda			       <&usb_dmac1 0>, <&usb_dmac1 1>;
6335c6479d9SYoshihiro Shimoda			dma-names = "ch0", "ch1", "ch2", "ch3";
6345c6479d9SYoshihiro Shimoda			renesas,buswait = <11>;
6357794bd7eSYoshihiro Shimoda			phys = <&usb2_phy0 3>;
6365c6479d9SYoshihiro Shimoda			phy-names = "usb";
6375c6479d9SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
6385c6479d9SYoshihiro Shimoda			resets = <&cpg 704>, <&cpg 703>;
6395c6479d9SYoshihiro Shimoda			status = "disabled";
6405c6479d9SYoshihiro Shimoda		};
6415c6479d9SYoshihiro Shimoda
6425c6479d9SYoshihiro Shimoda		usb_dmac0: dma-controller@e65a0000 {
6435c6479d9SYoshihiro Shimoda			compatible = "renesas,r8a77990-usb-dmac",
6445c6479d9SYoshihiro Shimoda				     "renesas,usb-dmac";
6455c6479d9SYoshihiro Shimoda			reg = <0 0xe65a0000 0 0x100>;
6460aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
6470aab5b91SGeert Uytterhoeven				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
6485c6479d9SYoshihiro Shimoda			interrupt-names = "ch0", "ch1";
6495c6479d9SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 330>;
6505c6479d9SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
6515c6479d9SYoshihiro Shimoda			resets = <&cpg 330>;
6525c6479d9SYoshihiro Shimoda			#dma-cells = <1>;
6535c6479d9SYoshihiro Shimoda			dma-channels = <2>;
6545c6479d9SYoshihiro Shimoda		};
6555c6479d9SYoshihiro Shimoda
6565c6479d9SYoshihiro Shimoda		usb_dmac1: dma-controller@e65b0000 {
6575c6479d9SYoshihiro Shimoda			compatible = "renesas,r8a77990-usb-dmac",
6585c6479d9SYoshihiro Shimoda				     "renesas,usb-dmac";
6595c6479d9SYoshihiro Shimoda			reg = <0 0xe65b0000 0 0x100>;
6600aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
6610aab5b91SGeert Uytterhoeven				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
6625c6479d9SYoshihiro Shimoda			interrupt-names = "ch0", "ch1";
6635c6479d9SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 331>;
6645c6479d9SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
6655c6479d9SYoshihiro Shimoda			resets = <&cpg 331>;
6665c6479d9SYoshihiro Shimoda			#dma-cells = <1>;
6675c6479d9SYoshihiro Shimoda			dma-channels = <2>;
6685c6479d9SYoshihiro Shimoda		};
6695c6479d9SYoshihiro Shimoda
670*a582013bSGeert Uytterhoeven		arm_cc630p: crypto@e6601000 {
671*a582013bSGeert Uytterhoeven			compatible = "arm,cryptocell-630p-ree";
672*a582013bSGeert Uytterhoeven			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
673*a582013bSGeert Uytterhoeven			reg = <0x0 0xe6601000 0 0x1000>;
674*a582013bSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 229>;
675*a582013bSGeert Uytterhoeven			resets = <&cpg 229>;
676*a582013bSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
677*a582013bSGeert Uytterhoeven		};
678*a582013bSGeert Uytterhoeven
6793943e896STakeshi Kihara		dmac0: dma-controller@e6700000 {
6803943e896STakeshi Kihara			compatible = "renesas,dmac-r8a77990",
6813943e896STakeshi Kihara				     "renesas,rcar-dmac";
6823943e896STakeshi Kihara			reg = <0 0xe6700000 0 0x10000>;
6830aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
6840aab5b91SGeert Uytterhoeven				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
6850aab5b91SGeert Uytterhoeven				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
6860aab5b91SGeert Uytterhoeven				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
6870aab5b91SGeert Uytterhoeven				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
6880aab5b91SGeert Uytterhoeven				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
6890aab5b91SGeert Uytterhoeven				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
6900aab5b91SGeert Uytterhoeven				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
6910aab5b91SGeert Uytterhoeven				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
6920aab5b91SGeert Uytterhoeven				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
6930aab5b91SGeert Uytterhoeven				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
6940aab5b91SGeert Uytterhoeven				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
6950aab5b91SGeert Uytterhoeven				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
6960aab5b91SGeert Uytterhoeven				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
6970aab5b91SGeert Uytterhoeven				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
6980aab5b91SGeert Uytterhoeven				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
6990aab5b91SGeert Uytterhoeven				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
7003943e896STakeshi Kihara			interrupt-names = "error",
7013943e896STakeshi Kihara					"ch0", "ch1", "ch2", "ch3",
7023943e896STakeshi Kihara					"ch4", "ch5", "ch6", "ch7",
7033943e896STakeshi Kihara					"ch8", "ch9", "ch10", "ch11",
7043943e896STakeshi Kihara					"ch12", "ch13", "ch14", "ch15";
7053943e896STakeshi Kihara			clocks = <&cpg CPG_MOD 219>;
7063943e896STakeshi Kihara			clock-names = "fck";
7073943e896STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
7083943e896STakeshi Kihara			resets = <&cpg 219>;
7093943e896STakeshi Kihara			#dma-cells = <1>;
7103943e896STakeshi Kihara			dma-channels = <16>;
711f0f9f7a6SMagnus Damm			iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
712f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
713f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
714f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
715f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
716f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
717f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
718f0f9f7a6SMagnus Damm			       <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
7193943e896STakeshi Kihara		};
7203943e896STakeshi Kihara
7213943e896STakeshi Kihara		dmac1: dma-controller@e7300000 {
7223943e896STakeshi Kihara			compatible = "renesas,dmac-r8a77990",
7233943e896STakeshi Kihara				     "renesas,rcar-dmac";
7243943e896STakeshi Kihara			reg = <0 0xe7300000 0 0x10000>;
7250aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
7260aab5b91SGeert Uytterhoeven				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
7270aab5b91SGeert Uytterhoeven				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
7280aab5b91SGeert Uytterhoeven				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
7290aab5b91SGeert Uytterhoeven				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
7300aab5b91SGeert Uytterhoeven				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
7310aab5b91SGeert Uytterhoeven				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
7320aab5b91SGeert Uytterhoeven				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
7330aab5b91SGeert Uytterhoeven				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
7340aab5b91SGeert Uytterhoeven				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
7350aab5b91SGeert Uytterhoeven				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
7360aab5b91SGeert Uytterhoeven				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
7370aab5b91SGeert Uytterhoeven				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
7380aab5b91SGeert Uytterhoeven				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
7390aab5b91SGeert Uytterhoeven				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
7400aab5b91SGeert Uytterhoeven				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
7410aab5b91SGeert Uytterhoeven				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
7423943e896STakeshi Kihara			interrupt-names = "error",
7433943e896STakeshi Kihara					"ch0", "ch1", "ch2", "ch3",
7443943e896STakeshi Kihara					"ch4", "ch5", "ch6", "ch7",
7453943e896STakeshi Kihara					"ch8", "ch9", "ch10", "ch11",
7463943e896STakeshi Kihara					"ch12", "ch13", "ch14", "ch15";
7473943e896STakeshi Kihara			clocks = <&cpg CPG_MOD 218>;
7483943e896STakeshi Kihara			clock-names = "fck";
7493943e896STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
7503943e896STakeshi Kihara			resets = <&cpg 218>;
7513943e896STakeshi Kihara			#dma-cells = <1>;
7523943e896STakeshi Kihara			dma-channels = <16>;
753f0f9f7a6SMagnus Damm			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
754f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
755f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
756f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
757f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
758f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
759f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
760f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
7613943e896STakeshi Kihara		};
7623943e896STakeshi Kihara
7633943e896STakeshi Kihara		dmac2: dma-controller@e7310000 {
7643943e896STakeshi Kihara			compatible = "renesas,dmac-r8a77990",
7653943e896STakeshi Kihara				     "renesas,rcar-dmac";
7663943e896STakeshi Kihara			reg = <0 0xe7310000 0 0x10000>;
7670aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
7680aab5b91SGeert Uytterhoeven				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
7690aab5b91SGeert Uytterhoeven				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
7700aab5b91SGeert Uytterhoeven				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
7710aab5b91SGeert Uytterhoeven				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
7720aab5b91SGeert Uytterhoeven				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
7730aab5b91SGeert Uytterhoeven				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
7740aab5b91SGeert Uytterhoeven				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
7750aab5b91SGeert Uytterhoeven				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
7760aab5b91SGeert Uytterhoeven				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
7770aab5b91SGeert Uytterhoeven				     <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
7780aab5b91SGeert Uytterhoeven				     <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
7790aab5b91SGeert Uytterhoeven				     <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
7800aab5b91SGeert Uytterhoeven				     <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
7810aab5b91SGeert Uytterhoeven				     <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
7820aab5b91SGeert Uytterhoeven				     <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
7830aab5b91SGeert Uytterhoeven				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
7843943e896STakeshi Kihara			interrupt-names = "error",
7853943e896STakeshi Kihara					"ch0", "ch1", "ch2", "ch3",
7863943e896STakeshi Kihara					"ch4", "ch5", "ch6", "ch7",
7873943e896STakeshi Kihara					"ch8", "ch9", "ch10", "ch11",
7883943e896STakeshi Kihara					"ch12", "ch13", "ch14", "ch15";
7893943e896STakeshi Kihara			clocks = <&cpg CPG_MOD 217>;
7903943e896STakeshi Kihara			clock-names = "fck";
7913943e896STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
7923943e896STakeshi Kihara			resets = <&cpg 217>;
7933943e896STakeshi Kihara			#dma-cells = <1>;
7943943e896STakeshi Kihara			dma-channels = <16>;
795f0f9f7a6SMagnus Damm			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
796f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
797f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
798f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
799f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
800f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
801f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
802f0f9f7a6SMagnus Damm			       <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
8033943e896STakeshi Kihara		};
8043943e896STakeshi Kihara
80555697cbbSMagnus Damm		ipmmu_ds0: mmu@e6740000 {
80655697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
80755697cbbSMagnus Damm			reg = <0 0xe6740000 0 0x1000>;
80855697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 0>;
80955697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
81055697cbbSMagnus Damm			#iommu-cells = <1>;
81155697cbbSMagnus Damm		};
81255697cbbSMagnus Damm
81355697cbbSMagnus Damm		ipmmu_ds1: mmu@e7740000 {
81455697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
81555697cbbSMagnus Damm			reg = <0 0xe7740000 0 0x1000>;
81655697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 1>;
81755697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
81855697cbbSMagnus Damm			#iommu-cells = <1>;
81955697cbbSMagnus Damm		};
82055697cbbSMagnus Damm
82155697cbbSMagnus Damm		ipmmu_hc: mmu@e6570000 {
82255697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
82355697cbbSMagnus Damm			reg = <0 0xe6570000 0 0x1000>;
82455697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 2>;
82555697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
82655697cbbSMagnus Damm			#iommu-cells = <1>;
82755697cbbSMagnus Damm		};
82855697cbbSMagnus Damm
82955697cbbSMagnus Damm		ipmmu_mm: mmu@e67b0000 {
83055697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
83155697cbbSMagnus Damm			reg = <0 0xe67b0000 0 0x1000>;
83255697cbbSMagnus Damm			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
83355697cbbSMagnus Damm				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
83455697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
83555697cbbSMagnus Damm			#iommu-cells = <1>;
83655697cbbSMagnus Damm		};
83755697cbbSMagnus Damm
83855697cbbSMagnus Damm		ipmmu_mp: mmu@ec670000 {
83955697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
84055697cbbSMagnus Damm			reg = <0 0xec670000 0 0x1000>;
84155697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 4>;
84255697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
84355697cbbSMagnus Damm			#iommu-cells = <1>;
84455697cbbSMagnus Damm		};
84555697cbbSMagnus Damm
84655697cbbSMagnus Damm		ipmmu_pv0: mmu@fd800000 {
84755697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
84855697cbbSMagnus Damm			reg = <0 0xfd800000 0 0x1000>;
84955697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 6>;
85055697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
85155697cbbSMagnus Damm			#iommu-cells = <1>;
85255697cbbSMagnus Damm		};
85355697cbbSMagnus Damm
85455697cbbSMagnus Damm		ipmmu_rt: mmu@ffc80000 {
85555697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
85655697cbbSMagnus Damm			reg = <0 0xffc80000 0 0x1000>;
85755697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 10>;
85855697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
85955697cbbSMagnus Damm			#iommu-cells = <1>;
86055697cbbSMagnus Damm		};
86155697cbbSMagnus Damm
86255697cbbSMagnus Damm		ipmmu_vc0: mmu@fe6b0000 {
86355697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
86455697cbbSMagnus Damm			reg = <0 0xfe6b0000 0 0x1000>;
86555697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 12>;
86655697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_A3VC>;
86755697cbbSMagnus Damm			#iommu-cells = <1>;
86855697cbbSMagnus Damm		};
86955697cbbSMagnus Damm
87055697cbbSMagnus Damm		ipmmu_vi0: mmu@febd0000 {
87155697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
87255697cbbSMagnus Damm			reg = <0 0xfebd0000 0 0x1000>;
87355697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 14>;
87455697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
87555697cbbSMagnus Damm			#iommu-cells = <1>;
87655697cbbSMagnus Damm		};
87755697cbbSMagnus Damm
87855697cbbSMagnus Damm		ipmmu_vp0: mmu@fe990000 {
87955697cbbSMagnus Damm			compatible = "renesas,ipmmu-r8a77990";
88055697cbbSMagnus Damm			reg = <0 0xfe990000 0 0x1000>;
88155697cbbSMagnus Damm			renesas,ipmmu-main = <&ipmmu_mm 16>;
88255697cbbSMagnus Damm			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
88355697cbbSMagnus Damm			#iommu-cells = <1>;
88455697cbbSMagnus Damm		};
88555697cbbSMagnus Damm
886913a78b5SYoshihiro Shimoda		avb: ethernet@e6800000 {
887913a78b5SYoshihiro Shimoda			compatible = "renesas,etheravb-r8a77990",
888913a78b5SYoshihiro Shimoda				     "renesas,etheravb-rcar-gen3";
8894b03df5fSGeert Uytterhoeven			reg = <0 0xe6800000 0 0x800>;
890913a78b5SYoshihiro Shimoda			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
891913a78b5SYoshihiro Shimoda				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
892913a78b5SYoshihiro Shimoda				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
893913a78b5SYoshihiro Shimoda				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
894913a78b5SYoshihiro Shimoda				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
895913a78b5SYoshihiro Shimoda				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
896913a78b5SYoshihiro Shimoda				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
897913a78b5SYoshihiro Shimoda				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
898913a78b5SYoshihiro Shimoda				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
899913a78b5SYoshihiro Shimoda				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
900913a78b5SYoshihiro Shimoda				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
901913a78b5SYoshihiro Shimoda				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
902913a78b5SYoshihiro Shimoda				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
903913a78b5SYoshihiro Shimoda				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
904913a78b5SYoshihiro Shimoda				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
905913a78b5SYoshihiro Shimoda				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
906913a78b5SYoshihiro Shimoda				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
907913a78b5SYoshihiro Shimoda				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
908913a78b5SYoshihiro Shimoda				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
909913a78b5SYoshihiro Shimoda				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
910913a78b5SYoshihiro Shimoda				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
911913a78b5SYoshihiro Shimoda				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
912913a78b5SYoshihiro Shimoda				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
913913a78b5SYoshihiro Shimoda				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
914913a78b5SYoshihiro Shimoda				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
915913a78b5SYoshihiro Shimoda			interrupt-names = "ch0", "ch1", "ch2", "ch3",
916913a78b5SYoshihiro Shimoda					  "ch4", "ch5", "ch6", "ch7",
917913a78b5SYoshihiro Shimoda					  "ch8", "ch9", "ch10", "ch11",
918913a78b5SYoshihiro Shimoda					  "ch12", "ch13", "ch14", "ch15",
919913a78b5SYoshihiro Shimoda					  "ch16", "ch17", "ch18", "ch19",
920913a78b5SYoshihiro Shimoda					  "ch20", "ch21", "ch22", "ch23",
921913a78b5SYoshihiro Shimoda					  "ch24";
922913a78b5SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 812>;
92383e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
924913a78b5SYoshihiro Shimoda			resets = <&cpg 812>;
925913a78b5SYoshihiro Shimoda			phy-mode = "rgmii";
92643021275SMagnus Damm			iommus = <&ipmmu_ds0 16>;
927913a78b5SYoshihiro Shimoda			#address-cells = <1>;
928913a78b5SYoshihiro Shimoda			#size-cells = <0>;
929913a78b5SYoshihiro Shimoda			status = "disabled";
930913a78b5SYoshihiro Shimoda		};
931913a78b5SYoshihiro Shimoda
932327d1f32SMarek Vasut		can0: can@e6c30000 {
933327d1f32SMarek Vasut			compatible = "renesas,can-r8a77990",
934327d1f32SMarek Vasut				     "renesas,rcar-gen3-can";
935327d1f32SMarek Vasut			reg = <0 0xe6c30000 0 0x1000>;
936327d1f32SMarek Vasut			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
937327d1f32SMarek Vasut			clocks = <&cpg CPG_MOD 916>,
938327d1f32SMarek Vasut			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
939327d1f32SMarek Vasut			       <&can_clk>;
940327d1f32SMarek Vasut			clock-names = "clkp1", "clkp2", "can_clk";
941327d1f32SMarek Vasut			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
942327d1f32SMarek Vasut			assigned-clock-rates = <40000000>;
943327d1f32SMarek Vasut			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
944327d1f32SMarek Vasut			resets = <&cpg 916>;
945327d1f32SMarek Vasut			status = "disabled";
946327d1f32SMarek Vasut		};
947327d1f32SMarek Vasut
948327d1f32SMarek Vasut		can1: can@e6c38000 {
949327d1f32SMarek Vasut			compatible = "renesas,can-r8a77990",
950327d1f32SMarek Vasut				     "renesas,rcar-gen3-can";
951327d1f32SMarek Vasut			reg = <0 0xe6c38000 0 0x1000>;
952327d1f32SMarek Vasut			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
953327d1f32SMarek Vasut			clocks = <&cpg CPG_MOD 915>,
954327d1f32SMarek Vasut			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
955327d1f32SMarek Vasut			       <&can_clk>;
956327d1f32SMarek Vasut			clock-names = "clkp1", "clkp2", "can_clk";
957327d1f32SMarek Vasut			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
958327d1f32SMarek Vasut			assigned-clock-rates = <40000000>;
959327d1f32SMarek Vasut			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
960327d1f32SMarek Vasut			resets = <&cpg 915>;
961327d1f32SMarek Vasut			status = "disabled";
962327d1f32SMarek Vasut		};
963327d1f32SMarek Vasut
964327d1f32SMarek Vasut		canfd: can@e66c0000 {
965327d1f32SMarek Vasut			compatible = "renesas,r8a77990-canfd",
966327d1f32SMarek Vasut				     "renesas,rcar-gen3-canfd";
967327d1f32SMarek Vasut			reg = <0 0xe66c0000 0 0x8000>;
968327d1f32SMarek Vasut			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
969327d1f32SMarek Vasut				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
970327d1f32SMarek Vasut			clocks = <&cpg CPG_MOD 914>,
971327d1f32SMarek Vasut			       <&cpg CPG_CORE R8A77990_CLK_CANFD>,
972327d1f32SMarek Vasut			       <&can_clk>;
973327d1f32SMarek Vasut			clock-names = "fck", "canfd", "can_clk";
974327d1f32SMarek Vasut			assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>;
975327d1f32SMarek Vasut			assigned-clock-rates = <40000000>;
976327d1f32SMarek Vasut			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
977327d1f32SMarek Vasut			resets = <&cpg 914>;
978327d1f32SMarek Vasut			status = "disabled";
979327d1f32SMarek Vasut
980327d1f32SMarek Vasut			channel0 {
981327d1f32SMarek Vasut				status = "disabled";
982327d1f32SMarek Vasut			};
983327d1f32SMarek Vasut
984327d1f32SMarek Vasut			channel1 {
985327d1f32SMarek Vasut				status = "disabled";
986327d1f32SMarek Vasut			};
987327d1f32SMarek Vasut		};
988327d1f32SMarek Vasut
98918048556SYoshihiro Shimoda		pwm0: pwm@e6e30000 {
99018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
99118048556SYoshihiro Shimoda			reg = <0 0xe6e30000 0 0x8>;
99218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
99318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
99418048556SYoshihiro Shimoda			resets = <&cpg 523>;
99518048556SYoshihiro Shimoda			#pwm-cells = <2>;
99618048556SYoshihiro Shimoda			status = "disabled";
99718048556SYoshihiro Shimoda		};
99818048556SYoshihiro Shimoda
99918048556SYoshihiro Shimoda		pwm1: pwm@e6e31000 {
100018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
100118048556SYoshihiro Shimoda			reg = <0 0xe6e31000 0 0x8>;
100218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
100318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
100418048556SYoshihiro Shimoda			resets = <&cpg 523>;
100518048556SYoshihiro Shimoda			#pwm-cells = <2>;
100618048556SYoshihiro Shimoda			status = "disabled";
100718048556SYoshihiro Shimoda		};
100818048556SYoshihiro Shimoda
100918048556SYoshihiro Shimoda		pwm2: pwm@e6e32000 {
101018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
101118048556SYoshihiro Shimoda			reg = <0 0xe6e32000 0 0x8>;
101218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
101318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
101418048556SYoshihiro Shimoda			resets = <&cpg 523>;
101518048556SYoshihiro Shimoda			#pwm-cells = <2>;
101618048556SYoshihiro Shimoda			status = "disabled";
101718048556SYoshihiro Shimoda		};
101818048556SYoshihiro Shimoda
101918048556SYoshihiro Shimoda		pwm3: pwm@e6e33000 {
102018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
102118048556SYoshihiro Shimoda			reg = <0 0xe6e33000 0 0x8>;
102218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
102318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
102418048556SYoshihiro Shimoda			resets = <&cpg 523>;
102518048556SYoshihiro Shimoda			#pwm-cells = <2>;
102618048556SYoshihiro Shimoda			status = "disabled";
102718048556SYoshihiro Shimoda		};
102818048556SYoshihiro Shimoda
102918048556SYoshihiro Shimoda		pwm4: pwm@e6e34000 {
103018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
103118048556SYoshihiro Shimoda			reg = <0 0xe6e34000 0 0x8>;
103218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
103318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
103418048556SYoshihiro Shimoda			resets = <&cpg 523>;
103518048556SYoshihiro Shimoda			#pwm-cells = <2>;
103618048556SYoshihiro Shimoda			status = "disabled";
103718048556SYoshihiro Shimoda		};
103818048556SYoshihiro Shimoda
103918048556SYoshihiro Shimoda		pwm5: pwm@e6e35000 {
104018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
104118048556SYoshihiro Shimoda			reg = <0 0xe6e35000 0 0x8>;
104218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
104318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
104418048556SYoshihiro Shimoda			resets = <&cpg 523>;
104518048556SYoshihiro Shimoda			#pwm-cells = <2>;
104618048556SYoshihiro Shimoda			status = "disabled";
104718048556SYoshihiro Shimoda		};
104818048556SYoshihiro Shimoda
104918048556SYoshihiro Shimoda		pwm6: pwm@e6e36000 {
105018048556SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar";
105118048556SYoshihiro Shimoda			reg = <0 0xe6e36000 0 0x8>;
105218048556SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
105318048556SYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
105418048556SYoshihiro Shimoda			resets = <&cpg 523>;
105518048556SYoshihiro Shimoda			#pwm-cells = <2>;
105618048556SYoshihiro Shimoda			status = "disabled";
105718048556SYoshihiro Shimoda		};
105818048556SYoshihiro Shimoda
1059a5ebe5e4STakeshi Kihara		scif0: serial@e6e60000 {
1060a5ebe5e4STakeshi Kihara			compatible = "renesas,scif-r8a77990",
1061a5ebe5e4STakeshi Kihara				     "renesas,rcar-gen3-scif", "renesas,scif";
1062a5ebe5e4STakeshi Kihara			reg = <0 0xe6e60000 0 64>;
1063a5ebe5e4STakeshi Kihara			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
1064a5ebe5e4STakeshi Kihara			clocks = <&cpg CPG_MOD 207>,
1065a5ebe5e4STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1066a5ebe5e4STakeshi Kihara				 <&scif_clk>;
1067a5ebe5e4STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1068a5ebe5e4STakeshi Kihara			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
1069a5ebe5e4STakeshi Kihara			       <&dmac2 0x51>, <&dmac2 0x50>;
1070a5ebe5e4STakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
1071a5ebe5e4STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1072a5ebe5e4STakeshi Kihara			resets = <&cpg 207>;
1073a5ebe5e4STakeshi Kihara			status = "disabled";
1074a5ebe5e4STakeshi Kihara		};
1075a5ebe5e4STakeshi Kihara
1076a5ebe5e4STakeshi Kihara		scif1: serial@e6e68000 {
1077a5ebe5e4STakeshi Kihara			compatible = "renesas,scif-r8a77990",
1078a5ebe5e4STakeshi Kihara				     "renesas,rcar-gen3-scif", "renesas,scif";
1079a5ebe5e4STakeshi Kihara			reg = <0 0xe6e68000 0 64>;
1080a5ebe5e4STakeshi Kihara			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
1081a5ebe5e4STakeshi Kihara			clocks = <&cpg CPG_MOD 206>,
1082a5ebe5e4STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1083a5ebe5e4STakeshi Kihara				 <&scif_clk>;
1084a5ebe5e4STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1085a5ebe5e4STakeshi Kihara			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
1086a5ebe5e4STakeshi Kihara			       <&dmac2 0x53>, <&dmac2 0x52>;
1087a5ebe5e4STakeshi Kihara			dma-names = "tx", "rx", "tx", "rx";
1088a5ebe5e4STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1089a5ebe5e4STakeshi Kihara			resets = <&cpg 206>;
1090a5ebe5e4STakeshi Kihara			status = "disabled";
1091a5ebe5e4STakeshi Kihara		};
1092a5ebe5e4STakeshi Kihara
1093f37a7767SYoshihiro Shimoda		scif2: serial@e6e88000 {
1094f37a7767SYoshihiro Shimoda			compatible = "renesas,scif-r8a77990",
1095f37a7767SYoshihiro Shimoda				     "renesas,rcar-gen3-scif", "renesas,scif";
1096f37a7767SYoshihiro Shimoda			reg = <0 0xe6e88000 0 64>;
1097f37a7767SYoshihiro Shimoda			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1098103db9b5STakeshi Kihara			clocks = <&cpg CPG_MOD 310>,
1099103db9b5STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1100103db9b5STakeshi Kihara				 <&scif_clk>;
1101103db9b5STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1102a99de479SGeert Uytterhoeven			dmas = <&dmac1 0x13>, <&dmac1 0x12>,
1103a99de479SGeert Uytterhoeven			       <&dmac2 0x13>, <&dmac2 0x12>;
1104a99de479SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
110583e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1106f37a7767SYoshihiro Shimoda			resets = <&cpg 310>;
1107f37a7767SYoshihiro Shimoda			status = "disabled";
1108f37a7767SYoshihiro Shimoda		};
1109f37a7767SYoshihiro Shimoda
1110a5ebe5e4STakeshi Kihara		scif3: serial@e6c50000 {
1111a5ebe5e4STakeshi Kihara			compatible = "renesas,scif-r8a77990",
1112a5ebe5e4STakeshi Kihara				     "renesas,rcar-gen3-scif", "renesas,scif";
1113a5ebe5e4STakeshi Kihara			reg = <0 0xe6c50000 0 64>;
1114a5ebe5e4STakeshi Kihara			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1115a5ebe5e4STakeshi Kihara			clocks = <&cpg CPG_MOD 204>,
1116a5ebe5e4STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1117a5ebe5e4STakeshi Kihara				 <&scif_clk>;
1118a5ebe5e4STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1119a5ebe5e4STakeshi Kihara			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
1120a5ebe5e4STakeshi Kihara			dma-names = "tx", "rx";
1121a5ebe5e4STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1122a5ebe5e4STakeshi Kihara			resets = <&cpg 204>;
1123a5ebe5e4STakeshi Kihara			status = "disabled";
1124a5ebe5e4STakeshi Kihara		};
1125a5ebe5e4STakeshi Kihara
1126a5ebe5e4STakeshi Kihara		scif4: serial@e6c40000 {
1127a5ebe5e4STakeshi Kihara			compatible = "renesas,scif-r8a77990",
1128a5ebe5e4STakeshi Kihara				     "renesas,rcar-gen3-scif", "renesas,scif";
1129a5ebe5e4STakeshi Kihara			reg = <0 0xe6c40000 0 64>;
1130a5ebe5e4STakeshi Kihara			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1131a5ebe5e4STakeshi Kihara			clocks = <&cpg CPG_MOD 203>,
1132a5ebe5e4STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1133a5ebe5e4STakeshi Kihara				 <&scif_clk>;
1134a5ebe5e4STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1135a5ebe5e4STakeshi Kihara			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
1136a5ebe5e4STakeshi Kihara			dma-names = "tx", "rx";
1137a5ebe5e4STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1138a5ebe5e4STakeshi Kihara			resets = <&cpg 203>;
1139a5ebe5e4STakeshi Kihara			status = "disabled";
1140a5ebe5e4STakeshi Kihara		};
1141a5ebe5e4STakeshi Kihara
1142a5ebe5e4STakeshi Kihara		scif5: serial@e6f30000 {
1143a5ebe5e4STakeshi Kihara			compatible = "renesas,scif-r8a77990",
1144a5ebe5e4STakeshi Kihara				     "renesas,rcar-gen3-scif", "renesas,scif";
1145a5ebe5e4STakeshi Kihara			reg = <0 0xe6f30000 0 64>;
1146a5ebe5e4STakeshi Kihara			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1147a5ebe5e4STakeshi Kihara			clocks = <&cpg CPG_MOD 202>,
1148a5ebe5e4STakeshi Kihara				 <&cpg CPG_CORE R8A77990_CLK_S3D1C>,
1149a5ebe5e4STakeshi Kihara				 <&scif_clk>;
1150a5ebe5e4STakeshi Kihara			clock-names = "fck", "brg_int", "scif_clk";
1151e20119f7STakeshi Kihara			dmas = <&dmac0 0x5b>, <&dmac0 0x5a>;
1152e20119f7STakeshi Kihara			dma-names = "tx", "rx";
1153a5ebe5e4STakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1154a5ebe5e4STakeshi Kihara			resets = <&cpg 202>;
1155a5ebe5e4STakeshi Kihara			status = "disabled";
1156a5ebe5e4STakeshi Kihara		};
1157a5ebe5e4STakeshi Kihara
11584b7e3ab1SGeert Uytterhoeven		msiof0: spi@e6e90000 {
11594b7e3ab1SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77990",
11604b7e3ab1SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
11614b7e3ab1SGeert Uytterhoeven			reg = <0 0xe6e90000 0 0x0064>;
11624b7e3ab1SGeert Uytterhoeven			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
11634b7e3ab1SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 211>;
116485170420SYoshihiro Kaneko			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
116585170420SYoshihiro Kaneko			       <&dmac2 0x41>, <&dmac2 0x40>;
116685170420SYoshihiro Kaneko			dma-names = "tx", "rx", "tx", "rx";
11674b7e3ab1SGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
11684b7e3ab1SGeert Uytterhoeven			resets = <&cpg 211>;
11694b7e3ab1SGeert Uytterhoeven			#address-cells = <1>;
11704b7e3ab1SGeert Uytterhoeven			#size-cells = <0>;
11714b7e3ab1SGeert Uytterhoeven			status = "disabled";
11724b7e3ab1SGeert Uytterhoeven		};
11734b7e3ab1SGeert Uytterhoeven
11744b7e3ab1SGeert Uytterhoeven		msiof1: spi@e6ea0000 {
11754b7e3ab1SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77990",
11764b7e3ab1SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
11774b7e3ab1SGeert Uytterhoeven			reg = <0 0xe6ea0000 0 0x0064>;
11784b7e3ab1SGeert Uytterhoeven			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
11794b7e3ab1SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 210>;
118085170420SYoshihiro Kaneko			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
118185170420SYoshihiro Kaneko			       <&dmac2 0x43>, <&dmac2 0x42>;
118285170420SYoshihiro Kaneko			dma-names = "tx", "rx", "tx", "rx";
11834b7e3ab1SGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
11844b7e3ab1SGeert Uytterhoeven			resets = <&cpg 210>;
11854b7e3ab1SGeert Uytterhoeven			#address-cells = <1>;
11864b7e3ab1SGeert Uytterhoeven			#size-cells = <0>;
11874b7e3ab1SGeert Uytterhoeven			status = "disabled";
11884b7e3ab1SGeert Uytterhoeven		};
11894b7e3ab1SGeert Uytterhoeven
11904b7e3ab1SGeert Uytterhoeven		msiof2: spi@e6c00000 {
11914b7e3ab1SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77990",
11924b7e3ab1SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
11934b7e3ab1SGeert Uytterhoeven			reg = <0 0xe6c00000 0 0x0064>;
11944b7e3ab1SGeert Uytterhoeven			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
11954b7e3ab1SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 209>;
119685170420SYoshihiro Kaneko			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
119785170420SYoshihiro Kaneko			dma-names = "tx", "rx";
11984b7e3ab1SGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
11994b7e3ab1SGeert Uytterhoeven			resets = <&cpg 209>;
12004b7e3ab1SGeert Uytterhoeven			#address-cells = <1>;
12014b7e3ab1SGeert Uytterhoeven			#size-cells = <0>;
12024b7e3ab1SGeert Uytterhoeven			status = "disabled";
12034b7e3ab1SGeert Uytterhoeven		};
12044b7e3ab1SGeert Uytterhoeven
12054b7e3ab1SGeert Uytterhoeven		msiof3: spi@e6c10000 {
12064b7e3ab1SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77990",
12074b7e3ab1SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
12084b7e3ab1SGeert Uytterhoeven			reg = <0 0xe6c10000 0 0x0064>;
12094b7e3ab1SGeert Uytterhoeven			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
12104b7e3ab1SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 208>;
121185170420SYoshihiro Kaneko			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
121285170420SYoshihiro Kaneko			dma-names = "tx", "rx";
12134b7e3ab1SGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
12144b7e3ab1SGeert Uytterhoeven			resets = <&cpg 208>;
12154b7e3ab1SGeert Uytterhoeven			#address-cells = <1>;
12164b7e3ab1SGeert Uytterhoeven			#size-cells = <0>;
12174b7e3ab1SGeert Uytterhoeven			status = "disabled";
12184b7e3ab1SGeert Uytterhoeven		};
12194b7e3ab1SGeert Uytterhoeven
1220ec70407aSKoji Matsuoka		vin4: video@e6ef4000 {
1221ec70407aSKoji Matsuoka			compatible = "renesas,vin-r8a77990";
1222ec70407aSKoji Matsuoka			reg = <0 0xe6ef4000 0 0x1000>;
1223ec70407aSKoji Matsuoka			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1224ec70407aSKoji Matsuoka			clocks = <&cpg CPG_MOD 807>;
1225ec70407aSKoji Matsuoka			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1226ec70407aSKoji Matsuoka			resets = <&cpg 807>;
1227ec70407aSKoji Matsuoka			renesas,id = <4>;
1228ec70407aSKoji Matsuoka			status = "disabled";
1229ec70407aSKoji Matsuoka
1230ec70407aSKoji Matsuoka			ports {
1231ec70407aSKoji Matsuoka				#address-cells = <1>;
1232ec70407aSKoji Matsuoka				#size-cells = <0>;
1233ec70407aSKoji Matsuoka
1234ec70407aSKoji Matsuoka				port@1 {
12355e53dbf4SJacopo Mondi					#address-cells = <1>;
12365e53dbf4SJacopo Mondi					#size-cells = <0>;
12375e53dbf4SJacopo Mondi
1238ec70407aSKoji Matsuoka					reg = <1>;
1239ec70407aSKoji Matsuoka
12405e53dbf4SJacopo Mondi					vin4csi40: endpoint@2 {
12415e53dbf4SJacopo Mondi						reg = <2>;
1242ec70407aSKoji Matsuoka						remote-endpoint= <&csi40vin4>;
1243ec70407aSKoji Matsuoka					};
1244ec70407aSKoji Matsuoka				};
1245ec70407aSKoji Matsuoka			};
1246ec70407aSKoji Matsuoka		};
1247ec70407aSKoji Matsuoka
1248ec70407aSKoji Matsuoka		vin5: video@e6ef5000 {
1249ec70407aSKoji Matsuoka			compatible = "renesas,vin-r8a77990";
1250ec70407aSKoji Matsuoka			reg = <0 0xe6ef5000 0 0x1000>;
1251ec70407aSKoji Matsuoka			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1252ec70407aSKoji Matsuoka			clocks = <&cpg CPG_MOD 806>;
1253ec70407aSKoji Matsuoka			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1254ec70407aSKoji Matsuoka			resets = <&cpg 806>;
1255ec70407aSKoji Matsuoka			renesas,id = <5>;
1256ec70407aSKoji Matsuoka			status = "disabled";
1257ec70407aSKoji Matsuoka
1258ec70407aSKoji Matsuoka			ports {
1259ec70407aSKoji Matsuoka				#address-cells = <1>;
1260ec70407aSKoji Matsuoka				#size-cells = <0>;
1261ec70407aSKoji Matsuoka
1262ec70407aSKoji Matsuoka				port@1 {
12635e53dbf4SJacopo Mondi					#address-cells = <1>;
12645e53dbf4SJacopo Mondi					#size-cells = <0>;
12655e53dbf4SJacopo Mondi
1266ec70407aSKoji Matsuoka					reg = <1>;
1267ec70407aSKoji Matsuoka
12685e53dbf4SJacopo Mondi					vin5csi40: endpoint@2 {
12695e53dbf4SJacopo Mondi						reg = <2>;
1270ec70407aSKoji Matsuoka						remote-endpoint= <&csi40vin5>;
1271ec70407aSKoji Matsuoka					};
1272ec70407aSKoji Matsuoka				};
1273ec70407aSKoji Matsuoka			};
1274ec70407aSKoji Matsuoka		};
1275ec70407aSKoji Matsuoka
12763b46fa57SYoshihiro Kaneko		rcar_sound: sound@ec500000 {
12773b46fa57SYoshihiro Kaneko			/*
12783b46fa57SYoshihiro Kaneko			 * #sound-dai-cells is required
12793b46fa57SYoshihiro Kaneko			 *
12803b46fa57SYoshihiro Kaneko			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
12813b46fa57SYoshihiro Kaneko			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
12823b46fa57SYoshihiro Kaneko			 */
12833b46fa57SYoshihiro Kaneko			/*
12843b46fa57SYoshihiro Kaneko			 * #clock-cells is required for audio_clkout0/1/2/3
12853b46fa57SYoshihiro Kaneko			 *
12863b46fa57SYoshihiro Kaneko			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
12873b46fa57SYoshihiro Kaneko			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
12883b46fa57SYoshihiro Kaneko			 */
12893b46fa57SYoshihiro Kaneko			compatible =  "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3";
12903b46fa57SYoshihiro Kaneko			reg =	<0 0xec500000 0 0x1000>, /* SCU */
12913b46fa57SYoshihiro Kaneko				<0 0xec5a0000 0 0x100>,  /* ADG */
12923b46fa57SYoshihiro Kaneko				<0 0xec540000 0 0x1000>, /* SSIU */
12933b46fa57SYoshihiro Kaneko				<0 0xec541000 0 0x280>,  /* SSI */
12943b46fa57SYoshihiro Kaneko				<0 0xec760000 0 0x200>;  /* Audio DMAC peri peri*/
12953b46fa57SYoshihiro Kaneko			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
12963b46fa57SYoshihiro Kaneko
12973b46fa57SYoshihiro Kaneko			clocks = <&cpg CPG_MOD 1005>,
12983b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
12993b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
13003b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
13013b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
13023b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
13033b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
13043b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
13053b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
13063b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
13073b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
13083b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
13093b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
13103b46fa57SYoshihiro Kaneko				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
13113b46fa57SYoshihiro Kaneko				 <&audio_clk_a>, <&audio_clk_b>,
13123b46fa57SYoshihiro Kaneko				 <&audio_clk_c>,
13133b46fa57SYoshihiro Kaneko				 <&cpg CPG_CORE R8A77990_CLK_ZA2>;
13143b46fa57SYoshihiro Kaneko			clock-names = "ssi-all",
13153b46fa57SYoshihiro Kaneko				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
13163b46fa57SYoshihiro Kaneko				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
13173b46fa57SYoshihiro Kaneko				      "ssi.1", "ssi.0",
13183b46fa57SYoshihiro Kaneko				      "src.9", "src.8", "src.7", "src.6",
13193b46fa57SYoshihiro Kaneko				      "src.5", "src.4", "src.3", "src.2",
13203b46fa57SYoshihiro Kaneko				      "src.1", "src.0",
13213b46fa57SYoshihiro Kaneko				      "mix.1", "mix.0",
13223b46fa57SYoshihiro Kaneko				      "ctu.1", "ctu.0",
13233b46fa57SYoshihiro Kaneko				      "dvc.0", "dvc.1",
13243b46fa57SYoshihiro Kaneko				      "clk_a", "clk_b", "clk_c", "clk_i";
13253b46fa57SYoshihiro Kaneko			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
13263b46fa57SYoshihiro Kaneko			resets = <&cpg 1005>,
13273b46fa57SYoshihiro Kaneko				 <&cpg 1006>, <&cpg 1007>,
13283b46fa57SYoshihiro Kaneko				 <&cpg 1008>, <&cpg 1009>,
13293b46fa57SYoshihiro Kaneko				 <&cpg 1010>, <&cpg 1011>,
13303b46fa57SYoshihiro Kaneko				 <&cpg 1012>, <&cpg 1013>,
13313b46fa57SYoshihiro Kaneko				 <&cpg 1014>, <&cpg 1015>;
13323b46fa57SYoshihiro Kaneko			reset-names = "ssi-all",
13333b46fa57SYoshihiro Kaneko				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
13343b46fa57SYoshihiro Kaneko				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
13353b46fa57SYoshihiro Kaneko				      "ssi.1", "ssi.0";
13363b46fa57SYoshihiro Kaneko			status = "disabled";
13373b46fa57SYoshihiro Kaneko
1338ddd56410SYoshihiro Kaneko			rcar_sound,ctu {
1339ddd56410SYoshihiro Kaneko				ctu00: ctu-0 { };
1340ddd56410SYoshihiro Kaneko				ctu01: ctu-1 { };
1341ddd56410SYoshihiro Kaneko				ctu02: ctu-2 { };
1342ddd56410SYoshihiro Kaneko				ctu03: ctu-3 { };
1343ddd56410SYoshihiro Kaneko				ctu10: ctu-4 { };
1344ddd56410SYoshihiro Kaneko				ctu11: ctu-5 { };
1345ddd56410SYoshihiro Kaneko				ctu12: ctu-6 { };
1346ddd56410SYoshihiro Kaneko				ctu13: ctu-7 { };
1347ddd56410SYoshihiro Kaneko			};
1348ddd56410SYoshihiro Kaneko
13493b46fa57SYoshihiro Kaneko			rcar_sound,dvc {
13503b46fa57SYoshihiro Kaneko				dvc0: dvc-0 {
13513b46fa57SYoshihiro Kaneko					dmas = <&audma0 0xbc>;
13523b46fa57SYoshihiro Kaneko					dma-names = "tx";
13533b46fa57SYoshihiro Kaneko				};
13543b46fa57SYoshihiro Kaneko				dvc1: dvc-1 {
13553b46fa57SYoshihiro Kaneko					dmas = <&audma0 0xbe>;
13563b46fa57SYoshihiro Kaneko					dma-names = "tx";
13573b46fa57SYoshihiro Kaneko				};
13583b46fa57SYoshihiro Kaneko			};
13593b46fa57SYoshihiro Kaneko
13603b46fa57SYoshihiro Kaneko			rcar_sound,mix {
13613b46fa57SYoshihiro Kaneko				mix0: mix-0 { };
13623b46fa57SYoshihiro Kaneko				mix1: mix-1 { };
13633b46fa57SYoshihiro Kaneko			};
13643b46fa57SYoshihiro Kaneko
13653b46fa57SYoshihiro Kaneko			rcar_sound,src {
13663b46fa57SYoshihiro Kaneko				src0: src-0 {
13673b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
13683b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x85>, <&audma0 0x9a>;
13693b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13703b46fa57SYoshihiro Kaneko				};
13713b46fa57SYoshihiro Kaneko				src1: src-1 {
13723b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
13733b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x87>, <&audma0 0x9c>;
13743b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13753b46fa57SYoshihiro Kaneko				};
13763b46fa57SYoshihiro Kaneko				src2: src-2 {
13773b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
13783b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x89>, <&audma0 0x9e>;
13793b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13803b46fa57SYoshihiro Kaneko				};
13813b46fa57SYoshihiro Kaneko				src3: src-3 {
13823b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
13833b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x8b>, <&audma0 0xa0>;
13843b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13853b46fa57SYoshihiro Kaneko				};
13863b46fa57SYoshihiro Kaneko				src4: src-4 {
13873b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
13883b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x8d>, <&audma0 0xb0>;
13893b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13903b46fa57SYoshihiro Kaneko				};
13913b46fa57SYoshihiro Kaneko				src5: src-5 {
13923b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
13933b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x8f>, <&audma0 0xb2>;
13943b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
13953b46fa57SYoshihiro Kaneko				};
13963b46fa57SYoshihiro Kaneko				src6: src-6 {
13973b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
13983b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x91>, <&audma0 0xb4>;
13993b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
14003b46fa57SYoshihiro Kaneko				};
14013b46fa57SYoshihiro Kaneko				src7: src-7 {
14023b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
14033b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x93>, <&audma0 0xb6>;
14043b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
14053b46fa57SYoshihiro Kaneko				};
14063b46fa57SYoshihiro Kaneko				src8: src-8 {
14073b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
14083b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x95>, <&audma0 0xb8>;
14093b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
14103b46fa57SYoshihiro Kaneko				};
14113b46fa57SYoshihiro Kaneko				src9: src-9 {
14123b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
14133b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x97>, <&audma0 0xba>;
14143b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx";
14153b46fa57SYoshihiro Kaneko				};
14163b46fa57SYoshihiro Kaneko			};
14173b46fa57SYoshihiro Kaneko
14183b46fa57SYoshihiro Kaneko			rcar_sound,ssi {
14193b46fa57SYoshihiro Kaneko				ssi0: ssi-0 {
14203b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
14213b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x01>, <&audma0 0x02>,
14223b46fa57SYoshihiro Kaneko					       <&audma0 0x15>, <&audma0 0x16>;
14233b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14243b46fa57SYoshihiro Kaneko				};
14253b46fa57SYoshihiro Kaneko				ssi1: ssi-1 {
14263b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
14273b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x03>, <&audma0 0x04>,
14283b46fa57SYoshihiro Kaneko					       <&audma0 0x49>, <&audma0 0x4a>;
14293b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14303b46fa57SYoshihiro Kaneko				};
14313b46fa57SYoshihiro Kaneko				ssi2: ssi-2 {
14323b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
14333b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x05>, <&audma0 0x06>,
14343b46fa57SYoshihiro Kaneko					       <&audma0 0x63>, <&audma0 0x64>;
14353b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14363b46fa57SYoshihiro Kaneko				};
14373b46fa57SYoshihiro Kaneko				ssi3: ssi-3 {
14383b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
14393b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x07>, <&audma0 0x08>,
14403b46fa57SYoshihiro Kaneko					       <&audma0 0x6f>, <&audma0 0x70>;
14413b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14423b46fa57SYoshihiro Kaneko				};
14433b46fa57SYoshihiro Kaneko				ssi4: ssi-4 {
14443b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
14453b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x09>, <&audma0 0x0a>,
14463b46fa57SYoshihiro Kaneko					       <&audma0 0x71>, <&audma0 0x72>;
14473b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14483b46fa57SYoshihiro Kaneko				};
14493b46fa57SYoshihiro Kaneko				ssi5: ssi-5 {
14503b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
14513b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x0b>, <&audma0 0x0c>,
14523b46fa57SYoshihiro Kaneko					       <&audma0 0x73>, <&audma0 0x74>;
14533b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14543b46fa57SYoshihiro Kaneko				};
14553b46fa57SYoshihiro Kaneko				ssi6: ssi-6 {
14563b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
14573b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x0d>, <&audma0 0x0e>,
14583b46fa57SYoshihiro Kaneko					       <&audma0 0x75>, <&audma0 0x76>;
14593b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14603b46fa57SYoshihiro Kaneko				};
14613b46fa57SYoshihiro Kaneko				ssi7: ssi-7 {
14623b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
14633b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x0f>, <&audma0 0x10>,
14643b46fa57SYoshihiro Kaneko					       <&audma0 0x79>, <&audma0 0x7a>;
14653b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14663b46fa57SYoshihiro Kaneko				};
14673b46fa57SYoshihiro Kaneko				ssi8: ssi-8 {
14683b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
14693b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x11>, <&audma0 0x12>,
14703b46fa57SYoshihiro Kaneko					       <&audma0 0x7b>, <&audma0 0x7c>;
14713b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14723b46fa57SYoshihiro Kaneko				};
14733b46fa57SYoshihiro Kaneko				ssi9: ssi-9 {
14743b46fa57SYoshihiro Kaneko					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
14753b46fa57SYoshihiro Kaneko					dmas = <&audma0 0x13>, <&audma0 0x14>,
14763b46fa57SYoshihiro Kaneko					       <&audma0 0x7d>, <&audma0 0x7e>;
14773b46fa57SYoshihiro Kaneko					dma-names = "rx", "tx", "rxu", "txu";
14783b46fa57SYoshihiro Kaneko				};
14793b46fa57SYoshihiro Kaneko			};
14803b46fa57SYoshihiro Kaneko		};
14813b46fa57SYoshihiro Kaneko
14823b46fa57SYoshihiro Kaneko		audma0: dma-controller@ec700000 {
14833b46fa57SYoshihiro Kaneko			compatible = "renesas,dmac-r8a77990",
14843b46fa57SYoshihiro Kaneko				     "renesas,rcar-dmac";
14853b46fa57SYoshihiro Kaneko			reg = <0 0xec700000 0 0x10000>;
14860aab5b91SGeert Uytterhoeven			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
14870aab5b91SGeert Uytterhoeven				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
14880aab5b91SGeert Uytterhoeven				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
14890aab5b91SGeert Uytterhoeven				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
14900aab5b91SGeert Uytterhoeven				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
14910aab5b91SGeert Uytterhoeven				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
14920aab5b91SGeert Uytterhoeven				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
14930aab5b91SGeert Uytterhoeven				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
14940aab5b91SGeert Uytterhoeven				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
14950aab5b91SGeert Uytterhoeven				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
14960aab5b91SGeert Uytterhoeven				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
14970aab5b91SGeert Uytterhoeven				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
14980aab5b91SGeert Uytterhoeven				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
14990aab5b91SGeert Uytterhoeven				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
15000aab5b91SGeert Uytterhoeven				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
15010aab5b91SGeert Uytterhoeven				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
15020aab5b91SGeert Uytterhoeven				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
15033b46fa57SYoshihiro Kaneko			interrupt-names = "error",
15043b46fa57SYoshihiro Kaneko					"ch0", "ch1", "ch2", "ch3",
15053b46fa57SYoshihiro Kaneko					"ch4", "ch5", "ch6", "ch7",
15063b46fa57SYoshihiro Kaneko					"ch8", "ch9", "ch10", "ch11",
15073b46fa57SYoshihiro Kaneko					"ch12", "ch13", "ch14", "ch15";
15083b46fa57SYoshihiro Kaneko			clocks = <&cpg CPG_MOD 502>;
15093b46fa57SYoshihiro Kaneko			clock-names = "fck";
15103b46fa57SYoshihiro Kaneko			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
15113b46fa57SYoshihiro Kaneko			resets = <&cpg 502>;
15123b46fa57SYoshihiro Kaneko			#dma-cells = <1>;
15133b46fa57SYoshihiro Kaneko			dma-channels = <16>;
15143b46fa57SYoshihiro Kaneko			iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>,
15153b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 2>, <&ipmmu_mp 3>,
15163b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 4>, <&ipmmu_mp 5>,
15173b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 6>, <&ipmmu_mp 7>,
15183b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 8>, <&ipmmu_mp 9>,
15193b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 10>, <&ipmmu_mp 11>,
15203b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 12>, <&ipmmu_mp 13>,
15213b46fa57SYoshihiro Kaneko				 <&ipmmu_mp 14>, <&ipmmu_mp 15>;
15223b46fa57SYoshihiro Kaneko		};
15233b46fa57SYoshihiro Kaneko
1524fe1bc94aSYoshihiro Shimoda		xhci0: usb@ee000000 {
1525fe1bc94aSYoshihiro Shimoda			compatible = "renesas,xhci-r8a77990",
1526fe1bc94aSYoshihiro Shimoda				     "renesas,rcar-gen3-xhci";
1527fe1bc94aSYoshihiro Shimoda			reg = <0 0xee000000 0 0xc00>;
1528fe1bc94aSYoshihiro Shimoda			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1529fe1bc94aSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 328>;
1530fe1bc94aSYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1531fe1bc94aSYoshihiro Shimoda			resets = <&cpg 328>;
1532fe1bc94aSYoshihiro Shimoda			status = "disabled";
1533fe1bc94aSYoshihiro Shimoda		};
1534fe1bc94aSYoshihiro Shimoda
15358dae1d2bSYoshihiro Shimoda		usb3_peri0: usb@ee020000 {
15368dae1d2bSYoshihiro Shimoda			compatible = "renesas,r8a77990-usb3-peri",
15378dae1d2bSYoshihiro Shimoda				     "renesas,rcar-gen3-usb3-peri";
15388dae1d2bSYoshihiro Shimoda			reg = <0 0xee020000 0 0x400>;
15398dae1d2bSYoshihiro Shimoda			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
15408dae1d2bSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 328>;
15418dae1d2bSYoshihiro Shimoda			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
15428dae1d2bSYoshihiro Shimoda			resets = <&cpg 328>;
15438dae1d2bSYoshihiro Shimoda			status = "disabled";
15448dae1d2bSYoshihiro Shimoda		};
15458dae1d2bSYoshihiro Shimoda
15466dd72b4dSYoshihiro Shimoda		ohci0: usb@ee080000 {
15476dd72b4dSYoshihiro Shimoda			compatible = "generic-ohci";
15486dd72b4dSYoshihiro Shimoda			reg = <0 0xee080000 0 0x100>;
15496dd72b4dSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1550737e05bfSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
15517794bd7eSYoshihiro Shimoda			phys = <&usb2_phy0 1>;
15526dd72b4dSYoshihiro Shimoda			phy-names = "usb";
155383e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1554737e05bfSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
15556dd72b4dSYoshihiro Shimoda			status = "disabled";
15566dd72b4dSYoshihiro Shimoda		};
15576dd72b4dSYoshihiro Shimoda
15586dd72b4dSYoshihiro Shimoda		ehci0: usb@ee080100 {
15596dd72b4dSYoshihiro Shimoda			compatible = "generic-ehci";
15606dd72b4dSYoshihiro Shimoda			reg = <0 0xee080100 0 0x100>;
15616dd72b4dSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1562737e05bfSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
15637794bd7eSYoshihiro Shimoda			phys = <&usb2_phy0 2>;
15646dd72b4dSYoshihiro Shimoda			phy-names = "usb";
15656dd72b4dSYoshihiro Shimoda			companion = <&ohci0>;
156683e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1567737e05bfSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
15686dd72b4dSYoshihiro Shimoda			status = "disabled";
15696dd72b4dSYoshihiro Shimoda		};
15706dd72b4dSYoshihiro Shimoda
15716dd72b4dSYoshihiro Shimoda		usb2_phy0: usb-phy@ee080200 {
15726dd72b4dSYoshihiro Shimoda			compatible = "renesas,usb2-phy-r8a77990",
15736dd72b4dSYoshihiro Shimoda				     "renesas,rcar-gen3-usb2-phy";
15746dd72b4dSYoshihiro Shimoda			reg = <0 0xee080200 0 0x700>;
15756dd72b4dSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1576737e05bfSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
157783e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1578737e05bfSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
15797794bd7eSYoshihiro Shimoda			#phy-cells = <1>;
15806dd72b4dSYoshihiro Shimoda			status = "disabled";
15816dd72b4dSYoshihiro Shimoda		};
15826dd72b4dSYoshihiro Shimoda
15839aa3558aSTakeshi Kihara		sdhi0: sd@ee100000 {
15849aa3558aSTakeshi Kihara			compatible = "renesas,sdhi-r8a77990",
15859aa3558aSTakeshi Kihara				     "renesas,rcar-gen3-sdhi";
15869aa3558aSTakeshi Kihara			reg = <0 0xee100000 0 0x2000>;
15879aa3558aSTakeshi Kihara			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
15889aa3558aSTakeshi Kihara			clocks = <&cpg CPG_MOD 314>;
15899aa3558aSTakeshi Kihara			max-frequency = <200000000>;
15909aa3558aSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
15919aa3558aSTakeshi Kihara			resets = <&cpg 314>;
15928292f5ebSYoshihiro Shimoda			iommus = <&ipmmu_ds1 32>;
15939aa3558aSTakeshi Kihara			status = "disabled";
15949aa3558aSTakeshi Kihara		};
15959aa3558aSTakeshi Kihara
15969aa3558aSTakeshi Kihara		sdhi1: sd@ee120000 {
15979aa3558aSTakeshi Kihara			compatible = "renesas,sdhi-r8a77990",
15989aa3558aSTakeshi Kihara				     "renesas,rcar-gen3-sdhi";
15999aa3558aSTakeshi Kihara			reg = <0 0xee120000 0 0x2000>;
16009aa3558aSTakeshi Kihara			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
16019aa3558aSTakeshi Kihara			clocks = <&cpg CPG_MOD 313>;
16029aa3558aSTakeshi Kihara			max-frequency = <200000000>;
16039aa3558aSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
16049aa3558aSTakeshi Kihara			resets = <&cpg 313>;
16058292f5ebSYoshihiro Shimoda			iommus = <&ipmmu_ds1 33>;
16069aa3558aSTakeshi Kihara			status = "disabled";
16079aa3558aSTakeshi Kihara		};
16089aa3558aSTakeshi Kihara
16099aa3558aSTakeshi Kihara		sdhi3: sd@ee160000 {
16109aa3558aSTakeshi Kihara			compatible = "renesas,sdhi-r8a77990",
16119aa3558aSTakeshi Kihara				     "renesas,rcar-gen3-sdhi";
16129aa3558aSTakeshi Kihara			reg = <0 0xee160000 0 0x2000>;
16139aa3558aSTakeshi Kihara			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
16149aa3558aSTakeshi Kihara			clocks = <&cpg CPG_MOD 311>;
16159aa3558aSTakeshi Kihara			max-frequency = <200000000>;
16169aa3558aSTakeshi Kihara			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
16179aa3558aSTakeshi Kihara			resets = <&cpg 311>;
16188292f5ebSYoshihiro Shimoda			iommus = <&ipmmu_ds1 35>;
16199aa3558aSTakeshi Kihara			status = "disabled";
16209aa3558aSTakeshi Kihara		};
16219aa3558aSTakeshi Kihara
1622f37a7767SYoshihiro Shimoda		gic: interrupt-controller@f1010000 {
1623f37a7767SYoshihiro Shimoda			compatible = "arm,gic-400";
1624f37a7767SYoshihiro Shimoda			#interrupt-cells = <3>;
1625f37a7767SYoshihiro Shimoda			#address-cells = <0>;
1626f37a7767SYoshihiro Shimoda			interrupt-controller;
1627f37a7767SYoshihiro Shimoda			reg = <0x0 0xf1010000 0 0x1000>,
1628f37a7767SYoshihiro Shimoda			      <0x0 0xf1020000 0 0x20000>,
1629f37a7767SYoshihiro Shimoda			      <0x0 0xf1040000 0 0x20000>,
1630f37a7767SYoshihiro Shimoda			      <0x0 0xf1060000 0 0x20000>;
1631f37a7767SYoshihiro Shimoda			interrupts = <GIC_PPI 9
16327085f5d9SGeert Uytterhoeven					(GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
1633f37a7767SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 408>;
1634f37a7767SYoshihiro Shimoda			clock-names = "clk";
163583e7d2ecSGeert Uytterhoeven			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1636f37a7767SYoshihiro Shimoda			resets = <&cpg 408>;
1637f37a7767SYoshihiro Shimoda		};
1638f37a7767SYoshihiro Shimoda
163900323335SSimon Horman		pciec0: pcie@fe000000 {
164000323335SSimon Horman			compatible = "renesas,pcie-r8a77990",
164100323335SSimon Horman				     "renesas,pcie-rcar-gen3";
164200323335SSimon Horman			reg = <0 0xfe000000 0 0x80000>;
164300323335SSimon Horman			#address-cells = <3>;
164400323335SSimon Horman			#size-cells = <2>;
164500323335SSimon Horman			bus-range = <0x00 0xff>;
164600323335SSimon Horman			device_type = "pci";
16479504a9f2SGeert Uytterhoeven			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
16489504a9f2SGeert Uytterhoeven				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
16499504a9f2SGeert Uytterhoeven				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
16509504a9f2SGeert Uytterhoeven				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
165100323335SSimon Horman			/* Map all possible DDR as inbound ranges */
165200323335SSimon Horman			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
165300323335SSimon Horman			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
165400323335SSimon Horman				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
165500323335SSimon Horman				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
165600323335SSimon Horman			#interrupt-cells = <1>;
165700323335SSimon Horman			interrupt-map-mask = <0 0 0 0>;
165800323335SSimon Horman			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
165900323335SSimon Horman			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
166000323335SSimon Horman			clock-names = "pcie", "pcie_bus";
166100323335SSimon Horman			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
166200323335SSimon Horman			resets = <&cpg 319>;
166300323335SSimon Horman			status = "disabled";
166400323335SSimon Horman		};
166500323335SSimon Horman
166613ee2bfcSLaurent Pinchart		vspb0: vsp@fe960000 {
166713ee2bfcSLaurent Pinchart			compatible = "renesas,vsp2";
166813ee2bfcSLaurent Pinchart			reg = <0 0xfe960000 0 0x8000>;
166913ee2bfcSLaurent Pinchart			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
167013ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 626>;
167113ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
167213ee2bfcSLaurent Pinchart			resets = <&cpg 626>;
167313ee2bfcSLaurent Pinchart			renesas,fcp = <&fcpvb0>;
167413ee2bfcSLaurent Pinchart		};
167513ee2bfcSLaurent Pinchart
167613ee2bfcSLaurent Pinchart		fcpvb0: fcp@fe96f000 {
167713ee2bfcSLaurent Pinchart			compatible = "renesas,fcpv";
167813ee2bfcSLaurent Pinchart			reg = <0 0xfe96f000 0 0x200>;
167913ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 607>;
168013ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
168113ee2bfcSLaurent Pinchart			resets = <&cpg 607>;
168213ee2bfcSLaurent Pinchart			iommus = <&ipmmu_vp0 5>;
168313ee2bfcSLaurent Pinchart		};
168413ee2bfcSLaurent Pinchart
168513ee2bfcSLaurent Pinchart		vspi0: vsp@fe9a0000 {
168613ee2bfcSLaurent Pinchart			compatible = "renesas,vsp2";
168713ee2bfcSLaurent Pinchart			reg = <0 0xfe9a0000 0 0x8000>;
168813ee2bfcSLaurent Pinchart			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
168913ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 631>;
169013ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
169113ee2bfcSLaurent Pinchart			resets = <&cpg 631>;
169213ee2bfcSLaurent Pinchart			renesas,fcp = <&fcpvi0>;
169313ee2bfcSLaurent Pinchart		};
169413ee2bfcSLaurent Pinchart
169513ee2bfcSLaurent Pinchart		fcpvi0: fcp@fe9af000 {
169613ee2bfcSLaurent Pinchart			compatible = "renesas,fcpv";
169713ee2bfcSLaurent Pinchart			reg = <0 0xfe9af000 0 0x200>;
169813ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 611>;
169913ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
170013ee2bfcSLaurent Pinchart			resets = <&cpg 611>;
170113ee2bfcSLaurent Pinchart			iommus = <&ipmmu_vp0 8>;
170213ee2bfcSLaurent Pinchart		};
170313ee2bfcSLaurent Pinchart
170413ee2bfcSLaurent Pinchart		vspd0: vsp@fea20000 {
170513ee2bfcSLaurent Pinchart			compatible = "renesas,vsp2";
170613ee2bfcSLaurent Pinchart			reg = <0 0xfea20000 0 0x7000>;
170713ee2bfcSLaurent Pinchart			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
170813ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 623>;
170913ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
171013ee2bfcSLaurent Pinchart			resets = <&cpg 623>;
171113ee2bfcSLaurent Pinchart			renesas,fcp = <&fcpvd0>;
171213ee2bfcSLaurent Pinchart		};
171313ee2bfcSLaurent Pinchart
171413ee2bfcSLaurent Pinchart		fcpvd0: fcp@fea27000 {
171513ee2bfcSLaurent Pinchart			compatible = "renesas,fcpv";
171613ee2bfcSLaurent Pinchart			reg = <0 0xfea27000 0 0x200>;
171713ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 603>;
171813ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
171913ee2bfcSLaurent Pinchart			resets = <&cpg 603>;
172013ee2bfcSLaurent Pinchart			iommus = <&ipmmu_vi0 8>;
172113ee2bfcSLaurent Pinchart		};
172213ee2bfcSLaurent Pinchart
172313ee2bfcSLaurent Pinchart		vspd1: vsp@fea28000 {
172413ee2bfcSLaurent Pinchart			compatible = "renesas,vsp2";
172513ee2bfcSLaurent Pinchart			reg = <0 0xfea28000 0 0x7000>;
172613ee2bfcSLaurent Pinchart			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
172713ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 622>;
172813ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
172913ee2bfcSLaurent Pinchart			resets = <&cpg 622>;
173013ee2bfcSLaurent Pinchart			renesas,fcp = <&fcpvd1>;
173113ee2bfcSLaurent Pinchart		};
173213ee2bfcSLaurent Pinchart
173313ee2bfcSLaurent Pinchart		fcpvd1: fcp@fea2f000 {
173413ee2bfcSLaurent Pinchart			compatible = "renesas,fcpv";
173513ee2bfcSLaurent Pinchart			reg = <0 0xfea2f000 0 0x200>;
173613ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 602>;
173713ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
173813ee2bfcSLaurent Pinchart			resets = <&cpg 602>;
173913ee2bfcSLaurent Pinchart			iommus = <&ipmmu_vi0 9>;
174013ee2bfcSLaurent Pinchart		};
174113ee2bfcSLaurent Pinchart
1742948c59ddSJacopo Mondi		cmm0: cmm@fea40000 {
1743948c59ddSJacopo Mondi			compatible = "renesas,r8a77990-cmm",
1744948c59ddSJacopo Mondi				     "renesas,rcar-gen3-cmm";
1745948c59ddSJacopo Mondi			reg = <0 0xfea40000 0 0x1000>;
1746948c59ddSJacopo Mondi			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1747948c59ddSJacopo Mondi			clocks = <&cpg CPG_MOD 711>;
1748948c59ddSJacopo Mondi			resets = <&cpg 711>;
1749948c59ddSJacopo Mondi		};
1750948c59ddSJacopo Mondi
1751948c59ddSJacopo Mondi		cmm1: cmm@fea50000 {
1752948c59ddSJacopo Mondi			compatible = "renesas,r8a77990-cmm",
1753948c59ddSJacopo Mondi				     "renesas,rcar-gen3-cmm";
1754948c59ddSJacopo Mondi			reg = <0 0xfea50000 0 0x1000>;
1755948c59ddSJacopo Mondi			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1756948c59ddSJacopo Mondi			clocks = <&cpg CPG_MOD 710>;
1757948c59ddSJacopo Mondi			resets = <&cpg 710>;
1758948c59ddSJacopo Mondi		};
1759948c59ddSJacopo Mondi
1760ec70407aSKoji Matsuoka		csi40: csi2@feaa0000 {
1761af965ba3SNiklas Söderlund			compatible = "renesas,r8a77990-csi2";
1762ec70407aSKoji Matsuoka			reg = <0 0xfeaa0000 0 0x10000>;
1763ec70407aSKoji Matsuoka			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1764ec70407aSKoji Matsuoka			clocks = <&cpg CPG_MOD 716>;
1765ec70407aSKoji Matsuoka			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
1766ec70407aSKoji Matsuoka			resets = <&cpg 716>;
1767ec70407aSKoji Matsuoka			status = "disabled";
1768ec70407aSKoji Matsuoka
1769ec70407aSKoji Matsuoka			ports {
1770ec70407aSKoji Matsuoka				#address-cells = <1>;
1771ec70407aSKoji Matsuoka				#size-cells = <0>;
1772ec70407aSKoji Matsuoka
1773ec70407aSKoji Matsuoka				port@1 {
1774ec70407aSKoji Matsuoka					#address-cells = <1>;
1775ec70407aSKoji Matsuoka					#size-cells = <0>;
1776ec70407aSKoji Matsuoka
1777ec70407aSKoji Matsuoka					reg = <1>;
1778ec70407aSKoji Matsuoka
1779ec70407aSKoji Matsuoka					csi40vin4: endpoint@0 {
1780ec70407aSKoji Matsuoka						reg = <0>;
1781ec70407aSKoji Matsuoka						remote-endpoint = <&vin4csi40>;
1782ec70407aSKoji Matsuoka					};
1783ec70407aSKoji Matsuoka					csi40vin5: endpoint@1 {
1784ec70407aSKoji Matsuoka						reg = <1>;
1785ec70407aSKoji Matsuoka						remote-endpoint = <&vin5csi40>;
1786ec70407aSKoji Matsuoka					};
1787ec70407aSKoji Matsuoka				};
1788ec70407aSKoji Matsuoka			};
1789ec70407aSKoji Matsuoka		};
1790ec70407aSKoji Matsuoka
179113ee2bfcSLaurent Pinchart		du: display@feb00000 {
179213ee2bfcSLaurent Pinchart			compatible = "renesas,du-r8a77990";
179306585ed3STakeshi Kihara			reg = <0 0xfeb00000 0 0x40000>;
179413ee2bfcSLaurent Pinchart			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
179513ee2bfcSLaurent Pinchart				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
179613ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 724>,
179713ee2bfcSLaurent Pinchart				 <&cpg CPG_MOD 723>;
179813ee2bfcSLaurent Pinchart			clock-names = "du.0", "du.1";
17994193a392STakeshi Kihara			resets = <&cpg 724>;
18004193a392STakeshi Kihara			reset-names = "du.0";
1801948c59ddSJacopo Mondi
1802948c59ddSJacopo Mondi			renesas,cmms = <&cmm0>, <&cmm1>;
180303abfdd3SGeert Uytterhoeven			renesas,vsps = <&vspd0 0>, <&vspd1 0>;
1804948c59ddSJacopo Mondi
180513ee2bfcSLaurent Pinchart			status = "disabled";
180613ee2bfcSLaurent Pinchart
180713ee2bfcSLaurent Pinchart			ports {
180813ee2bfcSLaurent Pinchart				#address-cells = <1>;
180913ee2bfcSLaurent Pinchart				#size-cells = <0>;
181013ee2bfcSLaurent Pinchart
181113ee2bfcSLaurent Pinchart				port@0 {
181213ee2bfcSLaurent Pinchart					reg = <0>;
181313ee2bfcSLaurent Pinchart					du_out_rgb: endpoint {
181413ee2bfcSLaurent Pinchart					};
181513ee2bfcSLaurent Pinchart				};
181613ee2bfcSLaurent Pinchart
181713ee2bfcSLaurent Pinchart				port@1 {
181813ee2bfcSLaurent Pinchart					reg = <1>;
181913ee2bfcSLaurent Pinchart					du_out_lvds0: endpoint {
182013ee2bfcSLaurent Pinchart						remote-endpoint = <&lvds0_in>;
182113ee2bfcSLaurent Pinchart					};
182213ee2bfcSLaurent Pinchart				};
182313ee2bfcSLaurent Pinchart
182413ee2bfcSLaurent Pinchart				port@2 {
182513ee2bfcSLaurent Pinchart					reg = <2>;
182613ee2bfcSLaurent Pinchart					du_out_lvds1: endpoint {
182713ee2bfcSLaurent Pinchart						remote-endpoint = <&lvds1_in>;
182813ee2bfcSLaurent Pinchart					};
182913ee2bfcSLaurent Pinchart				};
183013ee2bfcSLaurent Pinchart			};
183113ee2bfcSLaurent Pinchart		};
183213ee2bfcSLaurent Pinchart
183313ee2bfcSLaurent Pinchart		lvds0: lvds-encoder@feb90000 {
183413ee2bfcSLaurent Pinchart			compatible = "renesas,r8a77990-lvds";
183513ee2bfcSLaurent Pinchart			reg = <0 0xfeb90000 0 0x20>;
183613ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 727>;
183713ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
183813ee2bfcSLaurent Pinchart			resets = <&cpg 727>;
183913ee2bfcSLaurent Pinchart			status = "disabled";
184013ee2bfcSLaurent Pinchart
184146f69d06SLaurent Pinchart			renesas,companion = <&lvds1>;
184246f69d06SLaurent Pinchart
184313ee2bfcSLaurent Pinchart			ports {
184413ee2bfcSLaurent Pinchart				#address-cells = <1>;
184513ee2bfcSLaurent Pinchart				#size-cells = <0>;
184613ee2bfcSLaurent Pinchart
184713ee2bfcSLaurent Pinchart				port@0 {
184813ee2bfcSLaurent Pinchart					reg = <0>;
184913ee2bfcSLaurent Pinchart					lvds0_in: endpoint {
185013ee2bfcSLaurent Pinchart						remote-endpoint = <&du_out_lvds0>;
185113ee2bfcSLaurent Pinchart					};
185213ee2bfcSLaurent Pinchart				};
185313ee2bfcSLaurent Pinchart
185413ee2bfcSLaurent Pinchart				port@1 {
185513ee2bfcSLaurent Pinchart					reg = <1>;
185613ee2bfcSLaurent Pinchart					lvds0_out: endpoint {
185713ee2bfcSLaurent Pinchart					};
185813ee2bfcSLaurent Pinchart				};
185913ee2bfcSLaurent Pinchart			};
186013ee2bfcSLaurent Pinchart		};
186113ee2bfcSLaurent Pinchart
186213ee2bfcSLaurent Pinchart		lvds1: lvds-encoder@feb90100 {
186313ee2bfcSLaurent Pinchart			compatible = "renesas,r8a77990-lvds";
186413ee2bfcSLaurent Pinchart			reg = <0 0xfeb90100 0 0x20>;
186513ee2bfcSLaurent Pinchart			clocks = <&cpg CPG_MOD 727>;
186613ee2bfcSLaurent Pinchart			power-domains = <&sysc R8A77990_PD_ALWAYS_ON>;
186713ee2bfcSLaurent Pinchart			resets = <&cpg 726>;
186813ee2bfcSLaurent Pinchart			status = "disabled";
186913ee2bfcSLaurent Pinchart
187013ee2bfcSLaurent Pinchart			ports {
187113ee2bfcSLaurent Pinchart				#address-cells = <1>;
187213ee2bfcSLaurent Pinchart				#size-cells = <0>;
187313ee2bfcSLaurent Pinchart
187413ee2bfcSLaurent Pinchart				port@0 {
187513ee2bfcSLaurent Pinchart					reg = <0>;
187613ee2bfcSLaurent Pinchart					lvds1_in: endpoint {
187713ee2bfcSLaurent Pinchart						remote-endpoint = <&du_out_lvds1>;
187813ee2bfcSLaurent Pinchart					};
187913ee2bfcSLaurent Pinchart				};
188013ee2bfcSLaurent Pinchart
188113ee2bfcSLaurent Pinchart				port@1 {
188213ee2bfcSLaurent Pinchart					reg = <1>;
188313ee2bfcSLaurent Pinchart					lvds1_out: endpoint {
188413ee2bfcSLaurent Pinchart					};
188513ee2bfcSLaurent Pinchart				};
188613ee2bfcSLaurent Pinchart			};
188713ee2bfcSLaurent Pinchart		};
188813ee2bfcSLaurent Pinchart
1889f37a7767SYoshihiro Shimoda		prr: chipid@fff00044 {
1890f37a7767SYoshihiro Shimoda			compatible = "renesas,prr";
1891f37a7767SYoshihiro Shimoda			reg = <0 0xfff00044 0 4>;
1892f37a7767SYoshihiro Shimoda		};
1893f37a7767SYoshihiro Shimoda	};
1894f37a7767SYoshihiro Shimoda
18958f1ee2a1SYoshihiro Kaneko	thermal-zones {
18968f1ee2a1SYoshihiro Kaneko		cpu-thermal {
18978f1ee2a1SYoshihiro Kaneko			polling-delay-passive = <250>;
18988fa7d18fSDien Pham			polling-delay = <0>;
18998fa7d18fSDien Pham			thermal-sensors = <&thermal 0>;
19008fa7d18fSDien Pham			sustainable-power = <717>;
19018f1ee2a1SYoshihiro Kaneko
19028f1ee2a1SYoshihiro Kaneko			cooling-maps {
19038fa7d18fSDien Pham				map0 {
19048fa7d18fSDien Pham					trip = <&target>;
19058fa7d18fSDien Pham					cooling-device = <&a53_0 0 2>;
19068fa7d18fSDien Pham					contribution = <1024>;
19078fa7d18fSDien Pham				};
19088f1ee2a1SYoshihiro Kaneko			};
1909ddd56410SYoshihiro Kaneko
1910ddd56410SYoshihiro Kaneko			trips {
1911ddd56410SYoshihiro Kaneko				sensor1_crit: sensor1-crit {
1912ddd56410SYoshihiro Kaneko					temperature = <120000>;
1913ddd56410SYoshihiro Kaneko					hysteresis = <2000>;
1914ddd56410SYoshihiro Kaneko					type = "critical";
1915ddd56410SYoshihiro Kaneko				};
1916ddd56410SYoshihiro Kaneko
1917ddd56410SYoshihiro Kaneko				target: trip-point1 {
1918ddd56410SYoshihiro Kaneko					temperature = <100000>;
1919ddd56410SYoshihiro Kaneko					hysteresis = <2000>;
1920ddd56410SYoshihiro Kaneko					type = "passive";
1921ddd56410SYoshihiro Kaneko				};
1922ddd56410SYoshihiro Kaneko			};
19238f1ee2a1SYoshihiro Kaneko		};
19248f1ee2a1SYoshihiro Kaneko	};
19258f1ee2a1SYoshihiro Kaneko
1926f37a7767SYoshihiro Shimoda	timer {
1927f37a7767SYoshihiro Shimoda		compatible = "arm,armv8-timer";
19287085f5d9SGeert Uytterhoeven		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
19297085f5d9SGeert Uytterhoeven				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
19307085f5d9SGeert Uytterhoeven				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
19317085f5d9SGeert Uytterhoeven				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
1932f37a7767SYoshihiro Shimoda	};
1933f37a7767SYoshihiro Shimoda};
1934