1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 52327d1f32SMarek Vasut can_clk: can { 53327d1f32SMarek Vasut compatible = "fixed-clock"; 54327d1f32SMarek Vasut #clock-cells = <0>; 55327d1f32SMarek Vasut clock-frequency = <0>; 56327d1f32SMarek Vasut }; 57327d1f32SMarek Vasut 58dd7188ebSTakeshi Kihara cluster1_opp: opp_table10 { 59dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 60dd7188ebSTakeshi Kihara opp-shared; 61dd7188ebSTakeshi Kihara opp-800000000 { 62dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 63dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 64dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 65dd7188ebSTakeshi Kihara }; 66dd7188ebSTakeshi Kihara opp-1000000000 { 67dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 68dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 69dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 70dd7188ebSTakeshi Kihara }; 71dd7188ebSTakeshi Kihara opp-1200000000 { 72dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 73dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 74dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 75dd7188ebSTakeshi Kihara opp-suspend; 76dd7188ebSTakeshi Kihara }; 77dd7188ebSTakeshi Kihara }; 78dd7188ebSTakeshi Kihara 79f37a7767SYoshihiro Shimoda cpus { 80f37a7767SYoshihiro Shimoda #address-cells = <1>; 81f37a7767SYoshihiro Shimoda #size-cells = <0>; 82f37a7767SYoshihiro Shimoda 83f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <0>; 86f37a7767SYoshihiro Shimoda device_type = "cpu"; 87*8fa7d18fSDien Pham #cooling-cells = <2>; 8883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 89f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 90f37a7767SYoshihiro Shimoda enable-method = "psci"; 91dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 92dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 93f37a7767SYoshihiro Shimoda }; 94f37a7767SYoshihiro Shimoda 957085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 9631af04cdSRob Herring compatible = "arm,cortex-a53"; 977085f5d9SGeert Uytterhoeven reg = <1>; 987085f5d9SGeert Uytterhoeven device_type = "cpu"; 9983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 1007085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 1017085f5d9SGeert Uytterhoeven enable-method = "psci"; 102dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 103dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 1047085f5d9SGeert Uytterhoeven }; 1057085f5d9SGeert Uytterhoeven 106de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 107f37a7767SYoshihiro Shimoda compatible = "cache"; 10883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 109f37a7767SYoshihiro Shimoda cache-unified; 110f37a7767SYoshihiro Shimoda cache-level = <2>; 111f37a7767SYoshihiro Shimoda }; 112f37a7767SYoshihiro Shimoda }; 113f37a7767SYoshihiro Shimoda 114f37a7767SYoshihiro Shimoda extal_clk: extal { 115f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 116f37a7767SYoshihiro Shimoda #clock-cells = <0>; 117f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 118f37a7767SYoshihiro Shimoda clock-frequency = <0>; 119f37a7767SYoshihiro Shimoda }; 120f37a7767SYoshihiro Shimoda 121ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 122ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 123ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 124ba3ac35bSTakeshi Kihara #clock-cells = <0>; 125ba3ac35bSTakeshi Kihara clock-frequency = <0>; 126ba3ac35bSTakeshi Kihara }; 127ba3ac35bSTakeshi Kihara 128f37a7767SYoshihiro Shimoda pmu_a53 { 129f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1307085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1317085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1327085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 133f37a7767SYoshihiro Shimoda }; 134f37a7767SYoshihiro Shimoda 135f37a7767SYoshihiro Shimoda psci { 136bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 137f37a7767SYoshihiro Shimoda method = "smc"; 138f37a7767SYoshihiro Shimoda }; 139f37a7767SYoshihiro Shimoda 140103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 141103db9b5STakeshi Kihara scif_clk: scif { 142103db9b5STakeshi Kihara compatible = "fixed-clock"; 143103db9b5STakeshi Kihara #clock-cells = <0>; 144103db9b5STakeshi Kihara clock-frequency = <0>; 145103db9b5STakeshi Kihara }; 146103db9b5STakeshi Kihara 147f37a7767SYoshihiro Shimoda soc: soc { 148f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 149f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 150f37a7767SYoshihiro Shimoda #address-cells = <2>; 151f37a7767SYoshihiro Shimoda #size-cells = <2>; 152f37a7767SYoshihiro Shimoda ranges; 153f37a7767SYoshihiro Shimoda 154eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 155eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 156eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 157eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 158eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 15983e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 160eb614d94STakeshi Kihara resets = <&cpg 402>; 161eb614d94STakeshi Kihara status = "disabled"; 162eb614d94STakeshi Kihara }; 163eb614d94STakeshi Kihara 1640d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1650d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1660d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1670d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1680d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1690d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1700d292de1SYoshihiro Shimoda gpio-controller; 1710d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1720d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1730d292de1SYoshihiro Shimoda interrupt-controller; 1740d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 17583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1760d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1770d292de1SYoshihiro Shimoda }; 1780d292de1SYoshihiro Shimoda 1790d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1800d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1810d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1820d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1830d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1840d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1850d292de1SYoshihiro Shimoda gpio-controller; 1860d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 1870d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1880d292de1SYoshihiro Shimoda interrupt-controller; 1890d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 19083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1910d292de1SYoshihiro Shimoda resets = <&cpg 911>; 1920d292de1SYoshihiro Shimoda }; 1930d292de1SYoshihiro Shimoda 1940d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 1950d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1960d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1970d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 1980d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 1990d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2000d292de1SYoshihiro Shimoda gpio-controller; 2010d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2020d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2030d292de1SYoshihiro Shimoda interrupt-controller; 2040d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 20583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2060d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2070d292de1SYoshihiro Shimoda }; 2080d292de1SYoshihiro Shimoda 2090d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2100d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2110d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2120d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2130d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2140d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2150d292de1SYoshihiro Shimoda gpio-controller; 2160d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2170d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2180d292de1SYoshihiro Shimoda interrupt-controller; 2190d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 22083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2210d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2220d292de1SYoshihiro Shimoda }; 2230d292de1SYoshihiro Shimoda 2240d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2250d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2260d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2270d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2280d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2290d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2300d292de1SYoshihiro Shimoda gpio-controller; 2310d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2320d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2330d292de1SYoshihiro Shimoda interrupt-controller; 2340d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 23583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2360d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2370d292de1SYoshihiro Shimoda }; 2380d292de1SYoshihiro Shimoda 2390d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2400d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2410d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2420d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2430d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2440d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2450d292de1SYoshihiro Shimoda gpio-controller; 2460d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2470d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2480d292de1SYoshihiro Shimoda interrupt-controller; 2490d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 25083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2510d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2520d292de1SYoshihiro Shimoda }; 2530d292de1SYoshihiro Shimoda 2540d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2550d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2560d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2570d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2580d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2590d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2600d292de1SYoshihiro Shimoda gpio-controller; 2610d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2620d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2630d292de1SYoshihiro Shimoda interrupt-controller; 2640d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 26583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2660d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2670d292de1SYoshihiro Shimoda }; 2680d292de1SYoshihiro Shimoda 269d5d7134fSGeert Uytterhoeven pfc: pin-controller@e6060000 { 270d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 271d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 272d5d7134fSGeert Uytterhoeven }; 273d5d7134fSGeert Uytterhoeven 274d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 275d5d7134fSGeert Uytterhoeven #address-cells = <1>; 276d5d7134fSGeert Uytterhoeven #size-cells = <0>; 277d5d7134fSGeert Uytterhoeven compatible = "renesas,iic-r8a77990"; 278d5d7134fSGeert Uytterhoeven reg = <0 0xe60b0000 0 0x15>; 279d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 280d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 281d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 282d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 283d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 284d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 285d5d7134fSGeert Uytterhoeven status = "disabled"; 286d5d7134fSGeert Uytterhoeven }; 287d5d7134fSGeert Uytterhoeven 28828a5c61bSCao Van Dong cmt0: timer@e60f0000 { 28928a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 29028a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 29128a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 29228a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 29328a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 29428a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 29528a5c61bSCao Van Dong clock-names = "fck"; 29628a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 29728a5c61bSCao Van Dong resets = <&cpg 303>; 29828a5c61bSCao Van Dong status = "disabled"; 29928a5c61bSCao Van Dong }; 30028a5c61bSCao Van Dong 30128a5c61bSCao Van Dong cmt1: timer@e6130000 { 30228a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 30328a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 30428a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 30528a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 30628a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 30728a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 30828a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 30928a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 31028a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 31128a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 31228a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 31328a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 31428a5c61bSCao Van Dong clock-names = "fck"; 31528a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 31628a5c61bSCao Van Dong resets = <&cpg 302>; 31728a5c61bSCao Van Dong status = "disabled"; 31828a5c61bSCao Van Dong }; 31928a5c61bSCao Van Dong 32028a5c61bSCao Van Dong cmt2: timer@e6140000 { 32128a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 32228a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32328a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 32428a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 32528a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 32628a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 32728a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 32828a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 32928a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 33028a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 33128a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 33228a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 33328a5c61bSCao Van Dong clock-names = "fck"; 33428a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 33528a5c61bSCao Van Dong resets = <&cpg 301>; 33628a5c61bSCao Van Dong status = "disabled"; 33728a5c61bSCao Van Dong }; 33828a5c61bSCao Van Dong 33928a5c61bSCao Van Dong cmt3: timer@e6148000 { 34028a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 34128a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 34228a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 34328a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 34428a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 34528a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 34628a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 34728a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 34828a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 34928a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 35028a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 35128a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 35228a5c61bSCao Van Dong clock-names = "fck"; 35328a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35428a5c61bSCao Van Dong resets = <&cpg 300>; 35528a5c61bSCao Van Dong status = "disabled"; 35628a5c61bSCao Van Dong }; 35728a5c61bSCao Van Dong 358d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 359d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 360d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 361d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 362d5d7134fSGeert Uytterhoeven clock-names = "extal"; 363d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 364d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 365d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 366d5d7134fSGeert Uytterhoeven }; 367d5d7134fSGeert Uytterhoeven 368d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 369d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 370d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 371d5d7134fSGeert Uytterhoeven }; 372d5d7134fSGeert Uytterhoeven 373d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 374d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 375d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 376d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 377d5d7134fSGeert Uytterhoeven }; 378d5d7134fSGeert Uytterhoeven 379d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 380d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 381d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 382d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 383d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 384d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 385d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 386d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 387d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 388d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 389d5d7134fSGeert Uytterhoeven }; 390d5d7134fSGeert Uytterhoeven 391d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 392d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 393d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 394d5d7134fSGeert Uytterhoeven interrupt-controller; 395d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 396d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH 397d5d7134fSGeert Uytterhoeven GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 398d5d7134fSGeert Uytterhoeven GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH 399d5d7134fSGeert Uytterhoeven GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH 400d5d7134fSGeert Uytterhoeven GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 401d5d7134fSGeert Uytterhoeven GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 402d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 403d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 404d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 405d5d7134fSGeert Uytterhoeven }; 406d5d7134fSGeert Uytterhoeven 407bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 408bc011dfaSTakeshi Kihara #address-cells = <1>; 409bc011dfaSTakeshi Kihara #size-cells = <0>; 410bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 411bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 412bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 413bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 414bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 415bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 416bc011dfaSTakeshi Kihara resets = <&cpg 931>; 4178fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 4188fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 4198fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 420bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 421bc011dfaSTakeshi Kihara status = "disabled"; 422bc011dfaSTakeshi Kihara }; 423bc011dfaSTakeshi Kihara 424bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 425bc011dfaSTakeshi Kihara #address-cells = <1>; 426bc011dfaSTakeshi Kihara #size-cells = <0>; 427bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 428bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 429bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 430bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 431bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 432bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 433bc011dfaSTakeshi Kihara resets = <&cpg 930>; 4348fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 4358fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 4368fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 437bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 438bc011dfaSTakeshi Kihara status = "disabled"; 439bc011dfaSTakeshi Kihara }; 440bc011dfaSTakeshi Kihara 441bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 442bc011dfaSTakeshi Kihara #address-cells = <1>; 443bc011dfaSTakeshi Kihara #size-cells = <0>; 444bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 445bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 446bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 447bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 448bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 449bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 450bc011dfaSTakeshi Kihara resets = <&cpg 929>; 4518fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 4528fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 4538fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 454bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 455bc011dfaSTakeshi Kihara status = "disabled"; 456bc011dfaSTakeshi Kihara }; 457bc011dfaSTakeshi Kihara 458bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 459bc011dfaSTakeshi Kihara #address-cells = <1>; 460bc011dfaSTakeshi Kihara #size-cells = <0>; 461bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 462bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 463bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 464bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 465bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 466bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 467bc011dfaSTakeshi Kihara resets = <&cpg 928>; 4688fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 4698fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 470bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 471bc011dfaSTakeshi Kihara status = "disabled"; 472bc011dfaSTakeshi Kihara }; 473bc011dfaSTakeshi Kihara 474bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 475bc011dfaSTakeshi Kihara #address-cells = <1>; 476bc011dfaSTakeshi Kihara #size-cells = <0>; 477bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 478bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 479bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 480bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 481bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 482bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 483bc011dfaSTakeshi Kihara resets = <&cpg 927>; 4848fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 4858fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 486bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 487bc011dfaSTakeshi Kihara status = "disabled"; 488bc011dfaSTakeshi Kihara }; 489bc011dfaSTakeshi Kihara 490bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 491bc011dfaSTakeshi Kihara #address-cells = <1>; 492bc011dfaSTakeshi Kihara #size-cells = <0>; 493bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 494bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 495bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 496bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 497bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 498bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 499bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5008fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5018fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 502bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 503bc011dfaSTakeshi Kihara status = "disabled"; 504bc011dfaSTakeshi Kihara }; 505bc011dfaSTakeshi Kihara 506bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 507bc011dfaSTakeshi Kihara #address-cells = <1>; 508bc011dfaSTakeshi Kihara #size-cells = <0>; 509bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 510bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 511bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 512bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 513bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 514bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 515bc011dfaSTakeshi Kihara resets = <&cpg 918>; 5168fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 5178fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 518bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 519bc011dfaSTakeshi Kihara status = "disabled"; 520bc011dfaSTakeshi Kihara }; 521bc011dfaSTakeshi Kihara 522bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 523bc011dfaSTakeshi Kihara #address-cells = <1>; 524bc011dfaSTakeshi Kihara #size-cells = <0>; 525bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 526bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 527bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 528bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 529bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 530bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 531bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 532bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 533bc011dfaSTakeshi Kihara status = "disabled"; 534bc011dfaSTakeshi Kihara }; 535bc011dfaSTakeshi Kihara 536b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 537b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 538b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 539b7a1da21STakeshi Kihara "renesas,hscif"; 540b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 541b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 542b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 543b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 544b7a1da21STakeshi Kihara <&scif_clk>; 545b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 546b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 547b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 548b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 549b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 550b7a1da21STakeshi Kihara resets = <&cpg 520>; 551b7a1da21STakeshi Kihara status = "disabled"; 552b7a1da21STakeshi Kihara }; 553b7a1da21STakeshi Kihara 554b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 555b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 556b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 557b7a1da21STakeshi Kihara "renesas,hscif"; 558b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 559b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 560b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 561b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 562b7a1da21STakeshi Kihara <&scif_clk>; 563b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 564b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 565b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 566b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 567b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 568b7a1da21STakeshi Kihara resets = <&cpg 519>; 569b7a1da21STakeshi Kihara status = "disabled"; 570b7a1da21STakeshi Kihara }; 571b7a1da21STakeshi Kihara 572b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 573b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 574b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 575b7a1da21STakeshi Kihara "renesas,hscif"; 576b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 577b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 578b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 579b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 580b7a1da21STakeshi Kihara <&scif_clk>; 581b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 582b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 583b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 584b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 585b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 586b7a1da21STakeshi Kihara resets = <&cpg 518>; 587b7a1da21STakeshi Kihara status = "disabled"; 588b7a1da21STakeshi Kihara }; 589b7a1da21STakeshi Kihara 590b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 591b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 592b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 593b7a1da21STakeshi Kihara "renesas,hscif"; 594b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 595b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 596b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 597b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 598b7a1da21STakeshi Kihara <&scif_clk>; 599b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 600b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 601b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 602b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 603b7a1da21STakeshi Kihara resets = <&cpg 517>; 604b7a1da21STakeshi Kihara status = "disabled"; 605b7a1da21STakeshi Kihara }; 606b7a1da21STakeshi Kihara 607b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 608b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 609b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 610b7a1da21STakeshi Kihara "renesas,hscif"; 611b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 612b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 613b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 614b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 615b7a1da21STakeshi Kihara <&scif_clk>; 616b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 617b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 618b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 619b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 620b7a1da21STakeshi Kihara resets = <&cpg 516>; 621b7a1da21STakeshi Kihara status = "disabled"; 622b7a1da21STakeshi Kihara }; 623b7a1da21STakeshi Kihara 6245c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 6255c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 6265c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 6275c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 6285c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 6295c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 6305c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 6315c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 6325c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 6335c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 6347794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 6355c6479d9SYoshihiro Shimoda phy-names = "usb"; 6365c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6375c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 6385c6479d9SYoshihiro Shimoda status = "disabled"; 6395c6479d9SYoshihiro Shimoda }; 6405c6479d9SYoshihiro Shimoda 6415c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 6425c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 6435c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 6445c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 6455c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 6465c6479d9SYoshihiro Shimoda GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 6475c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 6485c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 6495c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6505c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 6515c6479d9SYoshihiro Shimoda #dma-cells = <1>; 6525c6479d9SYoshihiro Shimoda dma-channels = <2>; 6535c6479d9SYoshihiro Shimoda }; 6545c6479d9SYoshihiro Shimoda 6555c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 6565c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 6575c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 6585c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 6595c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 6605c6479d9SYoshihiro Shimoda GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 6615c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 6625c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 6635c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6645c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 6655c6479d9SYoshihiro Shimoda #dma-cells = <1>; 6665c6479d9SYoshihiro Shimoda dma-channels = <2>; 6675c6479d9SYoshihiro Shimoda }; 6685c6479d9SYoshihiro Shimoda 6693943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 6703943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 6713943e896STakeshi Kihara "renesas,rcar-dmac"; 6723943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 6733943e896STakeshi Kihara interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 6743943e896STakeshi Kihara GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH 6753943e896STakeshi Kihara GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH 6763943e896STakeshi Kihara GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 6773943e896STakeshi Kihara GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 6783943e896STakeshi Kihara GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH 6793943e896STakeshi Kihara GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH 6803943e896STakeshi Kihara GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH 6813943e896STakeshi Kihara GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH 6823943e896STakeshi Kihara GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH 6833943e896STakeshi Kihara GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH 6843943e896STakeshi Kihara GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH 6853943e896STakeshi Kihara GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH 6863943e896STakeshi Kihara GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 6873943e896STakeshi Kihara GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH 6883943e896STakeshi Kihara GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH 6893943e896STakeshi Kihara GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 6903943e896STakeshi Kihara interrupt-names = "error", 6913943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 6923943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 6933943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 6943943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 6953943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 6963943e896STakeshi Kihara clock-names = "fck"; 6973943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6983943e896STakeshi Kihara resets = <&cpg 219>; 6993943e896STakeshi Kihara #dma-cells = <1>; 7003943e896STakeshi Kihara dma-channels = <16>; 701f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 702f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 703f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 704f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 705f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 706f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 707f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 708f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 7093943e896STakeshi Kihara }; 7103943e896STakeshi Kihara 7113943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 7123943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7133943e896STakeshi Kihara "renesas,rcar-dmac"; 7143943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 7153943e896STakeshi Kihara interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 7163943e896STakeshi Kihara GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 7173943e896STakeshi Kihara GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH 7183943e896STakeshi Kihara GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 7193943e896STakeshi Kihara GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 7203943e896STakeshi Kihara GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH 7213943e896STakeshi Kihara GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 7223943e896STakeshi Kihara GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH 7233943e896STakeshi Kihara GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH 7243943e896STakeshi Kihara GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH 7253943e896STakeshi Kihara GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH 7263943e896STakeshi Kihara GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH 7273943e896STakeshi Kihara GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH 7283943e896STakeshi Kihara GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH 7293943e896STakeshi Kihara GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH 7303943e896STakeshi Kihara GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH 7313943e896STakeshi Kihara GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 7323943e896STakeshi Kihara interrupt-names = "error", 7333943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7343943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7353943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7363943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7373943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 7383943e896STakeshi Kihara clock-names = "fck"; 7393943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7403943e896STakeshi Kihara resets = <&cpg 218>; 7413943e896STakeshi Kihara #dma-cells = <1>; 7423943e896STakeshi Kihara dma-channels = <16>; 743f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 744f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 745f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 746f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 747f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 748f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 749f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 750f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 7513943e896STakeshi Kihara }; 7523943e896STakeshi Kihara 7533943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 7543943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7553943e896STakeshi Kihara "renesas,rcar-dmac"; 7563943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 7573943e896STakeshi Kihara interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH 7583943e896STakeshi Kihara GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH 7593943e896STakeshi Kihara GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH 7603943e896STakeshi Kihara GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH 7613943e896STakeshi Kihara GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH 7623943e896STakeshi Kihara GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH 7633943e896STakeshi Kihara GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH 7643943e896STakeshi Kihara GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH 7653943e896STakeshi Kihara GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH 7663943e896STakeshi Kihara GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH 7673943e896STakeshi Kihara GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH 7683943e896STakeshi Kihara GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH 7693943e896STakeshi Kihara GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH 7703943e896STakeshi Kihara GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH 7713943e896STakeshi Kihara GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH 7723943e896STakeshi Kihara GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 7733943e896STakeshi Kihara GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 7743943e896STakeshi Kihara interrupt-names = "error", 7753943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7763943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7773943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7783943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7793943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 7803943e896STakeshi Kihara clock-names = "fck"; 7813943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7823943e896STakeshi Kihara resets = <&cpg 217>; 7833943e896STakeshi Kihara #dma-cells = <1>; 7843943e896STakeshi Kihara dma-channels = <16>; 785f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 786f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 787f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 788f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 789f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 790f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 791f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 792f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 7933943e896STakeshi Kihara }; 7943943e896STakeshi Kihara 79555697cbbSMagnus Damm ipmmu_ds0: mmu@e6740000 { 79655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 79755697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 79855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 79955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 80055697cbbSMagnus Damm #iommu-cells = <1>; 80155697cbbSMagnus Damm }; 80255697cbbSMagnus Damm 80355697cbbSMagnus Damm ipmmu_ds1: mmu@e7740000 { 80455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 80555697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 80655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 80755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 80855697cbbSMagnus Damm #iommu-cells = <1>; 80955697cbbSMagnus Damm }; 81055697cbbSMagnus Damm 81155697cbbSMagnus Damm ipmmu_hc: mmu@e6570000 { 81255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 81355697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 81455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 81555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 81655697cbbSMagnus Damm #iommu-cells = <1>; 81755697cbbSMagnus Damm }; 81855697cbbSMagnus Damm 81955697cbbSMagnus Damm ipmmu_mm: mmu@e67b0000 { 82055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 82155697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 82255697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 82355697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 82455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 82555697cbbSMagnus Damm #iommu-cells = <1>; 82655697cbbSMagnus Damm }; 82755697cbbSMagnus Damm 82855697cbbSMagnus Damm ipmmu_mp: mmu@ec670000 { 82955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 83055697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 83155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 83255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 83355697cbbSMagnus Damm #iommu-cells = <1>; 83455697cbbSMagnus Damm }; 83555697cbbSMagnus Damm 83655697cbbSMagnus Damm ipmmu_pv0: mmu@fd800000 { 83755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 83855697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 83955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 84055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 84155697cbbSMagnus Damm #iommu-cells = <1>; 84255697cbbSMagnus Damm }; 84355697cbbSMagnus Damm 84455697cbbSMagnus Damm ipmmu_rt: mmu@ffc80000 { 84555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 84655697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 84755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 84855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 84955697cbbSMagnus Damm #iommu-cells = <1>; 85055697cbbSMagnus Damm }; 85155697cbbSMagnus Damm 85255697cbbSMagnus Damm ipmmu_vc0: mmu@fe6b0000 { 85355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 85455697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 85555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 85655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 85755697cbbSMagnus Damm #iommu-cells = <1>; 85855697cbbSMagnus Damm }; 85955697cbbSMagnus Damm 86055697cbbSMagnus Damm ipmmu_vi0: mmu@febd0000 { 86155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 86255697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 86355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 86455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 86555697cbbSMagnus Damm #iommu-cells = <1>; 86655697cbbSMagnus Damm }; 86755697cbbSMagnus Damm 86855697cbbSMagnus Damm ipmmu_vp0: mmu@fe990000 { 86955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 87055697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 87155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 87255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 87355697cbbSMagnus Damm #iommu-cells = <1>; 87455697cbbSMagnus Damm }; 87555697cbbSMagnus Damm 876913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 877913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 878913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 8794b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 880913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 881913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 882913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 883913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 884913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 885913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 886913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 887913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 888913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 889913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 890913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 891913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 892913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 893913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 894913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 895913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 896913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 897913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 898913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 899913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 900913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 901913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 902913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 903913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 904913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 905913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 906913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 907913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 908913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 909913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 910913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 911913a78b5SYoshihiro Shimoda "ch24"; 912913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 91383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 914913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 915913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 91643021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 917913a78b5SYoshihiro Shimoda #address-cells = <1>; 918913a78b5SYoshihiro Shimoda #size-cells = <0>; 919913a78b5SYoshihiro Shimoda status = "disabled"; 920913a78b5SYoshihiro Shimoda }; 921913a78b5SYoshihiro Shimoda 922327d1f32SMarek Vasut can0: can@e6c30000 { 923327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 924327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 925327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 926327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 927327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 928327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 929327d1f32SMarek Vasut <&can_clk>; 930327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 931327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 932327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 933327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 934327d1f32SMarek Vasut resets = <&cpg 916>; 935327d1f32SMarek Vasut status = "disabled"; 936327d1f32SMarek Vasut }; 937327d1f32SMarek Vasut 938327d1f32SMarek Vasut can1: can@e6c38000 { 939327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 940327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 941327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 942327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 943327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 944327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 945327d1f32SMarek Vasut <&can_clk>; 946327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 947327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 948327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 949327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 950327d1f32SMarek Vasut resets = <&cpg 915>; 951327d1f32SMarek Vasut status = "disabled"; 952327d1f32SMarek Vasut }; 953327d1f32SMarek Vasut 954327d1f32SMarek Vasut canfd: can@e66c0000 { 955327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 956327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 957327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 958327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 959327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 960327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 961327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 962327d1f32SMarek Vasut <&can_clk>; 963327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 964327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 965327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 966327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 967327d1f32SMarek Vasut resets = <&cpg 914>; 968327d1f32SMarek Vasut status = "disabled"; 969327d1f32SMarek Vasut 970327d1f32SMarek Vasut channel0 { 971327d1f32SMarek Vasut status = "disabled"; 972327d1f32SMarek Vasut }; 973327d1f32SMarek Vasut 974327d1f32SMarek Vasut channel1 { 975327d1f32SMarek Vasut status = "disabled"; 976327d1f32SMarek Vasut }; 977327d1f32SMarek Vasut }; 978327d1f32SMarek Vasut 97918048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 98018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 98118048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 98218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 98318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 98418048556SYoshihiro Shimoda resets = <&cpg 523>; 98518048556SYoshihiro Shimoda #pwm-cells = <2>; 98618048556SYoshihiro Shimoda status = "disabled"; 98718048556SYoshihiro Shimoda }; 98818048556SYoshihiro Shimoda 98918048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 99018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 99118048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 99218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 99318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 99418048556SYoshihiro Shimoda resets = <&cpg 523>; 99518048556SYoshihiro Shimoda #pwm-cells = <2>; 99618048556SYoshihiro Shimoda status = "disabled"; 99718048556SYoshihiro Shimoda }; 99818048556SYoshihiro Shimoda 99918048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 100018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 100118048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 100218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 100318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 100418048556SYoshihiro Shimoda resets = <&cpg 523>; 100518048556SYoshihiro Shimoda #pwm-cells = <2>; 100618048556SYoshihiro Shimoda status = "disabled"; 100718048556SYoshihiro Shimoda }; 100818048556SYoshihiro Shimoda 100918048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 101018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 101118048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 101218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 101318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 101418048556SYoshihiro Shimoda resets = <&cpg 523>; 101518048556SYoshihiro Shimoda #pwm-cells = <2>; 101618048556SYoshihiro Shimoda status = "disabled"; 101718048556SYoshihiro Shimoda }; 101818048556SYoshihiro Shimoda 101918048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 102018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 102118048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 102218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 102318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 102418048556SYoshihiro Shimoda resets = <&cpg 523>; 102518048556SYoshihiro Shimoda #pwm-cells = <2>; 102618048556SYoshihiro Shimoda status = "disabled"; 102718048556SYoshihiro Shimoda }; 102818048556SYoshihiro Shimoda 102918048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 103018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 103118048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 103218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 103318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 103418048556SYoshihiro Shimoda resets = <&cpg 523>; 103518048556SYoshihiro Shimoda #pwm-cells = <2>; 103618048556SYoshihiro Shimoda status = "disabled"; 103718048556SYoshihiro Shimoda }; 103818048556SYoshihiro Shimoda 103918048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 104018048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 104118048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 104218048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 104318048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 104418048556SYoshihiro Shimoda resets = <&cpg 523>; 104518048556SYoshihiro Shimoda #pwm-cells = <2>; 104618048556SYoshihiro Shimoda status = "disabled"; 104718048556SYoshihiro Shimoda }; 104818048556SYoshihiro Shimoda 1049a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1050a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1051a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1052a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1053a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1054a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1055a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1056a5ebe5e4STakeshi Kihara <&scif_clk>; 1057a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1058a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1059a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1060a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1061a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1062a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1063a5ebe5e4STakeshi Kihara status = "disabled"; 1064a5ebe5e4STakeshi Kihara }; 1065a5ebe5e4STakeshi Kihara 1066a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1067a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1068a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1069a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1070a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1071a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1072a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1073a5ebe5e4STakeshi Kihara <&scif_clk>; 1074a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1075a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1076a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1077a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1078a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1079a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1080a5ebe5e4STakeshi Kihara status = "disabled"; 1081a5ebe5e4STakeshi Kihara }; 1082a5ebe5e4STakeshi Kihara 1083f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1084f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1085f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1086f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1087f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1088103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1089103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1090103db9b5STakeshi Kihara <&scif_clk>; 1091103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1092a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1093a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1094a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 109583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1096f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1097f37a7767SYoshihiro Shimoda status = "disabled"; 1098f37a7767SYoshihiro Shimoda }; 1099f37a7767SYoshihiro Shimoda 1100a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1101a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1102a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1103a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1104a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1105a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1106a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1107a5ebe5e4STakeshi Kihara <&scif_clk>; 1108a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1109a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1110a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1111a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1112a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1113a5ebe5e4STakeshi Kihara status = "disabled"; 1114a5ebe5e4STakeshi Kihara }; 1115a5ebe5e4STakeshi Kihara 1116a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1117a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1118a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1119a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1120a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1121a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1122a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1123a5ebe5e4STakeshi Kihara <&scif_clk>; 1124a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1125a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1126a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1127a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1128a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1129a5ebe5e4STakeshi Kihara status = "disabled"; 1130a5ebe5e4STakeshi Kihara }; 1131a5ebe5e4STakeshi Kihara 1132a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1133a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1134a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1135a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1136a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1137a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1138a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1139a5ebe5e4STakeshi Kihara <&scif_clk>; 1140a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1141e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1142e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1143a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1144a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1145a5ebe5e4STakeshi Kihara status = "disabled"; 1146a5ebe5e4STakeshi Kihara }; 1147a5ebe5e4STakeshi Kihara 11484b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 11494b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11504b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11514b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 11524b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 11534b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 115485170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 115585170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 115685170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 11574b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11584b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 11594b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 11604b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 11614b7e3ab1SGeert Uytterhoeven status = "disabled"; 11624b7e3ab1SGeert Uytterhoeven }; 11634b7e3ab1SGeert Uytterhoeven 11644b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 11654b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11664b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11674b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 11684b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 11694b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 117085170420SYoshihiro Kaneko dmas = <&dmac1 0x43>, <&dmac1 0x42>, 117185170420SYoshihiro Kaneko <&dmac2 0x43>, <&dmac2 0x42>; 117285170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 11734b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11744b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 11754b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 11764b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 11774b7e3ab1SGeert Uytterhoeven status = "disabled"; 11784b7e3ab1SGeert Uytterhoeven }; 11794b7e3ab1SGeert Uytterhoeven 11804b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 11814b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11824b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11834b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 11844b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 11854b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 118685170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 118785170420SYoshihiro Kaneko dma-names = "tx", "rx"; 11884b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11894b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 11904b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 11914b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 11924b7e3ab1SGeert Uytterhoeven status = "disabled"; 11934b7e3ab1SGeert Uytterhoeven }; 11944b7e3ab1SGeert Uytterhoeven 11954b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 11964b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11974b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11984b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 11994b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12004b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 120185170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 120285170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12034b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12044b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 12054b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12064b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12074b7e3ab1SGeert Uytterhoeven status = "disabled"; 12084b7e3ab1SGeert Uytterhoeven }; 12094b7e3ab1SGeert Uytterhoeven 1210ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1211ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1212ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1213ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1214ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1215ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1216ec70407aSKoji Matsuoka resets = <&cpg 807>; 1217ec70407aSKoji Matsuoka renesas,id = <4>; 1218ec70407aSKoji Matsuoka status = "disabled"; 1219ec70407aSKoji Matsuoka 1220ec70407aSKoji Matsuoka ports { 1221ec70407aSKoji Matsuoka #address-cells = <1>; 1222ec70407aSKoji Matsuoka #size-cells = <0>; 1223ec70407aSKoji Matsuoka 1224ec70407aSKoji Matsuoka port@1 { 12255e53dbf4SJacopo Mondi #address-cells = <1>; 12265e53dbf4SJacopo Mondi #size-cells = <0>; 12275e53dbf4SJacopo Mondi 1228ec70407aSKoji Matsuoka reg = <1>; 1229ec70407aSKoji Matsuoka 12305e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 12315e53dbf4SJacopo Mondi reg = <2>; 1232ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1233ec70407aSKoji Matsuoka }; 1234ec70407aSKoji Matsuoka }; 1235ec70407aSKoji Matsuoka }; 1236ec70407aSKoji Matsuoka }; 1237ec70407aSKoji Matsuoka 1238ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1239ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1240ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1241ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1242ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1243ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1244ec70407aSKoji Matsuoka resets = <&cpg 806>; 1245ec70407aSKoji Matsuoka renesas,id = <5>; 1246ec70407aSKoji Matsuoka status = "disabled"; 1247ec70407aSKoji Matsuoka 1248ec70407aSKoji Matsuoka ports { 1249ec70407aSKoji Matsuoka #address-cells = <1>; 1250ec70407aSKoji Matsuoka #size-cells = <0>; 1251ec70407aSKoji Matsuoka 1252ec70407aSKoji Matsuoka port@1 { 12535e53dbf4SJacopo Mondi #address-cells = <1>; 12545e53dbf4SJacopo Mondi #size-cells = <0>; 12555e53dbf4SJacopo Mondi 1256ec70407aSKoji Matsuoka reg = <1>; 1257ec70407aSKoji Matsuoka 12585e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 12595e53dbf4SJacopo Mondi reg = <2>; 1260ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1261ec70407aSKoji Matsuoka }; 1262ec70407aSKoji Matsuoka }; 1263ec70407aSKoji Matsuoka }; 1264ec70407aSKoji Matsuoka }; 1265ec70407aSKoji Matsuoka 12663b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 12673b46fa57SYoshihiro Kaneko /* 12683b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 12693b46fa57SYoshihiro Kaneko * 12703b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 12713b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 12723b46fa57SYoshihiro Kaneko */ 12733b46fa57SYoshihiro Kaneko /* 12743b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 12753b46fa57SYoshihiro Kaneko * 12763b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 12773b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 12783b46fa57SYoshihiro Kaneko */ 12793b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 12803b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 12813b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 12823b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 12833b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 12843b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 12853b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 12863b46fa57SYoshihiro Kaneko 12873b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 12883b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 12893b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 12903b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 12913b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 12923b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 12933b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 12943b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 12953b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 12963b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 12973b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 12983b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 12993b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 13003b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 13013b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 13023b46fa57SYoshihiro Kaneko <&audio_clk_c>, 13033b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 13043b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 13053b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 13063b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 13073b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 13083b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 13093b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 13103b46fa57SYoshihiro Kaneko "src.1", "src.0", 13113b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 13123b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 13133b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 13143b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 13153b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13163b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 13173b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 13183b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 13193b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 13203b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 13213b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 13223b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 13233b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 13243b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 13253b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 13263b46fa57SYoshihiro Kaneko status = "disabled"; 13273b46fa57SYoshihiro Kaneko 13283b46fa57SYoshihiro Kaneko rcar_sound,dvc { 13293b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 13303b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 13313b46fa57SYoshihiro Kaneko dma-names = "tx"; 13323b46fa57SYoshihiro Kaneko }; 13333b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 13343b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 13353b46fa57SYoshihiro Kaneko dma-names = "tx"; 13363b46fa57SYoshihiro Kaneko }; 13373b46fa57SYoshihiro Kaneko }; 13383b46fa57SYoshihiro Kaneko 13393b46fa57SYoshihiro Kaneko rcar_sound,mix { 13403b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 13413b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 13423b46fa57SYoshihiro Kaneko }; 13433b46fa57SYoshihiro Kaneko 13443b46fa57SYoshihiro Kaneko rcar_sound,ctu { 13453b46fa57SYoshihiro Kaneko ctu00: ctu-0 { }; 13463b46fa57SYoshihiro Kaneko ctu01: ctu-1 { }; 13473b46fa57SYoshihiro Kaneko ctu02: ctu-2 { }; 13483b46fa57SYoshihiro Kaneko ctu03: ctu-3 { }; 13493b46fa57SYoshihiro Kaneko ctu10: ctu-4 { }; 13503b46fa57SYoshihiro Kaneko ctu11: ctu-5 { }; 13513b46fa57SYoshihiro Kaneko ctu12: ctu-6 { }; 13523b46fa57SYoshihiro Kaneko ctu13: ctu-7 { }; 13533b46fa57SYoshihiro Kaneko }; 13543b46fa57SYoshihiro Kaneko 13553b46fa57SYoshihiro Kaneko rcar_sound,src { 13563b46fa57SYoshihiro Kaneko src0: src-0 { 13573b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 13583b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 13593b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13603b46fa57SYoshihiro Kaneko }; 13613b46fa57SYoshihiro Kaneko src1: src-1 { 13623b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 13633b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 13643b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13653b46fa57SYoshihiro Kaneko }; 13663b46fa57SYoshihiro Kaneko src2: src-2 { 13673b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 13683b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 13693b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13703b46fa57SYoshihiro Kaneko }; 13713b46fa57SYoshihiro Kaneko src3: src-3 { 13723b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 13733b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 13743b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13753b46fa57SYoshihiro Kaneko }; 13763b46fa57SYoshihiro Kaneko src4: src-4 { 13773b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 13783b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 13793b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13803b46fa57SYoshihiro Kaneko }; 13813b46fa57SYoshihiro Kaneko src5: src-5 { 13823b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 13833b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 13843b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13853b46fa57SYoshihiro Kaneko }; 13863b46fa57SYoshihiro Kaneko src6: src-6 { 13873b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 13883b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 13893b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13903b46fa57SYoshihiro Kaneko }; 13913b46fa57SYoshihiro Kaneko src7: src-7 { 13923b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 13933b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 13943b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 13953b46fa57SYoshihiro Kaneko }; 13963b46fa57SYoshihiro Kaneko src8: src-8 { 13973b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 13983b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 13993b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 14003b46fa57SYoshihiro Kaneko }; 14013b46fa57SYoshihiro Kaneko src9: src-9 { 14023b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 14033b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 14043b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 14053b46fa57SYoshihiro Kaneko }; 14063b46fa57SYoshihiro Kaneko }; 14073b46fa57SYoshihiro Kaneko 14083b46fa57SYoshihiro Kaneko rcar_sound,ssi { 14093b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 14103b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 14113b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 14123b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 14133b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14143b46fa57SYoshihiro Kaneko }; 14153b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 14163b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 14173b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 14183b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 14193b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14203b46fa57SYoshihiro Kaneko }; 14213b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 14223b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 14233b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 14243b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 14253b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14263b46fa57SYoshihiro Kaneko }; 14273b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 14283b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 14293b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 14303b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 14313b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14323b46fa57SYoshihiro Kaneko }; 14333b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 14343b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 14353b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 14363b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 14373b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14383b46fa57SYoshihiro Kaneko }; 14393b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 14403b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 14413b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 14423b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 14433b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14443b46fa57SYoshihiro Kaneko }; 14453b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 14463b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 14473b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 14483b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 14493b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14503b46fa57SYoshihiro Kaneko }; 14513b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 14523b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 14533b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 14543b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 14553b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14563b46fa57SYoshihiro Kaneko }; 14573b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 14583b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 14593b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 14603b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 14613b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14623b46fa57SYoshihiro Kaneko }; 14633b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 14643b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 14653b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 14663b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 14673b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 14683b46fa57SYoshihiro Kaneko }; 14693b46fa57SYoshihiro Kaneko }; 14703b46fa57SYoshihiro Kaneko }; 14713b46fa57SYoshihiro Kaneko 14723b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 14733b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 14743b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 14753b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 14763b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH 14773b46fa57SYoshihiro Kaneko GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH 14783b46fa57SYoshihiro Kaneko GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH 14793b46fa57SYoshihiro Kaneko GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH 14803b46fa57SYoshihiro Kaneko GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH 14813b46fa57SYoshihiro Kaneko GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH 14823b46fa57SYoshihiro Kaneko GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH 14833b46fa57SYoshihiro Kaneko GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH 14843b46fa57SYoshihiro Kaneko GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH 14853b46fa57SYoshihiro Kaneko GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH 14863b46fa57SYoshihiro Kaneko GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH 14873b46fa57SYoshihiro Kaneko GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH 14883b46fa57SYoshihiro Kaneko GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH 14893b46fa57SYoshihiro Kaneko GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH 14903b46fa57SYoshihiro Kaneko GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH 14913b46fa57SYoshihiro Kaneko GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH 14923b46fa57SYoshihiro Kaneko GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 14933b46fa57SYoshihiro Kaneko interrupt-names = "error", 14943b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 14953b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 14963b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 14973b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 14983b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 14993b46fa57SYoshihiro Kaneko clock-names = "fck"; 15003b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15013b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 15023b46fa57SYoshihiro Kaneko #dma-cells = <1>; 15033b46fa57SYoshihiro Kaneko dma-channels = <16>; 15043b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 15053b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 15063b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 15073b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 15083b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 15093b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 15103b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 15113b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 15123b46fa57SYoshihiro Kaneko }; 15133b46fa57SYoshihiro Kaneko 1514fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1515fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1516fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1517fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1518fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1519fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1520fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1521fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1522fe1bc94aSYoshihiro Shimoda status = "disabled"; 1523fe1bc94aSYoshihiro Shimoda }; 1524fe1bc94aSYoshihiro Shimoda 15258dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 15268dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 15278dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 15288dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 15298dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 15308dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 15318dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15328dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 15338dae1d2bSYoshihiro Shimoda status = "disabled"; 15348dae1d2bSYoshihiro Shimoda }; 15358dae1d2bSYoshihiro Shimoda 15366dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 15376dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 15386dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 15396dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1540737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 15417794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 15426dd72b4dSYoshihiro Shimoda phy-names = "usb"; 154383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1544737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 15456dd72b4dSYoshihiro Shimoda status = "disabled"; 15466dd72b4dSYoshihiro Shimoda }; 15476dd72b4dSYoshihiro Shimoda 15486dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 15496dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 15506dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 15516dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1552737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 15537794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 15546dd72b4dSYoshihiro Shimoda phy-names = "usb"; 15556dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 155683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1557737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 15586dd72b4dSYoshihiro Shimoda status = "disabled"; 15596dd72b4dSYoshihiro Shimoda }; 15606dd72b4dSYoshihiro Shimoda 15616dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 15626dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 15636dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 15646dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 15656dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1566737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 156783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1568737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 15697794bd7eSYoshihiro Shimoda #phy-cells = <1>; 15706dd72b4dSYoshihiro Shimoda status = "disabled"; 15716dd72b4dSYoshihiro Shimoda }; 15726dd72b4dSYoshihiro Shimoda 15739aa3558aSTakeshi Kihara sdhi0: sd@ee100000 { 15749aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 15759aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 15769aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 15779aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 15789aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 314>; 15799aa3558aSTakeshi Kihara max-frequency = <200000000>; 15809aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15819aa3558aSTakeshi Kihara resets = <&cpg 314>; 15829aa3558aSTakeshi Kihara status = "disabled"; 15839aa3558aSTakeshi Kihara }; 15849aa3558aSTakeshi Kihara 15859aa3558aSTakeshi Kihara sdhi1: sd@ee120000 { 15869aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 15879aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 15889aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 15899aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 15909aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 313>; 15919aa3558aSTakeshi Kihara max-frequency = <200000000>; 15929aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15939aa3558aSTakeshi Kihara resets = <&cpg 313>; 15949aa3558aSTakeshi Kihara status = "disabled"; 15959aa3558aSTakeshi Kihara }; 15969aa3558aSTakeshi Kihara 15979aa3558aSTakeshi Kihara sdhi3: sd@ee160000 { 15989aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 15999aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 16009aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 16019aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 16029aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 311>; 16039aa3558aSTakeshi Kihara max-frequency = <200000000>; 16049aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 16059aa3558aSTakeshi Kihara resets = <&cpg 311>; 16069aa3558aSTakeshi Kihara status = "disabled"; 16079aa3558aSTakeshi Kihara }; 16089aa3558aSTakeshi Kihara 1609f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1610f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1611f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1612f37a7767SYoshihiro Shimoda #address-cells = <0>; 1613f37a7767SYoshihiro Shimoda interrupt-controller; 1614f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1615f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1616f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1617f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1618f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 16197085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1620f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1621f37a7767SYoshihiro Shimoda clock-names = "clk"; 162283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1623f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1624f37a7767SYoshihiro Shimoda }; 1625f37a7767SYoshihiro Shimoda 162600323335SSimon Horman pciec0: pcie@fe000000 { 162700323335SSimon Horman compatible = "renesas,pcie-r8a77990", 162800323335SSimon Horman "renesas,pcie-rcar-gen3"; 162900323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 163000323335SSimon Horman #address-cells = <3>; 163100323335SSimon Horman #size-cells = <2>; 163200323335SSimon Horman bus-range = <0x00 0xff>; 163300323335SSimon Horman device_type = "pci"; 163400323335SSimon Horman ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000 163500323335SSimon Horman 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000 163600323335SSimon Horman 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000 163700323335SSimon Horman 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 163800323335SSimon Horman /* Map all possible DDR as inbound ranges */ 163900323335SSimon Horman dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 164000323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 164100323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 164200323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 164300323335SSimon Horman #interrupt-cells = <1>; 164400323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 164500323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 164600323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 164700323335SSimon Horman clock-names = "pcie", "pcie_bus"; 164800323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 164900323335SSimon Horman resets = <&cpg 319>; 165000323335SSimon Horman status = "disabled"; 165100323335SSimon Horman }; 165200323335SSimon Horman 165313ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 165413ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 165513ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 165613ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 165713ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 165813ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 165913ee2bfcSLaurent Pinchart resets = <&cpg 626>; 166013ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 166113ee2bfcSLaurent Pinchart }; 166213ee2bfcSLaurent Pinchart 166313ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 166413ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 166513ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 166613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 166713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 166813ee2bfcSLaurent Pinchart resets = <&cpg 607>; 166913ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 167013ee2bfcSLaurent Pinchart }; 167113ee2bfcSLaurent Pinchart 167213ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 167313ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 167413ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 167513ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 167613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 167713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 167813ee2bfcSLaurent Pinchart resets = <&cpg 631>; 167913ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 168013ee2bfcSLaurent Pinchart }; 168113ee2bfcSLaurent Pinchart 168213ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 168313ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 168413ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 168513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 168613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 168713ee2bfcSLaurent Pinchart resets = <&cpg 611>; 168813ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 168913ee2bfcSLaurent Pinchart }; 169013ee2bfcSLaurent Pinchart 169113ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 169213ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 169313ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 169413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 169513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 169613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 169713ee2bfcSLaurent Pinchart resets = <&cpg 623>; 169813ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 169913ee2bfcSLaurent Pinchart }; 170013ee2bfcSLaurent Pinchart 170113ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 170213ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 170313ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 170413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 170513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 170613ee2bfcSLaurent Pinchart resets = <&cpg 603>; 170713ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 170813ee2bfcSLaurent Pinchart }; 170913ee2bfcSLaurent Pinchart 171013ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 171113ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 171213ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 171313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 171413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 171513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 171613ee2bfcSLaurent Pinchart resets = <&cpg 622>; 171713ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 171813ee2bfcSLaurent Pinchart }; 171913ee2bfcSLaurent Pinchart 172013ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 172113ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 172213ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 172313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 172413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 172513ee2bfcSLaurent Pinchart resets = <&cpg 602>; 172613ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 172713ee2bfcSLaurent Pinchart }; 172813ee2bfcSLaurent Pinchart 1729ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1730af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1731ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1732ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1733ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1734ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1735ec70407aSKoji Matsuoka resets = <&cpg 716>; 1736ec70407aSKoji Matsuoka status = "disabled"; 1737ec70407aSKoji Matsuoka 1738ec70407aSKoji Matsuoka ports { 1739ec70407aSKoji Matsuoka #address-cells = <1>; 1740ec70407aSKoji Matsuoka #size-cells = <0>; 1741ec70407aSKoji Matsuoka 1742ec70407aSKoji Matsuoka port@1 { 1743ec70407aSKoji Matsuoka #address-cells = <1>; 1744ec70407aSKoji Matsuoka #size-cells = <0>; 1745ec70407aSKoji Matsuoka 1746ec70407aSKoji Matsuoka reg = <1>; 1747ec70407aSKoji Matsuoka 1748ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 1749ec70407aSKoji Matsuoka reg = <0>; 1750ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 1751ec70407aSKoji Matsuoka }; 1752ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 1753ec70407aSKoji Matsuoka reg = <1>; 1754ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 1755ec70407aSKoji Matsuoka }; 1756ec70407aSKoji Matsuoka }; 1757ec70407aSKoji Matsuoka }; 1758ec70407aSKoji Matsuoka }; 1759ec70407aSKoji Matsuoka 176013ee2bfcSLaurent Pinchart du: display@feb00000 { 176113ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 176213ee2bfcSLaurent Pinchart reg = <0 0xfeb00000 0 0x80000>; 176313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 176413ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 176513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 724>, 176613ee2bfcSLaurent Pinchart <&cpg CPG_MOD 723>; 176713ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 176813ee2bfcSLaurent Pinchart vsps = <&vspd0 0 &vspd1 0>; 176913ee2bfcSLaurent Pinchart status = "disabled"; 177013ee2bfcSLaurent Pinchart 177113ee2bfcSLaurent Pinchart ports { 177213ee2bfcSLaurent Pinchart #address-cells = <1>; 177313ee2bfcSLaurent Pinchart #size-cells = <0>; 177413ee2bfcSLaurent Pinchart 177513ee2bfcSLaurent Pinchart port@0 { 177613ee2bfcSLaurent Pinchart reg = <0>; 177713ee2bfcSLaurent Pinchart du_out_rgb: endpoint { 177813ee2bfcSLaurent Pinchart }; 177913ee2bfcSLaurent Pinchart }; 178013ee2bfcSLaurent Pinchart 178113ee2bfcSLaurent Pinchart port@1 { 178213ee2bfcSLaurent Pinchart reg = <1>; 178313ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 178413ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 178513ee2bfcSLaurent Pinchart }; 178613ee2bfcSLaurent Pinchart }; 178713ee2bfcSLaurent Pinchart 178813ee2bfcSLaurent Pinchart port@2 { 178913ee2bfcSLaurent Pinchart reg = <2>; 179013ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 179113ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 179213ee2bfcSLaurent Pinchart }; 179313ee2bfcSLaurent Pinchart }; 179413ee2bfcSLaurent Pinchart }; 179513ee2bfcSLaurent Pinchart }; 179613ee2bfcSLaurent Pinchart 179713ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 179813ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 179913ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 180013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 180113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 180213ee2bfcSLaurent Pinchart resets = <&cpg 727>; 180313ee2bfcSLaurent Pinchart status = "disabled"; 180413ee2bfcSLaurent Pinchart 180513ee2bfcSLaurent Pinchart ports { 180613ee2bfcSLaurent Pinchart #address-cells = <1>; 180713ee2bfcSLaurent Pinchart #size-cells = <0>; 180813ee2bfcSLaurent Pinchart 180913ee2bfcSLaurent Pinchart port@0 { 181013ee2bfcSLaurent Pinchart reg = <0>; 181113ee2bfcSLaurent Pinchart lvds0_in: endpoint { 181213ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 181313ee2bfcSLaurent Pinchart }; 181413ee2bfcSLaurent Pinchart }; 181513ee2bfcSLaurent Pinchart 181613ee2bfcSLaurent Pinchart port@1 { 181713ee2bfcSLaurent Pinchart reg = <1>; 181813ee2bfcSLaurent Pinchart lvds0_out: endpoint { 181913ee2bfcSLaurent Pinchart }; 182013ee2bfcSLaurent Pinchart }; 182113ee2bfcSLaurent Pinchart }; 182213ee2bfcSLaurent Pinchart }; 182313ee2bfcSLaurent Pinchart 182413ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 182513ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 182613ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 182713ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 182813ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 182913ee2bfcSLaurent Pinchart resets = <&cpg 726>; 183013ee2bfcSLaurent Pinchart status = "disabled"; 183113ee2bfcSLaurent Pinchart 183213ee2bfcSLaurent Pinchart ports { 183313ee2bfcSLaurent Pinchart #address-cells = <1>; 183413ee2bfcSLaurent Pinchart #size-cells = <0>; 183513ee2bfcSLaurent Pinchart 183613ee2bfcSLaurent Pinchart port@0 { 183713ee2bfcSLaurent Pinchart reg = <0>; 183813ee2bfcSLaurent Pinchart lvds1_in: endpoint { 183913ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 184013ee2bfcSLaurent Pinchart }; 184113ee2bfcSLaurent Pinchart }; 184213ee2bfcSLaurent Pinchart 184313ee2bfcSLaurent Pinchart port@1 { 184413ee2bfcSLaurent Pinchart reg = <1>; 184513ee2bfcSLaurent Pinchart lvds1_out: endpoint { 184613ee2bfcSLaurent Pinchart }; 184713ee2bfcSLaurent Pinchart }; 184813ee2bfcSLaurent Pinchart }; 184913ee2bfcSLaurent Pinchart }; 185013ee2bfcSLaurent Pinchart 1851f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 1852f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 1853f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 1854f37a7767SYoshihiro Shimoda }; 1855f37a7767SYoshihiro Shimoda }; 1856f37a7767SYoshihiro Shimoda 18578f1ee2a1SYoshihiro Kaneko thermal-zones { 18588f1ee2a1SYoshihiro Kaneko cpu-thermal { 18598f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 1860*8fa7d18fSDien Pham polling-delay = <0>; 1861*8fa7d18fSDien Pham thermal-sensors = <&thermal 0>; 1862*8fa7d18fSDien Pham sustainable-power = <717>; 18638f1ee2a1SYoshihiro Kaneko 18648f1ee2a1SYoshihiro Kaneko trips { 1865*8fa7d18fSDien Pham target: trip-point1 { 1866*8fa7d18fSDien Pham temperature = <100000>; 1867*8fa7d18fSDien Pham hysteresis = <2000>; 1868*8fa7d18fSDien Pham type = "passive"; 1869*8fa7d18fSDien Pham }; 1870*8fa7d18fSDien Pham 1871*8fa7d18fSDien Pham sensor1_crit: sensor1-crit { 18728f1ee2a1SYoshihiro Kaneko temperature = <120000>; 18738f1ee2a1SYoshihiro Kaneko hysteresis = <2000>; 18748f1ee2a1SYoshihiro Kaneko type = "critical"; 18758f1ee2a1SYoshihiro Kaneko }; 18768f1ee2a1SYoshihiro Kaneko }; 18778f1ee2a1SYoshihiro Kaneko 18788f1ee2a1SYoshihiro Kaneko cooling-maps { 1879*8fa7d18fSDien Pham map0 { 1880*8fa7d18fSDien Pham trip = <&target>; 1881*8fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 1882*8fa7d18fSDien Pham contribution = <1024>; 1883*8fa7d18fSDien Pham }; 18848f1ee2a1SYoshihiro Kaneko }; 18858f1ee2a1SYoshihiro Kaneko }; 18868f1ee2a1SYoshihiro Kaneko }; 18878f1ee2a1SYoshihiro Kaneko 1888f37a7767SYoshihiro Shimoda timer { 1889f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 18907085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 18917085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 18927085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 18937085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1894f37a7767SYoshihiro Shimoda }; 1895f37a7767SYoshihiro Shimoda}; 1896