1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 52327d1f32SMarek Vasut can_clk: can { 53327d1f32SMarek Vasut compatible = "fixed-clock"; 54327d1f32SMarek Vasut #clock-cells = <0>; 55327d1f32SMarek Vasut clock-frequency = <0>; 56327d1f32SMarek Vasut }; 57327d1f32SMarek Vasut 587744b393SGeert Uytterhoeven cluster1_opp: opp-table-1 { 59dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 60dd7188ebSTakeshi Kihara opp-shared; 61dd7188ebSTakeshi Kihara opp-800000000 { 62dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 63dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 64dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 65dd7188ebSTakeshi Kihara }; 66dd7188ebSTakeshi Kihara opp-1000000000 { 67dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 68dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 69dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 70dd7188ebSTakeshi Kihara }; 71dd7188ebSTakeshi Kihara opp-1200000000 { 72dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 73dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 74dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 75dd7188ebSTakeshi Kihara opp-suspend; 76dd7188ebSTakeshi Kihara }; 77dd7188ebSTakeshi Kihara }; 78dd7188ebSTakeshi Kihara 79f37a7767SYoshihiro Shimoda cpus { 80f37a7767SYoshihiro Shimoda #address-cells = <1>; 81f37a7767SYoshihiro Shimoda #size-cells = <0>; 82f37a7767SYoshihiro Shimoda 83f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <0>; 86f37a7767SYoshihiro Shimoda device_type = "cpu"; 878fa7d18fSDien Pham #cooling-cells = <2>; 8883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 89f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 90f37a7767SYoshihiro Shimoda enable-method = "psci"; 919aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 9270c6d23eSSimon Horman dynamic-power-coefficient = <277>; 93dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 94dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 95f37a7767SYoshihiro Shimoda }; 96f37a7767SYoshihiro Shimoda 977085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 9831af04cdSRob Herring compatible = "arm,cortex-a53"; 997085f5d9SGeert Uytterhoeven reg = <1>; 1007085f5d9SGeert Uytterhoeven device_type = "cpu"; 10183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 1027085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 1037085f5d9SGeert Uytterhoeven enable-method = "psci"; 1049aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 105dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 106dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 1077085f5d9SGeert Uytterhoeven }; 1087085f5d9SGeert Uytterhoeven 109de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 110f37a7767SYoshihiro Shimoda compatible = "cache"; 11183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 112f37a7767SYoshihiro Shimoda cache-unified; 113f37a7767SYoshihiro Shimoda cache-level = <2>; 114f37a7767SYoshihiro Shimoda }; 1159aa7dea8STakeshi Kihara 1169aa7dea8STakeshi Kihara idle-states { 1179aa7dea8STakeshi Kihara entry-method = "psci"; 1189aa7dea8STakeshi Kihara 1199aa7dea8STakeshi Kihara CPU_SLEEP_0: cpu-sleep-0 { 1209aa7dea8STakeshi Kihara compatible = "arm,idle-state"; 1219aa7dea8STakeshi Kihara arm,psci-suspend-param = <0x0010000>; 1229aa7dea8STakeshi Kihara local-timer-stop; 1239aa7dea8STakeshi Kihara entry-latency-us = <700>; 1249aa7dea8STakeshi Kihara exit-latency-us = <700>; 1259aa7dea8STakeshi Kihara min-residency-us = <5000>; 1269aa7dea8STakeshi Kihara }; 1279aa7dea8STakeshi Kihara }; 128f37a7767SYoshihiro Shimoda }; 129f37a7767SYoshihiro Shimoda 130f37a7767SYoshihiro Shimoda extal_clk: extal { 131f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 132f37a7767SYoshihiro Shimoda #clock-cells = <0>; 133f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 134f37a7767SYoshihiro Shimoda clock-frequency = <0>; 135f37a7767SYoshihiro Shimoda }; 136f37a7767SYoshihiro Shimoda 137ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 138ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 139ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 140ba3ac35bSTakeshi Kihara #clock-cells = <0>; 141ba3ac35bSTakeshi Kihara clock-frequency = <0>; 142ba3ac35bSTakeshi Kihara }; 143ba3ac35bSTakeshi Kihara 144f37a7767SYoshihiro Shimoda pmu_a53 { 145f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1467085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1477085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1487085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 149f37a7767SYoshihiro Shimoda }; 150f37a7767SYoshihiro Shimoda 151f37a7767SYoshihiro Shimoda psci { 152bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 153f37a7767SYoshihiro Shimoda method = "smc"; 154f37a7767SYoshihiro Shimoda }; 155f37a7767SYoshihiro Shimoda 156103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 157103db9b5STakeshi Kihara scif_clk: scif { 158103db9b5STakeshi Kihara compatible = "fixed-clock"; 159103db9b5STakeshi Kihara #clock-cells = <0>; 160103db9b5STakeshi Kihara clock-frequency = <0>; 161103db9b5STakeshi Kihara }; 162103db9b5STakeshi Kihara 163f37a7767SYoshihiro Shimoda soc: soc { 164f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 165f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 166f37a7767SYoshihiro Shimoda #address-cells = <2>; 167f37a7767SYoshihiro Shimoda #size-cells = <2>; 168f37a7767SYoshihiro Shimoda ranges; 169f37a7767SYoshihiro Shimoda 170eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 171eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 172eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 173eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 1742bc0aa18SWolfram Sang interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 175eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 17683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 177eb614d94STakeshi Kihara resets = <&cpg 402>; 178eb614d94STakeshi Kihara status = "disabled"; 179eb614d94STakeshi Kihara }; 180eb614d94STakeshi Kihara 1810d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1820d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1830d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1840d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1850d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1860d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1870d292de1SYoshihiro Shimoda gpio-controller; 1880d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1890d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1900d292de1SYoshihiro Shimoda interrupt-controller; 1910d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 19283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1930d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1940d292de1SYoshihiro Shimoda }; 1950d292de1SYoshihiro Shimoda 1960d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1970d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1980d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1990d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 2000d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 2010d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2020d292de1SYoshihiro Shimoda gpio-controller; 2030d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 2040d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2050d292de1SYoshihiro Shimoda interrupt-controller; 2060d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 20783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2080d292de1SYoshihiro Shimoda resets = <&cpg 911>; 2090d292de1SYoshihiro Shimoda }; 2100d292de1SYoshihiro Shimoda 2110d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 2120d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2130d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2140d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 2150d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2160d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2170d292de1SYoshihiro Shimoda gpio-controller; 2180d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2190d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2200d292de1SYoshihiro Shimoda interrupt-controller; 2210d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 22283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2230d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2240d292de1SYoshihiro Shimoda }; 2250d292de1SYoshihiro Shimoda 2260d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2270d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2280d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2290d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2300d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2310d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2320d292de1SYoshihiro Shimoda gpio-controller; 2330d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2340d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2350d292de1SYoshihiro Shimoda interrupt-controller; 2360d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 23783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2380d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2390d292de1SYoshihiro Shimoda }; 2400d292de1SYoshihiro Shimoda 2410d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2420d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2430d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2440d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2450d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2460d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2470d292de1SYoshihiro Shimoda gpio-controller; 2480d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2490d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2500d292de1SYoshihiro Shimoda interrupt-controller; 2510d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 25283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2530d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2540d292de1SYoshihiro Shimoda }; 2550d292de1SYoshihiro Shimoda 2560d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2570d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2580d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2590d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2600d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2610d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2620d292de1SYoshihiro Shimoda gpio-controller; 2630d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2640d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2650d292de1SYoshihiro Shimoda interrupt-controller; 2660d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 26783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2680d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2690d292de1SYoshihiro Shimoda }; 2700d292de1SYoshihiro Shimoda 2710d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2720d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2730d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2740d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2750d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2760d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2770d292de1SYoshihiro Shimoda gpio-controller; 2780d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2790d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2800d292de1SYoshihiro Shimoda interrupt-controller; 2810d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 28283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2830d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2840d292de1SYoshihiro Shimoda }; 2850d292de1SYoshihiro Shimoda 286a2053990SGeert Uytterhoeven pfc: pinctrl@e6060000 { 287d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 288d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 289d5d7134fSGeert Uytterhoeven }; 290d5d7134fSGeert Uytterhoeven 291d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 292d5d7134fSGeert Uytterhoeven #address-cells = <1>; 293d5d7134fSGeert Uytterhoeven #size-cells = <0>; 294c6d2f832SGeert Uytterhoeven compatible = "renesas,iic-r8a77990", 295c6d2f832SGeert Uytterhoeven "renesas,rcar-gen3-iic", 296c6d2f832SGeert Uytterhoeven "renesas,rmobile-iic"; 297c6d2f832SGeert Uytterhoeven reg = <0 0xe60b0000 0 0x425>; 298d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 299d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 300d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 301d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 302d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 303d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 304d5d7134fSGeert Uytterhoeven status = "disabled"; 305d5d7134fSGeert Uytterhoeven }; 306d5d7134fSGeert Uytterhoeven 30728a5c61bSCao Van Dong cmt0: timer@e60f0000 { 30828a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 30928a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 31028a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 31128a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 31228a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 31328a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 31428a5c61bSCao Van Dong clock-names = "fck"; 31528a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 31628a5c61bSCao Van Dong resets = <&cpg 303>; 31728a5c61bSCao Van Dong status = "disabled"; 31828a5c61bSCao Van Dong }; 31928a5c61bSCao Van Dong 32028a5c61bSCao Van Dong cmt1: timer@e6130000 { 32128a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 32228a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32328a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 32428a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 32528a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 32628a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 32728a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 32828a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 32928a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 33028a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 33128a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 33228a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 33328a5c61bSCao Van Dong clock-names = "fck"; 33428a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 33528a5c61bSCao Van Dong resets = <&cpg 302>; 33628a5c61bSCao Van Dong status = "disabled"; 33728a5c61bSCao Van Dong }; 33828a5c61bSCao Van Dong 33928a5c61bSCao Van Dong cmt2: timer@e6140000 { 34028a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 34128a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 34228a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 34328a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 34428a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 34528a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 34628a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 34728a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 34828a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 34928a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 35028a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 35128a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 35228a5c61bSCao Van Dong clock-names = "fck"; 35328a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35428a5c61bSCao Van Dong resets = <&cpg 301>; 35528a5c61bSCao Van Dong status = "disabled"; 35628a5c61bSCao Van Dong }; 35728a5c61bSCao Van Dong 35828a5c61bSCao Van Dong cmt3: timer@e6148000 { 35928a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 36028a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 36128a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 36228a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 36328a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 36428a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 36528a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 36628a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 36728a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 36828a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 36928a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 37028a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 37128a5c61bSCao Van Dong clock-names = "fck"; 37228a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 37328a5c61bSCao Van Dong resets = <&cpg 300>; 37428a5c61bSCao Van Dong status = "disabled"; 37528a5c61bSCao Van Dong }; 37628a5c61bSCao Van Dong 377d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 378d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 379d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 380d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 381d5d7134fSGeert Uytterhoeven clock-names = "extal"; 382d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 383d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 384d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 385d5d7134fSGeert Uytterhoeven }; 386d5d7134fSGeert Uytterhoeven 387d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 388d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 389d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 390d5d7134fSGeert Uytterhoeven }; 391d5d7134fSGeert Uytterhoeven 392d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 393d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 394d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 395d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 396d5d7134fSGeert Uytterhoeven }; 397d5d7134fSGeert Uytterhoeven 398d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 399d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 400d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 401d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 402d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 403d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 404d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 405d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 406d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 407d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 408d5d7134fSGeert Uytterhoeven }; 409d5d7134fSGeert Uytterhoeven 410d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 411d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 412d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 413d5d7134fSGeert Uytterhoeven interrupt-controller; 414d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 4150aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 4160aab5b91SGeert Uytterhoeven <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 4170aab5b91SGeert Uytterhoeven <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 4180aab5b91SGeert Uytterhoeven <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4190aab5b91SGeert Uytterhoeven <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 4200aab5b91SGeert Uytterhoeven <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 421d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 422d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 423d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 424d5d7134fSGeert Uytterhoeven }; 425d5d7134fSGeert Uytterhoeven 4264e4c17c6SNiklas Söderlund tmu0: timer@e61e0000 { 4274e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4284e4c17c6SNiklas Söderlund reg = <0 0xe61e0000 0 0x30>; 4294e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 4304e4c17c6SNiklas Söderlund <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 4314e4c17c6SNiklas Söderlund <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 4324e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 125>; 4334e4c17c6SNiklas Söderlund clock-names = "fck"; 4344e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4354e4c17c6SNiklas Söderlund resets = <&cpg 125>; 4364e4c17c6SNiklas Söderlund status = "disabled"; 4374e4c17c6SNiklas Söderlund }; 4384e4c17c6SNiklas Söderlund 4394e4c17c6SNiklas Söderlund tmu1: timer@e6fc0000 { 4404e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4414e4c17c6SNiklas Söderlund reg = <0 0xe6fc0000 0 0x30>; 4424e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 4434e4c17c6SNiklas Söderlund <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 4444e4c17c6SNiklas Söderlund <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 4454e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 124>; 4464e4c17c6SNiklas Söderlund clock-names = "fck"; 4474e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4484e4c17c6SNiklas Söderlund resets = <&cpg 124>; 4494e4c17c6SNiklas Söderlund status = "disabled"; 4504e4c17c6SNiklas Söderlund }; 4514e4c17c6SNiklas Söderlund 4524e4c17c6SNiklas Söderlund tmu2: timer@e6fd0000 { 4534e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4544e4c17c6SNiklas Söderlund reg = <0 0xe6fd0000 0 0x30>; 4554e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 4564e4c17c6SNiklas Söderlund <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 4574e4c17c6SNiklas Söderlund <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 4584e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 123>; 4594e4c17c6SNiklas Söderlund clock-names = "fck"; 4604e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4614e4c17c6SNiklas Söderlund resets = <&cpg 123>; 4624e4c17c6SNiklas Söderlund status = "disabled"; 4634e4c17c6SNiklas Söderlund }; 4644e4c17c6SNiklas Söderlund 4654e4c17c6SNiklas Söderlund tmu3: timer@e6fe0000 { 4664e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4674e4c17c6SNiklas Söderlund reg = <0 0xe6fe0000 0 0x30>; 4684e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 4694e4c17c6SNiklas Söderlund <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 4704e4c17c6SNiklas Söderlund <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 4714e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 122>; 4724e4c17c6SNiklas Söderlund clock-names = "fck"; 4734e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4744e4c17c6SNiklas Söderlund resets = <&cpg 122>; 4754e4c17c6SNiklas Söderlund status = "disabled"; 4764e4c17c6SNiklas Söderlund }; 4774e4c17c6SNiklas Söderlund 4784e4c17c6SNiklas Söderlund tmu4: timer@ffc00000 { 4794e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 4804e4c17c6SNiklas Söderlund reg = <0 0xffc00000 0 0x30>; 4814e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 4824e4c17c6SNiklas Söderlund <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 4834e4c17c6SNiklas Söderlund <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 4844e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 121>; 4854e4c17c6SNiklas Söderlund clock-names = "fck"; 4864e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 4874e4c17c6SNiklas Söderlund resets = <&cpg 121>; 4884e4c17c6SNiklas Söderlund status = "disabled"; 4894e4c17c6SNiklas Söderlund }; 4904e4c17c6SNiklas Söderlund 491bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 492bc011dfaSTakeshi Kihara #address-cells = <1>; 493bc011dfaSTakeshi Kihara #size-cells = <0>; 494bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 495bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 496bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 497bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 498bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 499bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 500bc011dfaSTakeshi Kihara resets = <&cpg 931>; 5018fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 5028fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 5038fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 504bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 505bc011dfaSTakeshi Kihara status = "disabled"; 506bc011dfaSTakeshi Kihara }; 507bc011dfaSTakeshi Kihara 508bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 509bc011dfaSTakeshi Kihara #address-cells = <1>; 510bc011dfaSTakeshi Kihara #size-cells = <0>; 511bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 512bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 513bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 514bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 515bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 516bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 517bc011dfaSTakeshi Kihara resets = <&cpg 930>; 5188fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 5198fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 5208fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 521bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 522bc011dfaSTakeshi Kihara status = "disabled"; 523bc011dfaSTakeshi Kihara }; 524bc011dfaSTakeshi Kihara 525bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 526bc011dfaSTakeshi Kihara #address-cells = <1>; 527bc011dfaSTakeshi Kihara #size-cells = <0>; 528bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 529bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 530bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 531bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 532bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 533bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 534bc011dfaSTakeshi Kihara resets = <&cpg 929>; 5358fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 5368fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 5378fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 538bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 539bc011dfaSTakeshi Kihara status = "disabled"; 540bc011dfaSTakeshi Kihara }; 541bc011dfaSTakeshi Kihara 542bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 543bc011dfaSTakeshi Kihara #address-cells = <1>; 544bc011dfaSTakeshi Kihara #size-cells = <0>; 545bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 546bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 547bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 548bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 549bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 550bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 551bc011dfaSTakeshi Kihara resets = <&cpg 928>; 5528fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 5538fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 554bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 555bc011dfaSTakeshi Kihara status = "disabled"; 556bc011dfaSTakeshi Kihara }; 557bc011dfaSTakeshi Kihara 558bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 559bc011dfaSTakeshi Kihara #address-cells = <1>; 560bc011dfaSTakeshi Kihara #size-cells = <0>; 561bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 562bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 563bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 564bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 565bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 566bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 567bc011dfaSTakeshi Kihara resets = <&cpg 927>; 5688fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 5698fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 570bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 571bc011dfaSTakeshi Kihara status = "disabled"; 572bc011dfaSTakeshi Kihara }; 573bc011dfaSTakeshi Kihara 574bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 575bc011dfaSTakeshi Kihara #address-cells = <1>; 576bc011dfaSTakeshi Kihara #size-cells = <0>; 577bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 578bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 579bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 580bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 581bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 582bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 583bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5848fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5858fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 586bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 587bc011dfaSTakeshi Kihara status = "disabled"; 588bc011dfaSTakeshi Kihara }; 589bc011dfaSTakeshi Kihara 590bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 591bc011dfaSTakeshi Kihara #address-cells = <1>; 592bc011dfaSTakeshi Kihara #size-cells = <0>; 593bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 594bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 595bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 596bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 597bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 598bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 599bc011dfaSTakeshi Kihara resets = <&cpg 918>; 6008fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 6018fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 602bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 603bc011dfaSTakeshi Kihara status = "disabled"; 604bc011dfaSTakeshi Kihara }; 605bc011dfaSTakeshi Kihara 606bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 607bc011dfaSTakeshi Kihara #address-cells = <1>; 608bc011dfaSTakeshi Kihara #size-cells = <0>; 609bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 610bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 611bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 612bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 613bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 614bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 615bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 616bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 617bc011dfaSTakeshi Kihara status = "disabled"; 618bc011dfaSTakeshi Kihara }; 619bc011dfaSTakeshi Kihara 620b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 621b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 622b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 623b7a1da21STakeshi Kihara "renesas,hscif"; 624b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 625b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 626b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 627b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 628b7a1da21STakeshi Kihara <&scif_clk>; 629b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 630b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 631b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 632b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 633b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 634b7a1da21STakeshi Kihara resets = <&cpg 520>; 635b7a1da21STakeshi Kihara status = "disabled"; 636b7a1da21STakeshi Kihara }; 637b7a1da21STakeshi Kihara 638b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 639b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 640b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 641b7a1da21STakeshi Kihara "renesas,hscif"; 642b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 643b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 644b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 645b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 646b7a1da21STakeshi Kihara <&scif_clk>; 647b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 648b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 649b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 650b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 651b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 652b7a1da21STakeshi Kihara resets = <&cpg 519>; 653b7a1da21STakeshi Kihara status = "disabled"; 654b7a1da21STakeshi Kihara }; 655b7a1da21STakeshi Kihara 656b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 657b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 658b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 659b7a1da21STakeshi Kihara "renesas,hscif"; 660b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 661b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 662b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 663b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 664b7a1da21STakeshi Kihara <&scif_clk>; 665b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 666b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 667b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 668b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 669b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 670b7a1da21STakeshi Kihara resets = <&cpg 518>; 671b7a1da21STakeshi Kihara status = "disabled"; 672b7a1da21STakeshi Kihara }; 673b7a1da21STakeshi Kihara 674b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 675b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 676b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 677b7a1da21STakeshi Kihara "renesas,hscif"; 678b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 679b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 680b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 681b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 682b7a1da21STakeshi Kihara <&scif_clk>; 683b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 684b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 685b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 686b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 687b7a1da21STakeshi Kihara resets = <&cpg 517>; 688b7a1da21STakeshi Kihara status = "disabled"; 689b7a1da21STakeshi Kihara }; 690b7a1da21STakeshi Kihara 691b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 692b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 693b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 694b7a1da21STakeshi Kihara "renesas,hscif"; 695b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 696b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 697b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 698b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 699b7a1da21STakeshi Kihara <&scif_clk>; 700b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 701b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 702b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 703b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 704b7a1da21STakeshi Kihara resets = <&cpg 516>; 705b7a1da21STakeshi Kihara status = "disabled"; 706b7a1da21STakeshi Kihara }; 707b7a1da21STakeshi Kihara 7085c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 7095c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 7105c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 7115c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 7125c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 7135c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 7145c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 7155c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 7165c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 7175c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 7187794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 7195c6479d9SYoshihiro Shimoda phy-names = "usb"; 7205c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7215c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 7225c6479d9SYoshihiro Shimoda status = "disabled"; 7235c6479d9SYoshihiro Shimoda }; 7245c6479d9SYoshihiro Shimoda 7255c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 7265c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7275c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7285c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 7290aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 7300aab5b91SGeert Uytterhoeven <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 7315c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7325c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 7335c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7345c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 7355c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7365c6479d9SYoshihiro Shimoda dma-channels = <2>; 7375c6479d9SYoshihiro Shimoda }; 7385c6479d9SYoshihiro Shimoda 7395c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 7405c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7415c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7425c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 7430aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 7440aab5b91SGeert Uytterhoeven <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 7455c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7465c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 7475c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7485c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 7495c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7505c6479d9SYoshihiro Shimoda dma-channels = <2>; 7515c6479d9SYoshihiro Shimoda }; 7525c6479d9SYoshihiro Shimoda 753a582013bSGeert Uytterhoeven arm_cc630p: crypto@e6601000 { 754a582013bSGeert Uytterhoeven compatible = "arm,cryptocell-630p-ree"; 755a582013bSGeert Uytterhoeven interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 756a582013bSGeert Uytterhoeven reg = <0x0 0xe6601000 0 0x1000>; 757a582013bSGeert Uytterhoeven clocks = <&cpg CPG_MOD 229>; 758a582013bSGeert Uytterhoeven resets = <&cpg 229>; 759a582013bSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 760a582013bSGeert Uytterhoeven }; 761a582013bSGeert Uytterhoeven 7623943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 7633943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7643943e896STakeshi Kihara "renesas,rcar-dmac"; 7653943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 7660aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7670aab5b91SGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 7680aab5b91SGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7690aab5b91SGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 7700aab5b91SGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7710aab5b91SGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 7720aab5b91SGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7730aab5b91SGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 7740aab5b91SGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7750aab5b91SGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 7760aab5b91SGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 7770aab5b91SGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 7780aab5b91SGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 7790aab5b91SGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7800aab5b91SGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 7810aab5b91SGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7820aab5b91SGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 7833943e896STakeshi Kihara interrupt-names = "error", 7843943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7853943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7863943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7873943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7883943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 7893943e896STakeshi Kihara clock-names = "fck"; 7903943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7913943e896STakeshi Kihara resets = <&cpg 219>; 7923943e896STakeshi Kihara #dma-cells = <1>; 7933943e896STakeshi Kihara dma-channels = <16>; 794f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 795f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 796f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 797f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 798f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 799f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 800f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 801f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 8023943e896STakeshi Kihara }; 8033943e896STakeshi Kihara 8043943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 8053943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8063943e896STakeshi Kihara "renesas,rcar-dmac"; 8073943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 8080aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 8090aab5b91SGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 8100aab5b91SGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 8110aab5b91SGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 8120aab5b91SGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 8130aab5b91SGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 8140aab5b91SGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 8150aab5b91SGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 8160aab5b91SGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 8170aab5b91SGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 8180aab5b91SGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 8190aab5b91SGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 8200aab5b91SGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 8210aab5b91SGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 8220aab5b91SGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 8230aab5b91SGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 8240aab5b91SGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 8253943e896STakeshi Kihara interrupt-names = "error", 8263943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8273943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8283943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8293943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8303943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 8313943e896STakeshi Kihara clock-names = "fck"; 8323943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8333943e896STakeshi Kihara resets = <&cpg 218>; 8343943e896STakeshi Kihara #dma-cells = <1>; 8353943e896STakeshi Kihara dma-channels = <16>; 836f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 837f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 838f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 839f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 840f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 841f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 842f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 843f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 8443943e896STakeshi Kihara }; 8453943e896STakeshi Kihara 8463943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 8473943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8483943e896STakeshi Kihara "renesas,rcar-dmac"; 8493943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 8500aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 8510aab5b91SGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 8520aab5b91SGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 8530aab5b91SGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 8540aab5b91SGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 8550aab5b91SGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 8560aab5b91SGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 8570aab5b91SGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 8580aab5b91SGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 8590aab5b91SGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 8600aab5b91SGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 8610aab5b91SGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 8620aab5b91SGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 8630aab5b91SGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 8640aab5b91SGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 8650aab5b91SGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 8660aab5b91SGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 8673943e896STakeshi Kihara interrupt-names = "error", 8683943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8693943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8703943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8713943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8723943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 8733943e896STakeshi Kihara clock-names = "fck"; 8743943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8753943e896STakeshi Kihara resets = <&cpg 217>; 8763943e896STakeshi Kihara #dma-cells = <1>; 8773943e896STakeshi Kihara dma-channels = <16>; 878f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 879f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 880f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 881f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 882f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 883f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 884f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 885f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 8863943e896STakeshi Kihara }; 8873943e896STakeshi Kihara 888cf8ae446SYoshihiro Shimoda ipmmu_ds0: iommu@e6740000 { 88955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89055697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 89155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 89255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89355697cbbSMagnus Damm #iommu-cells = <1>; 89455697cbbSMagnus Damm }; 89555697cbbSMagnus Damm 896cf8ae446SYoshihiro Shimoda ipmmu_ds1: iommu@e7740000 { 89755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89855697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 89955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 90055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90155697cbbSMagnus Damm #iommu-cells = <1>; 90255697cbbSMagnus Damm }; 90355697cbbSMagnus Damm 904cf8ae446SYoshihiro Shimoda ipmmu_hc: iommu@e6570000 { 90555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 90655697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 90755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 90855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90955697cbbSMagnus Damm #iommu-cells = <1>; 91055697cbbSMagnus Damm }; 91155697cbbSMagnus Damm 912cf8ae446SYoshihiro Shimoda ipmmu_mm: iommu@e67b0000 { 91355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 91455697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 91555697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 91655697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 91755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 91855697cbbSMagnus Damm #iommu-cells = <1>; 91955697cbbSMagnus Damm }; 92055697cbbSMagnus Damm 921cf8ae446SYoshihiro Shimoda ipmmu_mp: iommu@ec670000 { 92255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 92355697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 92455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 92555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 92655697cbbSMagnus Damm #iommu-cells = <1>; 92755697cbbSMagnus Damm }; 92855697cbbSMagnus Damm 929cf8ae446SYoshihiro Shimoda ipmmu_pv0: iommu@fd800000 { 93055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93155697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 93255697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 93355697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 93455697cbbSMagnus Damm #iommu-cells = <1>; 93555697cbbSMagnus Damm }; 93655697cbbSMagnus Damm 937cf8ae446SYoshihiro Shimoda ipmmu_rt: iommu@ffc80000 { 93855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93955697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 94055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 94155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 94255697cbbSMagnus Damm #iommu-cells = <1>; 94355697cbbSMagnus Damm }; 94455697cbbSMagnus Damm 945cf8ae446SYoshihiro Shimoda ipmmu_vc0: iommu@fe6b0000 { 94655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 94755697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 94855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 94955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 95055697cbbSMagnus Damm #iommu-cells = <1>; 95155697cbbSMagnus Damm }; 95255697cbbSMagnus Damm 953cf8ae446SYoshihiro Shimoda ipmmu_vi0: iommu@febd0000 { 95455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 95555697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 95655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 95755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 95855697cbbSMagnus Damm #iommu-cells = <1>; 95955697cbbSMagnus Damm }; 96055697cbbSMagnus Damm 961cf8ae446SYoshihiro Shimoda ipmmu_vp0: iommu@fe990000 { 96255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 96355697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 96455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 96555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 96655697cbbSMagnus Damm #iommu-cells = <1>; 96755697cbbSMagnus Damm }; 96855697cbbSMagnus Damm 969913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 970913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 971913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 9724b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 973913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 974913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 975913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 976913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 977913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 978913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 979913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 980913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 981913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 982913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 983913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 984913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 985913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 986913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 987913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 988913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 989913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 990913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 991913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 992913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 993913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 994913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 995913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 996913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 997913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 998913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 999913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 1000913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 1001913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 1002913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 1003913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 1004913a78b5SYoshihiro Shimoda "ch24"; 1005913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 100656ed0b3bSAdam Ford clock-names = "fck"; 100783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1008913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 1009913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 10109b810181SGeert Uytterhoeven rx-internal-delay-ps = <0>; 101143021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 1012913a78b5SYoshihiro Shimoda #address-cells = <1>; 1013913a78b5SYoshihiro Shimoda #size-cells = <0>; 1014913a78b5SYoshihiro Shimoda status = "disabled"; 1015913a78b5SYoshihiro Shimoda }; 1016913a78b5SYoshihiro Shimoda 1017327d1f32SMarek Vasut can0: can@e6c30000 { 1018327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1019327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1020327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 1021327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1022327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 1023327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1024327d1f32SMarek Vasut <&can_clk>; 1025327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1026327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1027327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1028327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1029327d1f32SMarek Vasut resets = <&cpg 916>; 1030327d1f32SMarek Vasut status = "disabled"; 1031327d1f32SMarek Vasut }; 1032327d1f32SMarek Vasut 1033327d1f32SMarek Vasut can1: can@e6c38000 { 1034327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1035327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1036327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 1037327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1038327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 1039327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1040327d1f32SMarek Vasut <&can_clk>; 1041327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1042327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1043327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1044327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1045327d1f32SMarek Vasut resets = <&cpg 915>; 1046327d1f32SMarek Vasut status = "disabled"; 1047327d1f32SMarek Vasut }; 1048327d1f32SMarek Vasut 1049327d1f32SMarek Vasut canfd: can@e66c0000 { 1050327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 1051327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 1052327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 1053327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1054327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1055*6af663afSGeert Uytterhoeven interrupt-names = "ch_int", "g_int"; 1056327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 1057327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1058327d1f32SMarek Vasut <&can_clk>; 1059327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 1060327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1061327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1062327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1063327d1f32SMarek Vasut resets = <&cpg 914>; 1064327d1f32SMarek Vasut status = "disabled"; 1065327d1f32SMarek Vasut 1066327d1f32SMarek Vasut channel0 { 1067327d1f32SMarek Vasut status = "disabled"; 1068327d1f32SMarek Vasut }; 1069327d1f32SMarek Vasut 1070327d1f32SMarek Vasut channel1 { 1071327d1f32SMarek Vasut status = "disabled"; 1072327d1f32SMarek Vasut }; 1073327d1f32SMarek Vasut }; 1074327d1f32SMarek Vasut 107518048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 107618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 107718048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 107818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 107918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 108018048556SYoshihiro Shimoda resets = <&cpg 523>; 108118048556SYoshihiro Shimoda #pwm-cells = <2>; 108218048556SYoshihiro Shimoda status = "disabled"; 108318048556SYoshihiro Shimoda }; 108418048556SYoshihiro Shimoda 108518048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 108618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 108718048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 108818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 108918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 109018048556SYoshihiro Shimoda resets = <&cpg 523>; 109118048556SYoshihiro Shimoda #pwm-cells = <2>; 109218048556SYoshihiro Shimoda status = "disabled"; 109318048556SYoshihiro Shimoda }; 109418048556SYoshihiro Shimoda 109518048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 109618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 109718048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 109818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 109918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 110018048556SYoshihiro Shimoda resets = <&cpg 523>; 110118048556SYoshihiro Shimoda #pwm-cells = <2>; 110218048556SYoshihiro Shimoda status = "disabled"; 110318048556SYoshihiro Shimoda }; 110418048556SYoshihiro Shimoda 110518048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 110618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 110718048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 110818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 110918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 111018048556SYoshihiro Shimoda resets = <&cpg 523>; 111118048556SYoshihiro Shimoda #pwm-cells = <2>; 111218048556SYoshihiro Shimoda status = "disabled"; 111318048556SYoshihiro Shimoda }; 111418048556SYoshihiro Shimoda 111518048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 111618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 111718048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 111818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 111918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 112018048556SYoshihiro Shimoda resets = <&cpg 523>; 112118048556SYoshihiro Shimoda #pwm-cells = <2>; 112218048556SYoshihiro Shimoda status = "disabled"; 112318048556SYoshihiro Shimoda }; 112418048556SYoshihiro Shimoda 112518048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 112618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 112718048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 112818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 112918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 113018048556SYoshihiro Shimoda resets = <&cpg 523>; 113118048556SYoshihiro Shimoda #pwm-cells = <2>; 113218048556SYoshihiro Shimoda status = "disabled"; 113318048556SYoshihiro Shimoda }; 113418048556SYoshihiro Shimoda 113518048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 113618048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 113718048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 113818048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 113918048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 114018048556SYoshihiro Shimoda resets = <&cpg 523>; 114118048556SYoshihiro Shimoda #pwm-cells = <2>; 114218048556SYoshihiro Shimoda status = "disabled"; 114318048556SYoshihiro Shimoda }; 114418048556SYoshihiro Shimoda 1145a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1146a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1147a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1148a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1149a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1150a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1151a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1152a5ebe5e4STakeshi Kihara <&scif_clk>; 1153a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1154a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1155a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1156a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1157a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1158a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1159a5ebe5e4STakeshi Kihara status = "disabled"; 1160a5ebe5e4STakeshi Kihara }; 1161a5ebe5e4STakeshi Kihara 1162a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1163a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1164a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1165a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1166a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1167a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1168a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1169a5ebe5e4STakeshi Kihara <&scif_clk>; 1170a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1171a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1172a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1173a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1174a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1175a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1176a5ebe5e4STakeshi Kihara status = "disabled"; 1177a5ebe5e4STakeshi Kihara }; 1178a5ebe5e4STakeshi Kihara 1179f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1180f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1181f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1182f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1183f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1184103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1185103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1186103db9b5STakeshi Kihara <&scif_clk>; 1187103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1188a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1189a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1190a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 119183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1192f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1193f37a7767SYoshihiro Shimoda status = "disabled"; 1194f37a7767SYoshihiro Shimoda }; 1195f37a7767SYoshihiro Shimoda 1196a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1197a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1198a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1199a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1200a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1201a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1202a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1203a5ebe5e4STakeshi Kihara <&scif_clk>; 1204a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1205a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1206a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1207a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1208a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1209a5ebe5e4STakeshi Kihara status = "disabled"; 1210a5ebe5e4STakeshi Kihara }; 1211a5ebe5e4STakeshi Kihara 1212a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1213a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1214a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1215a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1216a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1217a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1218a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1219a5ebe5e4STakeshi Kihara <&scif_clk>; 1220a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1221a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1222a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1223a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1224a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1225a5ebe5e4STakeshi Kihara status = "disabled"; 1226a5ebe5e4STakeshi Kihara }; 1227a5ebe5e4STakeshi Kihara 1228a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1229a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1230a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1231a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1232a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1233a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1234a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1235a5ebe5e4STakeshi Kihara <&scif_clk>; 1236a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1237e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1238e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1239a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1240a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1241a5ebe5e4STakeshi Kihara status = "disabled"; 1242a5ebe5e4STakeshi Kihara }; 1243a5ebe5e4STakeshi Kihara 12444b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 12454b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12464b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12474b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 12484b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 12494b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 125085170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 125185170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 125285170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 12534b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12544b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 12554b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12564b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12574b7e3ab1SGeert Uytterhoeven status = "disabled"; 12584b7e3ab1SGeert Uytterhoeven }; 12594b7e3ab1SGeert Uytterhoeven 12604b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 12614b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12624b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12634b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 12644b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 12654b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 1266453802c4SGeert Uytterhoeven dmas = <&dmac0 0x43>, <&dmac0 0x42>; 1267453802c4SGeert Uytterhoeven dma-names = "tx", "rx"; 12684b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12694b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 12704b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12714b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12724b7e3ab1SGeert Uytterhoeven status = "disabled"; 12734b7e3ab1SGeert Uytterhoeven }; 12744b7e3ab1SGeert Uytterhoeven 12754b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 12764b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12774b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12784b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 12794b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 12804b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 128185170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 128285170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12834b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12844b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 12854b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12864b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12874b7e3ab1SGeert Uytterhoeven status = "disabled"; 12884b7e3ab1SGeert Uytterhoeven }; 12894b7e3ab1SGeert Uytterhoeven 12904b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 12914b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12924b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12934b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 12944b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12954b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 129685170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 129785170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12984b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12994b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 13004b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 13014b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 13024b7e3ab1SGeert Uytterhoeven status = "disabled"; 13034b7e3ab1SGeert Uytterhoeven }; 13044b7e3ab1SGeert Uytterhoeven 1305ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1306ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1307ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1308ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1309ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1310ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1311ec70407aSKoji Matsuoka resets = <&cpg 807>; 1312ec70407aSKoji Matsuoka renesas,id = <4>; 1313ec70407aSKoji Matsuoka status = "disabled"; 1314ec70407aSKoji Matsuoka 1315ec70407aSKoji Matsuoka ports { 1316ec70407aSKoji Matsuoka #address-cells = <1>; 1317ec70407aSKoji Matsuoka #size-cells = <0>; 1318ec70407aSKoji Matsuoka 1319ec70407aSKoji Matsuoka port@1 { 13205e53dbf4SJacopo Mondi #address-cells = <1>; 13215e53dbf4SJacopo Mondi #size-cells = <0>; 13225e53dbf4SJacopo Mondi 1323ec70407aSKoji Matsuoka reg = <1>; 1324ec70407aSKoji Matsuoka 13255e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 13265e53dbf4SJacopo Mondi reg = <2>; 1327ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1328ec70407aSKoji Matsuoka }; 1329ec70407aSKoji Matsuoka }; 1330ec70407aSKoji Matsuoka }; 1331ec70407aSKoji Matsuoka }; 1332ec70407aSKoji Matsuoka 1333ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1334ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1335ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1336ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1337ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1338ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1339ec70407aSKoji Matsuoka resets = <&cpg 806>; 1340ec70407aSKoji Matsuoka renesas,id = <5>; 1341ec70407aSKoji Matsuoka status = "disabled"; 1342ec70407aSKoji Matsuoka 1343ec70407aSKoji Matsuoka ports { 1344ec70407aSKoji Matsuoka #address-cells = <1>; 1345ec70407aSKoji Matsuoka #size-cells = <0>; 1346ec70407aSKoji Matsuoka 1347ec70407aSKoji Matsuoka port@1 { 13485e53dbf4SJacopo Mondi #address-cells = <1>; 13495e53dbf4SJacopo Mondi #size-cells = <0>; 13505e53dbf4SJacopo Mondi 1351ec70407aSKoji Matsuoka reg = <1>; 1352ec70407aSKoji Matsuoka 13535e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 13545e53dbf4SJacopo Mondi reg = <2>; 1355ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1356ec70407aSKoji Matsuoka }; 1357ec70407aSKoji Matsuoka }; 1358ec70407aSKoji Matsuoka }; 1359ec70407aSKoji Matsuoka }; 1360ec70407aSKoji Matsuoka 13611ada85b6SFabrizio Castro drif00: rif@e6f40000 { 13621ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13631ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13641ada85b6SFabrizio Castro reg = <0 0xe6f40000 0 0x84>; 13651ada85b6SFabrizio Castro interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 13661ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 515>; 13671ada85b6SFabrizio Castro clock-names = "fck"; 13681ada85b6SFabrizio Castro dmas = <&dmac1 0x20>, <&dmac2 0x20>; 13691ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13701ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13711ada85b6SFabrizio Castro resets = <&cpg 515>; 13721ada85b6SFabrizio Castro renesas,bonding = <&drif01>; 13731ada85b6SFabrizio Castro status = "disabled"; 13741ada85b6SFabrizio Castro }; 13751ada85b6SFabrizio Castro 13761ada85b6SFabrizio Castro drif01: rif@e6f50000 { 13771ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13781ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13791ada85b6SFabrizio Castro reg = <0 0xe6f50000 0 0x84>; 13801ada85b6SFabrizio Castro interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 13811ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 514>; 13821ada85b6SFabrizio Castro clock-names = "fck"; 13831ada85b6SFabrizio Castro dmas = <&dmac1 0x22>, <&dmac2 0x22>; 13841ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13851ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13861ada85b6SFabrizio Castro resets = <&cpg 514>; 13871ada85b6SFabrizio Castro renesas,bonding = <&drif00>; 13881ada85b6SFabrizio Castro status = "disabled"; 13891ada85b6SFabrizio Castro }; 13901ada85b6SFabrizio Castro 13911ada85b6SFabrizio Castro drif10: rif@e6f60000 { 13921ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13931ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13941ada85b6SFabrizio Castro reg = <0 0xe6f60000 0 0x84>; 13951ada85b6SFabrizio Castro interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 13961ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 513>; 13971ada85b6SFabrizio Castro clock-names = "fck"; 13981ada85b6SFabrizio Castro dmas = <&dmac1 0x24>, <&dmac2 0x24>; 13991ada85b6SFabrizio Castro dma-names = "rx", "rx"; 14001ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14011ada85b6SFabrizio Castro resets = <&cpg 513>; 14021ada85b6SFabrizio Castro renesas,bonding = <&drif11>; 14031ada85b6SFabrizio Castro status = "disabled"; 14041ada85b6SFabrizio Castro }; 14051ada85b6SFabrizio Castro 14061ada85b6SFabrizio Castro drif11: rif@e6f70000 { 14071ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14081ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14091ada85b6SFabrizio Castro reg = <0 0xe6f70000 0 0x84>; 14101ada85b6SFabrizio Castro interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 14111ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 512>; 14121ada85b6SFabrizio Castro clock-names = "fck"; 14131ada85b6SFabrizio Castro dmas = <&dmac1 0x26>, <&dmac2 0x26>; 14141ada85b6SFabrizio Castro dma-names = "rx", "rx"; 14151ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14161ada85b6SFabrizio Castro resets = <&cpg 512>; 14171ada85b6SFabrizio Castro renesas,bonding = <&drif10>; 14181ada85b6SFabrizio Castro status = "disabled"; 14191ada85b6SFabrizio Castro }; 14201ada85b6SFabrizio Castro 14211ada85b6SFabrizio Castro drif20: rif@e6f80000 { 14221ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14231ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14241ada85b6SFabrizio Castro reg = <0 0xe6f80000 0 0x84>; 14251ada85b6SFabrizio Castro interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 14261ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 511>; 14271ada85b6SFabrizio Castro clock-names = "fck"; 14281ada85b6SFabrizio Castro dmas = <&dmac0 0x28>; 14291ada85b6SFabrizio Castro dma-names = "rx"; 14301ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14311ada85b6SFabrizio Castro resets = <&cpg 511>; 14321ada85b6SFabrizio Castro renesas,bonding = <&drif21>; 14331ada85b6SFabrizio Castro status = "disabled"; 14341ada85b6SFabrizio Castro }; 14351ada85b6SFabrizio Castro 14361ada85b6SFabrizio Castro drif21: rif@e6f90000 { 14371ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14381ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14391ada85b6SFabrizio Castro reg = <0 0xe6f90000 0 0x84>; 14401ada85b6SFabrizio Castro interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 14411ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 510>; 14421ada85b6SFabrizio Castro clock-names = "fck"; 14431ada85b6SFabrizio Castro dmas = <&dmac0 0x2a>; 14441ada85b6SFabrizio Castro dma-names = "rx"; 14451ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14461ada85b6SFabrizio Castro resets = <&cpg 510>; 14471ada85b6SFabrizio Castro renesas,bonding = <&drif20>; 14481ada85b6SFabrizio Castro status = "disabled"; 14491ada85b6SFabrizio Castro }; 14501ada85b6SFabrizio Castro 14511ada85b6SFabrizio Castro drif30: rif@e6fa0000 { 14521ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14531ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14541ada85b6SFabrizio Castro reg = <0 0xe6fa0000 0 0x84>; 14551ada85b6SFabrizio Castro interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 14561ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 509>; 14571ada85b6SFabrizio Castro clock-names = "fck"; 14581ada85b6SFabrizio Castro dmas = <&dmac0 0x2c>; 14591ada85b6SFabrizio Castro dma-names = "rx"; 14601ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14611ada85b6SFabrizio Castro resets = <&cpg 509>; 14621ada85b6SFabrizio Castro renesas,bonding = <&drif31>; 14631ada85b6SFabrizio Castro status = "disabled"; 14641ada85b6SFabrizio Castro }; 14651ada85b6SFabrizio Castro 14661ada85b6SFabrizio Castro drif31: rif@e6fb0000 { 14671ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14681ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14691ada85b6SFabrizio Castro reg = <0 0xe6fb0000 0 0x84>; 14701ada85b6SFabrizio Castro interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 14711ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 508>; 14721ada85b6SFabrizio Castro clock-names = "fck"; 14731ada85b6SFabrizio Castro dmas = <&dmac0 0x2e>; 14741ada85b6SFabrizio Castro dma-names = "rx"; 14751ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14761ada85b6SFabrizio Castro resets = <&cpg 508>; 14771ada85b6SFabrizio Castro renesas,bonding = <&drif30>; 14781ada85b6SFabrizio Castro status = "disabled"; 14791ada85b6SFabrizio Castro }; 14801ada85b6SFabrizio Castro 14813b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 14823b46fa57SYoshihiro Kaneko /* 14833b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 14843b46fa57SYoshihiro Kaneko * 14853b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 14863b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 14873b46fa57SYoshihiro Kaneko */ 14883b46fa57SYoshihiro Kaneko /* 14893b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 14903b46fa57SYoshihiro Kaneko * 14913b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 14923b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 14933b46fa57SYoshihiro Kaneko */ 14943b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 14953b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 14963b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 14973b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 14983b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 14993b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 15003b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 15013b46fa57SYoshihiro Kaneko 15023b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 15033b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 15043b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 15053b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 15063b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 15073b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 15083b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 15093b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 15103b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 15113b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 15123b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 15133b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15143b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15153b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 15163b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 15173b46fa57SYoshihiro Kaneko <&audio_clk_c>, 15183b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 15193b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 15203b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15213b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15223b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 15233b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 15243b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 15253b46fa57SYoshihiro Kaneko "src.1", "src.0", 15263b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 15273b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 15283b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 15293b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 15303b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15313b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 15323b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 15333b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 15343b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 15353b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 15363b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 15373b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 15383b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15393b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15403b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 15413b46fa57SYoshihiro Kaneko status = "disabled"; 15423b46fa57SYoshihiro Kaneko 1543ddd56410SYoshihiro Kaneko rcar_sound,ctu { 1544ddd56410SYoshihiro Kaneko ctu00: ctu-0 { }; 1545ddd56410SYoshihiro Kaneko ctu01: ctu-1 { }; 1546ddd56410SYoshihiro Kaneko ctu02: ctu-2 { }; 1547ddd56410SYoshihiro Kaneko ctu03: ctu-3 { }; 1548ddd56410SYoshihiro Kaneko ctu10: ctu-4 { }; 1549ddd56410SYoshihiro Kaneko ctu11: ctu-5 { }; 1550ddd56410SYoshihiro Kaneko ctu12: ctu-6 { }; 1551ddd56410SYoshihiro Kaneko ctu13: ctu-7 { }; 1552ddd56410SYoshihiro Kaneko }; 1553ddd56410SYoshihiro Kaneko 15543b46fa57SYoshihiro Kaneko rcar_sound,dvc { 15553b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 15563b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 15573b46fa57SYoshihiro Kaneko dma-names = "tx"; 15583b46fa57SYoshihiro Kaneko }; 15593b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 15603b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 15613b46fa57SYoshihiro Kaneko dma-names = "tx"; 15623b46fa57SYoshihiro Kaneko }; 15633b46fa57SYoshihiro Kaneko }; 15643b46fa57SYoshihiro Kaneko 15653b46fa57SYoshihiro Kaneko rcar_sound,mix { 15663b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 15673b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 15683b46fa57SYoshihiro Kaneko }; 15693b46fa57SYoshihiro Kaneko 15703b46fa57SYoshihiro Kaneko rcar_sound,src { 15713b46fa57SYoshihiro Kaneko src0: src-0 { 15723b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 15733b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 15743b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15753b46fa57SYoshihiro Kaneko }; 15763b46fa57SYoshihiro Kaneko src1: src-1 { 15773b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 15783b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 15793b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15803b46fa57SYoshihiro Kaneko }; 15813b46fa57SYoshihiro Kaneko src2: src-2 { 15823b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 15833b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 15843b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15853b46fa57SYoshihiro Kaneko }; 15863b46fa57SYoshihiro Kaneko src3: src-3 { 15873b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 15883b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 15893b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15903b46fa57SYoshihiro Kaneko }; 15913b46fa57SYoshihiro Kaneko src4: src-4 { 15923b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 15933b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 15943b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15953b46fa57SYoshihiro Kaneko }; 15963b46fa57SYoshihiro Kaneko src5: src-5 { 15973b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 15983b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 15993b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16003b46fa57SYoshihiro Kaneko }; 16013b46fa57SYoshihiro Kaneko src6: src-6 { 16023b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 16033b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 16043b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16053b46fa57SYoshihiro Kaneko }; 16063b46fa57SYoshihiro Kaneko src7: src-7 { 16073b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 16083b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 16093b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16103b46fa57SYoshihiro Kaneko }; 16113b46fa57SYoshihiro Kaneko src8: src-8 { 16123b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 16133b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 16143b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16153b46fa57SYoshihiro Kaneko }; 16163b46fa57SYoshihiro Kaneko src9: src-9 { 16173b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 16183b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 16193b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16203b46fa57SYoshihiro Kaneko }; 16213b46fa57SYoshihiro Kaneko }; 16223b46fa57SYoshihiro Kaneko 16233b46fa57SYoshihiro Kaneko rcar_sound,ssi { 16243b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 16253b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 16263b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 16273b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 16283b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16293b46fa57SYoshihiro Kaneko }; 16303b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 16313b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 16323b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 16333b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 16343b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16353b46fa57SYoshihiro Kaneko }; 16363b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 16373b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 16383b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 16393b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 16403b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16413b46fa57SYoshihiro Kaneko }; 16423b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 16433b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 16443b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 16453b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 16463b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16473b46fa57SYoshihiro Kaneko }; 16483b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 16493b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 16503b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 16513b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 16523b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16533b46fa57SYoshihiro Kaneko }; 16543b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 16553b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 16563b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 16573b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 16583b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16593b46fa57SYoshihiro Kaneko }; 16603b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 16613b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 16623b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 16633b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 16643b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16653b46fa57SYoshihiro Kaneko }; 16663b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 16673b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 16683b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 16693b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 16703b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16713b46fa57SYoshihiro Kaneko }; 16723b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 16733b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 16743b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 16753b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 16763b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16773b46fa57SYoshihiro Kaneko }; 16783b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 16793b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 16803b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 16813b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 16823b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16833b46fa57SYoshihiro Kaneko }; 16843b46fa57SYoshihiro Kaneko }; 16853b46fa57SYoshihiro Kaneko }; 16863b46fa57SYoshihiro Kaneko 1687fb912a1bSNikita Yushchenko mlp: mlp@ec520000 { 1688fb912a1bSNikita Yushchenko compatible = "renesas,r8a77990-mlp", 1689fb912a1bSNikita Yushchenko "renesas,rcar-gen3-mlp"; 1690fb912a1bSNikita Yushchenko reg = <0 0xec520000 0 0x800>; 1691fb912a1bSNikita Yushchenko interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>, 1692fb912a1bSNikita Yushchenko <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>; 1693fb912a1bSNikita Yushchenko clocks = <&cpg CPG_MOD 802>; 1694fb912a1bSNikita Yushchenko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1695fb912a1bSNikita Yushchenko resets = <&cpg 802>; 1696fb912a1bSNikita Yushchenko status = "disabled"; 1697fb912a1bSNikita Yushchenko }; 1698fb912a1bSNikita Yushchenko 16993b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 17003b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 17013b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 17023b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 17030aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 17040aab5b91SGeert Uytterhoeven <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 17050aab5b91SGeert Uytterhoeven <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 17060aab5b91SGeert Uytterhoeven <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 17070aab5b91SGeert Uytterhoeven <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 17080aab5b91SGeert Uytterhoeven <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 17090aab5b91SGeert Uytterhoeven <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 17100aab5b91SGeert Uytterhoeven <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 17110aab5b91SGeert Uytterhoeven <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 17120aab5b91SGeert Uytterhoeven <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 17130aab5b91SGeert Uytterhoeven <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 17140aab5b91SGeert Uytterhoeven <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 17150aab5b91SGeert Uytterhoeven <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 17160aab5b91SGeert Uytterhoeven <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 17170aab5b91SGeert Uytterhoeven <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 17180aab5b91SGeert Uytterhoeven <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 17190aab5b91SGeert Uytterhoeven <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 17203b46fa57SYoshihiro Kaneko interrupt-names = "error", 17213b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 17223b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 17233b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 17243b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 17253b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 17263b46fa57SYoshihiro Kaneko clock-names = "fck"; 17273b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17283b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 17293b46fa57SYoshihiro Kaneko #dma-cells = <1>; 17303b46fa57SYoshihiro Kaneko dma-channels = <16>; 17313b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 17323b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 17333b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 17343b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 17353b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 17363b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 17373b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 17383b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 17393b46fa57SYoshihiro Kaneko }; 17403b46fa57SYoshihiro Kaneko 1741fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1742fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1743fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1744fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1745fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1746fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1747fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1748fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1749fe1bc94aSYoshihiro Shimoda status = "disabled"; 1750fe1bc94aSYoshihiro Shimoda }; 1751fe1bc94aSYoshihiro Shimoda 17528dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 17538dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 17548dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 17558dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 17568dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 17578dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 17588dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17598dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 17608dae1d2bSYoshihiro Shimoda status = "disabled"; 17618dae1d2bSYoshihiro Shimoda }; 17628dae1d2bSYoshihiro Shimoda 17636dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 17646dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 17656dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 17666dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1767737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17687794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 17696dd72b4dSYoshihiro Shimoda phy-names = "usb"; 177083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1771737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17726dd72b4dSYoshihiro Shimoda status = "disabled"; 17736dd72b4dSYoshihiro Shimoda }; 17746dd72b4dSYoshihiro Shimoda 17756dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 17766dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 17776dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 17786dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1779737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17807794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 17816dd72b4dSYoshihiro Shimoda phy-names = "usb"; 17826dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 178383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1784737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17856dd72b4dSYoshihiro Shimoda status = "disabled"; 17866dd72b4dSYoshihiro Shimoda }; 17876dd72b4dSYoshihiro Shimoda 17886dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 17896dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 17906dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 17916dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 17926dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1793737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 179483e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1795737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17967794bd7eSYoshihiro Shimoda #phy-cells = <1>; 17976dd72b4dSYoshihiro Shimoda status = "disabled"; 17986dd72b4dSYoshihiro Shimoda }; 17996dd72b4dSYoshihiro Shimoda 1800a6cb262aSYoshihiro Shimoda sdhi0: mmc@ee100000 { 18019aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18029aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18039aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 18049aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1805eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A77990_CLK_SD0H>; 1806eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18079aa3558aSTakeshi Kihara max-frequency = <200000000>; 18089aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18099aa3558aSTakeshi Kihara resets = <&cpg 314>; 18108292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 32>; 18119aa3558aSTakeshi Kihara status = "disabled"; 18129aa3558aSTakeshi Kihara }; 18139aa3558aSTakeshi Kihara 1814a6cb262aSYoshihiro Shimoda sdhi1: mmc@ee120000 { 18159aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18169aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18179aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 18189aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1819eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A77990_CLK_SD1H>; 1820eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18219aa3558aSTakeshi Kihara max-frequency = <200000000>; 18229aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18239aa3558aSTakeshi Kihara resets = <&cpg 313>; 18248292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 33>; 18259aa3558aSTakeshi Kihara status = "disabled"; 18269aa3558aSTakeshi Kihara }; 18279aa3558aSTakeshi Kihara 1828a6cb262aSYoshihiro Shimoda sdhi3: mmc@ee160000 { 18299aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18309aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18319aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 18329aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1833eca6ab6eSWolfram Sang clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A77990_CLK_SD3H>; 1834eca6ab6eSWolfram Sang clock-names = "core", "clkh"; 18359aa3558aSTakeshi Kihara max-frequency = <200000000>; 18369aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18379aa3558aSTakeshi Kihara resets = <&cpg 311>; 18388292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 35>; 18399aa3558aSTakeshi Kihara status = "disabled"; 18409aa3558aSTakeshi Kihara }; 18419aa3558aSTakeshi Kihara 1842f191fba7SGeert Uytterhoeven rpc: spi@ee200000 { 1843f191fba7SGeert Uytterhoeven compatible = "renesas,r8a77990-rpc-if", 1844f191fba7SGeert Uytterhoeven "renesas,rcar-gen3-rpc-if"; 1845f191fba7SGeert Uytterhoeven reg = <0 0xee200000 0 0x200>, 1846f191fba7SGeert Uytterhoeven <0 0x08000000 0 0x04000000>, 1847f191fba7SGeert Uytterhoeven <0 0xee208000 0 0x100>; 1848f191fba7SGeert Uytterhoeven reg-names = "regs", "dirmap", "wbuf"; 1849f191fba7SGeert Uytterhoeven interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1850f191fba7SGeert Uytterhoeven clocks = <&cpg CPG_MOD 917>; 1851f191fba7SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1852f191fba7SGeert Uytterhoeven resets = <&cpg 917>; 1853f191fba7SGeert Uytterhoeven #address-cells = <1>; 1854f191fba7SGeert Uytterhoeven #size-cells = <0>; 1855f191fba7SGeert Uytterhoeven status = "disabled"; 1856f191fba7SGeert Uytterhoeven }; 1857f191fba7SGeert Uytterhoeven 1858f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1859f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1860f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1861f37a7767SYoshihiro Shimoda #address-cells = <0>; 1862f37a7767SYoshihiro Shimoda interrupt-controller; 1863f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1864f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1865f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1866f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1867f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 18687085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1869f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1870f37a7767SYoshihiro Shimoda clock-names = "clk"; 187183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1872f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1873f37a7767SYoshihiro Shimoda }; 1874f37a7767SYoshihiro Shimoda 187500323335SSimon Horman pciec0: pcie@fe000000 { 187600323335SSimon Horman compatible = "renesas,pcie-r8a77990", 187700323335SSimon Horman "renesas,pcie-rcar-gen3"; 187800323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 187900323335SSimon Horman #address-cells = <3>; 188000323335SSimon Horman #size-cells = <2>; 188100323335SSimon Horman bus-range = <0x00 0xff>; 188200323335SSimon Horman device_type = "pci"; 18839504a9f2SGeert Uytterhoeven ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 18849504a9f2SGeert Uytterhoeven <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 18859504a9f2SGeert Uytterhoeven <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 18869504a9f2SGeert Uytterhoeven <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 188700323335SSimon Horman /* Map all possible DDR as inbound ranges */ 188800323335SSimon Horman dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 188900323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 189000323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 189100323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 189200323335SSimon Horman #interrupt-cells = <1>; 189300323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 189400323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 189500323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 189600323335SSimon Horman clock-names = "pcie", "pcie_bus"; 189700323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 189800323335SSimon Horman resets = <&cpg 319>; 189900323335SSimon Horman status = "disabled"; 190000323335SSimon Horman }; 190100323335SSimon Horman 190213ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 190313ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 190413ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 190513ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 190613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 190713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 190813ee2bfcSLaurent Pinchart resets = <&cpg 626>; 190913ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 191013ee2bfcSLaurent Pinchart }; 191113ee2bfcSLaurent Pinchart 191213ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 191313ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 191413ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 191513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 191613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 191713ee2bfcSLaurent Pinchart resets = <&cpg 607>; 191813ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 191913ee2bfcSLaurent Pinchart }; 192013ee2bfcSLaurent Pinchart 192113ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 192213ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 192313ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 192413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 192513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 192613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 192713ee2bfcSLaurent Pinchart resets = <&cpg 631>; 192813ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 192913ee2bfcSLaurent Pinchart }; 193013ee2bfcSLaurent Pinchart 193113ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 193213ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 193313ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 193413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 193513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 193613ee2bfcSLaurent Pinchart resets = <&cpg 611>; 193713ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 193813ee2bfcSLaurent Pinchart }; 193913ee2bfcSLaurent Pinchart 194013ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 194113ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 194213ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 194313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 194413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 194513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 194613ee2bfcSLaurent Pinchart resets = <&cpg 623>; 194713ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 194813ee2bfcSLaurent Pinchart }; 194913ee2bfcSLaurent Pinchart 195013ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 195113ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 195213ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 195313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 195413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 195513ee2bfcSLaurent Pinchart resets = <&cpg 603>; 195613ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 195713ee2bfcSLaurent Pinchart }; 195813ee2bfcSLaurent Pinchart 195913ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 196013ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 196113ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 196213ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 196313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 196413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 196513ee2bfcSLaurent Pinchart resets = <&cpg 622>; 196613ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 196713ee2bfcSLaurent Pinchart }; 196813ee2bfcSLaurent Pinchart 196913ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 197013ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 197113ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 197213ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 197313ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 197413ee2bfcSLaurent Pinchart resets = <&cpg 602>; 197513ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 197613ee2bfcSLaurent Pinchart }; 197713ee2bfcSLaurent Pinchart 1978948c59ddSJacopo Mondi cmm0: cmm@fea40000 { 1979948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1980948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1981948c59ddSJacopo Mondi reg = <0 0xfea40000 0 0x1000>; 1982948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1983948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 711>; 1984948c59ddSJacopo Mondi resets = <&cpg 711>; 1985948c59ddSJacopo Mondi }; 1986948c59ddSJacopo Mondi 1987948c59ddSJacopo Mondi cmm1: cmm@fea50000 { 1988948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1989948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1990948c59ddSJacopo Mondi reg = <0 0xfea50000 0 0x1000>; 1991948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1992948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 710>; 1993948c59ddSJacopo Mondi resets = <&cpg 710>; 1994948c59ddSJacopo Mondi }; 1995948c59ddSJacopo Mondi 1996ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1997af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1998ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1999ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 2000ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 2001ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2002ec70407aSKoji Matsuoka resets = <&cpg 716>; 2003ec70407aSKoji Matsuoka status = "disabled"; 2004ec70407aSKoji Matsuoka 2005ec70407aSKoji Matsuoka ports { 2006ec70407aSKoji Matsuoka #address-cells = <1>; 2007ec70407aSKoji Matsuoka #size-cells = <0>; 2008ec70407aSKoji Matsuoka 20090a96c059SNiklas Söderlund port@0 { 20100a96c059SNiklas Söderlund reg = <0>; 20110a96c059SNiklas Söderlund }; 20120a96c059SNiklas Söderlund 2013ec70407aSKoji Matsuoka port@1 { 2014ec70407aSKoji Matsuoka #address-cells = <1>; 2015ec70407aSKoji Matsuoka #size-cells = <0>; 2016ec70407aSKoji Matsuoka 2017ec70407aSKoji Matsuoka reg = <1>; 2018ec70407aSKoji Matsuoka 2019ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 2020ec70407aSKoji Matsuoka reg = <0>; 2021ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 2022ec70407aSKoji Matsuoka }; 2023ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 2024ec70407aSKoji Matsuoka reg = <1>; 2025ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 2026ec70407aSKoji Matsuoka }; 2027ec70407aSKoji Matsuoka }; 2028ec70407aSKoji Matsuoka }; 2029ec70407aSKoji Matsuoka }; 2030ec70407aSKoji Matsuoka 203113ee2bfcSLaurent Pinchart du: display@feb00000 { 203213ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 203306585ed3STakeshi Kihara reg = <0 0xfeb00000 0 0x40000>; 203413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 203513ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 2036d745c72dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 203713ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 20384193a392STakeshi Kihara resets = <&cpg 724>; 20394193a392STakeshi Kihara reset-names = "du.0"; 2040948c59ddSJacopo Mondi 2041948c59ddSJacopo Mondi renesas,cmms = <&cmm0>, <&cmm1>; 204203abfdd3SGeert Uytterhoeven renesas,vsps = <&vspd0 0>, <&vspd1 0>; 2043948c59ddSJacopo Mondi 204413ee2bfcSLaurent Pinchart status = "disabled"; 204513ee2bfcSLaurent Pinchart 204613ee2bfcSLaurent Pinchart ports { 204713ee2bfcSLaurent Pinchart #address-cells = <1>; 204813ee2bfcSLaurent Pinchart #size-cells = <0>; 204913ee2bfcSLaurent Pinchart 205013ee2bfcSLaurent Pinchart port@0 { 205113ee2bfcSLaurent Pinchart reg = <0>; 205213ee2bfcSLaurent Pinchart }; 205313ee2bfcSLaurent Pinchart 205413ee2bfcSLaurent Pinchart port@1 { 205513ee2bfcSLaurent Pinchart reg = <1>; 205613ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 205713ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 205813ee2bfcSLaurent Pinchart }; 205913ee2bfcSLaurent Pinchart }; 206013ee2bfcSLaurent Pinchart 206113ee2bfcSLaurent Pinchart port@2 { 206213ee2bfcSLaurent Pinchart reg = <2>; 206313ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 206413ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 206513ee2bfcSLaurent Pinchart }; 206613ee2bfcSLaurent Pinchart }; 206713ee2bfcSLaurent Pinchart }; 206813ee2bfcSLaurent Pinchart }; 206913ee2bfcSLaurent Pinchart 207013ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 207113ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 207213ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 207313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 207413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 207513ee2bfcSLaurent Pinchart resets = <&cpg 727>; 207613ee2bfcSLaurent Pinchart status = "disabled"; 207713ee2bfcSLaurent Pinchart 207846f69d06SLaurent Pinchart renesas,companion = <&lvds1>; 207946f69d06SLaurent Pinchart 208013ee2bfcSLaurent Pinchart ports { 208113ee2bfcSLaurent Pinchart #address-cells = <1>; 208213ee2bfcSLaurent Pinchart #size-cells = <0>; 208313ee2bfcSLaurent Pinchart 208413ee2bfcSLaurent Pinchart port@0 { 208513ee2bfcSLaurent Pinchart reg = <0>; 208613ee2bfcSLaurent Pinchart lvds0_in: endpoint { 208713ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 208813ee2bfcSLaurent Pinchart }; 208913ee2bfcSLaurent Pinchart }; 209013ee2bfcSLaurent Pinchart 209113ee2bfcSLaurent Pinchart port@1 { 209213ee2bfcSLaurent Pinchart reg = <1>; 209313ee2bfcSLaurent Pinchart }; 209413ee2bfcSLaurent Pinchart }; 209513ee2bfcSLaurent Pinchart }; 209613ee2bfcSLaurent Pinchart 209713ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 209813ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 209913ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 210013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 210113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 210213ee2bfcSLaurent Pinchart resets = <&cpg 726>; 210313ee2bfcSLaurent Pinchart status = "disabled"; 210413ee2bfcSLaurent Pinchart 210513ee2bfcSLaurent Pinchart ports { 210613ee2bfcSLaurent Pinchart #address-cells = <1>; 210713ee2bfcSLaurent Pinchart #size-cells = <0>; 210813ee2bfcSLaurent Pinchart 210913ee2bfcSLaurent Pinchart port@0 { 211013ee2bfcSLaurent Pinchart reg = <0>; 211113ee2bfcSLaurent Pinchart lvds1_in: endpoint { 211213ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 211313ee2bfcSLaurent Pinchart }; 211413ee2bfcSLaurent Pinchart }; 211513ee2bfcSLaurent Pinchart 211613ee2bfcSLaurent Pinchart port@1 { 211713ee2bfcSLaurent Pinchart reg = <1>; 211813ee2bfcSLaurent Pinchart }; 211913ee2bfcSLaurent Pinchart }; 212013ee2bfcSLaurent Pinchart }; 212113ee2bfcSLaurent Pinchart 2122f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 2123f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 2124f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 2125f37a7767SYoshihiro Shimoda }; 2126f37a7767SYoshihiro Shimoda }; 2127f37a7767SYoshihiro Shimoda 21288f1ee2a1SYoshihiro Kaneko thermal-zones { 21298f1ee2a1SYoshihiro Kaneko cpu-thermal { 21308f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 21318fa7d18fSDien Pham polling-delay = <0>; 21328fa7d18fSDien Pham thermal-sensors = <&thermal 0>; 21338fa7d18fSDien Pham sustainable-power = <717>; 21348f1ee2a1SYoshihiro Kaneko 21358f1ee2a1SYoshihiro Kaneko cooling-maps { 21368fa7d18fSDien Pham map0 { 21378fa7d18fSDien Pham trip = <&target>; 21388fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 21398fa7d18fSDien Pham contribution = <1024>; 21408fa7d18fSDien Pham }; 21418f1ee2a1SYoshihiro Kaneko }; 2142ddd56410SYoshihiro Kaneko 2143ddd56410SYoshihiro Kaneko trips { 2144ddd56410SYoshihiro Kaneko sensor1_crit: sensor1-crit { 2145ddd56410SYoshihiro Kaneko temperature = <120000>; 2146ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2147ddd56410SYoshihiro Kaneko type = "critical"; 2148ddd56410SYoshihiro Kaneko }; 2149ddd56410SYoshihiro Kaneko 2150ddd56410SYoshihiro Kaneko target: trip-point1 { 2151ddd56410SYoshihiro Kaneko temperature = <100000>; 2152ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2153ddd56410SYoshihiro Kaneko type = "passive"; 2154ddd56410SYoshihiro Kaneko }; 2155ddd56410SYoshihiro Kaneko }; 21568f1ee2a1SYoshihiro Kaneko }; 21578f1ee2a1SYoshihiro Kaneko }; 21588f1ee2a1SYoshihiro Kaneko 2159f37a7767SYoshihiro Shimoda timer { 2160f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 21617085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21627085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21637085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21647085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2165f37a7767SYoshihiro Shimoda }; 2166f37a7767SYoshihiro Shimoda}; 2167