1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 52327d1f32SMarek Vasut can_clk: can { 53327d1f32SMarek Vasut compatible = "fixed-clock"; 54327d1f32SMarek Vasut #clock-cells = <0>; 55327d1f32SMarek Vasut clock-frequency = <0>; 56327d1f32SMarek Vasut }; 57327d1f32SMarek Vasut 58dd7188ebSTakeshi Kihara cluster1_opp: opp_table10 { 59dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 60dd7188ebSTakeshi Kihara opp-shared; 61dd7188ebSTakeshi Kihara opp-800000000 { 62dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 63dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 64dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 65dd7188ebSTakeshi Kihara }; 66dd7188ebSTakeshi Kihara opp-1000000000 { 67dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 68dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 69dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 70dd7188ebSTakeshi Kihara }; 71dd7188ebSTakeshi Kihara opp-1200000000 { 72dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 73dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 74dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 75dd7188ebSTakeshi Kihara opp-suspend; 76dd7188ebSTakeshi Kihara }; 77dd7188ebSTakeshi Kihara }; 78dd7188ebSTakeshi Kihara 79f37a7767SYoshihiro Shimoda cpus { 80f37a7767SYoshihiro Shimoda #address-cells = <1>; 81f37a7767SYoshihiro Shimoda #size-cells = <0>; 82f37a7767SYoshihiro Shimoda 83f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <0>; 86f37a7767SYoshihiro Shimoda device_type = "cpu"; 878fa7d18fSDien Pham #cooling-cells = <2>; 8883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 89f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 90f37a7767SYoshihiro Shimoda enable-method = "psci"; 919aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 9270c6d23eSSimon Horman dynamic-power-coefficient = <277>; 93dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 94dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 95f37a7767SYoshihiro Shimoda }; 96f37a7767SYoshihiro Shimoda 977085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 9831af04cdSRob Herring compatible = "arm,cortex-a53"; 997085f5d9SGeert Uytterhoeven reg = <1>; 1007085f5d9SGeert Uytterhoeven device_type = "cpu"; 10183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 1027085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 1037085f5d9SGeert Uytterhoeven enable-method = "psci"; 1049aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 105dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 106dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 1077085f5d9SGeert Uytterhoeven }; 1087085f5d9SGeert Uytterhoeven 109de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 110f37a7767SYoshihiro Shimoda compatible = "cache"; 11183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 112f37a7767SYoshihiro Shimoda cache-unified; 113f37a7767SYoshihiro Shimoda cache-level = <2>; 114f37a7767SYoshihiro Shimoda }; 1159aa7dea8STakeshi Kihara 1169aa7dea8STakeshi Kihara idle-states { 1179aa7dea8STakeshi Kihara entry-method = "psci"; 1189aa7dea8STakeshi Kihara 1199aa7dea8STakeshi Kihara CPU_SLEEP_0: cpu-sleep-0 { 1209aa7dea8STakeshi Kihara compatible = "arm,idle-state"; 1219aa7dea8STakeshi Kihara arm,psci-suspend-param = <0x0010000>; 1229aa7dea8STakeshi Kihara local-timer-stop; 1239aa7dea8STakeshi Kihara entry-latency-us = <700>; 1249aa7dea8STakeshi Kihara exit-latency-us = <700>; 1259aa7dea8STakeshi Kihara min-residency-us = <5000>; 1269aa7dea8STakeshi Kihara }; 1279aa7dea8STakeshi Kihara }; 128f37a7767SYoshihiro Shimoda }; 129f37a7767SYoshihiro Shimoda 130f37a7767SYoshihiro Shimoda extal_clk: extal { 131f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 132f37a7767SYoshihiro Shimoda #clock-cells = <0>; 133f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 134f37a7767SYoshihiro Shimoda clock-frequency = <0>; 135f37a7767SYoshihiro Shimoda }; 136f37a7767SYoshihiro Shimoda 137ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 138ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 139ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 140ba3ac35bSTakeshi Kihara #clock-cells = <0>; 141ba3ac35bSTakeshi Kihara clock-frequency = <0>; 142ba3ac35bSTakeshi Kihara }; 143ba3ac35bSTakeshi Kihara 144f37a7767SYoshihiro Shimoda pmu_a53 { 145f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1467085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1477085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1487085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 149f37a7767SYoshihiro Shimoda }; 150f37a7767SYoshihiro Shimoda 151f37a7767SYoshihiro Shimoda psci { 152bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 153f37a7767SYoshihiro Shimoda method = "smc"; 154f37a7767SYoshihiro Shimoda }; 155f37a7767SYoshihiro Shimoda 156103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 157103db9b5STakeshi Kihara scif_clk: scif { 158103db9b5STakeshi Kihara compatible = "fixed-clock"; 159103db9b5STakeshi Kihara #clock-cells = <0>; 160103db9b5STakeshi Kihara clock-frequency = <0>; 161103db9b5STakeshi Kihara }; 162103db9b5STakeshi Kihara 163f37a7767SYoshihiro Shimoda soc: soc { 164f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 165f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 166f37a7767SYoshihiro Shimoda #address-cells = <2>; 167f37a7767SYoshihiro Shimoda #size-cells = <2>; 168f37a7767SYoshihiro Shimoda ranges; 169f37a7767SYoshihiro Shimoda 170eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 171eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 172eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 173eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 174eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 17583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 176eb614d94STakeshi Kihara resets = <&cpg 402>; 177eb614d94STakeshi Kihara status = "disabled"; 178eb614d94STakeshi Kihara }; 179eb614d94STakeshi Kihara 1800d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1810d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1820d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1830d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1840d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1850d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1860d292de1SYoshihiro Shimoda gpio-controller; 1870d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1880d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1890d292de1SYoshihiro Shimoda interrupt-controller; 1900d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 19183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1920d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1930d292de1SYoshihiro Shimoda }; 1940d292de1SYoshihiro Shimoda 1950d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1960d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1970d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1980d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1990d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 2000d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2010d292de1SYoshihiro Shimoda gpio-controller; 2020d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 2030d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2040d292de1SYoshihiro Shimoda interrupt-controller; 2050d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 20683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2070d292de1SYoshihiro Shimoda resets = <&cpg 911>; 2080d292de1SYoshihiro Shimoda }; 2090d292de1SYoshihiro Shimoda 2100d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 2110d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2120d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2130d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 2140d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2150d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2160d292de1SYoshihiro Shimoda gpio-controller; 2170d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2180d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2190d292de1SYoshihiro Shimoda interrupt-controller; 2200d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 22183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2220d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2230d292de1SYoshihiro Shimoda }; 2240d292de1SYoshihiro Shimoda 2250d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2260d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2270d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2280d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2290d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2300d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2310d292de1SYoshihiro Shimoda gpio-controller; 2320d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2330d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2340d292de1SYoshihiro Shimoda interrupt-controller; 2350d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 23683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2370d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2380d292de1SYoshihiro Shimoda }; 2390d292de1SYoshihiro Shimoda 2400d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2410d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2420d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2430d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2440d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2450d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2460d292de1SYoshihiro Shimoda gpio-controller; 2470d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2480d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2490d292de1SYoshihiro Shimoda interrupt-controller; 2500d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 25183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2520d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2530d292de1SYoshihiro Shimoda }; 2540d292de1SYoshihiro Shimoda 2550d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2560d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2570d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2580d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2590d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2600d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2610d292de1SYoshihiro Shimoda gpio-controller; 2620d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2630d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2640d292de1SYoshihiro Shimoda interrupt-controller; 2650d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 26683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2670d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2680d292de1SYoshihiro Shimoda }; 2690d292de1SYoshihiro Shimoda 2700d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2710d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2720d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2730d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2740d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2750d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2760d292de1SYoshihiro Shimoda gpio-controller; 2770d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2780d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2790d292de1SYoshihiro Shimoda interrupt-controller; 2800d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 28183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2820d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2830d292de1SYoshihiro Shimoda }; 2840d292de1SYoshihiro Shimoda 285a2053990SGeert Uytterhoeven pfc: pinctrl@e6060000 { 286d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 287d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 288d5d7134fSGeert Uytterhoeven }; 289d5d7134fSGeert Uytterhoeven 290d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 291d5d7134fSGeert Uytterhoeven #address-cells = <1>; 292d5d7134fSGeert Uytterhoeven #size-cells = <0>; 293d5d7134fSGeert Uytterhoeven compatible = "renesas,iic-r8a77990"; 294d5d7134fSGeert Uytterhoeven reg = <0 0xe60b0000 0 0x15>; 295d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 296d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 297d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 298d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 299d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 300d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 301d5d7134fSGeert Uytterhoeven status = "disabled"; 302d5d7134fSGeert Uytterhoeven }; 303d5d7134fSGeert Uytterhoeven 30428a5c61bSCao Van Dong cmt0: timer@e60f0000 { 30528a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 30628a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 30728a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 30828a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 30928a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 31028a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 31128a5c61bSCao Van Dong clock-names = "fck"; 31228a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 31328a5c61bSCao Van Dong resets = <&cpg 303>; 31428a5c61bSCao Van Dong status = "disabled"; 31528a5c61bSCao Van Dong }; 31628a5c61bSCao Van Dong 31728a5c61bSCao Van Dong cmt1: timer@e6130000 { 31828a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 31928a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32028a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 32128a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 32228a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 32328a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 32428a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 32528a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 32628a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 32728a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 32828a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 32928a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 33028a5c61bSCao Van Dong clock-names = "fck"; 33128a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 33228a5c61bSCao Van Dong resets = <&cpg 302>; 33328a5c61bSCao Van Dong status = "disabled"; 33428a5c61bSCao Van Dong }; 33528a5c61bSCao Van Dong 33628a5c61bSCao Van Dong cmt2: timer@e6140000 { 33728a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 33828a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 33928a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 34028a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 34128a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 34228a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 34328a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 34428a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 34528a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 34628a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 34728a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 34828a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 34928a5c61bSCao Van Dong clock-names = "fck"; 35028a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35128a5c61bSCao Van Dong resets = <&cpg 301>; 35228a5c61bSCao Van Dong status = "disabled"; 35328a5c61bSCao Van Dong }; 35428a5c61bSCao Van Dong 35528a5c61bSCao Van Dong cmt3: timer@e6148000 { 35628a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 35728a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 35828a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 35928a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 36028a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 36128a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 36228a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 36328a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 36428a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 36528a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 36628a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 36728a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 36828a5c61bSCao Van Dong clock-names = "fck"; 36928a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 37028a5c61bSCao Van Dong resets = <&cpg 300>; 37128a5c61bSCao Van Dong status = "disabled"; 37228a5c61bSCao Van Dong }; 37328a5c61bSCao Van Dong 374d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 375d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 376d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 377d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 378d5d7134fSGeert Uytterhoeven clock-names = "extal"; 379d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 380d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 381d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 382d5d7134fSGeert Uytterhoeven }; 383d5d7134fSGeert Uytterhoeven 384d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 385d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 386d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 387d5d7134fSGeert Uytterhoeven }; 388d5d7134fSGeert Uytterhoeven 389d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 390d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 391d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 392d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 393d5d7134fSGeert Uytterhoeven }; 394d5d7134fSGeert Uytterhoeven 395d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 396d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 397d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 398d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 399d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 400d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 401d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 402d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 403d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 404d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 405d5d7134fSGeert Uytterhoeven }; 406d5d7134fSGeert Uytterhoeven 407d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 408d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 409d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 410d5d7134fSGeert Uytterhoeven interrupt-controller; 411d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 4120aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 4130aab5b91SGeert Uytterhoeven <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 4140aab5b91SGeert Uytterhoeven <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 4150aab5b91SGeert Uytterhoeven <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4160aab5b91SGeert Uytterhoeven <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 4170aab5b91SGeert Uytterhoeven <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 418d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 419d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 420d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 421d5d7134fSGeert Uytterhoeven }; 422d5d7134fSGeert Uytterhoeven 423*4e4c17c6SNiklas Söderlund tmu0: timer@e61e0000 { 424*4e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 425*4e4c17c6SNiklas Söderlund reg = <0 0xe61e0000 0 0x30>; 426*4e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 427*4e4c17c6SNiklas Söderlund <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 428*4e4c17c6SNiklas Söderlund <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 429*4e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 125>; 430*4e4c17c6SNiklas Söderlund clock-names = "fck"; 431*4e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 432*4e4c17c6SNiklas Söderlund resets = <&cpg 125>; 433*4e4c17c6SNiklas Söderlund status = "disabled"; 434*4e4c17c6SNiklas Söderlund }; 435*4e4c17c6SNiklas Söderlund 436*4e4c17c6SNiklas Söderlund tmu1: timer@e6fc0000 { 437*4e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 438*4e4c17c6SNiklas Söderlund reg = <0 0xe6fc0000 0 0x30>; 439*4e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 440*4e4c17c6SNiklas Söderlund <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 441*4e4c17c6SNiklas Söderlund <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 442*4e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 124>; 443*4e4c17c6SNiklas Söderlund clock-names = "fck"; 444*4e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 445*4e4c17c6SNiklas Söderlund resets = <&cpg 124>; 446*4e4c17c6SNiklas Söderlund status = "disabled"; 447*4e4c17c6SNiklas Söderlund }; 448*4e4c17c6SNiklas Söderlund 449*4e4c17c6SNiklas Söderlund tmu2: timer@e6fd0000 { 450*4e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 451*4e4c17c6SNiklas Söderlund reg = <0 0xe6fd0000 0 0x30>; 452*4e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 453*4e4c17c6SNiklas Söderlund <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 454*4e4c17c6SNiklas Söderlund <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 455*4e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 123>; 456*4e4c17c6SNiklas Söderlund clock-names = "fck"; 457*4e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 458*4e4c17c6SNiklas Söderlund resets = <&cpg 123>; 459*4e4c17c6SNiklas Söderlund status = "disabled"; 460*4e4c17c6SNiklas Söderlund }; 461*4e4c17c6SNiklas Söderlund 462*4e4c17c6SNiklas Söderlund tmu3: timer@e6fe0000 { 463*4e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 464*4e4c17c6SNiklas Söderlund reg = <0 0xe6fe0000 0 0x30>; 465*4e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 466*4e4c17c6SNiklas Söderlund <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 467*4e4c17c6SNiklas Söderlund <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 468*4e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 122>; 469*4e4c17c6SNiklas Söderlund clock-names = "fck"; 470*4e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 471*4e4c17c6SNiklas Söderlund resets = <&cpg 122>; 472*4e4c17c6SNiklas Söderlund status = "disabled"; 473*4e4c17c6SNiklas Söderlund }; 474*4e4c17c6SNiklas Söderlund 475*4e4c17c6SNiklas Söderlund tmu4: timer@ffc00000 { 476*4e4c17c6SNiklas Söderlund compatible = "renesas,tmu-r8a77990", "renesas,tmu"; 477*4e4c17c6SNiklas Söderlund reg = <0 0xffc00000 0 0x30>; 478*4e4c17c6SNiklas Söderlund interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 479*4e4c17c6SNiklas Söderlund <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 480*4e4c17c6SNiklas Söderlund <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 481*4e4c17c6SNiklas Söderlund clocks = <&cpg CPG_MOD 121>; 482*4e4c17c6SNiklas Söderlund clock-names = "fck"; 483*4e4c17c6SNiklas Söderlund power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 484*4e4c17c6SNiklas Söderlund resets = <&cpg 121>; 485*4e4c17c6SNiklas Söderlund status = "disabled"; 486*4e4c17c6SNiklas Söderlund }; 487*4e4c17c6SNiklas Söderlund 488bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 489bc011dfaSTakeshi Kihara #address-cells = <1>; 490bc011dfaSTakeshi Kihara #size-cells = <0>; 491bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 492bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 493bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 494bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 495bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 496bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 497bc011dfaSTakeshi Kihara resets = <&cpg 931>; 4988fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 4998fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 5008fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 501bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 502bc011dfaSTakeshi Kihara status = "disabled"; 503bc011dfaSTakeshi Kihara }; 504bc011dfaSTakeshi Kihara 505bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 506bc011dfaSTakeshi Kihara #address-cells = <1>; 507bc011dfaSTakeshi Kihara #size-cells = <0>; 508bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 509bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 510bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 511bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 512bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 513bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 514bc011dfaSTakeshi Kihara resets = <&cpg 930>; 5158fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 5168fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 5178fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 518bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 519bc011dfaSTakeshi Kihara status = "disabled"; 520bc011dfaSTakeshi Kihara }; 521bc011dfaSTakeshi Kihara 522bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 523bc011dfaSTakeshi Kihara #address-cells = <1>; 524bc011dfaSTakeshi Kihara #size-cells = <0>; 525bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 526bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 527bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 528bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 529bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 530bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 531bc011dfaSTakeshi Kihara resets = <&cpg 929>; 5328fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 5338fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 5348fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 535bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 536bc011dfaSTakeshi Kihara status = "disabled"; 537bc011dfaSTakeshi Kihara }; 538bc011dfaSTakeshi Kihara 539bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 540bc011dfaSTakeshi Kihara #address-cells = <1>; 541bc011dfaSTakeshi Kihara #size-cells = <0>; 542bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 543bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 544bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 545bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 546bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 547bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 548bc011dfaSTakeshi Kihara resets = <&cpg 928>; 5498fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 5508fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 551bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 552bc011dfaSTakeshi Kihara status = "disabled"; 553bc011dfaSTakeshi Kihara }; 554bc011dfaSTakeshi Kihara 555bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 556bc011dfaSTakeshi Kihara #address-cells = <1>; 557bc011dfaSTakeshi Kihara #size-cells = <0>; 558bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 559bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 560bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 561bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 562bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 563bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 564bc011dfaSTakeshi Kihara resets = <&cpg 927>; 5658fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 5668fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 567bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 568bc011dfaSTakeshi Kihara status = "disabled"; 569bc011dfaSTakeshi Kihara }; 570bc011dfaSTakeshi Kihara 571bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 572bc011dfaSTakeshi Kihara #address-cells = <1>; 573bc011dfaSTakeshi Kihara #size-cells = <0>; 574bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 575bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 576bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 577bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 578bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 579bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 580bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5818fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5828fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 583bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 584bc011dfaSTakeshi Kihara status = "disabled"; 585bc011dfaSTakeshi Kihara }; 586bc011dfaSTakeshi Kihara 587bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 588bc011dfaSTakeshi Kihara #address-cells = <1>; 589bc011dfaSTakeshi Kihara #size-cells = <0>; 590bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 591bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 592bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 593bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 594bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 595bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 596bc011dfaSTakeshi Kihara resets = <&cpg 918>; 5978fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 5988fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 599bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 600bc011dfaSTakeshi Kihara status = "disabled"; 601bc011dfaSTakeshi Kihara }; 602bc011dfaSTakeshi Kihara 603bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 604bc011dfaSTakeshi Kihara #address-cells = <1>; 605bc011dfaSTakeshi Kihara #size-cells = <0>; 606bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 607bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 608bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 609bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 610bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 611bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 612bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 613bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 614bc011dfaSTakeshi Kihara status = "disabled"; 615bc011dfaSTakeshi Kihara }; 616bc011dfaSTakeshi Kihara 617b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 618b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 619b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 620b7a1da21STakeshi Kihara "renesas,hscif"; 621b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 622b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 623b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 624b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 625b7a1da21STakeshi Kihara <&scif_clk>; 626b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 627b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 628b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 629b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 630b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 631b7a1da21STakeshi Kihara resets = <&cpg 520>; 632b7a1da21STakeshi Kihara status = "disabled"; 633b7a1da21STakeshi Kihara }; 634b7a1da21STakeshi Kihara 635b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 636b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 637b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 638b7a1da21STakeshi Kihara "renesas,hscif"; 639b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 640b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 641b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 642b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 643b7a1da21STakeshi Kihara <&scif_clk>; 644b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 645b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 646b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 647b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 648b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 649b7a1da21STakeshi Kihara resets = <&cpg 519>; 650b7a1da21STakeshi Kihara status = "disabled"; 651b7a1da21STakeshi Kihara }; 652b7a1da21STakeshi Kihara 653b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 654b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 655b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 656b7a1da21STakeshi Kihara "renesas,hscif"; 657b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 658b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 659b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 660b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 661b7a1da21STakeshi Kihara <&scif_clk>; 662b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 663b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 664b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 665b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 666b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 667b7a1da21STakeshi Kihara resets = <&cpg 518>; 668b7a1da21STakeshi Kihara status = "disabled"; 669b7a1da21STakeshi Kihara }; 670b7a1da21STakeshi Kihara 671b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 672b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 673b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 674b7a1da21STakeshi Kihara "renesas,hscif"; 675b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 676b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 677b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 678b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 679b7a1da21STakeshi Kihara <&scif_clk>; 680b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 681b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 682b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 683b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 684b7a1da21STakeshi Kihara resets = <&cpg 517>; 685b7a1da21STakeshi Kihara status = "disabled"; 686b7a1da21STakeshi Kihara }; 687b7a1da21STakeshi Kihara 688b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 689b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 690b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 691b7a1da21STakeshi Kihara "renesas,hscif"; 692b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 693b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 694b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 695b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 696b7a1da21STakeshi Kihara <&scif_clk>; 697b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 698b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 699b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 700b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 701b7a1da21STakeshi Kihara resets = <&cpg 516>; 702b7a1da21STakeshi Kihara status = "disabled"; 703b7a1da21STakeshi Kihara }; 704b7a1da21STakeshi Kihara 7055c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 7065c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 7075c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 7085c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 7095c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 7105c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 7115c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 7125c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 7135c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 7145c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 7157794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 7165c6479d9SYoshihiro Shimoda phy-names = "usb"; 7175c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7185c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 7195c6479d9SYoshihiro Shimoda status = "disabled"; 7205c6479d9SYoshihiro Shimoda }; 7215c6479d9SYoshihiro Shimoda 7225c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 7235c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7245c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7255c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 7260aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 7270aab5b91SGeert Uytterhoeven <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 7285c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7295c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 7305c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7315c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 7325c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7335c6479d9SYoshihiro Shimoda dma-channels = <2>; 7345c6479d9SYoshihiro Shimoda }; 7355c6479d9SYoshihiro Shimoda 7365c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 7375c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 7385c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 7395c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 7400aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 7410aab5b91SGeert Uytterhoeven <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 7425c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 7435c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 7445c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7455c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 7465c6479d9SYoshihiro Shimoda #dma-cells = <1>; 7475c6479d9SYoshihiro Shimoda dma-channels = <2>; 7485c6479d9SYoshihiro Shimoda }; 7495c6479d9SYoshihiro Shimoda 750a582013bSGeert Uytterhoeven arm_cc630p: crypto@e6601000 { 751a582013bSGeert Uytterhoeven compatible = "arm,cryptocell-630p-ree"; 752a582013bSGeert Uytterhoeven interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 753a582013bSGeert Uytterhoeven reg = <0x0 0xe6601000 0 0x1000>; 754a582013bSGeert Uytterhoeven clocks = <&cpg CPG_MOD 229>; 755a582013bSGeert Uytterhoeven resets = <&cpg 229>; 756a582013bSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 757a582013bSGeert Uytterhoeven }; 758a582013bSGeert Uytterhoeven 7593943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 7603943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7613943e896STakeshi Kihara "renesas,rcar-dmac"; 7623943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 7630aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 7640aab5b91SGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 7650aab5b91SGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7660aab5b91SGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 7670aab5b91SGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7680aab5b91SGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 7690aab5b91SGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7700aab5b91SGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 7710aab5b91SGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7720aab5b91SGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 7730aab5b91SGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 7740aab5b91SGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 7750aab5b91SGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 7760aab5b91SGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7770aab5b91SGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 7780aab5b91SGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7790aab5b91SGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 7803943e896STakeshi Kihara interrupt-names = "error", 7813943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7823943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7833943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7843943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7853943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 7863943e896STakeshi Kihara clock-names = "fck"; 7873943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7883943e896STakeshi Kihara resets = <&cpg 219>; 7893943e896STakeshi Kihara #dma-cells = <1>; 7903943e896STakeshi Kihara dma-channels = <16>; 791f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 792f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 793f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 794f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 795f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 796f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 797f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 798f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 7993943e896STakeshi Kihara }; 8003943e896STakeshi Kihara 8013943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 8023943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8033943e896STakeshi Kihara "renesas,rcar-dmac"; 8043943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 8050aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 8060aab5b91SGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 8070aab5b91SGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 8080aab5b91SGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 8090aab5b91SGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 8100aab5b91SGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 8110aab5b91SGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 8120aab5b91SGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 8130aab5b91SGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 8140aab5b91SGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 8150aab5b91SGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 8160aab5b91SGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 8170aab5b91SGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 8180aab5b91SGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 8190aab5b91SGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 8200aab5b91SGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 8210aab5b91SGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 8223943e896STakeshi Kihara interrupt-names = "error", 8233943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8243943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8253943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8263943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8273943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 8283943e896STakeshi Kihara clock-names = "fck"; 8293943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8303943e896STakeshi Kihara resets = <&cpg 218>; 8313943e896STakeshi Kihara #dma-cells = <1>; 8323943e896STakeshi Kihara dma-channels = <16>; 833f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 834f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 835f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 836f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 837f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 838f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 839f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 840f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 8413943e896STakeshi Kihara }; 8423943e896STakeshi Kihara 8433943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 8443943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 8453943e896STakeshi Kihara "renesas,rcar-dmac"; 8463943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 8470aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 8480aab5b91SGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 8490aab5b91SGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 8500aab5b91SGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 8510aab5b91SGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 8520aab5b91SGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 8530aab5b91SGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 8540aab5b91SGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 8550aab5b91SGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 8560aab5b91SGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 8570aab5b91SGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 8580aab5b91SGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 8590aab5b91SGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 8600aab5b91SGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 8610aab5b91SGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 8620aab5b91SGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 8630aab5b91SGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 8643943e896STakeshi Kihara interrupt-names = "error", 8653943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8663943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8673943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8683943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8693943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 8703943e896STakeshi Kihara clock-names = "fck"; 8713943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8723943e896STakeshi Kihara resets = <&cpg 217>; 8733943e896STakeshi Kihara #dma-cells = <1>; 8743943e896STakeshi Kihara dma-channels = <16>; 875f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 876f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 877f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 878f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 879f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 880f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 881f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 882f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 8833943e896STakeshi Kihara }; 8843943e896STakeshi Kihara 885cf8ae446SYoshihiro Shimoda ipmmu_ds0: iommu@e6740000 { 88655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 88755697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 88855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 88955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89055697cbbSMagnus Damm #iommu-cells = <1>; 89155697cbbSMagnus Damm }; 89255697cbbSMagnus Damm 893cf8ae446SYoshihiro Shimoda ipmmu_ds1: iommu@e7740000 { 89455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89555697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 89655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 89755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89855697cbbSMagnus Damm #iommu-cells = <1>; 89955697cbbSMagnus Damm }; 90055697cbbSMagnus Damm 901cf8ae446SYoshihiro Shimoda ipmmu_hc: iommu@e6570000 { 90255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 90355697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 90455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 90555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 90655697cbbSMagnus Damm #iommu-cells = <1>; 90755697cbbSMagnus Damm }; 90855697cbbSMagnus Damm 909cf8ae446SYoshihiro Shimoda ipmmu_mm: iommu@e67b0000 { 91055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 91155697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 91255697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 91355697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 91455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 91555697cbbSMagnus Damm #iommu-cells = <1>; 91655697cbbSMagnus Damm }; 91755697cbbSMagnus Damm 918cf8ae446SYoshihiro Shimoda ipmmu_mp: iommu@ec670000 { 91955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 92055697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 92155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 92255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 92355697cbbSMagnus Damm #iommu-cells = <1>; 92455697cbbSMagnus Damm }; 92555697cbbSMagnus Damm 926cf8ae446SYoshihiro Shimoda ipmmu_pv0: iommu@fd800000 { 92755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 92855697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 92955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 93055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 93155697cbbSMagnus Damm #iommu-cells = <1>; 93255697cbbSMagnus Damm }; 93355697cbbSMagnus Damm 934cf8ae446SYoshihiro Shimoda ipmmu_rt: iommu@ffc80000 { 93555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 93655697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 93755697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 93855697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 93955697cbbSMagnus Damm #iommu-cells = <1>; 94055697cbbSMagnus Damm }; 94155697cbbSMagnus Damm 942cf8ae446SYoshihiro Shimoda ipmmu_vc0: iommu@fe6b0000 { 94355697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 94455697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 94555697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 94655697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 94755697cbbSMagnus Damm #iommu-cells = <1>; 94855697cbbSMagnus Damm }; 94955697cbbSMagnus Damm 950cf8ae446SYoshihiro Shimoda ipmmu_vi0: iommu@febd0000 { 95155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 95255697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 95355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 95455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 95555697cbbSMagnus Damm #iommu-cells = <1>; 95655697cbbSMagnus Damm }; 95755697cbbSMagnus Damm 958cf8ae446SYoshihiro Shimoda ipmmu_vp0: iommu@fe990000 { 95955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 96055697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 96155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 96255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 96355697cbbSMagnus Damm #iommu-cells = <1>; 96455697cbbSMagnus Damm }; 96555697cbbSMagnus Damm 966913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 967913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 968913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 9694b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 970913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 971913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 972913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 973913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 974913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 975913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 976913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 977913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 978913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 979913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 980913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 981913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 982913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 983913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 984913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 985913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 986913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 987913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 988913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 989913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 990913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 991913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 992913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 993913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 994913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 995913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 996913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 997913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 998913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 999913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 1000913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 1001913a78b5SYoshihiro Shimoda "ch24"; 1002913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 100383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1004913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 1005913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 10069b810181SGeert Uytterhoeven rx-internal-delay-ps = <0>; 100743021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 1008913a78b5SYoshihiro Shimoda #address-cells = <1>; 1009913a78b5SYoshihiro Shimoda #size-cells = <0>; 1010913a78b5SYoshihiro Shimoda status = "disabled"; 1011913a78b5SYoshihiro Shimoda }; 1012913a78b5SYoshihiro Shimoda 1013327d1f32SMarek Vasut can0: can@e6c30000 { 1014327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1015327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1016327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 1017327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1018327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 1019327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1020327d1f32SMarek Vasut <&can_clk>; 1021327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1022327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1023327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1024327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1025327d1f32SMarek Vasut resets = <&cpg 916>; 1026327d1f32SMarek Vasut status = "disabled"; 1027327d1f32SMarek Vasut }; 1028327d1f32SMarek Vasut 1029327d1f32SMarek Vasut can1: can@e6c38000 { 1030327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 1031327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 1032327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 1033327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1034327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 1035327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1036327d1f32SMarek Vasut <&can_clk>; 1037327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 1038327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1039327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1040327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1041327d1f32SMarek Vasut resets = <&cpg 915>; 1042327d1f32SMarek Vasut status = "disabled"; 1043327d1f32SMarek Vasut }; 1044327d1f32SMarek Vasut 1045327d1f32SMarek Vasut canfd: can@e66c0000 { 1046327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 1047327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 1048327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 1049327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1050327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1051327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 1052327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 1053327d1f32SMarek Vasut <&can_clk>; 1054327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 1055327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 1056327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 1057327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1058327d1f32SMarek Vasut resets = <&cpg 914>; 1059327d1f32SMarek Vasut status = "disabled"; 1060327d1f32SMarek Vasut 1061327d1f32SMarek Vasut channel0 { 1062327d1f32SMarek Vasut status = "disabled"; 1063327d1f32SMarek Vasut }; 1064327d1f32SMarek Vasut 1065327d1f32SMarek Vasut channel1 { 1066327d1f32SMarek Vasut status = "disabled"; 1067327d1f32SMarek Vasut }; 1068327d1f32SMarek Vasut }; 1069327d1f32SMarek Vasut 107018048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 107118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 107218048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 107318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 107418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 107518048556SYoshihiro Shimoda resets = <&cpg 523>; 107618048556SYoshihiro Shimoda #pwm-cells = <2>; 107718048556SYoshihiro Shimoda status = "disabled"; 107818048556SYoshihiro Shimoda }; 107918048556SYoshihiro Shimoda 108018048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 108118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 108218048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 108318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 108418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 108518048556SYoshihiro Shimoda resets = <&cpg 523>; 108618048556SYoshihiro Shimoda #pwm-cells = <2>; 108718048556SYoshihiro Shimoda status = "disabled"; 108818048556SYoshihiro Shimoda }; 108918048556SYoshihiro Shimoda 109018048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 109118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 109218048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 109318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 109418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 109518048556SYoshihiro Shimoda resets = <&cpg 523>; 109618048556SYoshihiro Shimoda #pwm-cells = <2>; 109718048556SYoshihiro Shimoda status = "disabled"; 109818048556SYoshihiro Shimoda }; 109918048556SYoshihiro Shimoda 110018048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 110118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 110218048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 110318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 110418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 110518048556SYoshihiro Shimoda resets = <&cpg 523>; 110618048556SYoshihiro Shimoda #pwm-cells = <2>; 110718048556SYoshihiro Shimoda status = "disabled"; 110818048556SYoshihiro Shimoda }; 110918048556SYoshihiro Shimoda 111018048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 111118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 111218048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 111318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 111418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 111518048556SYoshihiro Shimoda resets = <&cpg 523>; 111618048556SYoshihiro Shimoda #pwm-cells = <2>; 111718048556SYoshihiro Shimoda status = "disabled"; 111818048556SYoshihiro Shimoda }; 111918048556SYoshihiro Shimoda 112018048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 112118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 112218048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 112318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 112418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 112518048556SYoshihiro Shimoda resets = <&cpg 523>; 112618048556SYoshihiro Shimoda #pwm-cells = <2>; 112718048556SYoshihiro Shimoda status = "disabled"; 112818048556SYoshihiro Shimoda }; 112918048556SYoshihiro Shimoda 113018048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 113118048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 113218048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 113318048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 113418048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 113518048556SYoshihiro Shimoda resets = <&cpg 523>; 113618048556SYoshihiro Shimoda #pwm-cells = <2>; 113718048556SYoshihiro Shimoda status = "disabled"; 113818048556SYoshihiro Shimoda }; 113918048556SYoshihiro Shimoda 1140a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1141a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1142a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1143a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1144a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1145a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1146a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1147a5ebe5e4STakeshi Kihara <&scif_clk>; 1148a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1149a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1150a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1151a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1152a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1153a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1154a5ebe5e4STakeshi Kihara status = "disabled"; 1155a5ebe5e4STakeshi Kihara }; 1156a5ebe5e4STakeshi Kihara 1157a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1158a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1159a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1160a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1161a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1162a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1163a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1164a5ebe5e4STakeshi Kihara <&scif_clk>; 1165a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1166a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1167a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1168a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1169a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1170a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1171a5ebe5e4STakeshi Kihara status = "disabled"; 1172a5ebe5e4STakeshi Kihara }; 1173a5ebe5e4STakeshi Kihara 1174f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1175f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1176f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1177f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1178f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1179103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1180103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1181103db9b5STakeshi Kihara <&scif_clk>; 1182103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1183a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1184a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1185a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 118683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1187f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1188f37a7767SYoshihiro Shimoda status = "disabled"; 1189f37a7767SYoshihiro Shimoda }; 1190f37a7767SYoshihiro Shimoda 1191a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1192a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1193a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1194a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1195a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1196a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1197a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1198a5ebe5e4STakeshi Kihara <&scif_clk>; 1199a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1200a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1201a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1202a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1203a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1204a5ebe5e4STakeshi Kihara status = "disabled"; 1205a5ebe5e4STakeshi Kihara }; 1206a5ebe5e4STakeshi Kihara 1207a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1208a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1209a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1210a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1211a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1212a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1213a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1214a5ebe5e4STakeshi Kihara <&scif_clk>; 1215a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1216a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1217a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1218a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1219a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1220a5ebe5e4STakeshi Kihara status = "disabled"; 1221a5ebe5e4STakeshi Kihara }; 1222a5ebe5e4STakeshi Kihara 1223a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1224a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1225a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1226a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1227a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1228a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1229a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1230a5ebe5e4STakeshi Kihara <&scif_clk>; 1231a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1232e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1233e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1234a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1235a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1236a5ebe5e4STakeshi Kihara status = "disabled"; 1237a5ebe5e4STakeshi Kihara }; 1238a5ebe5e4STakeshi Kihara 12394b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 12404b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12414b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12424b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 12434b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 12444b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 124585170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 124685170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 124785170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 12484b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12494b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 12504b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12514b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12524b7e3ab1SGeert Uytterhoeven status = "disabled"; 12534b7e3ab1SGeert Uytterhoeven }; 12544b7e3ab1SGeert Uytterhoeven 12554b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 12564b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12574b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12584b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 12594b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 12604b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 1261453802c4SGeert Uytterhoeven dmas = <&dmac0 0x43>, <&dmac0 0x42>; 1262453802c4SGeert Uytterhoeven dma-names = "tx", "rx"; 12634b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12644b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 12654b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12664b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12674b7e3ab1SGeert Uytterhoeven status = "disabled"; 12684b7e3ab1SGeert Uytterhoeven }; 12694b7e3ab1SGeert Uytterhoeven 12704b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 12714b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12724b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12734b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 12744b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 12754b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 127685170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 127785170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12784b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12794b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 12804b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12814b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12824b7e3ab1SGeert Uytterhoeven status = "disabled"; 12834b7e3ab1SGeert Uytterhoeven }; 12844b7e3ab1SGeert Uytterhoeven 12854b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 12864b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12874b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12884b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 12894b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12904b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 129185170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 129285170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12934b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12944b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 12954b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12964b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12974b7e3ab1SGeert Uytterhoeven status = "disabled"; 12984b7e3ab1SGeert Uytterhoeven }; 12994b7e3ab1SGeert Uytterhoeven 1300ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1301ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1302ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1303ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1304ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1305ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1306ec70407aSKoji Matsuoka resets = <&cpg 807>; 1307ec70407aSKoji Matsuoka renesas,id = <4>; 1308ec70407aSKoji Matsuoka status = "disabled"; 1309ec70407aSKoji Matsuoka 1310ec70407aSKoji Matsuoka ports { 1311ec70407aSKoji Matsuoka #address-cells = <1>; 1312ec70407aSKoji Matsuoka #size-cells = <0>; 1313ec70407aSKoji Matsuoka 1314ec70407aSKoji Matsuoka port@1 { 13155e53dbf4SJacopo Mondi #address-cells = <1>; 13165e53dbf4SJacopo Mondi #size-cells = <0>; 13175e53dbf4SJacopo Mondi 1318ec70407aSKoji Matsuoka reg = <1>; 1319ec70407aSKoji Matsuoka 13205e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 13215e53dbf4SJacopo Mondi reg = <2>; 1322ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1323ec70407aSKoji Matsuoka }; 1324ec70407aSKoji Matsuoka }; 1325ec70407aSKoji Matsuoka }; 1326ec70407aSKoji Matsuoka }; 1327ec70407aSKoji Matsuoka 1328ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1329ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1330ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1331ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1332ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1333ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1334ec70407aSKoji Matsuoka resets = <&cpg 806>; 1335ec70407aSKoji Matsuoka renesas,id = <5>; 1336ec70407aSKoji Matsuoka status = "disabled"; 1337ec70407aSKoji Matsuoka 1338ec70407aSKoji Matsuoka ports { 1339ec70407aSKoji Matsuoka #address-cells = <1>; 1340ec70407aSKoji Matsuoka #size-cells = <0>; 1341ec70407aSKoji Matsuoka 1342ec70407aSKoji Matsuoka port@1 { 13435e53dbf4SJacopo Mondi #address-cells = <1>; 13445e53dbf4SJacopo Mondi #size-cells = <0>; 13455e53dbf4SJacopo Mondi 1346ec70407aSKoji Matsuoka reg = <1>; 1347ec70407aSKoji Matsuoka 13485e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 13495e53dbf4SJacopo Mondi reg = <2>; 1350ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1351ec70407aSKoji Matsuoka }; 1352ec70407aSKoji Matsuoka }; 1353ec70407aSKoji Matsuoka }; 1354ec70407aSKoji Matsuoka }; 1355ec70407aSKoji Matsuoka 13561ada85b6SFabrizio Castro drif00: rif@e6f40000 { 13571ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13581ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13591ada85b6SFabrizio Castro reg = <0 0xe6f40000 0 0x84>; 13601ada85b6SFabrizio Castro interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 13611ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 515>; 13621ada85b6SFabrizio Castro clock-names = "fck"; 13631ada85b6SFabrizio Castro dmas = <&dmac1 0x20>, <&dmac2 0x20>; 13641ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13651ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13661ada85b6SFabrizio Castro resets = <&cpg 515>; 13671ada85b6SFabrizio Castro renesas,bonding = <&drif01>; 13681ada85b6SFabrizio Castro status = "disabled"; 13691ada85b6SFabrizio Castro }; 13701ada85b6SFabrizio Castro 13711ada85b6SFabrizio Castro drif01: rif@e6f50000 { 13721ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13731ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13741ada85b6SFabrizio Castro reg = <0 0xe6f50000 0 0x84>; 13751ada85b6SFabrizio Castro interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 13761ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 514>; 13771ada85b6SFabrizio Castro clock-names = "fck"; 13781ada85b6SFabrizio Castro dmas = <&dmac1 0x22>, <&dmac2 0x22>; 13791ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13801ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13811ada85b6SFabrizio Castro resets = <&cpg 514>; 13821ada85b6SFabrizio Castro renesas,bonding = <&drif00>; 13831ada85b6SFabrizio Castro status = "disabled"; 13841ada85b6SFabrizio Castro }; 13851ada85b6SFabrizio Castro 13861ada85b6SFabrizio Castro drif10: rif@e6f60000 { 13871ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 13881ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 13891ada85b6SFabrizio Castro reg = <0 0xe6f60000 0 0x84>; 13901ada85b6SFabrizio Castro interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 13911ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 513>; 13921ada85b6SFabrizio Castro clock-names = "fck"; 13931ada85b6SFabrizio Castro dmas = <&dmac1 0x24>, <&dmac2 0x24>; 13941ada85b6SFabrizio Castro dma-names = "rx", "rx"; 13951ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 13961ada85b6SFabrizio Castro resets = <&cpg 513>; 13971ada85b6SFabrizio Castro renesas,bonding = <&drif11>; 13981ada85b6SFabrizio Castro status = "disabled"; 13991ada85b6SFabrizio Castro }; 14001ada85b6SFabrizio Castro 14011ada85b6SFabrizio Castro drif11: rif@e6f70000 { 14021ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14031ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14041ada85b6SFabrizio Castro reg = <0 0xe6f70000 0 0x84>; 14051ada85b6SFabrizio Castro interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 14061ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 512>; 14071ada85b6SFabrizio Castro clock-names = "fck"; 14081ada85b6SFabrizio Castro dmas = <&dmac1 0x26>, <&dmac2 0x26>; 14091ada85b6SFabrizio Castro dma-names = "rx", "rx"; 14101ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14111ada85b6SFabrizio Castro resets = <&cpg 512>; 14121ada85b6SFabrizio Castro renesas,bonding = <&drif10>; 14131ada85b6SFabrizio Castro status = "disabled"; 14141ada85b6SFabrizio Castro }; 14151ada85b6SFabrizio Castro 14161ada85b6SFabrizio Castro drif20: rif@e6f80000 { 14171ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14181ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14191ada85b6SFabrizio Castro reg = <0 0xe6f80000 0 0x84>; 14201ada85b6SFabrizio Castro interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 14211ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 511>; 14221ada85b6SFabrizio Castro clock-names = "fck"; 14231ada85b6SFabrizio Castro dmas = <&dmac0 0x28>; 14241ada85b6SFabrizio Castro dma-names = "rx"; 14251ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14261ada85b6SFabrizio Castro resets = <&cpg 511>; 14271ada85b6SFabrizio Castro renesas,bonding = <&drif21>; 14281ada85b6SFabrizio Castro status = "disabled"; 14291ada85b6SFabrizio Castro }; 14301ada85b6SFabrizio Castro 14311ada85b6SFabrizio Castro drif21: rif@e6f90000 { 14321ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14331ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14341ada85b6SFabrizio Castro reg = <0 0xe6f90000 0 0x84>; 14351ada85b6SFabrizio Castro interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 14361ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 510>; 14371ada85b6SFabrizio Castro clock-names = "fck"; 14381ada85b6SFabrizio Castro dmas = <&dmac0 0x2a>; 14391ada85b6SFabrizio Castro dma-names = "rx"; 14401ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14411ada85b6SFabrizio Castro resets = <&cpg 510>; 14421ada85b6SFabrizio Castro renesas,bonding = <&drif20>; 14431ada85b6SFabrizio Castro status = "disabled"; 14441ada85b6SFabrizio Castro }; 14451ada85b6SFabrizio Castro 14461ada85b6SFabrizio Castro drif30: rif@e6fa0000 { 14471ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14481ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14491ada85b6SFabrizio Castro reg = <0 0xe6fa0000 0 0x84>; 14501ada85b6SFabrizio Castro interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 14511ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 509>; 14521ada85b6SFabrizio Castro clock-names = "fck"; 14531ada85b6SFabrizio Castro dmas = <&dmac0 0x2c>; 14541ada85b6SFabrizio Castro dma-names = "rx"; 14551ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14561ada85b6SFabrizio Castro resets = <&cpg 509>; 14571ada85b6SFabrizio Castro renesas,bonding = <&drif31>; 14581ada85b6SFabrizio Castro status = "disabled"; 14591ada85b6SFabrizio Castro }; 14601ada85b6SFabrizio Castro 14611ada85b6SFabrizio Castro drif31: rif@e6fb0000 { 14621ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 14631ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 14641ada85b6SFabrizio Castro reg = <0 0xe6fb0000 0 0x84>; 14651ada85b6SFabrizio Castro interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 14661ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 508>; 14671ada85b6SFabrizio Castro clock-names = "fck"; 14681ada85b6SFabrizio Castro dmas = <&dmac0 0x2e>; 14691ada85b6SFabrizio Castro dma-names = "rx"; 14701ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14711ada85b6SFabrizio Castro resets = <&cpg 508>; 14721ada85b6SFabrizio Castro renesas,bonding = <&drif30>; 14731ada85b6SFabrizio Castro status = "disabled"; 14741ada85b6SFabrizio Castro }; 14751ada85b6SFabrizio Castro 14763b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 14773b46fa57SYoshihiro Kaneko /* 14783b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 14793b46fa57SYoshihiro Kaneko * 14803b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 14813b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 14823b46fa57SYoshihiro Kaneko */ 14833b46fa57SYoshihiro Kaneko /* 14843b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 14853b46fa57SYoshihiro Kaneko * 14863b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 14873b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 14883b46fa57SYoshihiro Kaneko */ 14893b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 14903b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 14913b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 14923b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 14933b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 14943b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 14953b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 14963b46fa57SYoshihiro Kaneko 14973b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 14983b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 14993b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 15003b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 15013b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 15023b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 15033b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 15043b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 15053b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 15063b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 15073b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 15083b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15093b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 15103b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 15113b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 15123b46fa57SYoshihiro Kaneko <&audio_clk_c>, 15133b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 15143b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 15153b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15163b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15173b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 15183b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 15193b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 15203b46fa57SYoshihiro Kaneko "src.1", "src.0", 15213b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 15223b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 15233b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 15243b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 15253b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 15263b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 15273b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 15283b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 15293b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 15303b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 15313b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 15323b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 15333b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 15343b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 15353b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 15363b46fa57SYoshihiro Kaneko status = "disabled"; 15373b46fa57SYoshihiro Kaneko 1538ddd56410SYoshihiro Kaneko rcar_sound,ctu { 1539ddd56410SYoshihiro Kaneko ctu00: ctu-0 { }; 1540ddd56410SYoshihiro Kaneko ctu01: ctu-1 { }; 1541ddd56410SYoshihiro Kaneko ctu02: ctu-2 { }; 1542ddd56410SYoshihiro Kaneko ctu03: ctu-3 { }; 1543ddd56410SYoshihiro Kaneko ctu10: ctu-4 { }; 1544ddd56410SYoshihiro Kaneko ctu11: ctu-5 { }; 1545ddd56410SYoshihiro Kaneko ctu12: ctu-6 { }; 1546ddd56410SYoshihiro Kaneko ctu13: ctu-7 { }; 1547ddd56410SYoshihiro Kaneko }; 1548ddd56410SYoshihiro Kaneko 15493b46fa57SYoshihiro Kaneko rcar_sound,dvc { 15503b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 15513b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 15523b46fa57SYoshihiro Kaneko dma-names = "tx"; 15533b46fa57SYoshihiro Kaneko }; 15543b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 15553b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 15563b46fa57SYoshihiro Kaneko dma-names = "tx"; 15573b46fa57SYoshihiro Kaneko }; 15583b46fa57SYoshihiro Kaneko }; 15593b46fa57SYoshihiro Kaneko 15603b46fa57SYoshihiro Kaneko rcar_sound,mix { 15613b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 15623b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 15633b46fa57SYoshihiro Kaneko }; 15643b46fa57SYoshihiro Kaneko 15653b46fa57SYoshihiro Kaneko rcar_sound,src { 15663b46fa57SYoshihiro Kaneko src0: src-0 { 15673b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 15683b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 15693b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15703b46fa57SYoshihiro Kaneko }; 15713b46fa57SYoshihiro Kaneko src1: src-1 { 15723b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 15733b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 15743b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15753b46fa57SYoshihiro Kaneko }; 15763b46fa57SYoshihiro Kaneko src2: src-2 { 15773b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 15783b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 15793b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15803b46fa57SYoshihiro Kaneko }; 15813b46fa57SYoshihiro Kaneko src3: src-3 { 15823b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 15833b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 15843b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15853b46fa57SYoshihiro Kaneko }; 15863b46fa57SYoshihiro Kaneko src4: src-4 { 15873b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 15883b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 15893b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15903b46fa57SYoshihiro Kaneko }; 15913b46fa57SYoshihiro Kaneko src5: src-5 { 15923b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 15933b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 15943b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15953b46fa57SYoshihiro Kaneko }; 15963b46fa57SYoshihiro Kaneko src6: src-6 { 15973b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 15983b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 15993b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16003b46fa57SYoshihiro Kaneko }; 16013b46fa57SYoshihiro Kaneko src7: src-7 { 16023b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 16033b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 16043b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16053b46fa57SYoshihiro Kaneko }; 16063b46fa57SYoshihiro Kaneko src8: src-8 { 16073b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 16083b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 16093b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16103b46fa57SYoshihiro Kaneko }; 16113b46fa57SYoshihiro Kaneko src9: src-9 { 16123b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 16133b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 16143b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 16153b46fa57SYoshihiro Kaneko }; 16163b46fa57SYoshihiro Kaneko }; 16173b46fa57SYoshihiro Kaneko 16183b46fa57SYoshihiro Kaneko rcar_sound,ssi { 16193b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 16203b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 16213b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 16223b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 16233b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16243b46fa57SYoshihiro Kaneko }; 16253b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 16263b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 16273b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 16283b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 16293b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16303b46fa57SYoshihiro Kaneko }; 16313b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 16323b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 16333b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 16343b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 16353b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16363b46fa57SYoshihiro Kaneko }; 16373b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 16383b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 16393b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 16403b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 16413b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16423b46fa57SYoshihiro Kaneko }; 16433b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 16443b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 16453b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 16463b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 16473b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16483b46fa57SYoshihiro Kaneko }; 16493b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 16503b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 16513b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 16523b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 16533b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16543b46fa57SYoshihiro Kaneko }; 16553b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 16563b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 16573b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 16583b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 16593b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16603b46fa57SYoshihiro Kaneko }; 16613b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 16623b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 16633b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 16643b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 16653b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16663b46fa57SYoshihiro Kaneko }; 16673b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 16683b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 16693b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 16703b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 16713b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16723b46fa57SYoshihiro Kaneko }; 16733b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 16743b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 16753b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 16763b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 16773b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16783b46fa57SYoshihiro Kaneko }; 16793b46fa57SYoshihiro Kaneko }; 16803b46fa57SYoshihiro Kaneko }; 16813b46fa57SYoshihiro Kaneko 16823b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 16833b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 16843b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 16853b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 16860aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 16870aab5b91SGeert Uytterhoeven <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 16880aab5b91SGeert Uytterhoeven <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 16890aab5b91SGeert Uytterhoeven <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 16900aab5b91SGeert Uytterhoeven <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 16910aab5b91SGeert Uytterhoeven <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 16920aab5b91SGeert Uytterhoeven <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 16930aab5b91SGeert Uytterhoeven <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 16940aab5b91SGeert Uytterhoeven <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 16950aab5b91SGeert Uytterhoeven <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 16960aab5b91SGeert Uytterhoeven <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 16970aab5b91SGeert Uytterhoeven <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 16980aab5b91SGeert Uytterhoeven <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 16990aab5b91SGeert Uytterhoeven <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 17000aab5b91SGeert Uytterhoeven <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 17010aab5b91SGeert Uytterhoeven <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 17020aab5b91SGeert Uytterhoeven <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 17033b46fa57SYoshihiro Kaneko interrupt-names = "error", 17043b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 17053b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 17063b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 17073b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 17083b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 17093b46fa57SYoshihiro Kaneko clock-names = "fck"; 17103b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17113b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 17123b46fa57SYoshihiro Kaneko #dma-cells = <1>; 17133b46fa57SYoshihiro Kaneko dma-channels = <16>; 17143b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 17153b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 17163b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 17173b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 17183b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 17193b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 17203b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 17213b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 17223b46fa57SYoshihiro Kaneko }; 17233b46fa57SYoshihiro Kaneko 1724fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1725fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1726fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1727fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1728fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1729fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1730fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1731fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1732fe1bc94aSYoshihiro Shimoda status = "disabled"; 1733fe1bc94aSYoshihiro Shimoda }; 1734fe1bc94aSYoshihiro Shimoda 17358dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 17368dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 17378dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 17388dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 17398dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 17408dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 17418dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17428dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 17438dae1d2bSYoshihiro Shimoda status = "disabled"; 17448dae1d2bSYoshihiro Shimoda }; 17458dae1d2bSYoshihiro Shimoda 17466dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 17476dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 17486dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 17496dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1750737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17517794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 17526dd72b4dSYoshihiro Shimoda phy-names = "usb"; 175383e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1754737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17556dd72b4dSYoshihiro Shimoda status = "disabled"; 17566dd72b4dSYoshihiro Shimoda }; 17576dd72b4dSYoshihiro Shimoda 17586dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 17596dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 17606dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 17616dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1762737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 17637794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 17646dd72b4dSYoshihiro Shimoda phy-names = "usb"; 17656dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 176683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1767737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17686dd72b4dSYoshihiro Shimoda status = "disabled"; 17696dd72b4dSYoshihiro Shimoda }; 17706dd72b4dSYoshihiro Shimoda 17716dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 17726dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 17736dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 17746dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 17756dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1776737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 177783e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1778737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17797794bd7eSYoshihiro Shimoda #phy-cells = <1>; 17806dd72b4dSYoshihiro Shimoda status = "disabled"; 17816dd72b4dSYoshihiro Shimoda }; 17826dd72b4dSYoshihiro Shimoda 1783a6cb262aSYoshihiro Shimoda sdhi0: mmc@ee100000 { 17849aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17859aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17869aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 17879aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 17889aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 314>; 17899aa3558aSTakeshi Kihara max-frequency = <200000000>; 17909aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17919aa3558aSTakeshi Kihara resets = <&cpg 314>; 17928292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 32>; 17939aa3558aSTakeshi Kihara status = "disabled"; 17949aa3558aSTakeshi Kihara }; 17959aa3558aSTakeshi Kihara 1796a6cb262aSYoshihiro Shimoda sdhi1: mmc@ee120000 { 17979aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17989aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17999aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 18009aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 18019aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 313>; 18029aa3558aSTakeshi Kihara max-frequency = <200000000>; 18039aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18049aa3558aSTakeshi Kihara resets = <&cpg 313>; 18058292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 33>; 18069aa3558aSTakeshi Kihara status = "disabled"; 18079aa3558aSTakeshi Kihara }; 18089aa3558aSTakeshi Kihara 1809a6cb262aSYoshihiro Shimoda sdhi3: mmc@ee160000 { 18109aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 18119aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 18129aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 18139aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 18149aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 311>; 18159aa3558aSTakeshi Kihara max-frequency = <200000000>; 18169aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 18179aa3558aSTakeshi Kihara resets = <&cpg 311>; 18188292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 35>; 18199aa3558aSTakeshi Kihara status = "disabled"; 18209aa3558aSTakeshi Kihara }; 18219aa3558aSTakeshi Kihara 1822f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1823f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1824f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1825f37a7767SYoshihiro Shimoda #address-cells = <0>; 1826f37a7767SYoshihiro Shimoda interrupt-controller; 1827f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1828f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1829f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1830f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1831f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 18327085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1833f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1834f37a7767SYoshihiro Shimoda clock-names = "clk"; 183583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1836f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1837f37a7767SYoshihiro Shimoda }; 1838f37a7767SYoshihiro Shimoda 183900323335SSimon Horman pciec0: pcie@fe000000 { 184000323335SSimon Horman compatible = "renesas,pcie-r8a77990", 184100323335SSimon Horman "renesas,pcie-rcar-gen3"; 184200323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 184300323335SSimon Horman #address-cells = <3>; 184400323335SSimon Horman #size-cells = <2>; 184500323335SSimon Horman bus-range = <0x00 0xff>; 184600323335SSimon Horman device_type = "pci"; 18479504a9f2SGeert Uytterhoeven ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 18489504a9f2SGeert Uytterhoeven <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 18499504a9f2SGeert Uytterhoeven <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 18509504a9f2SGeert Uytterhoeven <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 185100323335SSimon Horman /* Map all possible DDR as inbound ranges */ 185200323335SSimon Horman dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 185300323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 185400323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 185500323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 185600323335SSimon Horman #interrupt-cells = <1>; 185700323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 185800323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 185900323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 186000323335SSimon Horman clock-names = "pcie", "pcie_bus"; 186100323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 186200323335SSimon Horman resets = <&cpg 319>; 186300323335SSimon Horman status = "disabled"; 186400323335SSimon Horman }; 186500323335SSimon Horman 186613ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 186713ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 186813ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 186913ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 187013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 187113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 187213ee2bfcSLaurent Pinchart resets = <&cpg 626>; 187313ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 187413ee2bfcSLaurent Pinchart }; 187513ee2bfcSLaurent Pinchart 187613ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 187713ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 187813ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 187913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 188013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 188113ee2bfcSLaurent Pinchart resets = <&cpg 607>; 188213ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 188313ee2bfcSLaurent Pinchart }; 188413ee2bfcSLaurent Pinchart 188513ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 188613ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 188713ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 188813ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 188913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 189013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 189113ee2bfcSLaurent Pinchart resets = <&cpg 631>; 189213ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 189313ee2bfcSLaurent Pinchart }; 189413ee2bfcSLaurent Pinchart 189513ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 189613ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 189713ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 189813ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 189913ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 190013ee2bfcSLaurent Pinchart resets = <&cpg 611>; 190113ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 190213ee2bfcSLaurent Pinchart }; 190313ee2bfcSLaurent Pinchart 190413ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 190513ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 190613ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 190713ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 190813ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 190913ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 191013ee2bfcSLaurent Pinchart resets = <&cpg 623>; 191113ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 191213ee2bfcSLaurent Pinchart }; 191313ee2bfcSLaurent Pinchart 191413ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 191513ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 191613ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 191713ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 191813ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 191913ee2bfcSLaurent Pinchart resets = <&cpg 603>; 192013ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 192113ee2bfcSLaurent Pinchart }; 192213ee2bfcSLaurent Pinchart 192313ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 192413ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 192513ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 192613ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 192713ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 192813ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 192913ee2bfcSLaurent Pinchart resets = <&cpg 622>; 193013ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 193113ee2bfcSLaurent Pinchart }; 193213ee2bfcSLaurent Pinchart 193313ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 193413ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 193513ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 193613ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 193713ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 193813ee2bfcSLaurent Pinchart resets = <&cpg 602>; 193913ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 194013ee2bfcSLaurent Pinchart }; 194113ee2bfcSLaurent Pinchart 1942948c59ddSJacopo Mondi cmm0: cmm@fea40000 { 1943948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1944948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1945948c59ddSJacopo Mondi reg = <0 0xfea40000 0 0x1000>; 1946948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1947948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 711>; 1948948c59ddSJacopo Mondi resets = <&cpg 711>; 1949948c59ddSJacopo Mondi }; 1950948c59ddSJacopo Mondi 1951948c59ddSJacopo Mondi cmm1: cmm@fea50000 { 1952948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1953948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1954948c59ddSJacopo Mondi reg = <0 0xfea50000 0 0x1000>; 1955948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1956948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 710>; 1957948c59ddSJacopo Mondi resets = <&cpg 710>; 1958948c59ddSJacopo Mondi }; 1959948c59ddSJacopo Mondi 1960ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1961af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1962ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1963ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1964ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1965ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1966ec70407aSKoji Matsuoka resets = <&cpg 716>; 1967ec70407aSKoji Matsuoka status = "disabled"; 1968ec70407aSKoji Matsuoka 1969ec70407aSKoji Matsuoka ports { 1970ec70407aSKoji Matsuoka #address-cells = <1>; 1971ec70407aSKoji Matsuoka #size-cells = <0>; 1972ec70407aSKoji Matsuoka 1973ec70407aSKoji Matsuoka port@1 { 1974ec70407aSKoji Matsuoka #address-cells = <1>; 1975ec70407aSKoji Matsuoka #size-cells = <0>; 1976ec70407aSKoji Matsuoka 1977ec70407aSKoji Matsuoka reg = <1>; 1978ec70407aSKoji Matsuoka 1979ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 1980ec70407aSKoji Matsuoka reg = <0>; 1981ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 1982ec70407aSKoji Matsuoka }; 1983ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 1984ec70407aSKoji Matsuoka reg = <1>; 1985ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 1986ec70407aSKoji Matsuoka }; 1987ec70407aSKoji Matsuoka }; 1988ec70407aSKoji Matsuoka }; 1989ec70407aSKoji Matsuoka }; 1990ec70407aSKoji Matsuoka 199113ee2bfcSLaurent Pinchart du: display@feb00000 { 199213ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 199306585ed3STakeshi Kihara reg = <0 0xfeb00000 0 0x40000>; 199413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 199513ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1996d745c72dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 199713ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 19984193a392STakeshi Kihara resets = <&cpg 724>; 19994193a392STakeshi Kihara reset-names = "du.0"; 2000948c59ddSJacopo Mondi 2001948c59ddSJacopo Mondi renesas,cmms = <&cmm0>, <&cmm1>; 200203abfdd3SGeert Uytterhoeven renesas,vsps = <&vspd0 0>, <&vspd1 0>; 2003948c59ddSJacopo Mondi 200413ee2bfcSLaurent Pinchart status = "disabled"; 200513ee2bfcSLaurent Pinchart 200613ee2bfcSLaurent Pinchart ports { 200713ee2bfcSLaurent Pinchart #address-cells = <1>; 200813ee2bfcSLaurent Pinchart #size-cells = <0>; 200913ee2bfcSLaurent Pinchart 201013ee2bfcSLaurent Pinchart port@0 { 201113ee2bfcSLaurent Pinchart reg = <0>; 201213ee2bfcSLaurent Pinchart du_out_rgb: endpoint { 201313ee2bfcSLaurent Pinchart }; 201413ee2bfcSLaurent Pinchart }; 201513ee2bfcSLaurent Pinchart 201613ee2bfcSLaurent Pinchart port@1 { 201713ee2bfcSLaurent Pinchart reg = <1>; 201813ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 201913ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 202013ee2bfcSLaurent Pinchart }; 202113ee2bfcSLaurent Pinchart }; 202213ee2bfcSLaurent Pinchart 202313ee2bfcSLaurent Pinchart port@2 { 202413ee2bfcSLaurent Pinchart reg = <2>; 202513ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 202613ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 202713ee2bfcSLaurent Pinchart }; 202813ee2bfcSLaurent Pinchart }; 202913ee2bfcSLaurent Pinchart }; 203013ee2bfcSLaurent Pinchart }; 203113ee2bfcSLaurent Pinchart 203213ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 203313ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 203413ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 203513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 203613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 203713ee2bfcSLaurent Pinchart resets = <&cpg 727>; 203813ee2bfcSLaurent Pinchart status = "disabled"; 203913ee2bfcSLaurent Pinchart 204046f69d06SLaurent Pinchart renesas,companion = <&lvds1>; 204146f69d06SLaurent Pinchart 204213ee2bfcSLaurent Pinchart ports { 204313ee2bfcSLaurent Pinchart #address-cells = <1>; 204413ee2bfcSLaurent Pinchart #size-cells = <0>; 204513ee2bfcSLaurent Pinchart 204613ee2bfcSLaurent Pinchart port@0 { 204713ee2bfcSLaurent Pinchart reg = <0>; 204813ee2bfcSLaurent Pinchart lvds0_in: endpoint { 204913ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 205013ee2bfcSLaurent Pinchart }; 205113ee2bfcSLaurent Pinchart }; 205213ee2bfcSLaurent Pinchart 205313ee2bfcSLaurent Pinchart port@1 { 205413ee2bfcSLaurent Pinchart reg = <1>; 205513ee2bfcSLaurent Pinchart lvds0_out: endpoint { 205613ee2bfcSLaurent Pinchart }; 205713ee2bfcSLaurent Pinchart }; 205813ee2bfcSLaurent Pinchart }; 205913ee2bfcSLaurent Pinchart }; 206013ee2bfcSLaurent Pinchart 206113ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 206213ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 206313ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 206413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 206513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 206613ee2bfcSLaurent Pinchart resets = <&cpg 726>; 206713ee2bfcSLaurent Pinchart status = "disabled"; 206813ee2bfcSLaurent Pinchart 206913ee2bfcSLaurent Pinchart ports { 207013ee2bfcSLaurent Pinchart #address-cells = <1>; 207113ee2bfcSLaurent Pinchart #size-cells = <0>; 207213ee2bfcSLaurent Pinchart 207313ee2bfcSLaurent Pinchart port@0 { 207413ee2bfcSLaurent Pinchart reg = <0>; 207513ee2bfcSLaurent Pinchart lvds1_in: endpoint { 207613ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 207713ee2bfcSLaurent Pinchart }; 207813ee2bfcSLaurent Pinchart }; 207913ee2bfcSLaurent Pinchart 208013ee2bfcSLaurent Pinchart port@1 { 208113ee2bfcSLaurent Pinchart reg = <1>; 208213ee2bfcSLaurent Pinchart lvds1_out: endpoint { 208313ee2bfcSLaurent Pinchart }; 208413ee2bfcSLaurent Pinchart }; 208513ee2bfcSLaurent Pinchart }; 208613ee2bfcSLaurent Pinchart }; 208713ee2bfcSLaurent Pinchart 2088f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 2089f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 2090f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 2091f37a7767SYoshihiro Shimoda }; 2092f37a7767SYoshihiro Shimoda }; 2093f37a7767SYoshihiro Shimoda 20948f1ee2a1SYoshihiro Kaneko thermal-zones { 20958f1ee2a1SYoshihiro Kaneko cpu-thermal { 20968f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 20978fa7d18fSDien Pham polling-delay = <0>; 20988fa7d18fSDien Pham thermal-sensors = <&thermal 0>; 20998fa7d18fSDien Pham sustainable-power = <717>; 21008f1ee2a1SYoshihiro Kaneko 21018f1ee2a1SYoshihiro Kaneko cooling-maps { 21028fa7d18fSDien Pham map0 { 21038fa7d18fSDien Pham trip = <&target>; 21048fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 21058fa7d18fSDien Pham contribution = <1024>; 21068fa7d18fSDien Pham }; 21078f1ee2a1SYoshihiro Kaneko }; 2108ddd56410SYoshihiro Kaneko 2109ddd56410SYoshihiro Kaneko trips { 2110ddd56410SYoshihiro Kaneko sensor1_crit: sensor1-crit { 2111ddd56410SYoshihiro Kaneko temperature = <120000>; 2112ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2113ddd56410SYoshihiro Kaneko type = "critical"; 2114ddd56410SYoshihiro Kaneko }; 2115ddd56410SYoshihiro Kaneko 2116ddd56410SYoshihiro Kaneko target: trip-point1 { 2117ddd56410SYoshihiro Kaneko temperature = <100000>; 2118ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2119ddd56410SYoshihiro Kaneko type = "passive"; 2120ddd56410SYoshihiro Kaneko }; 2121ddd56410SYoshihiro Kaneko }; 21228f1ee2a1SYoshihiro Kaneko }; 21238f1ee2a1SYoshihiro Kaneko }; 21248f1ee2a1SYoshihiro Kaneko 2125f37a7767SYoshihiro Shimoda timer { 2126f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 21277085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21287085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21297085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 21307085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2131f37a7767SYoshihiro Shimoda }; 2132f37a7767SYoshihiro Shimoda}; 2133