1b068ed6eSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0 2f37a7767SYoshihiro Shimoda/* 3e18a31a7SMagnus Damm * Device Tree Source for the R-Car E3 (R8A77990) SoC 4f37a7767SYoshihiro Shimoda * 5e20119f7STakeshi Kihara * Copyright (C) 2018-2019 Renesas Electronics Corp. 6f37a7767SYoshihiro Shimoda */ 7f37a7767SYoshihiro Shimoda 883e7d2ecSGeert Uytterhoeven#include <dt-bindings/clock/r8a77990-cpg-mssr.h> 9f37a7767SYoshihiro Shimoda#include <dt-bindings/interrupt-controller/arm-gic.h> 1055697cbbSMagnus Damm#include <dt-bindings/power/r8a77990-sysc.h> 11f37a7767SYoshihiro Shimoda 12f37a7767SYoshihiro Shimoda/ { 13f37a7767SYoshihiro Shimoda compatible = "renesas,r8a77990"; 14f37a7767SYoshihiro Shimoda #address-cells = <2>; 15f37a7767SYoshihiro Shimoda #size-cells = <2>; 16f37a7767SYoshihiro Shimoda 17bc011dfaSTakeshi Kihara aliases { 18bc011dfaSTakeshi Kihara i2c0 = &i2c0; 19bc011dfaSTakeshi Kihara i2c1 = &i2c1; 20bc011dfaSTakeshi Kihara i2c2 = &i2c2; 21bc011dfaSTakeshi Kihara i2c3 = &i2c3; 22bc011dfaSTakeshi Kihara i2c4 = &i2c4; 23bc011dfaSTakeshi Kihara i2c5 = &i2c5; 24bc011dfaSTakeshi Kihara i2c6 = &i2c6; 25bc011dfaSTakeshi Kihara i2c7 = &i2c7; 26bc011dfaSTakeshi Kihara }; 27bc011dfaSTakeshi Kihara 283b46fa57SYoshihiro Kaneko /* 293b46fa57SYoshihiro Kaneko * The external audio clocks are configured as 0 Hz fixed frequency 303b46fa57SYoshihiro Kaneko * clocks by default. 313b46fa57SYoshihiro Kaneko * Boards that provide audio clocks should override them. 323b46fa57SYoshihiro Kaneko */ 333b46fa57SYoshihiro Kaneko audio_clk_a: audio_clk_a { 343b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 353b46fa57SYoshihiro Kaneko #clock-cells = <0>; 363b46fa57SYoshihiro Kaneko clock-frequency = <0>; 373b46fa57SYoshihiro Kaneko }; 383b46fa57SYoshihiro Kaneko 393b46fa57SYoshihiro Kaneko audio_clk_b: audio_clk_b { 403b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 413b46fa57SYoshihiro Kaneko #clock-cells = <0>; 423b46fa57SYoshihiro Kaneko clock-frequency = <0>; 433b46fa57SYoshihiro Kaneko }; 443b46fa57SYoshihiro Kaneko 453b46fa57SYoshihiro Kaneko audio_clk_c: audio_clk_c { 463b46fa57SYoshihiro Kaneko compatible = "fixed-clock"; 473b46fa57SYoshihiro Kaneko #clock-cells = <0>; 483b46fa57SYoshihiro Kaneko clock-frequency = <0>; 493b46fa57SYoshihiro Kaneko }; 503b46fa57SYoshihiro Kaneko 51327d1f32SMarek Vasut /* External CAN clock - to be overridden by boards that provide it */ 52327d1f32SMarek Vasut can_clk: can { 53327d1f32SMarek Vasut compatible = "fixed-clock"; 54327d1f32SMarek Vasut #clock-cells = <0>; 55327d1f32SMarek Vasut clock-frequency = <0>; 56327d1f32SMarek Vasut }; 57327d1f32SMarek Vasut 58dd7188ebSTakeshi Kihara cluster1_opp: opp_table10 { 59dd7188ebSTakeshi Kihara compatible = "operating-points-v2"; 60dd7188ebSTakeshi Kihara opp-shared; 61dd7188ebSTakeshi Kihara opp-800000000 { 62dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <800000000>; 63dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 64dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 65dd7188ebSTakeshi Kihara }; 66dd7188ebSTakeshi Kihara opp-1000000000 { 67dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1000000000>; 68dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 69dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 70dd7188ebSTakeshi Kihara }; 71dd7188ebSTakeshi Kihara opp-1200000000 { 72dd7188ebSTakeshi Kihara opp-hz = /bits/ 64 <1200000000>; 73dd7188ebSTakeshi Kihara opp-microvolt = <820000>; 74dd7188ebSTakeshi Kihara clock-latency-ns = <300000>; 75dd7188ebSTakeshi Kihara opp-suspend; 76dd7188ebSTakeshi Kihara }; 77dd7188ebSTakeshi Kihara }; 78dd7188ebSTakeshi Kihara 79f37a7767SYoshihiro Shimoda cpus { 80f37a7767SYoshihiro Shimoda #address-cells = <1>; 81f37a7767SYoshihiro Shimoda #size-cells = <0>; 82f37a7767SYoshihiro Shimoda 83f37a7767SYoshihiro Shimoda a53_0: cpu@0 { 8431af04cdSRob Herring compatible = "arm,cortex-a53"; 857085f5d9SGeert Uytterhoeven reg = <0>; 86f37a7767SYoshihiro Shimoda device_type = "cpu"; 878fa7d18fSDien Pham #cooling-cells = <2>; 8883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU0>; 89f37a7767SYoshihiro Shimoda next-level-cache = <&L2_CA53>; 90f37a7767SYoshihiro Shimoda enable-method = "psci"; 919aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 9270c6d23eSSimon Horman dynamic-power-coefficient = <277>; 93dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 94dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 95f37a7767SYoshihiro Shimoda }; 96f37a7767SYoshihiro Shimoda 977085f5d9SGeert Uytterhoeven a53_1: cpu@1 { 9831af04cdSRob Herring compatible = "arm,cortex-a53"; 997085f5d9SGeert Uytterhoeven reg = <1>; 1007085f5d9SGeert Uytterhoeven device_type = "cpu"; 10183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_CPU1>; 1027085f5d9SGeert Uytterhoeven next-level-cache = <&L2_CA53>; 1037085f5d9SGeert Uytterhoeven enable-method = "psci"; 1049aa7dea8STakeshi Kihara cpu-idle-states = <&CPU_SLEEP_0>; 105dd7188ebSTakeshi Kihara clocks =<&cpg CPG_CORE R8A77990_CLK_Z2>; 106dd7188ebSTakeshi Kihara operating-points-v2 = <&cluster1_opp>; 1077085f5d9SGeert Uytterhoeven }; 1087085f5d9SGeert Uytterhoeven 109de1eb23cSYoshihiro Shimoda L2_CA53: cache-controller-0 { 110f37a7767SYoshihiro Shimoda compatible = "cache"; 11183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_CA53_SCU>; 112f37a7767SYoshihiro Shimoda cache-unified; 113f37a7767SYoshihiro Shimoda cache-level = <2>; 114f37a7767SYoshihiro Shimoda }; 1159aa7dea8STakeshi Kihara 1169aa7dea8STakeshi Kihara idle-states { 1179aa7dea8STakeshi Kihara entry-method = "psci"; 1189aa7dea8STakeshi Kihara 1199aa7dea8STakeshi Kihara CPU_SLEEP_0: cpu-sleep-0 { 1209aa7dea8STakeshi Kihara compatible = "arm,idle-state"; 1219aa7dea8STakeshi Kihara arm,psci-suspend-param = <0x0010000>; 1229aa7dea8STakeshi Kihara local-timer-stop; 1239aa7dea8STakeshi Kihara entry-latency-us = <700>; 1249aa7dea8STakeshi Kihara exit-latency-us = <700>; 1259aa7dea8STakeshi Kihara min-residency-us = <5000>; 1269aa7dea8STakeshi Kihara }; 1279aa7dea8STakeshi Kihara }; 128f37a7767SYoshihiro Shimoda }; 129f37a7767SYoshihiro Shimoda 130f37a7767SYoshihiro Shimoda extal_clk: extal { 131f37a7767SYoshihiro Shimoda compatible = "fixed-clock"; 132f37a7767SYoshihiro Shimoda #clock-cells = <0>; 133f37a7767SYoshihiro Shimoda /* This value must be overridden by the board */ 134f37a7767SYoshihiro Shimoda clock-frequency = <0>; 135f37a7767SYoshihiro Shimoda }; 136f37a7767SYoshihiro Shimoda 137ba3ac35bSTakeshi Kihara /* External PCIe clock - can be overridden by the board */ 138ba3ac35bSTakeshi Kihara pcie_bus_clk: pcie_bus { 139ba3ac35bSTakeshi Kihara compatible = "fixed-clock"; 140ba3ac35bSTakeshi Kihara #clock-cells = <0>; 141ba3ac35bSTakeshi Kihara clock-frequency = <0>; 142ba3ac35bSTakeshi Kihara }; 143ba3ac35bSTakeshi Kihara 144f37a7767SYoshihiro Shimoda pmu_a53 { 145f37a7767SYoshihiro Shimoda compatible = "arm,cortex-a53-pmu"; 1467085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 1477085f5d9SGeert Uytterhoeven <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1487085f5d9SGeert Uytterhoeven interrupt-affinity = <&a53_0>, <&a53_1>; 149f37a7767SYoshihiro Shimoda }; 150f37a7767SYoshihiro Shimoda 151f37a7767SYoshihiro Shimoda psci { 152bc26b8f4SYoshihiro Shimoda compatible = "arm,psci-1.0", "arm,psci-0.2"; 153f37a7767SYoshihiro Shimoda method = "smc"; 154f37a7767SYoshihiro Shimoda }; 155f37a7767SYoshihiro Shimoda 156103db9b5STakeshi Kihara /* External SCIF clock - to be overridden by boards that provide it */ 157103db9b5STakeshi Kihara scif_clk: scif { 158103db9b5STakeshi Kihara compatible = "fixed-clock"; 159103db9b5STakeshi Kihara #clock-cells = <0>; 160103db9b5STakeshi Kihara clock-frequency = <0>; 161103db9b5STakeshi Kihara }; 162103db9b5STakeshi Kihara 163f37a7767SYoshihiro Shimoda soc: soc { 164f37a7767SYoshihiro Shimoda compatible = "simple-bus"; 165f37a7767SYoshihiro Shimoda interrupt-parent = <&gic>; 166f37a7767SYoshihiro Shimoda #address-cells = <2>; 167f37a7767SYoshihiro Shimoda #size-cells = <2>; 168f37a7767SYoshihiro Shimoda ranges; 169f37a7767SYoshihiro Shimoda 170eb614d94STakeshi Kihara rwdt: watchdog@e6020000 { 171eb614d94STakeshi Kihara compatible = "renesas,r8a77990-wdt", 172eb614d94STakeshi Kihara "renesas,rcar-gen3-wdt"; 173eb614d94STakeshi Kihara reg = <0 0xe6020000 0 0x0c>; 174eb614d94STakeshi Kihara clocks = <&cpg CPG_MOD 402>; 17583e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 176eb614d94STakeshi Kihara resets = <&cpg 402>; 177eb614d94STakeshi Kihara status = "disabled"; 178eb614d94STakeshi Kihara }; 179eb614d94STakeshi Kihara 1800d292de1SYoshihiro Shimoda gpio0: gpio@e6050000 { 1810d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1820d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1830d292de1SYoshihiro Shimoda reg = <0 0xe6050000 0 0x50>; 1840d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1850d292de1SYoshihiro Shimoda #gpio-cells = <2>; 1860d292de1SYoshihiro Shimoda gpio-controller; 1870d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 0 18>; 1880d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 1890d292de1SYoshihiro Shimoda interrupt-controller; 1900d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 912>; 19183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1920d292de1SYoshihiro Shimoda resets = <&cpg 912>; 1930d292de1SYoshihiro Shimoda }; 1940d292de1SYoshihiro Shimoda 1950d292de1SYoshihiro Shimoda gpio1: gpio@e6051000 { 1960d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 1970d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 1980d292de1SYoshihiro Shimoda reg = <0 0xe6051000 0 0x50>; 1990d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 2000d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2010d292de1SYoshihiro Shimoda gpio-controller; 2020d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 32 23>; 2030d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2040d292de1SYoshihiro Shimoda interrupt-controller; 2050d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 911>; 20683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2070d292de1SYoshihiro Shimoda resets = <&cpg 911>; 2080d292de1SYoshihiro Shimoda }; 2090d292de1SYoshihiro Shimoda 2100d292de1SYoshihiro Shimoda gpio2: gpio@e6052000 { 2110d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2120d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2130d292de1SYoshihiro Shimoda reg = <0 0xe6052000 0 0x50>; 2140d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 2150d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2160d292de1SYoshihiro Shimoda gpio-controller; 2170d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 64 26>; 2180d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2190d292de1SYoshihiro Shimoda interrupt-controller; 2200d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 910>; 22183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2220d292de1SYoshihiro Shimoda resets = <&cpg 910>; 2230d292de1SYoshihiro Shimoda }; 2240d292de1SYoshihiro Shimoda 2250d292de1SYoshihiro Shimoda gpio3: gpio@e6053000 { 2260d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2270d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2280d292de1SYoshihiro Shimoda reg = <0 0xe6053000 0 0x50>; 2290d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 2300d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2310d292de1SYoshihiro Shimoda gpio-controller; 2320d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 96 16>; 2330d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2340d292de1SYoshihiro Shimoda interrupt-controller; 2350d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 909>; 23683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2370d292de1SYoshihiro Shimoda resets = <&cpg 909>; 2380d292de1SYoshihiro Shimoda }; 2390d292de1SYoshihiro Shimoda 2400d292de1SYoshihiro Shimoda gpio4: gpio@e6054000 { 2410d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2420d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2430d292de1SYoshihiro Shimoda reg = <0 0xe6054000 0 0x50>; 2440d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 2450d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2460d292de1SYoshihiro Shimoda gpio-controller; 2470d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 128 11>; 2480d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2490d292de1SYoshihiro Shimoda interrupt-controller; 2500d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 908>; 25183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2520d292de1SYoshihiro Shimoda resets = <&cpg 908>; 2530d292de1SYoshihiro Shimoda }; 2540d292de1SYoshihiro Shimoda 2550d292de1SYoshihiro Shimoda gpio5: gpio@e6055000 { 2560d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2570d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2580d292de1SYoshihiro Shimoda reg = <0 0xe6055000 0 0x50>; 2590d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 2600d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2610d292de1SYoshihiro Shimoda gpio-controller; 2620d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 160 20>; 2630d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2640d292de1SYoshihiro Shimoda interrupt-controller; 2650d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 907>; 26683e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2670d292de1SYoshihiro Shimoda resets = <&cpg 907>; 2680d292de1SYoshihiro Shimoda }; 2690d292de1SYoshihiro Shimoda 2700d292de1SYoshihiro Shimoda gpio6: gpio@e6055400 { 2710d292de1SYoshihiro Shimoda compatible = "renesas,gpio-r8a77990", 2720d292de1SYoshihiro Shimoda "renesas,rcar-gen3-gpio"; 2730d292de1SYoshihiro Shimoda reg = <0 0xe6055400 0 0x50>; 2740d292de1SYoshihiro Shimoda interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 2750d292de1SYoshihiro Shimoda #gpio-cells = <2>; 2760d292de1SYoshihiro Shimoda gpio-controller; 2770d292de1SYoshihiro Shimoda gpio-ranges = <&pfc 0 192 18>; 2780d292de1SYoshihiro Shimoda #interrupt-cells = <2>; 2790d292de1SYoshihiro Shimoda interrupt-controller; 2800d292de1SYoshihiro Shimoda clocks = <&cpg CPG_MOD 906>; 28183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 2820d292de1SYoshihiro Shimoda resets = <&cpg 906>; 2830d292de1SYoshihiro Shimoda }; 2840d292de1SYoshihiro Shimoda 285a2053990SGeert Uytterhoeven pfc: pinctrl@e6060000 { 286d5d7134fSGeert Uytterhoeven compatible = "renesas,pfc-r8a77990"; 287d5d7134fSGeert Uytterhoeven reg = <0 0xe6060000 0 0x508>; 288d5d7134fSGeert Uytterhoeven }; 289d5d7134fSGeert Uytterhoeven 290d5d7134fSGeert Uytterhoeven i2c_dvfs: i2c@e60b0000 { 291d5d7134fSGeert Uytterhoeven #address-cells = <1>; 292d5d7134fSGeert Uytterhoeven #size-cells = <0>; 293d5d7134fSGeert Uytterhoeven compatible = "renesas,iic-r8a77990"; 294d5d7134fSGeert Uytterhoeven reg = <0 0xe60b0000 0 0x15>; 295d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 296d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 926>; 297d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 298d5d7134fSGeert Uytterhoeven resets = <&cpg 926>; 299d5d7134fSGeert Uytterhoeven dmas = <&dmac0 0x11>, <&dmac0 0x10>; 300d5d7134fSGeert Uytterhoeven dma-names = "tx", "rx"; 301d5d7134fSGeert Uytterhoeven status = "disabled"; 302d5d7134fSGeert Uytterhoeven }; 303d5d7134fSGeert Uytterhoeven 30428a5c61bSCao Van Dong cmt0: timer@e60f0000 { 30528a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt0", 30628a5c61bSCao Van Dong "renesas,rcar-gen3-cmt0"; 30728a5c61bSCao Van Dong reg = <0 0xe60f0000 0 0x1004>; 30828a5c61bSCao Van Dong interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 30928a5c61bSCao Van Dong <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 31028a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 303>; 31128a5c61bSCao Van Dong clock-names = "fck"; 31228a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 31328a5c61bSCao Van Dong resets = <&cpg 303>; 31428a5c61bSCao Van Dong status = "disabled"; 31528a5c61bSCao Van Dong }; 31628a5c61bSCao Van Dong 31728a5c61bSCao Van Dong cmt1: timer@e6130000 { 31828a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 31928a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 32028a5c61bSCao Van Dong reg = <0 0xe6130000 0 0x1004>; 32128a5c61bSCao Van Dong interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 32228a5c61bSCao Van Dong <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 32328a5c61bSCao Van Dong <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 32428a5c61bSCao Van Dong <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 32528a5c61bSCao Van Dong <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 32628a5c61bSCao Van Dong <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 32728a5c61bSCao Van Dong <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 32828a5c61bSCao Van Dong <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 32928a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 302>; 33028a5c61bSCao Van Dong clock-names = "fck"; 33128a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 33228a5c61bSCao Van Dong resets = <&cpg 302>; 33328a5c61bSCao Van Dong status = "disabled"; 33428a5c61bSCao Van Dong }; 33528a5c61bSCao Van Dong 33628a5c61bSCao Van Dong cmt2: timer@e6140000 { 33728a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 33828a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 33928a5c61bSCao Van Dong reg = <0 0xe6140000 0 0x1004>; 34028a5c61bSCao Van Dong interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 34128a5c61bSCao Van Dong <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 34228a5c61bSCao Van Dong <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 34328a5c61bSCao Van Dong <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 34428a5c61bSCao Van Dong <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 34528a5c61bSCao Van Dong <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 34628a5c61bSCao Van Dong <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 34728a5c61bSCao Van Dong <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 34828a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 301>; 34928a5c61bSCao Van Dong clock-names = "fck"; 35028a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 35128a5c61bSCao Van Dong resets = <&cpg 301>; 35228a5c61bSCao Van Dong status = "disabled"; 35328a5c61bSCao Van Dong }; 35428a5c61bSCao Van Dong 35528a5c61bSCao Van Dong cmt3: timer@e6148000 { 35628a5c61bSCao Van Dong compatible = "renesas,r8a77990-cmt1", 35728a5c61bSCao Van Dong "renesas,rcar-gen3-cmt1"; 35828a5c61bSCao Van Dong reg = <0 0xe6148000 0 0x1004>; 35928a5c61bSCao Van Dong interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 36028a5c61bSCao Van Dong <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 36128a5c61bSCao Van Dong <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 36228a5c61bSCao Van Dong <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 36328a5c61bSCao Van Dong <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 36428a5c61bSCao Van Dong <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 36528a5c61bSCao Van Dong <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 36628a5c61bSCao Van Dong <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 36728a5c61bSCao Van Dong clocks = <&cpg CPG_MOD 300>; 36828a5c61bSCao Van Dong clock-names = "fck"; 36928a5c61bSCao Van Dong power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 37028a5c61bSCao Van Dong resets = <&cpg 300>; 37128a5c61bSCao Van Dong status = "disabled"; 37228a5c61bSCao Van Dong }; 37328a5c61bSCao Van Dong 374d5d7134fSGeert Uytterhoeven cpg: clock-controller@e6150000 { 375d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-cpg-mssr"; 376d5d7134fSGeert Uytterhoeven reg = <0 0xe6150000 0 0x1000>; 377d5d7134fSGeert Uytterhoeven clocks = <&extal_clk>; 378d5d7134fSGeert Uytterhoeven clock-names = "extal"; 379d5d7134fSGeert Uytterhoeven #clock-cells = <2>; 380d5d7134fSGeert Uytterhoeven #power-domain-cells = <0>; 381d5d7134fSGeert Uytterhoeven #reset-cells = <1>; 382d5d7134fSGeert Uytterhoeven }; 383d5d7134fSGeert Uytterhoeven 384d5d7134fSGeert Uytterhoeven rst: reset-controller@e6160000 { 385d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-rst"; 386d5d7134fSGeert Uytterhoeven reg = <0 0xe6160000 0 0x0200>; 387d5d7134fSGeert Uytterhoeven }; 388d5d7134fSGeert Uytterhoeven 389d5d7134fSGeert Uytterhoeven sysc: system-controller@e6180000 { 390d5d7134fSGeert Uytterhoeven compatible = "renesas,r8a77990-sysc"; 391d5d7134fSGeert Uytterhoeven reg = <0 0xe6180000 0 0x0400>; 392d5d7134fSGeert Uytterhoeven #power-domain-cells = <1>; 393d5d7134fSGeert Uytterhoeven }; 394d5d7134fSGeert Uytterhoeven 395d5d7134fSGeert Uytterhoeven thermal: thermal@e6190000 { 396d5d7134fSGeert Uytterhoeven compatible = "renesas,thermal-r8a77990"; 397d5d7134fSGeert Uytterhoeven reg = <0 0xe6190000 0 0x10>, <0 0xe6190100 0 0x38>; 398d5d7134fSGeert Uytterhoeven interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 399d5d7134fSGeert Uytterhoeven <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 400d5d7134fSGeert Uytterhoeven <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 401d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 522>; 402d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 403d5d7134fSGeert Uytterhoeven resets = <&cpg 522>; 404d5d7134fSGeert Uytterhoeven #thermal-sensor-cells = <0>; 405d5d7134fSGeert Uytterhoeven }; 406d5d7134fSGeert Uytterhoeven 407d5d7134fSGeert Uytterhoeven intc_ex: interrupt-controller@e61c0000 { 408d5d7134fSGeert Uytterhoeven compatible = "renesas,intc-ex-r8a77990", "renesas,irqc"; 409d5d7134fSGeert Uytterhoeven #interrupt-cells = <2>; 410d5d7134fSGeert Uytterhoeven interrupt-controller; 411d5d7134fSGeert Uytterhoeven reg = <0 0xe61c0000 0 0x200>; 4120aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 4130aab5b91SGeert Uytterhoeven <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 4140aab5b91SGeert Uytterhoeven <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 4150aab5b91SGeert Uytterhoeven <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 4160aab5b91SGeert Uytterhoeven <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 4170aab5b91SGeert Uytterhoeven <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 418d5d7134fSGeert Uytterhoeven clocks = <&cpg CPG_MOD 407>; 419d5d7134fSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 420d5d7134fSGeert Uytterhoeven resets = <&cpg 407>; 421d5d7134fSGeert Uytterhoeven }; 422d5d7134fSGeert Uytterhoeven 423bc011dfaSTakeshi Kihara i2c0: i2c@e6500000 { 424bc011dfaSTakeshi Kihara #address-cells = <1>; 425bc011dfaSTakeshi Kihara #size-cells = <0>; 426bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 427bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 428bc011dfaSTakeshi Kihara reg = <0 0xe6500000 0 0x40>; 429bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 430bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 931>; 431bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 432bc011dfaSTakeshi Kihara resets = <&cpg 931>; 4338fbe048bSTakeshi Kihara dmas = <&dmac1 0x91>, <&dmac1 0x90>, 4348fbe048bSTakeshi Kihara <&dmac2 0x91>, <&dmac2 0x90>; 4358fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 436bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 437bc011dfaSTakeshi Kihara status = "disabled"; 438bc011dfaSTakeshi Kihara }; 439bc011dfaSTakeshi Kihara 440bc011dfaSTakeshi Kihara i2c1: i2c@e6508000 { 441bc011dfaSTakeshi Kihara #address-cells = <1>; 442bc011dfaSTakeshi Kihara #size-cells = <0>; 443bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 444bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 445bc011dfaSTakeshi Kihara reg = <0 0xe6508000 0 0x40>; 446bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 447bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 930>; 448bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 449bc011dfaSTakeshi Kihara resets = <&cpg 930>; 4508fbe048bSTakeshi Kihara dmas = <&dmac1 0x93>, <&dmac1 0x92>, 4518fbe048bSTakeshi Kihara <&dmac2 0x93>, <&dmac2 0x92>; 4528fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 453bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 454bc011dfaSTakeshi Kihara status = "disabled"; 455bc011dfaSTakeshi Kihara }; 456bc011dfaSTakeshi Kihara 457bc011dfaSTakeshi Kihara i2c2: i2c@e6510000 { 458bc011dfaSTakeshi Kihara #address-cells = <1>; 459bc011dfaSTakeshi Kihara #size-cells = <0>; 460bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 461bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 462bc011dfaSTakeshi Kihara reg = <0 0xe6510000 0 0x40>; 463bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 464bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 929>; 465bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 466bc011dfaSTakeshi Kihara resets = <&cpg 929>; 4678fbe048bSTakeshi Kihara dmas = <&dmac1 0x95>, <&dmac1 0x94>, 4688fbe048bSTakeshi Kihara <&dmac2 0x95>, <&dmac2 0x94>; 4698fbe048bSTakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 470bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 471bc011dfaSTakeshi Kihara status = "disabled"; 472bc011dfaSTakeshi Kihara }; 473bc011dfaSTakeshi Kihara 474bc011dfaSTakeshi Kihara i2c3: i2c@e66d0000 { 475bc011dfaSTakeshi Kihara #address-cells = <1>; 476bc011dfaSTakeshi Kihara #size-cells = <0>; 477bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 478bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 479bc011dfaSTakeshi Kihara reg = <0 0xe66d0000 0 0x40>; 480bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 481bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 928>; 482bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 483bc011dfaSTakeshi Kihara resets = <&cpg 928>; 4848fbe048bSTakeshi Kihara dmas = <&dmac0 0x97>, <&dmac0 0x96>; 4858fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 486bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <110>; 487bc011dfaSTakeshi Kihara status = "disabled"; 488bc011dfaSTakeshi Kihara }; 489bc011dfaSTakeshi Kihara 490bc011dfaSTakeshi Kihara i2c4: i2c@e66d8000 { 491bc011dfaSTakeshi Kihara #address-cells = <1>; 492bc011dfaSTakeshi Kihara #size-cells = <0>; 493bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 494bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 495bc011dfaSTakeshi Kihara reg = <0 0xe66d8000 0 0x40>; 496bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 497bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 927>; 498bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 499bc011dfaSTakeshi Kihara resets = <&cpg 927>; 5008fbe048bSTakeshi Kihara dmas = <&dmac0 0x99>, <&dmac0 0x98>; 5018fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 502bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 503bc011dfaSTakeshi Kihara status = "disabled"; 504bc011dfaSTakeshi Kihara }; 505bc011dfaSTakeshi Kihara 506bc011dfaSTakeshi Kihara i2c5: i2c@e66e0000 { 507bc011dfaSTakeshi Kihara #address-cells = <1>; 508bc011dfaSTakeshi Kihara #size-cells = <0>; 509bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 510bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 511bc011dfaSTakeshi Kihara reg = <0 0xe66e0000 0 0x40>; 512bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 513bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 919>; 514bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 515bc011dfaSTakeshi Kihara resets = <&cpg 919>; 5168fbe048bSTakeshi Kihara dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 5178fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 518bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 519bc011dfaSTakeshi Kihara status = "disabled"; 520bc011dfaSTakeshi Kihara }; 521bc011dfaSTakeshi Kihara 522bc011dfaSTakeshi Kihara i2c6: i2c@e66e8000 { 523bc011dfaSTakeshi Kihara #address-cells = <1>; 524bc011dfaSTakeshi Kihara #size-cells = <0>; 525bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 526bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 527bc011dfaSTakeshi Kihara reg = <0 0xe66e8000 0 0x40>; 528bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 529bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 918>; 530bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 531bc011dfaSTakeshi Kihara resets = <&cpg 918>; 5328fbe048bSTakeshi Kihara dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 5338fbe048bSTakeshi Kihara dma-names = "tx", "rx"; 534bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 535bc011dfaSTakeshi Kihara status = "disabled"; 536bc011dfaSTakeshi Kihara }; 537bc011dfaSTakeshi Kihara 538bc011dfaSTakeshi Kihara i2c7: i2c@e6690000 { 539bc011dfaSTakeshi Kihara #address-cells = <1>; 540bc011dfaSTakeshi Kihara #size-cells = <0>; 541bc011dfaSTakeshi Kihara compatible = "renesas,i2c-r8a77990", 542bc011dfaSTakeshi Kihara "renesas,rcar-gen3-i2c"; 543bc011dfaSTakeshi Kihara reg = <0 0xe6690000 0 0x40>; 544bc011dfaSTakeshi Kihara interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 545bc011dfaSTakeshi Kihara clocks = <&cpg CPG_MOD 1003>; 546bc011dfaSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 547bc011dfaSTakeshi Kihara resets = <&cpg 1003>; 548bc011dfaSTakeshi Kihara i2c-scl-internal-delay-ns = <6>; 549bc011dfaSTakeshi Kihara status = "disabled"; 550bc011dfaSTakeshi Kihara }; 551bc011dfaSTakeshi Kihara 552b7a1da21STakeshi Kihara hscif0: serial@e6540000 { 553b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 554b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 555b7a1da21STakeshi Kihara "renesas,hscif"; 556b7a1da21STakeshi Kihara reg = <0 0xe6540000 0 0x60>; 557b7a1da21STakeshi Kihara interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 558b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 520>, 559b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 560b7a1da21STakeshi Kihara <&scif_clk>; 561b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 562b7a1da21STakeshi Kihara dmas = <&dmac1 0x31>, <&dmac1 0x30>, 563b7a1da21STakeshi Kihara <&dmac2 0x31>, <&dmac2 0x30>; 564b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 565b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 566b7a1da21STakeshi Kihara resets = <&cpg 520>; 567b7a1da21STakeshi Kihara status = "disabled"; 568b7a1da21STakeshi Kihara }; 569b7a1da21STakeshi Kihara 570b7a1da21STakeshi Kihara hscif1: serial@e6550000 { 571b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 572b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 573b7a1da21STakeshi Kihara "renesas,hscif"; 574b7a1da21STakeshi Kihara reg = <0 0xe6550000 0 0x60>; 575b7a1da21STakeshi Kihara interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 576b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 519>, 577b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 578b7a1da21STakeshi Kihara <&scif_clk>; 579b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 580b7a1da21STakeshi Kihara dmas = <&dmac1 0x33>, <&dmac1 0x32>, 581b7a1da21STakeshi Kihara <&dmac2 0x33>, <&dmac2 0x32>; 582b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 583b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 584b7a1da21STakeshi Kihara resets = <&cpg 519>; 585b7a1da21STakeshi Kihara status = "disabled"; 586b7a1da21STakeshi Kihara }; 587b7a1da21STakeshi Kihara 588b7a1da21STakeshi Kihara hscif2: serial@e6560000 { 589b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 590b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 591b7a1da21STakeshi Kihara "renesas,hscif"; 592b7a1da21STakeshi Kihara reg = <0 0xe6560000 0 0x60>; 593b7a1da21STakeshi Kihara interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 594b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 518>, 595b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 596b7a1da21STakeshi Kihara <&scif_clk>; 597b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 598b7a1da21STakeshi Kihara dmas = <&dmac1 0x35>, <&dmac1 0x34>, 599b7a1da21STakeshi Kihara <&dmac2 0x35>, <&dmac2 0x34>; 600b7a1da21STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 601b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 602b7a1da21STakeshi Kihara resets = <&cpg 518>; 603b7a1da21STakeshi Kihara status = "disabled"; 604b7a1da21STakeshi Kihara }; 605b7a1da21STakeshi Kihara 606b7a1da21STakeshi Kihara hscif3: serial@e66a0000 { 607b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 608b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 609b7a1da21STakeshi Kihara "renesas,hscif"; 610b7a1da21STakeshi Kihara reg = <0 0xe66a0000 0 0x60>; 611b7a1da21STakeshi Kihara interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 612b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 517>, 613b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 614b7a1da21STakeshi Kihara <&scif_clk>; 615b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 616b7a1da21STakeshi Kihara dmas = <&dmac0 0x37>, <&dmac0 0x36>; 617b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 618b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 619b7a1da21STakeshi Kihara resets = <&cpg 517>; 620b7a1da21STakeshi Kihara status = "disabled"; 621b7a1da21STakeshi Kihara }; 622b7a1da21STakeshi Kihara 623b7a1da21STakeshi Kihara hscif4: serial@e66b0000 { 624b7a1da21STakeshi Kihara compatible = "renesas,hscif-r8a77990", 625b7a1da21STakeshi Kihara "renesas,rcar-gen3-hscif", 626b7a1da21STakeshi Kihara "renesas,hscif"; 627b7a1da21STakeshi Kihara reg = <0 0xe66b0000 0 0x60>; 628b7a1da21STakeshi Kihara interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 629b7a1da21STakeshi Kihara clocks = <&cpg CPG_MOD 516>, 630b7a1da21STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 631b7a1da21STakeshi Kihara <&scif_clk>; 632b7a1da21STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 633b7a1da21STakeshi Kihara dmas = <&dmac0 0x39>, <&dmac0 0x38>; 634b7a1da21STakeshi Kihara dma-names = "tx", "rx"; 635b7a1da21STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 636b7a1da21STakeshi Kihara resets = <&cpg 516>; 637b7a1da21STakeshi Kihara status = "disabled"; 638b7a1da21STakeshi Kihara }; 639b7a1da21STakeshi Kihara 6405c6479d9SYoshihiro Shimoda hsusb: usb@e6590000 { 6415c6479d9SYoshihiro Shimoda compatible = "renesas,usbhs-r8a77990", 6425c6479d9SYoshihiro Shimoda "renesas,rcar-gen3-usbhs"; 6435c6479d9SYoshihiro Shimoda reg = <0 0xe6590000 0 0x200>; 6445c6479d9SYoshihiro Shimoda interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 6455c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 6465c6479d9SYoshihiro Shimoda dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 6475c6479d9SYoshihiro Shimoda <&usb_dmac1 0>, <&usb_dmac1 1>; 6485c6479d9SYoshihiro Shimoda dma-names = "ch0", "ch1", "ch2", "ch3"; 6495c6479d9SYoshihiro Shimoda renesas,buswait = <11>; 6507794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 3>; 6515c6479d9SYoshihiro Shimoda phy-names = "usb"; 6525c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6535c6479d9SYoshihiro Shimoda resets = <&cpg 704>, <&cpg 703>; 6545c6479d9SYoshihiro Shimoda status = "disabled"; 6555c6479d9SYoshihiro Shimoda }; 6565c6479d9SYoshihiro Shimoda 6575c6479d9SYoshihiro Shimoda usb_dmac0: dma-controller@e65a0000 { 6585c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 6595c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 6605c6479d9SYoshihiro Shimoda reg = <0 0xe65a0000 0 0x100>; 6610aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 6620aab5b91SGeert Uytterhoeven <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 6635c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 6645c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 330>; 6655c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6665c6479d9SYoshihiro Shimoda resets = <&cpg 330>; 6675c6479d9SYoshihiro Shimoda #dma-cells = <1>; 6685c6479d9SYoshihiro Shimoda dma-channels = <2>; 6695c6479d9SYoshihiro Shimoda }; 6705c6479d9SYoshihiro Shimoda 6715c6479d9SYoshihiro Shimoda usb_dmac1: dma-controller@e65b0000 { 6725c6479d9SYoshihiro Shimoda compatible = "renesas,r8a77990-usb-dmac", 6735c6479d9SYoshihiro Shimoda "renesas,usb-dmac"; 6745c6479d9SYoshihiro Shimoda reg = <0 0xe65b0000 0 0x100>; 6750aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 6760aab5b91SGeert Uytterhoeven <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 6775c6479d9SYoshihiro Shimoda interrupt-names = "ch0", "ch1"; 6785c6479d9SYoshihiro Shimoda clocks = <&cpg CPG_MOD 331>; 6795c6479d9SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 6805c6479d9SYoshihiro Shimoda resets = <&cpg 331>; 6815c6479d9SYoshihiro Shimoda #dma-cells = <1>; 6825c6479d9SYoshihiro Shimoda dma-channels = <2>; 6835c6479d9SYoshihiro Shimoda }; 6845c6479d9SYoshihiro Shimoda 685a582013bSGeert Uytterhoeven arm_cc630p: crypto@e6601000 { 686a582013bSGeert Uytterhoeven compatible = "arm,cryptocell-630p-ree"; 687a582013bSGeert Uytterhoeven interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 688a582013bSGeert Uytterhoeven reg = <0x0 0xe6601000 0 0x1000>; 689a582013bSGeert Uytterhoeven clocks = <&cpg CPG_MOD 229>; 690a582013bSGeert Uytterhoeven resets = <&cpg 229>; 691a582013bSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 692a582013bSGeert Uytterhoeven }; 693a582013bSGeert Uytterhoeven 6943943e896STakeshi Kihara dmac0: dma-controller@e6700000 { 6953943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 6963943e896STakeshi Kihara "renesas,rcar-dmac"; 6973943e896STakeshi Kihara reg = <0 0xe6700000 0 0x10000>; 6980aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 6990aab5b91SGeert Uytterhoeven <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 7000aab5b91SGeert Uytterhoeven <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 7010aab5b91SGeert Uytterhoeven <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 7020aab5b91SGeert Uytterhoeven <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 7030aab5b91SGeert Uytterhoeven <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 7040aab5b91SGeert Uytterhoeven <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 7050aab5b91SGeert Uytterhoeven <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 7060aab5b91SGeert Uytterhoeven <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 7070aab5b91SGeert Uytterhoeven <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 7080aab5b91SGeert Uytterhoeven <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 7090aab5b91SGeert Uytterhoeven <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 7100aab5b91SGeert Uytterhoeven <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 7110aab5b91SGeert Uytterhoeven <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 7120aab5b91SGeert Uytterhoeven <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 7130aab5b91SGeert Uytterhoeven <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 7140aab5b91SGeert Uytterhoeven <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 7153943e896STakeshi Kihara interrupt-names = "error", 7163943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7173943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7183943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7193943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7203943e896STakeshi Kihara clocks = <&cpg CPG_MOD 219>; 7213943e896STakeshi Kihara clock-names = "fck"; 7223943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7233943e896STakeshi Kihara resets = <&cpg 219>; 7243943e896STakeshi Kihara #dma-cells = <1>; 7253943e896STakeshi Kihara dma-channels = <16>; 726f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 727f0f9f7a6SMagnus Damm <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 728f0f9f7a6SMagnus Damm <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 729f0f9f7a6SMagnus Damm <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 730f0f9f7a6SMagnus Damm <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 731f0f9f7a6SMagnus Damm <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 732f0f9f7a6SMagnus Damm <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 733f0f9f7a6SMagnus Damm <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 7343943e896STakeshi Kihara }; 7353943e896STakeshi Kihara 7363943e896STakeshi Kihara dmac1: dma-controller@e7300000 { 7373943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7383943e896STakeshi Kihara "renesas,rcar-dmac"; 7393943e896STakeshi Kihara reg = <0 0xe7300000 0 0x10000>; 7400aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 7410aab5b91SGeert Uytterhoeven <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 7420aab5b91SGeert Uytterhoeven <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 7430aab5b91SGeert Uytterhoeven <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 7440aab5b91SGeert Uytterhoeven <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 7450aab5b91SGeert Uytterhoeven <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 7460aab5b91SGeert Uytterhoeven <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 7470aab5b91SGeert Uytterhoeven <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 7480aab5b91SGeert Uytterhoeven <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 7490aab5b91SGeert Uytterhoeven <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 7500aab5b91SGeert Uytterhoeven <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 7510aab5b91SGeert Uytterhoeven <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 7520aab5b91SGeert Uytterhoeven <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 7530aab5b91SGeert Uytterhoeven <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 7540aab5b91SGeert Uytterhoeven <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 7550aab5b91SGeert Uytterhoeven <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 7560aab5b91SGeert Uytterhoeven <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 7573943e896STakeshi Kihara interrupt-names = "error", 7583943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 7593943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 7603943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 7613943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 7623943e896STakeshi Kihara clocks = <&cpg CPG_MOD 218>; 7633943e896STakeshi Kihara clock-names = "fck"; 7643943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 7653943e896STakeshi Kihara resets = <&cpg 218>; 7663943e896STakeshi Kihara #dma-cells = <1>; 7673943e896STakeshi Kihara dma-channels = <16>; 768f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 769f0f9f7a6SMagnus Damm <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 770f0f9f7a6SMagnus Damm <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 771f0f9f7a6SMagnus Damm <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 772f0f9f7a6SMagnus Damm <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 773f0f9f7a6SMagnus Damm <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 774f0f9f7a6SMagnus Damm <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 775f0f9f7a6SMagnus Damm <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 7763943e896STakeshi Kihara }; 7773943e896STakeshi Kihara 7783943e896STakeshi Kihara dmac2: dma-controller@e7310000 { 7793943e896STakeshi Kihara compatible = "renesas,dmac-r8a77990", 7803943e896STakeshi Kihara "renesas,rcar-dmac"; 7813943e896STakeshi Kihara reg = <0 0xe7310000 0 0x10000>; 7820aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 7830aab5b91SGeert Uytterhoeven <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 7840aab5b91SGeert Uytterhoeven <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 7850aab5b91SGeert Uytterhoeven <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 7860aab5b91SGeert Uytterhoeven <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 7870aab5b91SGeert Uytterhoeven <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 7880aab5b91SGeert Uytterhoeven <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 7890aab5b91SGeert Uytterhoeven <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 7900aab5b91SGeert Uytterhoeven <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 7910aab5b91SGeert Uytterhoeven <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 7920aab5b91SGeert Uytterhoeven <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 7930aab5b91SGeert Uytterhoeven <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 7940aab5b91SGeert Uytterhoeven <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 7950aab5b91SGeert Uytterhoeven <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 7960aab5b91SGeert Uytterhoeven <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 7970aab5b91SGeert Uytterhoeven <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 7980aab5b91SGeert Uytterhoeven <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 7993943e896STakeshi Kihara interrupt-names = "error", 8003943e896STakeshi Kihara "ch0", "ch1", "ch2", "ch3", 8013943e896STakeshi Kihara "ch4", "ch5", "ch6", "ch7", 8023943e896STakeshi Kihara "ch8", "ch9", "ch10", "ch11", 8033943e896STakeshi Kihara "ch12", "ch13", "ch14", "ch15"; 8043943e896STakeshi Kihara clocks = <&cpg CPG_MOD 217>; 8053943e896STakeshi Kihara clock-names = "fck"; 8063943e896STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 8073943e896STakeshi Kihara resets = <&cpg 217>; 8083943e896STakeshi Kihara #dma-cells = <1>; 8093943e896STakeshi Kihara dma-channels = <16>; 810f0f9f7a6SMagnus Damm iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 811f0f9f7a6SMagnus Damm <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 812f0f9f7a6SMagnus Damm <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 813f0f9f7a6SMagnus Damm <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 814f0f9f7a6SMagnus Damm <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 815f0f9f7a6SMagnus Damm <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 816f0f9f7a6SMagnus Damm <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 817f0f9f7a6SMagnus Damm <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 8183943e896STakeshi Kihara }; 8193943e896STakeshi Kihara 820cf8ae446SYoshihiro Shimoda ipmmu_ds0: iommu@e6740000 { 82155697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 82255697cbbSMagnus Damm reg = <0 0xe6740000 0 0x1000>; 82355697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 0>; 82455697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 82555697cbbSMagnus Damm #iommu-cells = <1>; 82655697cbbSMagnus Damm }; 82755697cbbSMagnus Damm 828cf8ae446SYoshihiro Shimoda ipmmu_ds1: iommu@e7740000 { 82955697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 83055697cbbSMagnus Damm reg = <0 0xe7740000 0 0x1000>; 83155697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 1>; 83255697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 83355697cbbSMagnus Damm #iommu-cells = <1>; 83455697cbbSMagnus Damm }; 83555697cbbSMagnus Damm 836cf8ae446SYoshihiro Shimoda ipmmu_hc: iommu@e6570000 { 83755697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 83855697cbbSMagnus Damm reg = <0 0xe6570000 0 0x1000>; 83955697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 2>; 84055697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 84155697cbbSMagnus Damm #iommu-cells = <1>; 84255697cbbSMagnus Damm }; 84355697cbbSMagnus Damm 844cf8ae446SYoshihiro Shimoda ipmmu_mm: iommu@e67b0000 { 84555697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 84655697cbbSMagnus Damm reg = <0 0xe67b0000 0 0x1000>; 84755697cbbSMagnus Damm interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 84855697cbbSMagnus Damm <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 84955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 85055697cbbSMagnus Damm #iommu-cells = <1>; 85155697cbbSMagnus Damm }; 85255697cbbSMagnus Damm 853cf8ae446SYoshihiro Shimoda ipmmu_mp: iommu@ec670000 { 85455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 85555697cbbSMagnus Damm reg = <0 0xec670000 0 0x1000>; 85655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 4>; 85755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 85855697cbbSMagnus Damm #iommu-cells = <1>; 85955697cbbSMagnus Damm }; 86055697cbbSMagnus Damm 861cf8ae446SYoshihiro Shimoda ipmmu_pv0: iommu@fd800000 { 86255697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 86355697cbbSMagnus Damm reg = <0 0xfd800000 0 0x1000>; 86455697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 6>; 86555697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 86655697cbbSMagnus Damm #iommu-cells = <1>; 86755697cbbSMagnus Damm }; 86855697cbbSMagnus Damm 869cf8ae446SYoshihiro Shimoda ipmmu_rt: iommu@ffc80000 { 87055697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 87155697cbbSMagnus Damm reg = <0 0xffc80000 0 0x1000>; 87255697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 10>; 87355697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 87455697cbbSMagnus Damm #iommu-cells = <1>; 87555697cbbSMagnus Damm }; 87655697cbbSMagnus Damm 877cf8ae446SYoshihiro Shimoda ipmmu_vc0: iommu@fe6b0000 { 87855697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 87955697cbbSMagnus Damm reg = <0 0xfe6b0000 0 0x1000>; 88055697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 12>; 88155697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_A3VC>; 88255697cbbSMagnus Damm #iommu-cells = <1>; 88355697cbbSMagnus Damm }; 88455697cbbSMagnus Damm 885cf8ae446SYoshihiro Shimoda ipmmu_vi0: iommu@febd0000 { 88655697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 88755697cbbSMagnus Damm reg = <0 0xfebd0000 0 0x1000>; 88855697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 14>; 88955697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89055697cbbSMagnus Damm #iommu-cells = <1>; 89155697cbbSMagnus Damm }; 89255697cbbSMagnus Damm 893cf8ae446SYoshihiro Shimoda ipmmu_vp0: iommu@fe990000 { 89455697cbbSMagnus Damm compatible = "renesas,ipmmu-r8a77990"; 89555697cbbSMagnus Damm reg = <0 0xfe990000 0 0x1000>; 89655697cbbSMagnus Damm renesas,ipmmu-main = <&ipmmu_mm 16>; 89755697cbbSMagnus Damm power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 89855697cbbSMagnus Damm #iommu-cells = <1>; 89955697cbbSMagnus Damm }; 90055697cbbSMagnus Damm 901913a78b5SYoshihiro Shimoda avb: ethernet@e6800000 { 902913a78b5SYoshihiro Shimoda compatible = "renesas,etheravb-r8a77990", 903913a78b5SYoshihiro Shimoda "renesas,etheravb-rcar-gen3"; 9044b03df5fSGeert Uytterhoeven reg = <0 0xe6800000 0 0x800>; 905913a78b5SYoshihiro Shimoda interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 906913a78b5SYoshihiro Shimoda <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 907913a78b5SYoshihiro Shimoda <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 908913a78b5SYoshihiro Shimoda <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 909913a78b5SYoshihiro Shimoda <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 910913a78b5SYoshihiro Shimoda <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 911913a78b5SYoshihiro Shimoda <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 912913a78b5SYoshihiro Shimoda <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 913913a78b5SYoshihiro Shimoda <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 914913a78b5SYoshihiro Shimoda <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 915913a78b5SYoshihiro Shimoda <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 916913a78b5SYoshihiro Shimoda <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 917913a78b5SYoshihiro Shimoda <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 918913a78b5SYoshihiro Shimoda <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 919913a78b5SYoshihiro Shimoda <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 920913a78b5SYoshihiro Shimoda <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 921913a78b5SYoshihiro Shimoda <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 922913a78b5SYoshihiro Shimoda <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 923913a78b5SYoshihiro Shimoda <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 924913a78b5SYoshihiro Shimoda <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 925913a78b5SYoshihiro Shimoda <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 926913a78b5SYoshihiro Shimoda <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 927913a78b5SYoshihiro Shimoda <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 928913a78b5SYoshihiro Shimoda <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 929913a78b5SYoshihiro Shimoda <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 930913a78b5SYoshihiro Shimoda interrupt-names = "ch0", "ch1", "ch2", "ch3", 931913a78b5SYoshihiro Shimoda "ch4", "ch5", "ch6", "ch7", 932913a78b5SYoshihiro Shimoda "ch8", "ch9", "ch10", "ch11", 933913a78b5SYoshihiro Shimoda "ch12", "ch13", "ch14", "ch15", 934913a78b5SYoshihiro Shimoda "ch16", "ch17", "ch18", "ch19", 935913a78b5SYoshihiro Shimoda "ch20", "ch21", "ch22", "ch23", 936913a78b5SYoshihiro Shimoda "ch24"; 937913a78b5SYoshihiro Shimoda clocks = <&cpg CPG_MOD 812>; 93883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 939913a78b5SYoshihiro Shimoda resets = <&cpg 812>; 940913a78b5SYoshihiro Shimoda phy-mode = "rgmii"; 94143021275SMagnus Damm iommus = <&ipmmu_ds0 16>; 942913a78b5SYoshihiro Shimoda #address-cells = <1>; 943913a78b5SYoshihiro Shimoda #size-cells = <0>; 944913a78b5SYoshihiro Shimoda status = "disabled"; 945913a78b5SYoshihiro Shimoda }; 946913a78b5SYoshihiro Shimoda 947327d1f32SMarek Vasut can0: can@e6c30000 { 948327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 949327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 950327d1f32SMarek Vasut reg = <0 0xe6c30000 0 0x1000>; 951327d1f32SMarek Vasut interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 952327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 916>, 953327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 954327d1f32SMarek Vasut <&can_clk>; 955327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 956327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 957327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 958327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 959327d1f32SMarek Vasut resets = <&cpg 916>; 960327d1f32SMarek Vasut status = "disabled"; 961327d1f32SMarek Vasut }; 962327d1f32SMarek Vasut 963327d1f32SMarek Vasut can1: can@e6c38000 { 964327d1f32SMarek Vasut compatible = "renesas,can-r8a77990", 965327d1f32SMarek Vasut "renesas,rcar-gen3-can"; 966327d1f32SMarek Vasut reg = <0 0xe6c38000 0 0x1000>; 967327d1f32SMarek Vasut interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 968327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 915>, 969327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 970327d1f32SMarek Vasut <&can_clk>; 971327d1f32SMarek Vasut clock-names = "clkp1", "clkp2", "can_clk"; 972327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 973327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 974327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 975327d1f32SMarek Vasut resets = <&cpg 915>; 976327d1f32SMarek Vasut status = "disabled"; 977327d1f32SMarek Vasut }; 978327d1f32SMarek Vasut 979327d1f32SMarek Vasut canfd: can@e66c0000 { 980327d1f32SMarek Vasut compatible = "renesas,r8a77990-canfd", 981327d1f32SMarek Vasut "renesas,rcar-gen3-canfd"; 982327d1f32SMarek Vasut reg = <0 0xe66c0000 0 0x8000>; 983327d1f32SMarek Vasut interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 984327d1f32SMarek Vasut <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 985327d1f32SMarek Vasut clocks = <&cpg CPG_MOD 914>, 986327d1f32SMarek Vasut <&cpg CPG_CORE R8A77990_CLK_CANFD>, 987327d1f32SMarek Vasut <&can_clk>; 988327d1f32SMarek Vasut clock-names = "fck", "canfd", "can_clk"; 989327d1f32SMarek Vasut assigned-clocks = <&cpg CPG_CORE R8A77990_CLK_CANFD>; 990327d1f32SMarek Vasut assigned-clock-rates = <40000000>; 991327d1f32SMarek Vasut power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 992327d1f32SMarek Vasut resets = <&cpg 914>; 993327d1f32SMarek Vasut status = "disabled"; 994327d1f32SMarek Vasut 995327d1f32SMarek Vasut channel0 { 996327d1f32SMarek Vasut status = "disabled"; 997327d1f32SMarek Vasut }; 998327d1f32SMarek Vasut 999327d1f32SMarek Vasut channel1 { 1000327d1f32SMarek Vasut status = "disabled"; 1001327d1f32SMarek Vasut }; 1002327d1f32SMarek Vasut }; 1003327d1f32SMarek Vasut 100418048556SYoshihiro Shimoda pwm0: pwm@e6e30000 { 100518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 100618048556SYoshihiro Shimoda reg = <0 0xe6e30000 0 0x8>; 100718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 100818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 100918048556SYoshihiro Shimoda resets = <&cpg 523>; 101018048556SYoshihiro Shimoda #pwm-cells = <2>; 101118048556SYoshihiro Shimoda status = "disabled"; 101218048556SYoshihiro Shimoda }; 101318048556SYoshihiro Shimoda 101418048556SYoshihiro Shimoda pwm1: pwm@e6e31000 { 101518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 101618048556SYoshihiro Shimoda reg = <0 0xe6e31000 0 0x8>; 101718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 101818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 101918048556SYoshihiro Shimoda resets = <&cpg 523>; 102018048556SYoshihiro Shimoda #pwm-cells = <2>; 102118048556SYoshihiro Shimoda status = "disabled"; 102218048556SYoshihiro Shimoda }; 102318048556SYoshihiro Shimoda 102418048556SYoshihiro Shimoda pwm2: pwm@e6e32000 { 102518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 102618048556SYoshihiro Shimoda reg = <0 0xe6e32000 0 0x8>; 102718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 102818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 102918048556SYoshihiro Shimoda resets = <&cpg 523>; 103018048556SYoshihiro Shimoda #pwm-cells = <2>; 103118048556SYoshihiro Shimoda status = "disabled"; 103218048556SYoshihiro Shimoda }; 103318048556SYoshihiro Shimoda 103418048556SYoshihiro Shimoda pwm3: pwm@e6e33000 { 103518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 103618048556SYoshihiro Shimoda reg = <0 0xe6e33000 0 0x8>; 103718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 103818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 103918048556SYoshihiro Shimoda resets = <&cpg 523>; 104018048556SYoshihiro Shimoda #pwm-cells = <2>; 104118048556SYoshihiro Shimoda status = "disabled"; 104218048556SYoshihiro Shimoda }; 104318048556SYoshihiro Shimoda 104418048556SYoshihiro Shimoda pwm4: pwm@e6e34000 { 104518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 104618048556SYoshihiro Shimoda reg = <0 0xe6e34000 0 0x8>; 104718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 104818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 104918048556SYoshihiro Shimoda resets = <&cpg 523>; 105018048556SYoshihiro Shimoda #pwm-cells = <2>; 105118048556SYoshihiro Shimoda status = "disabled"; 105218048556SYoshihiro Shimoda }; 105318048556SYoshihiro Shimoda 105418048556SYoshihiro Shimoda pwm5: pwm@e6e35000 { 105518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 105618048556SYoshihiro Shimoda reg = <0 0xe6e35000 0 0x8>; 105718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 105818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 105918048556SYoshihiro Shimoda resets = <&cpg 523>; 106018048556SYoshihiro Shimoda #pwm-cells = <2>; 106118048556SYoshihiro Shimoda status = "disabled"; 106218048556SYoshihiro Shimoda }; 106318048556SYoshihiro Shimoda 106418048556SYoshihiro Shimoda pwm6: pwm@e6e36000 { 106518048556SYoshihiro Shimoda compatible = "renesas,pwm-r8a77990", "renesas,pwm-rcar"; 106618048556SYoshihiro Shimoda reg = <0 0xe6e36000 0 0x8>; 106718048556SYoshihiro Shimoda clocks = <&cpg CPG_MOD 523>; 106818048556SYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 106918048556SYoshihiro Shimoda resets = <&cpg 523>; 107018048556SYoshihiro Shimoda #pwm-cells = <2>; 107118048556SYoshihiro Shimoda status = "disabled"; 107218048556SYoshihiro Shimoda }; 107318048556SYoshihiro Shimoda 1074a5ebe5e4STakeshi Kihara scif0: serial@e6e60000 { 1075a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1076a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1077a5ebe5e4STakeshi Kihara reg = <0 0xe6e60000 0 64>; 1078a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1079a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 207>, 1080a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1081a5ebe5e4STakeshi Kihara <&scif_clk>; 1082a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1083a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1084a5ebe5e4STakeshi Kihara <&dmac2 0x51>, <&dmac2 0x50>; 1085a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1086a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1087a5ebe5e4STakeshi Kihara resets = <&cpg 207>; 1088a5ebe5e4STakeshi Kihara status = "disabled"; 1089a5ebe5e4STakeshi Kihara }; 1090a5ebe5e4STakeshi Kihara 1091a5ebe5e4STakeshi Kihara scif1: serial@e6e68000 { 1092a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1093a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1094a5ebe5e4STakeshi Kihara reg = <0 0xe6e68000 0 64>; 1095a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1096a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 206>, 1097a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1098a5ebe5e4STakeshi Kihara <&scif_clk>; 1099a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1100a5ebe5e4STakeshi Kihara dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1101a5ebe5e4STakeshi Kihara <&dmac2 0x53>, <&dmac2 0x52>; 1102a5ebe5e4STakeshi Kihara dma-names = "tx", "rx", "tx", "rx"; 1103a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1104a5ebe5e4STakeshi Kihara resets = <&cpg 206>; 1105a5ebe5e4STakeshi Kihara status = "disabled"; 1106a5ebe5e4STakeshi Kihara }; 1107a5ebe5e4STakeshi Kihara 1108f37a7767SYoshihiro Shimoda scif2: serial@e6e88000 { 1109f37a7767SYoshihiro Shimoda compatible = "renesas,scif-r8a77990", 1110f37a7767SYoshihiro Shimoda "renesas,rcar-gen3-scif", "renesas,scif"; 1111f37a7767SYoshihiro Shimoda reg = <0 0xe6e88000 0 64>; 1112f37a7767SYoshihiro Shimoda interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1113103db9b5STakeshi Kihara clocks = <&cpg CPG_MOD 310>, 1114103db9b5STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1115103db9b5STakeshi Kihara <&scif_clk>; 1116103db9b5STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1117a99de479SGeert Uytterhoeven dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1118a99de479SGeert Uytterhoeven <&dmac2 0x13>, <&dmac2 0x12>; 1119a99de479SGeert Uytterhoeven dma-names = "tx", "rx", "tx", "rx"; 112083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1121f37a7767SYoshihiro Shimoda resets = <&cpg 310>; 1122f37a7767SYoshihiro Shimoda status = "disabled"; 1123f37a7767SYoshihiro Shimoda }; 1124f37a7767SYoshihiro Shimoda 1125a5ebe5e4STakeshi Kihara scif3: serial@e6c50000 { 1126a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1127a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1128a5ebe5e4STakeshi Kihara reg = <0 0xe6c50000 0 64>; 1129a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1130a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 204>, 1131a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1132a5ebe5e4STakeshi Kihara <&scif_clk>; 1133a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1134a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1135a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1136a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1137a5ebe5e4STakeshi Kihara resets = <&cpg 204>; 1138a5ebe5e4STakeshi Kihara status = "disabled"; 1139a5ebe5e4STakeshi Kihara }; 1140a5ebe5e4STakeshi Kihara 1141a5ebe5e4STakeshi Kihara scif4: serial@e6c40000 { 1142a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1143a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1144a5ebe5e4STakeshi Kihara reg = <0 0xe6c40000 0 64>; 1145a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1146a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 203>, 1147a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1148a5ebe5e4STakeshi Kihara <&scif_clk>; 1149a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1150a5ebe5e4STakeshi Kihara dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1151a5ebe5e4STakeshi Kihara dma-names = "tx", "rx"; 1152a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1153a5ebe5e4STakeshi Kihara resets = <&cpg 203>; 1154a5ebe5e4STakeshi Kihara status = "disabled"; 1155a5ebe5e4STakeshi Kihara }; 1156a5ebe5e4STakeshi Kihara 1157a5ebe5e4STakeshi Kihara scif5: serial@e6f30000 { 1158a5ebe5e4STakeshi Kihara compatible = "renesas,scif-r8a77990", 1159a5ebe5e4STakeshi Kihara "renesas,rcar-gen3-scif", "renesas,scif"; 1160a5ebe5e4STakeshi Kihara reg = <0 0xe6f30000 0 64>; 1161a5ebe5e4STakeshi Kihara interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1162a5ebe5e4STakeshi Kihara clocks = <&cpg CPG_MOD 202>, 1163a5ebe5e4STakeshi Kihara <&cpg CPG_CORE R8A77990_CLK_S3D1C>, 1164a5ebe5e4STakeshi Kihara <&scif_clk>; 1165a5ebe5e4STakeshi Kihara clock-names = "fck", "brg_int", "scif_clk"; 1166e20119f7STakeshi Kihara dmas = <&dmac0 0x5b>, <&dmac0 0x5a>; 1167e20119f7STakeshi Kihara dma-names = "tx", "rx"; 1168a5ebe5e4STakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1169a5ebe5e4STakeshi Kihara resets = <&cpg 202>; 1170a5ebe5e4STakeshi Kihara status = "disabled"; 1171a5ebe5e4STakeshi Kihara }; 1172a5ebe5e4STakeshi Kihara 11734b7e3ab1SGeert Uytterhoeven msiof0: spi@e6e90000 { 11744b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11754b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11764b7e3ab1SGeert Uytterhoeven reg = <0 0xe6e90000 0 0x0064>; 11774b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 11784b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 211>; 117985170420SYoshihiro Kaneko dmas = <&dmac1 0x41>, <&dmac1 0x40>, 118085170420SYoshihiro Kaneko <&dmac2 0x41>, <&dmac2 0x40>; 118185170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 11824b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11834b7e3ab1SGeert Uytterhoeven resets = <&cpg 211>; 11844b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 11854b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 11864b7e3ab1SGeert Uytterhoeven status = "disabled"; 11874b7e3ab1SGeert Uytterhoeven }; 11884b7e3ab1SGeert Uytterhoeven 11894b7e3ab1SGeert Uytterhoeven msiof1: spi@e6ea0000 { 11904b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 11914b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 11924b7e3ab1SGeert Uytterhoeven reg = <0 0xe6ea0000 0 0x0064>; 11934b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 11944b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 210>; 119585170420SYoshihiro Kaneko dmas = <&dmac1 0x43>, <&dmac1 0x42>, 119685170420SYoshihiro Kaneko <&dmac2 0x43>, <&dmac2 0x42>; 119785170420SYoshihiro Kaneko dma-names = "tx", "rx", "tx", "rx"; 11984b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 11994b7e3ab1SGeert Uytterhoeven resets = <&cpg 210>; 12004b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12014b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12024b7e3ab1SGeert Uytterhoeven status = "disabled"; 12034b7e3ab1SGeert Uytterhoeven }; 12044b7e3ab1SGeert Uytterhoeven 12054b7e3ab1SGeert Uytterhoeven msiof2: spi@e6c00000 { 12064b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12074b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12084b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c00000 0 0x0064>; 12094b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 12104b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 209>; 121185170420SYoshihiro Kaneko dmas = <&dmac0 0x45>, <&dmac0 0x44>; 121285170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12134b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12144b7e3ab1SGeert Uytterhoeven resets = <&cpg 209>; 12154b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12164b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12174b7e3ab1SGeert Uytterhoeven status = "disabled"; 12184b7e3ab1SGeert Uytterhoeven }; 12194b7e3ab1SGeert Uytterhoeven 12204b7e3ab1SGeert Uytterhoeven msiof3: spi@e6c10000 { 12214b7e3ab1SGeert Uytterhoeven compatible = "renesas,msiof-r8a77990", 12224b7e3ab1SGeert Uytterhoeven "renesas,rcar-gen3-msiof"; 12234b7e3ab1SGeert Uytterhoeven reg = <0 0xe6c10000 0 0x0064>; 12244b7e3ab1SGeert Uytterhoeven interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 12254b7e3ab1SGeert Uytterhoeven clocks = <&cpg CPG_MOD 208>; 122685170420SYoshihiro Kaneko dmas = <&dmac0 0x47>, <&dmac0 0x46>; 122785170420SYoshihiro Kaneko dma-names = "tx", "rx"; 12284b7e3ab1SGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 12294b7e3ab1SGeert Uytterhoeven resets = <&cpg 208>; 12304b7e3ab1SGeert Uytterhoeven #address-cells = <1>; 12314b7e3ab1SGeert Uytterhoeven #size-cells = <0>; 12324b7e3ab1SGeert Uytterhoeven status = "disabled"; 12334b7e3ab1SGeert Uytterhoeven }; 12344b7e3ab1SGeert Uytterhoeven 1235ec70407aSKoji Matsuoka vin4: video@e6ef4000 { 1236ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1237ec70407aSKoji Matsuoka reg = <0 0xe6ef4000 0 0x1000>; 1238ec70407aSKoji Matsuoka interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1239ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 807>; 1240ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1241ec70407aSKoji Matsuoka resets = <&cpg 807>; 1242ec70407aSKoji Matsuoka renesas,id = <4>; 1243ec70407aSKoji Matsuoka status = "disabled"; 1244ec70407aSKoji Matsuoka 1245ec70407aSKoji Matsuoka ports { 1246ec70407aSKoji Matsuoka #address-cells = <1>; 1247ec70407aSKoji Matsuoka #size-cells = <0>; 1248ec70407aSKoji Matsuoka 1249ec70407aSKoji Matsuoka port@1 { 12505e53dbf4SJacopo Mondi #address-cells = <1>; 12515e53dbf4SJacopo Mondi #size-cells = <0>; 12525e53dbf4SJacopo Mondi 1253ec70407aSKoji Matsuoka reg = <1>; 1254ec70407aSKoji Matsuoka 12555e53dbf4SJacopo Mondi vin4csi40: endpoint@2 { 12565e53dbf4SJacopo Mondi reg = <2>; 1257ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin4>; 1258ec70407aSKoji Matsuoka }; 1259ec70407aSKoji Matsuoka }; 1260ec70407aSKoji Matsuoka }; 1261ec70407aSKoji Matsuoka }; 1262ec70407aSKoji Matsuoka 1263ec70407aSKoji Matsuoka vin5: video@e6ef5000 { 1264ec70407aSKoji Matsuoka compatible = "renesas,vin-r8a77990"; 1265ec70407aSKoji Matsuoka reg = <0 0xe6ef5000 0 0x1000>; 1266ec70407aSKoji Matsuoka interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1267ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 806>; 1268ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1269ec70407aSKoji Matsuoka resets = <&cpg 806>; 1270ec70407aSKoji Matsuoka renesas,id = <5>; 1271ec70407aSKoji Matsuoka status = "disabled"; 1272ec70407aSKoji Matsuoka 1273ec70407aSKoji Matsuoka ports { 1274ec70407aSKoji Matsuoka #address-cells = <1>; 1275ec70407aSKoji Matsuoka #size-cells = <0>; 1276ec70407aSKoji Matsuoka 1277ec70407aSKoji Matsuoka port@1 { 12785e53dbf4SJacopo Mondi #address-cells = <1>; 12795e53dbf4SJacopo Mondi #size-cells = <0>; 12805e53dbf4SJacopo Mondi 1281ec70407aSKoji Matsuoka reg = <1>; 1282ec70407aSKoji Matsuoka 12835e53dbf4SJacopo Mondi vin5csi40: endpoint@2 { 12845e53dbf4SJacopo Mondi reg = <2>; 1285ec70407aSKoji Matsuoka remote-endpoint= <&csi40vin5>; 1286ec70407aSKoji Matsuoka }; 1287ec70407aSKoji Matsuoka }; 1288ec70407aSKoji Matsuoka }; 1289ec70407aSKoji Matsuoka }; 1290ec70407aSKoji Matsuoka 1291*1ada85b6SFabrizio Castro drif00: rif@e6f40000 { 1292*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1293*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1294*1ada85b6SFabrizio Castro reg = <0 0xe6f40000 0 0x84>; 1295*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 1296*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 515>; 1297*1ada85b6SFabrizio Castro clock-names = "fck"; 1298*1ada85b6SFabrizio Castro dmas = <&dmac1 0x20>, <&dmac2 0x20>; 1299*1ada85b6SFabrizio Castro dma-names = "rx", "rx"; 1300*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1301*1ada85b6SFabrizio Castro resets = <&cpg 515>; 1302*1ada85b6SFabrizio Castro renesas,bonding = <&drif01>; 1303*1ada85b6SFabrizio Castro status = "disabled"; 1304*1ada85b6SFabrizio Castro }; 1305*1ada85b6SFabrizio Castro 1306*1ada85b6SFabrizio Castro drif01: rif@e6f50000 { 1307*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1308*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1309*1ada85b6SFabrizio Castro reg = <0 0xe6f50000 0 0x84>; 1310*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1311*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 514>; 1312*1ada85b6SFabrizio Castro clock-names = "fck"; 1313*1ada85b6SFabrizio Castro dmas = <&dmac1 0x22>, <&dmac2 0x22>; 1314*1ada85b6SFabrizio Castro dma-names = "rx", "rx"; 1315*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1316*1ada85b6SFabrizio Castro resets = <&cpg 514>; 1317*1ada85b6SFabrizio Castro renesas,bonding = <&drif00>; 1318*1ada85b6SFabrizio Castro status = "disabled"; 1319*1ada85b6SFabrizio Castro }; 1320*1ada85b6SFabrizio Castro 1321*1ada85b6SFabrizio Castro drif10: rif@e6f60000 { 1322*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1323*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1324*1ada85b6SFabrizio Castro reg = <0 0xe6f60000 0 0x84>; 1325*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 1326*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 513>; 1327*1ada85b6SFabrizio Castro clock-names = "fck"; 1328*1ada85b6SFabrizio Castro dmas = <&dmac1 0x24>, <&dmac2 0x24>; 1329*1ada85b6SFabrizio Castro dma-names = "rx", "rx"; 1330*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1331*1ada85b6SFabrizio Castro resets = <&cpg 513>; 1332*1ada85b6SFabrizio Castro renesas,bonding = <&drif11>; 1333*1ada85b6SFabrizio Castro status = "disabled"; 1334*1ada85b6SFabrizio Castro }; 1335*1ada85b6SFabrizio Castro 1336*1ada85b6SFabrizio Castro drif11: rif@e6f70000 { 1337*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1338*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1339*1ada85b6SFabrizio Castro reg = <0 0xe6f70000 0 0x84>; 1340*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 1341*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 512>; 1342*1ada85b6SFabrizio Castro clock-names = "fck"; 1343*1ada85b6SFabrizio Castro dmas = <&dmac1 0x26>, <&dmac2 0x26>; 1344*1ada85b6SFabrizio Castro dma-names = "rx", "rx"; 1345*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1346*1ada85b6SFabrizio Castro resets = <&cpg 512>; 1347*1ada85b6SFabrizio Castro renesas,bonding = <&drif10>; 1348*1ada85b6SFabrizio Castro status = "disabled"; 1349*1ada85b6SFabrizio Castro }; 1350*1ada85b6SFabrizio Castro 1351*1ada85b6SFabrizio Castro drif20: rif@e6f80000 { 1352*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1353*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1354*1ada85b6SFabrizio Castro reg = <0 0xe6f80000 0 0x84>; 1355*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 1356*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 511>; 1357*1ada85b6SFabrizio Castro clock-names = "fck"; 1358*1ada85b6SFabrizio Castro dmas = <&dmac0 0x28>; 1359*1ada85b6SFabrizio Castro dma-names = "rx"; 1360*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1361*1ada85b6SFabrizio Castro resets = <&cpg 511>; 1362*1ada85b6SFabrizio Castro renesas,bonding = <&drif21>; 1363*1ada85b6SFabrizio Castro status = "disabled"; 1364*1ada85b6SFabrizio Castro }; 1365*1ada85b6SFabrizio Castro 1366*1ada85b6SFabrizio Castro drif21: rif@e6f90000 { 1367*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1368*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1369*1ada85b6SFabrizio Castro reg = <0 0xe6f90000 0 0x84>; 1370*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 1371*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 510>; 1372*1ada85b6SFabrizio Castro clock-names = "fck"; 1373*1ada85b6SFabrizio Castro dmas = <&dmac0 0x2a>; 1374*1ada85b6SFabrizio Castro dma-names = "rx"; 1375*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1376*1ada85b6SFabrizio Castro resets = <&cpg 510>; 1377*1ada85b6SFabrizio Castro renesas,bonding = <&drif20>; 1378*1ada85b6SFabrizio Castro status = "disabled"; 1379*1ada85b6SFabrizio Castro }; 1380*1ada85b6SFabrizio Castro 1381*1ada85b6SFabrizio Castro drif30: rif@e6fa0000 { 1382*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1383*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1384*1ada85b6SFabrizio Castro reg = <0 0xe6fa0000 0 0x84>; 1385*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 1386*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 509>; 1387*1ada85b6SFabrizio Castro clock-names = "fck"; 1388*1ada85b6SFabrizio Castro dmas = <&dmac0 0x2c>; 1389*1ada85b6SFabrizio Castro dma-names = "rx"; 1390*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1391*1ada85b6SFabrizio Castro resets = <&cpg 509>; 1392*1ada85b6SFabrizio Castro renesas,bonding = <&drif31>; 1393*1ada85b6SFabrizio Castro status = "disabled"; 1394*1ada85b6SFabrizio Castro }; 1395*1ada85b6SFabrizio Castro 1396*1ada85b6SFabrizio Castro drif31: rif@e6fb0000 { 1397*1ada85b6SFabrizio Castro compatible = "renesas,r8a77990-drif", 1398*1ada85b6SFabrizio Castro "renesas,rcar-gen3-drif"; 1399*1ada85b6SFabrizio Castro reg = <0 0xe6fb0000 0 0x84>; 1400*1ada85b6SFabrizio Castro interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 1401*1ada85b6SFabrizio Castro clocks = <&cpg CPG_MOD 508>; 1402*1ada85b6SFabrizio Castro clock-names = "fck"; 1403*1ada85b6SFabrizio Castro dmas = <&dmac0 0x2e>; 1404*1ada85b6SFabrizio Castro dma-names = "rx"; 1405*1ada85b6SFabrizio Castro power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1406*1ada85b6SFabrizio Castro resets = <&cpg 508>; 1407*1ada85b6SFabrizio Castro renesas,bonding = <&drif30>; 1408*1ada85b6SFabrizio Castro status = "disabled"; 1409*1ada85b6SFabrizio Castro }; 1410*1ada85b6SFabrizio Castro 14113b46fa57SYoshihiro Kaneko rcar_sound: sound@ec500000 { 14123b46fa57SYoshihiro Kaneko /* 14133b46fa57SYoshihiro Kaneko * #sound-dai-cells is required 14143b46fa57SYoshihiro Kaneko * 14153b46fa57SYoshihiro Kaneko * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 14163b46fa57SYoshihiro Kaneko * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 14173b46fa57SYoshihiro Kaneko */ 14183b46fa57SYoshihiro Kaneko /* 14193b46fa57SYoshihiro Kaneko * #clock-cells is required for audio_clkout0/1/2/3 14203b46fa57SYoshihiro Kaneko * 14213b46fa57SYoshihiro Kaneko * clkout : #clock-cells = <0>; <&rcar_sound>; 14223b46fa57SYoshihiro Kaneko * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 14233b46fa57SYoshihiro Kaneko */ 14243b46fa57SYoshihiro Kaneko compatible = "renesas,rcar_sound-r8a77990", "renesas,rcar_sound-gen3"; 14253b46fa57SYoshihiro Kaneko reg = <0 0xec500000 0 0x1000>, /* SCU */ 14263b46fa57SYoshihiro Kaneko <0 0xec5a0000 0 0x100>, /* ADG */ 14273b46fa57SYoshihiro Kaneko <0 0xec540000 0 0x1000>, /* SSIU */ 14283b46fa57SYoshihiro Kaneko <0 0xec541000 0 0x280>, /* SSI */ 14293b46fa57SYoshihiro Kaneko <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 14303b46fa57SYoshihiro Kaneko reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 14313b46fa57SYoshihiro Kaneko 14323b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 1005>, 14333b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 14343b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 14353b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 14363b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 14373b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 14383b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 14393b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 14403b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 14413b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 14423b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 14433b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 14443b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 14453b46fa57SYoshihiro Kaneko <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 14463b46fa57SYoshihiro Kaneko <&audio_clk_a>, <&audio_clk_b>, 14473b46fa57SYoshihiro Kaneko <&audio_clk_c>, 14483b46fa57SYoshihiro Kaneko <&cpg CPG_CORE R8A77990_CLK_ZA2>; 14493b46fa57SYoshihiro Kaneko clock-names = "ssi-all", 14503b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 14513b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 14523b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0", 14533b46fa57SYoshihiro Kaneko "src.9", "src.8", "src.7", "src.6", 14543b46fa57SYoshihiro Kaneko "src.5", "src.4", "src.3", "src.2", 14553b46fa57SYoshihiro Kaneko "src.1", "src.0", 14563b46fa57SYoshihiro Kaneko "mix.1", "mix.0", 14573b46fa57SYoshihiro Kaneko "ctu.1", "ctu.0", 14583b46fa57SYoshihiro Kaneko "dvc.0", "dvc.1", 14593b46fa57SYoshihiro Kaneko "clk_a", "clk_b", "clk_c", "clk_i"; 14603b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 14613b46fa57SYoshihiro Kaneko resets = <&cpg 1005>, 14623b46fa57SYoshihiro Kaneko <&cpg 1006>, <&cpg 1007>, 14633b46fa57SYoshihiro Kaneko <&cpg 1008>, <&cpg 1009>, 14643b46fa57SYoshihiro Kaneko <&cpg 1010>, <&cpg 1011>, 14653b46fa57SYoshihiro Kaneko <&cpg 1012>, <&cpg 1013>, 14663b46fa57SYoshihiro Kaneko <&cpg 1014>, <&cpg 1015>; 14673b46fa57SYoshihiro Kaneko reset-names = "ssi-all", 14683b46fa57SYoshihiro Kaneko "ssi.9", "ssi.8", "ssi.7", "ssi.6", 14693b46fa57SYoshihiro Kaneko "ssi.5", "ssi.4", "ssi.3", "ssi.2", 14703b46fa57SYoshihiro Kaneko "ssi.1", "ssi.0"; 14713b46fa57SYoshihiro Kaneko status = "disabled"; 14723b46fa57SYoshihiro Kaneko 1473ddd56410SYoshihiro Kaneko rcar_sound,ctu { 1474ddd56410SYoshihiro Kaneko ctu00: ctu-0 { }; 1475ddd56410SYoshihiro Kaneko ctu01: ctu-1 { }; 1476ddd56410SYoshihiro Kaneko ctu02: ctu-2 { }; 1477ddd56410SYoshihiro Kaneko ctu03: ctu-3 { }; 1478ddd56410SYoshihiro Kaneko ctu10: ctu-4 { }; 1479ddd56410SYoshihiro Kaneko ctu11: ctu-5 { }; 1480ddd56410SYoshihiro Kaneko ctu12: ctu-6 { }; 1481ddd56410SYoshihiro Kaneko ctu13: ctu-7 { }; 1482ddd56410SYoshihiro Kaneko }; 1483ddd56410SYoshihiro Kaneko 14843b46fa57SYoshihiro Kaneko rcar_sound,dvc { 14853b46fa57SYoshihiro Kaneko dvc0: dvc-0 { 14863b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbc>; 14873b46fa57SYoshihiro Kaneko dma-names = "tx"; 14883b46fa57SYoshihiro Kaneko }; 14893b46fa57SYoshihiro Kaneko dvc1: dvc-1 { 14903b46fa57SYoshihiro Kaneko dmas = <&audma0 0xbe>; 14913b46fa57SYoshihiro Kaneko dma-names = "tx"; 14923b46fa57SYoshihiro Kaneko }; 14933b46fa57SYoshihiro Kaneko }; 14943b46fa57SYoshihiro Kaneko 14953b46fa57SYoshihiro Kaneko rcar_sound,mix { 14963b46fa57SYoshihiro Kaneko mix0: mix-0 { }; 14973b46fa57SYoshihiro Kaneko mix1: mix-1 { }; 14983b46fa57SYoshihiro Kaneko }; 14993b46fa57SYoshihiro Kaneko 15003b46fa57SYoshihiro Kaneko rcar_sound,src { 15013b46fa57SYoshihiro Kaneko src0: src-0 { 15023b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 15033b46fa57SYoshihiro Kaneko dmas = <&audma0 0x85>, <&audma0 0x9a>; 15043b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15053b46fa57SYoshihiro Kaneko }; 15063b46fa57SYoshihiro Kaneko src1: src-1 { 15073b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 15083b46fa57SYoshihiro Kaneko dmas = <&audma0 0x87>, <&audma0 0x9c>; 15093b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15103b46fa57SYoshihiro Kaneko }; 15113b46fa57SYoshihiro Kaneko src2: src-2 { 15123b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 15133b46fa57SYoshihiro Kaneko dmas = <&audma0 0x89>, <&audma0 0x9e>; 15143b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15153b46fa57SYoshihiro Kaneko }; 15163b46fa57SYoshihiro Kaneko src3: src-3 { 15173b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 15183b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8b>, <&audma0 0xa0>; 15193b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15203b46fa57SYoshihiro Kaneko }; 15213b46fa57SYoshihiro Kaneko src4: src-4 { 15223b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 15233b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8d>, <&audma0 0xb0>; 15243b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15253b46fa57SYoshihiro Kaneko }; 15263b46fa57SYoshihiro Kaneko src5: src-5 { 15273b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 15283b46fa57SYoshihiro Kaneko dmas = <&audma0 0x8f>, <&audma0 0xb2>; 15293b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15303b46fa57SYoshihiro Kaneko }; 15313b46fa57SYoshihiro Kaneko src6: src-6 { 15323b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 15333b46fa57SYoshihiro Kaneko dmas = <&audma0 0x91>, <&audma0 0xb4>; 15343b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15353b46fa57SYoshihiro Kaneko }; 15363b46fa57SYoshihiro Kaneko src7: src-7 { 15373b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 15383b46fa57SYoshihiro Kaneko dmas = <&audma0 0x93>, <&audma0 0xb6>; 15393b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15403b46fa57SYoshihiro Kaneko }; 15413b46fa57SYoshihiro Kaneko src8: src-8 { 15423b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 15433b46fa57SYoshihiro Kaneko dmas = <&audma0 0x95>, <&audma0 0xb8>; 15443b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15453b46fa57SYoshihiro Kaneko }; 15463b46fa57SYoshihiro Kaneko src9: src-9 { 15473b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 15483b46fa57SYoshihiro Kaneko dmas = <&audma0 0x97>, <&audma0 0xba>; 15493b46fa57SYoshihiro Kaneko dma-names = "rx", "tx"; 15503b46fa57SYoshihiro Kaneko }; 15513b46fa57SYoshihiro Kaneko }; 15523b46fa57SYoshihiro Kaneko 15533b46fa57SYoshihiro Kaneko rcar_sound,ssi { 15543b46fa57SYoshihiro Kaneko ssi0: ssi-0 { 15553b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 15563b46fa57SYoshihiro Kaneko dmas = <&audma0 0x01>, <&audma0 0x02>, 15573b46fa57SYoshihiro Kaneko <&audma0 0x15>, <&audma0 0x16>; 15583b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15593b46fa57SYoshihiro Kaneko }; 15603b46fa57SYoshihiro Kaneko ssi1: ssi-1 { 15613b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 15623b46fa57SYoshihiro Kaneko dmas = <&audma0 0x03>, <&audma0 0x04>, 15633b46fa57SYoshihiro Kaneko <&audma0 0x49>, <&audma0 0x4a>; 15643b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15653b46fa57SYoshihiro Kaneko }; 15663b46fa57SYoshihiro Kaneko ssi2: ssi-2 { 15673b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 15683b46fa57SYoshihiro Kaneko dmas = <&audma0 0x05>, <&audma0 0x06>, 15693b46fa57SYoshihiro Kaneko <&audma0 0x63>, <&audma0 0x64>; 15703b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15713b46fa57SYoshihiro Kaneko }; 15723b46fa57SYoshihiro Kaneko ssi3: ssi-3 { 15733b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 15743b46fa57SYoshihiro Kaneko dmas = <&audma0 0x07>, <&audma0 0x08>, 15753b46fa57SYoshihiro Kaneko <&audma0 0x6f>, <&audma0 0x70>; 15763b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15773b46fa57SYoshihiro Kaneko }; 15783b46fa57SYoshihiro Kaneko ssi4: ssi-4 { 15793b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 15803b46fa57SYoshihiro Kaneko dmas = <&audma0 0x09>, <&audma0 0x0a>, 15813b46fa57SYoshihiro Kaneko <&audma0 0x71>, <&audma0 0x72>; 15823b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15833b46fa57SYoshihiro Kaneko }; 15843b46fa57SYoshihiro Kaneko ssi5: ssi-5 { 15853b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 15863b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0b>, <&audma0 0x0c>, 15873b46fa57SYoshihiro Kaneko <&audma0 0x73>, <&audma0 0x74>; 15883b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15893b46fa57SYoshihiro Kaneko }; 15903b46fa57SYoshihiro Kaneko ssi6: ssi-6 { 15913b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 15923b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0d>, <&audma0 0x0e>, 15933b46fa57SYoshihiro Kaneko <&audma0 0x75>, <&audma0 0x76>; 15943b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 15953b46fa57SYoshihiro Kaneko }; 15963b46fa57SYoshihiro Kaneko ssi7: ssi-7 { 15973b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 15983b46fa57SYoshihiro Kaneko dmas = <&audma0 0x0f>, <&audma0 0x10>, 15993b46fa57SYoshihiro Kaneko <&audma0 0x79>, <&audma0 0x7a>; 16003b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16013b46fa57SYoshihiro Kaneko }; 16023b46fa57SYoshihiro Kaneko ssi8: ssi-8 { 16033b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 16043b46fa57SYoshihiro Kaneko dmas = <&audma0 0x11>, <&audma0 0x12>, 16053b46fa57SYoshihiro Kaneko <&audma0 0x7b>, <&audma0 0x7c>; 16063b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16073b46fa57SYoshihiro Kaneko }; 16083b46fa57SYoshihiro Kaneko ssi9: ssi-9 { 16093b46fa57SYoshihiro Kaneko interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 16103b46fa57SYoshihiro Kaneko dmas = <&audma0 0x13>, <&audma0 0x14>, 16113b46fa57SYoshihiro Kaneko <&audma0 0x7d>, <&audma0 0x7e>; 16123b46fa57SYoshihiro Kaneko dma-names = "rx", "tx", "rxu", "txu"; 16133b46fa57SYoshihiro Kaneko }; 16143b46fa57SYoshihiro Kaneko }; 16153b46fa57SYoshihiro Kaneko }; 16163b46fa57SYoshihiro Kaneko 16173b46fa57SYoshihiro Kaneko audma0: dma-controller@ec700000 { 16183b46fa57SYoshihiro Kaneko compatible = "renesas,dmac-r8a77990", 16193b46fa57SYoshihiro Kaneko "renesas,rcar-dmac"; 16203b46fa57SYoshihiro Kaneko reg = <0 0xec700000 0 0x10000>; 16210aab5b91SGeert Uytterhoeven interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 16220aab5b91SGeert Uytterhoeven <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 16230aab5b91SGeert Uytterhoeven <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 16240aab5b91SGeert Uytterhoeven <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 16250aab5b91SGeert Uytterhoeven <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 16260aab5b91SGeert Uytterhoeven <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 16270aab5b91SGeert Uytterhoeven <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 16280aab5b91SGeert Uytterhoeven <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 16290aab5b91SGeert Uytterhoeven <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 16300aab5b91SGeert Uytterhoeven <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 16310aab5b91SGeert Uytterhoeven <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 16320aab5b91SGeert Uytterhoeven <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 16330aab5b91SGeert Uytterhoeven <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 16340aab5b91SGeert Uytterhoeven <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 16350aab5b91SGeert Uytterhoeven <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 16360aab5b91SGeert Uytterhoeven <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 16370aab5b91SGeert Uytterhoeven <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 16383b46fa57SYoshihiro Kaneko interrupt-names = "error", 16393b46fa57SYoshihiro Kaneko "ch0", "ch1", "ch2", "ch3", 16403b46fa57SYoshihiro Kaneko "ch4", "ch5", "ch6", "ch7", 16413b46fa57SYoshihiro Kaneko "ch8", "ch9", "ch10", "ch11", 16423b46fa57SYoshihiro Kaneko "ch12", "ch13", "ch14", "ch15"; 16433b46fa57SYoshihiro Kaneko clocks = <&cpg CPG_MOD 502>; 16443b46fa57SYoshihiro Kaneko clock-names = "fck"; 16453b46fa57SYoshihiro Kaneko power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 16463b46fa57SYoshihiro Kaneko resets = <&cpg 502>; 16473b46fa57SYoshihiro Kaneko #dma-cells = <1>; 16483b46fa57SYoshihiro Kaneko dma-channels = <16>; 16493b46fa57SYoshihiro Kaneko iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 16503b46fa57SYoshihiro Kaneko <&ipmmu_mp 2>, <&ipmmu_mp 3>, 16513b46fa57SYoshihiro Kaneko <&ipmmu_mp 4>, <&ipmmu_mp 5>, 16523b46fa57SYoshihiro Kaneko <&ipmmu_mp 6>, <&ipmmu_mp 7>, 16533b46fa57SYoshihiro Kaneko <&ipmmu_mp 8>, <&ipmmu_mp 9>, 16543b46fa57SYoshihiro Kaneko <&ipmmu_mp 10>, <&ipmmu_mp 11>, 16553b46fa57SYoshihiro Kaneko <&ipmmu_mp 12>, <&ipmmu_mp 13>, 16563b46fa57SYoshihiro Kaneko <&ipmmu_mp 14>, <&ipmmu_mp 15>; 16573b46fa57SYoshihiro Kaneko }; 16583b46fa57SYoshihiro Kaneko 1659fe1bc94aSYoshihiro Shimoda xhci0: usb@ee000000 { 1660fe1bc94aSYoshihiro Shimoda compatible = "renesas,xhci-r8a77990", 1661fe1bc94aSYoshihiro Shimoda "renesas,rcar-gen3-xhci"; 1662fe1bc94aSYoshihiro Shimoda reg = <0 0xee000000 0 0xc00>; 1663fe1bc94aSYoshihiro Shimoda interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1664fe1bc94aSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 1665fe1bc94aSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1666fe1bc94aSYoshihiro Shimoda resets = <&cpg 328>; 1667fe1bc94aSYoshihiro Shimoda status = "disabled"; 1668fe1bc94aSYoshihiro Shimoda }; 1669fe1bc94aSYoshihiro Shimoda 16708dae1d2bSYoshihiro Shimoda usb3_peri0: usb@ee020000 { 16718dae1d2bSYoshihiro Shimoda compatible = "renesas,r8a77990-usb3-peri", 16728dae1d2bSYoshihiro Shimoda "renesas,rcar-gen3-usb3-peri"; 16738dae1d2bSYoshihiro Shimoda reg = <0 0xee020000 0 0x400>; 16748dae1d2bSYoshihiro Shimoda interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 16758dae1d2bSYoshihiro Shimoda clocks = <&cpg CPG_MOD 328>; 16768dae1d2bSYoshihiro Shimoda power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 16778dae1d2bSYoshihiro Shimoda resets = <&cpg 328>; 16788dae1d2bSYoshihiro Shimoda status = "disabled"; 16798dae1d2bSYoshihiro Shimoda }; 16808dae1d2bSYoshihiro Shimoda 16816dd72b4dSYoshihiro Shimoda ohci0: usb@ee080000 { 16826dd72b4dSYoshihiro Shimoda compatible = "generic-ohci"; 16836dd72b4dSYoshihiro Shimoda reg = <0 0xee080000 0 0x100>; 16846dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1685737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 16867794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 1>; 16876dd72b4dSYoshihiro Shimoda phy-names = "usb"; 168883e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1689737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 16906dd72b4dSYoshihiro Shimoda status = "disabled"; 16916dd72b4dSYoshihiro Shimoda }; 16926dd72b4dSYoshihiro Shimoda 16936dd72b4dSYoshihiro Shimoda ehci0: usb@ee080100 { 16946dd72b4dSYoshihiro Shimoda compatible = "generic-ehci"; 16956dd72b4dSYoshihiro Shimoda reg = <0 0xee080100 0 0x100>; 16966dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1697737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 16987794bd7eSYoshihiro Shimoda phys = <&usb2_phy0 2>; 16996dd72b4dSYoshihiro Shimoda phy-names = "usb"; 17006dd72b4dSYoshihiro Shimoda companion = <&ohci0>; 170183e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1702737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17036dd72b4dSYoshihiro Shimoda status = "disabled"; 17046dd72b4dSYoshihiro Shimoda }; 17056dd72b4dSYoshihiro Shimoda 17066dd72b4dSYoshihiro Shimoda usb2_phy0: usb-phy@ee080200 { 17076dd72b4dSYoshihiro Shimoda compatible = "renesas,usb2-phy-r8a77990", 17086dd72b4dSYoshihiro Shimoda "renesas,rcar-gen3-usb2-phy"; 17096dd72b4dSYoshihiro Shimoda reg = <0 0xee080200 0 0x700>; 17106dd72b4dSYoshihiro Shimoda interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1711737e05bfSYoshihiro Shimoda clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 171283e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1713737e05bfSYoshihiro Shimoda resets = <&cpg 703>, <&cpg 704>; 17147794bd7eSYoshihiro Shimoda #phy-cells = <1>; 17156dd72b4dSYoshihiro Shimoda status = "disabled"; 17166dd72b4dSYoshihiro Shimoda }; 17176dd72b4dSYoshihiro Shimoda 1718a6cb262aSYoshihiro Shimoda sdhi0: mmc@ee100000 { 17199aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17209aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17219aa3558aSTakeshi Kihara reg = <0 0xee100000 0 0x2000>; 17229aa3558aSTakeshi Kihara interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 17239aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 314>; 17249aa3558aSTakeshi Kihara max-frequency = <200000000>; 17259aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17269aa3558aSTakeshi Kihara resets = <&cpg 314>; 17278292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 32>; 17289aa3558aSTakeshi Kihara status = "disabled"; 17299aa3558aSTakeshi Kihara }; 17309aa3558aSTakeshi Kihara 1731a6cb262aSYoshihiro Shimoda sdhi1: mmc@ee120000 { 17329aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17339aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17349aa3558aSTakeshi Kihara reg = <0 0xee120000 0 0x2000>; 17359aa3558aSTakeshi Kihara interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 17369aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 313>; 17379aa3558aSTakeshi Kihara max-frequency = <200000000>; 17389aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17399aa3558aSTakeshi Kihara resets = <&cpg 313>; 17408292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 33>; 17419aa3558aSTakeshi Kihara status = "disabled"; 17429aa3558aSTakeshi Kihara }; 17439aa3558aSTakeshi Kihara 1744a6cb262aSYoshihiro Shimoda sdhi3: mmc@ee160000 { 17459aa3558aSTakeshi Kihara compatible = "renesas,sdhi-r8a77990", 17469aa3558aSTakeshi Kihara "renesas,rcar-gen3-sdhi"; 17479aa3558aSTakeshi Kihara reg = <0 0xee160000 0 0x2000>; 17489aa3558aSTakeshi Kihara interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 17499aa3558aSTakeshi Kihara clocks = <&cpg CPG_MOD 311>; 17509aa3558aSTakeshi Kihara max-frequency = <200000000>; 17519aa3558aSTakeshi Kihara power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 17529aa3558aSTakeshi Kihara resets = <&cpg 311>; 17538292f5ebSYoshihiro Shimoda iommus = <&ipmmu_ds1 35>; 17549aa3558aSTakeshi Kihara status = "disabled"; 17559aa3558aSTakeshi Kihara }; 17569aa3558aSTakeshi Kihara 1757f37a7767SYoshihiro Shimoda gic: interrupt-controller@f1010000 { 1758f37a7767SYoshihiro Shimoda compatible = "arm,gic-400"; 1759f37a7767SYoshihiro Shimoda #interrupt-cells = <3>; 1760f37a7767SYoshihiro Shimoda #address-cells = <0>; 1761f37a7767SYoshihiro Shimoda interrupt-controller; 1762f37a7767SYoshihiro Shimoda reg = <0x0 0xf1010000 0 0x1000>, 1763f37a7767SYoshihiro Shimoda <0x0 0xf1020000 0 0x20000>, 1764f37a7767SYoshihiro Shimoda <0x0 0xf1040000 0 0x20000>, 1765f37a7767SYoshihiro Shimoda <0x0 0xf1060000 0 0x20000>; 1766f37a7767SYoshihiro Shimoda interrupts = <GIC_PPI 9 17677085f5d9SGeert Uytterhoeven (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1768f37a7767SYoshihiro Shimoda clocks = <&cpg CPG_MOD 408>; 1769f37a7767SYoshihiro Shimoda clock-names = "clk"; 177083e7d2ecSGeert Uytterhoeven power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1771f37a7767SYoshihiro Shimoda resets = <&cpg 408>; 1772f37a7767SYoshihiro Shimoda }; 1773f37a7767SYoshihiro Shimoda 177400323335SSimon Horman pciec0: pcie@fe000000 { 177500323335SSimon Horman compatible = "renesas,pcie-r8a77990", 177600323335SSimon Horman "renesas,pcie-rcar-gen3"; 177700323335SSimon Horman reg = <0 0xfe000000 0 0x80000>; 177800323335SSimon Horman #address-cells = <3>; 177900323335SSimon Horman #size-cells = <2>; 178000323335SSimon Horman bus-range = <0x00 0xff>; 178100323335SSimon Horman device_type = "pci"; 17829504a9f2SGeert Uytterhoeven ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 17839504a9f2SGeert Uytterhoeven <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 17849504a9f2SGeert Uytterhoeven <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 17859504a9f2SGeert Uytterhoeven <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 178600323335SSimon Horman /* Map all possible DDR as inbound ranges */ 178700323335SSimon Horman dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>; 178800323335SSimon Horman interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 178900323335SSimon Horman <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 179000323335SSimon Horman <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 179100323335SSimon Horman #interrupt-cells = <1>; 179200323335SSimon Horman interrupt-map-mask = <0 0 0 0>; 179300323335SSimon Horman interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 179400323335SSimon Horman clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 179500323335SSimon Horman clock-names = "pcie", "pcie_bus"; 179600323335SSimon Horman power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 179700323335SSimon Horman resets = <&cpg 319>; 179800323335SSimon Horman status = "disabled"; 179900323335SSimon Horman }; 180000323335SSimon Horman 180113ee2bfcSLaurent Pinchart vspb0: vsp@fe960000 { 180213ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 180313ee2bfcSLaurent Pinchart reg = <0 0xfe960000 0 0x8000>; 180413ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 180513ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 626>; 180613ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 180713ee2bfcSLaurent Pinchart resets = <&cpg 626>; 180813ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvb0>; 180913ee2bfcSLaurent Pinchart }; 181013ee2bfcSLaurent Pinchart 181113ee2bfcSLaurent Pinchart fcpvb0: fcp@fe96f000 { 181213ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 181313ee2bfcSLaurent Pinchart reg = <0 0xfe96f000 0 0x200>; 181413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 607>; 181513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 181613ee2bfcSLaurent Pinchart resets = <&cpg 607>; 181713ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 5>; 181813ee2bfcSLaurent Pinchart }; 181913ee2bfcSLaurent Pinchart 182013ee2bfcSLaurent Pinchart vspi0: vsp@fe9a0000 { 182113ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 182213ee2bfcSLaurent Pinchart reg = <0 0xfe9a0000 0 0x8000>; 182313ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 182413ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 631>; 182513ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 182613ee2bfcSLaurent Pinchart resets = <&cpg 631>; 182713ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvi0>; 182813ee2bfcSLaurent Pinchart }; 182913ee2bfcSLaurent Pinchart 183013ee2bfcSLaurent Pinchart fcpvi0: fcp@fe9af000 { 183113ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 183213ee2bfcSLaurent Pinchart reg = <0 0xfe9af000 0 0x200>; 183313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 611>; 183413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 183513ee2bfcSLaurent Pinchart resets = <&cpg 611>; 183613ee2bfcSLaurent Pinchart iommus = <&ipmmu_vp0 8>; 183713ee2bfcSLaurent Pinchart }; 183813ee2bfcSLaurent Pinchart 183913ee2bfcSLaurent Pinchart vspd0: vsp@fea20000 { 184013ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 184113ee2bfcSLaurent Pinchart reg = <0 0xfea20000 0 0x7000>; 184213ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 184313ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 623>; 184413ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 184513ee2bfcSLaurent Pinchart resets = <&cpg 623>; 184613ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd0>; 184713ee2bfcSLaurent Pinchart }; 184813ee2bfcSLaurent Pinchart 184913ee2bfcSLaurent Pinchart fcpvd0: fcp@fea27000 { 185013ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 185113ee2bfcSLaurent Pinchart reg = <0 0xfea27000 0 0x200>; 185213ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 603>; 185313ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 185413ee2bfcSLaurent Pinchart resets = <&cpg 603>; 185513ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 8>; 185613ee2bfcSLaurent Pinchart }; 185713ee2bfcSLaurent Pinchart 185813ee2bfcSLaurent Pinchart vspd1: vsp@fea28000 { 185913ee2bfcSLaurent Pinchart compatible = "renesas,vsp2"; 186013ee2bfcSLaurent Pinchart reg = <0 0xfea28000 0 0x7000>; 186113ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 186213ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 622>; 186313ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 186413ee2bfcSLaurent Pinchart resets = <&cpg 622>; 186513ee2bfcSLaurent Pinchart renesas,fcp = <&fcpvd1>; 186613ee2bfcSLaurent Pinchart }; 186713ee2bfcSLaurent Pinchart 186813ee2bfcSLaurent Pinchart fcpvd1: fcp@fea2f000 { 186913ee2bfcSLaurent Pinchart compatible = "renesas,fcpv"; 187013ee2bfcSLaurent Pinchart reg = <0 0xfea2f000 0 0x200>; 187113ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 602>; 187213ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 187313ee2bfcSLaurent Pinchart resets = <&cpg 602>; 187413ee2bfcSLaurent Pinchart iommus = <&ipmmu_vi0 9>; 187513ee2bfcSLaurent Pinchart }; 187613ee2bfcSLaurent Pinchart 1877948c59ddSJacopo Mondi cmm0: cmm@fea40000 { 1878948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1879948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1880948c59ddSJacopo Mondi reg = <0 0xfea40000 0 0x1000>; 1881948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1882948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 711>; 1883948c59ddSJacopo Mondi resets = <&cpg 711>; 1884948c59ddSJacopo Mondi }; 1885948c59ddSJacopo Mondi 1886948c59ddSJacopo Mondi cmm1: cmm@fea50000 { 1887948c59ddSJacopo Mondi compatible = "renesas,r8a77990-cmm", 1888948c59ddSJacopo Mondi "renesas,rcar-gen3-cmm"; 1889948c59ddSJacopo Mondi reg = <0 0xfea50000 0 0x1000>; 1890948c59ddSJacopo Mondi power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1891948c59ddSJacopo Mondi clocks = <&cpg CPG_MOD 710>; 1892948c59ddSJacopo Mondi resets = <&cpg 710>; 1893948c59ddSJacopo Mondi }; 1894948c59ddSJacopo Mondi 1895ec70407aSKoji Matsuoka csi40: csi2@feaa0000 { 1896af965ba3SNiklas Söderlund compatible = "renesas,r8a77990-csi2"; 1897ec70407aSKoji Matsuoka reg = <0 0xfeaa0000 0 0x10000>; 1898ec70407aSKoji Matsuoka interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1899ec70407aSKoji Matsuoka clocks = <&cpg CPG_MOD 716>; 1900ec70407aSKoji Matsuoka power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 1901ec70407aSKoji Matsuoka resets = <&cpg 716>; 1902ec70407aSKoji Matsuoka status = "disabled"; 1903ec70407aSKoji Matsuoka 1904ec70407aSKoji Matsuoka ports { 1905ec70407aSKoji Matsuoka #address-cells = <1>; 1906ec70407aSKoji Matsuoka #size-cells = <0>; 1907ec70407aSKoji Matsuoka 1908ec70407aSKoji Matsuoka port@1 { 1909ec70407aSKoji Matsuoka #address-cells = <1>; 1910ec70407aSKoji Matsuoka #size-cells = <0>; 1911ec70407aSKoji Matsuoka 1912ec70407aSKoji Matsuoka reg = <1>; 1913ec70407aSKoji Matsuoka 1914ec70407aSKoji Matsuoka csi40vin4: endpoint@0 { 1915ec70407aSKoji Matsuoka reg = <0>; 1916ec70407aSKoji Matsuoka remote-endpoint = <&vin4csi40>; 1917ec70407aSKoji Matsuoka }; 1918ec70407aSKoji Matsuoka csi40vin5: endpoint@1 { 1919ec70407aSKoji Matsuoka reg = <1>; 1920ec70407aSKoji Matsuoka remote-endpoint = <&vin5csi40>; 1921ec70407aSKoji Matsuoka }; 1922ec70407aSKoji Matsuoka }; 1923ec70407aSKoji Matsuoka }; 1924ec70407aSKoji Matsuoka }; 1925ec70407aSKoji Matsuoka 192613ee2bfcSLaurent Pinchart du: display@feb00000 { 192713ee2bfcSLaurent Pinchart compatible = "renesas,du-r8a77990"; 192806585ed3STakeshi Kihara reg = <0 0xfeb00000 0 0x40000>; 192913ee2bfcSLaurent Pinchart interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 193013ee2bfcSLaurent Pinchart <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1931d745c72dSGeert Uytterhoeven clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 193213ee2bfcSLaurent Pinchart clock-names = "du.0", "du.1"; 19334193a392STakeshi Kihara resets = <&cpg 724>; 19344193a392STakeshi Kihara reset-names = "du.0"; 1935948c59ddSJacopo Mondi 1936948c59ddSJacopo Mondi renesas,cmms = <&cmm0>, <&cmm1>; 193703abfdd3SGeert Uytterhoeven renesas,vsps = <&vspd0 0>, <&vspd1 0>; 1938948c59ddSJacopo Mondi 193913ee2bfcSLaurent Pinchart status = "disabled"; 194013ee2bfcSLaurent Pinchart 194113ee2bfcSLaurent Pinchart ports { 194213ee2bfcSLaurent Pinchart #address-cells = <1>; 194313ee2bfcSLaurent Pinchart #size-cells = <0>; 194413ee2bfcSLaurent Pinchart 194513ee2bfcSLaurent Pinchart port@0 { 194613ee2bfcSLaurent Pinchart reg = <0>; 194713ee2bfcSLaurent Pinchart du_out_rgb: endpoint { 194813ee2bfcSLaurent Pinchart }; 194913ee2bfcSLaurent Pinchart }; 195013ee2bfcSLaurent Pinchart 195113ee2bfcSLaurent Pinchart port@1 { 195213ee2bfcSLaurent Pinchart reg = <1>; 195313ee2bfcSLaurent Pinchart du_out_lvds0: endpoint { 195413ee2bfcSLaurent Pinchart remote-endpoint = <&lvds0_in>; 195513ee2bfcSLaurent Pinchart }; 195613ee2bfcSLaurent Pinchart }; 195713ee2bfcSLaurent Pinchart 195813ee2bfcSLaurent Pinchart port@2 { 195913ee2bfcSLaurent Pinchart reg = <2>; 196013ee2bfcSLaurent Pinchart du_out_lvds1: endpoint { 196113ee2bfcSLaurent Pinchart remote-endpoint = <&lvds1_in>; 196213ee2bfcSLaurent Pinchart }; 196313ee2bfcSLaurent Pinchart }; 196413ee2bfcSLaurent Pinchart }; 196513ee2bfcSLaurent Pinchart }; 196613ee2bfcSLaurent Pinchart 196713ee2bfcSLaurent Pinchart lvds0: lvds-encoder@feb90000 { 196813ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 196913ee2bfcSLaurent Pinchart reg = <0 0xfeb90000 0 0x20>; 197013ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 197113ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 197213ee2bfcSLaurent Pinchart resets = <&cpg 727>; 197313ee2bfcSLaurent Pinchart status = "disabled"; 197413ee2bfcSLaurent Pinchart 197546f69d06SLaurent Pinchart renesas,companion = <&lvds1>; 197646f69d06SLaurent Pinchart 197713ee2bfcSLaurent Pinchart ports { 197813ee2bfcSLaurent Pinchart #address-cells = <1>; 197913ee2bfcSLaurent Pinchart #size-cells = <0>; 198013ee2bfcSLaurent Pinchart 198113ee2bfcSLaurent Pinchart port@0 { 198213ee2bfcSLaurent Pinchart reg = <0>; 198313ee2bfcSLaurent Pinchart lvds0_in: endpoint { 198413ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds0>; 198513ee2bfcSLaurent Pinchart }; 198613ee2bfcSLaurent Pinchart }; 198713ee2bfcSLaurent Pinchart 198813ee2bfcSLaurent Pinchart port@1 { 198913ee2bfcSLaurent Pinchart reg = <1>; 199013ee2bfcSLaurent Pinchart lvds0_out: endpoint { 199113ee2bfcSLaurent Pinchart }; 199213ee2bfcSLaurent Pinchart }; 199313ee2bfcSLaurent Pinchart }; 199413ee2bfcSLaurent Pinchart }; 199513ee2bfcSLaurent Pinchart 199613ee2bfcSLaurent Pinchart lvds1: lvds-encoder@feb90100 { 199713ee2bfcSLaurent Pinchart compatible = "renesas,r8a77990-lvds"; 199813ee2bfcSLaurent Pinchart reg = <0 0xfeb90100 0 0x20>; 199913ee2bfcSLaurent Pinchart clocks = <&cpg CPG_MOD 727>; 200013ee2bfcSLaurent Pinchart power-domains = <&sysc R8A77990_PD_ALWAYS_ON>; 200113ee2bfcSLaurent Pinchart resets = <&cpg 726>; 200213ee2bfcSLaurent Pinchart status = "disabled"; 200313ee2bfcSLaurent Pinchart 200413ee2bfcSLaurent Pinchart ports { 200513ee2bfcSLaurent Pinchart #address-cells = <1>; 200613ee2bfcSLaurent Pinchart #size-cells = <0>; 200713ee2bfcSLaurent Pinchart 200813ee2bfcSLaurent Pinchart port@0 { 200913ee2bfcSLaurent Pinchart reg = <0>; 201013ee2bfcSLaurent Pinchart lvds1_in: endpoint { 201113ee2bfcSLaurent Pinchart remote-endpoint = <&du_out_lvds1>; 201213ee2bfcSLaurent Pinchart }; 201313ee2bfcSLaurent Pinchart }; 201413ee2bfcSLaurent Pinchart 201513ee2bfcSLaurent Pinchart port@1 { 201613ee2bfcSLaurent Pinchart reg = <1>; 201713ee2bfcSLaurent Pinchart lvds1_out: endpoint { 201813ee2bfcSLaurent Pinchart }; 201913ee2bfcSLaurent Pinchart }; 202013ee2bfcSLaurent Pinchart }; 202113ee2bfcSLaurent Pinchart }; 202213ee2bfcSLaurent Pinchart 2023f37a7767SYoshihiro Shimoda prr: chipid@fff00044 { 2024f37a7767SYoshihiro Shimoda compatible = "renesas,prr"; 2025f37a7767SYoshihiro Shimoda reg = <0 0xfff00044 0 4>; 2026f37a7767SYoshihiro Shimoda }; 2027f37a7767SYoshihiro Shimoda }; 2028f37a7767SYoshihiro Shimoda 20298f1ee2a1SYoshihiro Kaneko thermal-zones { 20308f1ee2a1SYoshihiro Kaneko cpu-thermal { 20318f1ee2a1SYoshihiro Kaneko polling-delay-passive = <250>; 20328fa7d18fSDien Pham polling-delay = <0>; 20338fa7d18fSDien Pham thermal-sensors = <&thermal 0>; 20348fa7d18fSDien Pham sustainable-power = <717>; 20358f1ee2a1SYoshihiro Kaneko 20368f1ee2a1SYoshihiro Kaneko cooling-maps { 20378fa7d18fSDien Pham map0 { 20388fa7d18fSDien Pham trip = <&target>; 20398fa7d18fSDien Pham cooling-device = <&a53_0 0 2>; 20408fa7d18fSDien Pham contribution = <1024>; 20418fa7d18fSDien Pham }; 20428f1ee2a1SYoshihiro Kaneko }; 2043ddd56410SYoshihiro Kaneko 2044ddd56410SYoshihiro Kaneko trips { 2045ddd56410SYoshihiro Kaneko sensor1_crit: sensor1-crit { 2046ddd56410SYoshihiro Kaneko temperature = <120000>; 2047ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2048ddd56410SYoshihiro Kaneko type = "critical"; 2049ddd56410SYoshihiro Kaneko }; 2050ddd56410SYoshihiro Kaneko 2051ddd56410SYoshihiro Kaneko target: trip-point1 { 2052ddd56410SYoshihiro Kaneko temperature = <100000>; 2053ddd56410SYoshihiro Kaneko hysteresis = <2000>; 2054ddd56410SYoshihiro Kaneko type = "passive"; 2055ddd56410SYoshihiro Kaneko }; 2056ddd56410SYoshihiro Kaneko }; 20578f1ee2a1SYoshihiro Kaneko }; 20588f1ee2a1SYoshihiro Kaneko }; 20598f1ee2a1SYoshihiro Kaneko 2060f37a7767SYoshihiro Shimoda timer { 2061f37a7767SYoshihiro Shimoda compatible = "arm,armv8-timer"; 20627085f5d9SGeert Uytterhoeven interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 20637085f5d9SGeert Uytterhoeven <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 20647085f5d9SGeert Uytterhoeven <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 20657085f5d9SGeert Uytterhoeven <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2066f37a7767SYoshihiro Shimoda }; 2067f37a7767SYoshihiro Shimoda}; 2068