1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Device Tree Source for the R-Car M3-N (R8A77965) SoC 4 * 5 * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org> 6 * 7 * Based on r8a7796.dtsi 8 * Copyright (C) 2016 Renesas Electronics Corp. 9 */ 10 11#include <dt-bindings/clock/r8a77965-cpg-mssr.h> 12#include <dt-bindings/interrupt-controller/arm-gic.h> 13#include <dt-bindings/power/r8a77965-sysc.h> 14 15#define CPG_AUDIO_CLK_I R8A77965_CLK_S0D4 16 17/ { 18 compatible = "renesas,r8a77965"; 19 #address-cells = <2>; 20 #size-cells = <2>; 21 22 aliases { 23 i2c0 = &i2c0; 24 i2c1 = &i2c1; 25 i2c2 = &i2c2; 26 i2c3 = &i2c3; 27 i2c4 = &i2c4; 28 i2c5 = &i2c5; 29 i2c6 = &i2c6; 30 i2c7 = &i2c_dvfs; 31 }; 32 33 /* 34 * The external audio clocks are configured as 0 Hz fixed frequency 35 * clocks by default. 36 * Boards that provide audio clocks should override them. 37 */ 38 audio_clk_a: audio_clk_a { 39 compatible = "fixed-clock"; 40 #clock-cells = <0>; 41 clock-frequency = <0>; 42 }; 43 44 audio_clk_b: audio_clk_b { 45 compatible = "fixed-clock"; 46 #clock-cells = <0>; 47 clock-frequency = <0>; 48 }; 49 50 audio_clk_c: audio_clk_c { 51 compatible = "fixed-clock"; 52 #clock-cells = <0>; 53 clock-frequency = <0>; 54 }; 55 56 /* External CAN clock - to be overridden by boards that provide it */ 57 can_clk: can { 58 compatible = "fixed-clock"; 59 #clock-cells = <0>; 60 clock-frequency = <0>; 61 }; 62 63 cluster0_opp: opp_table0 { 64 compatible = "operating-points-v2"; 65 opp-shared; 66 67 opp-500000000 { 68 opp-hz = /bits/ 64 <500000000>; 69 opp-microvolt = <830000>; 70 clock-latency-ns = <300000>; 71 }; 72 opp-1000000000 { 73 opp-hz = /bits/ 64 <1000000000>; 74 opp-microvolt = <830000>; 75 clock-latency-ns = <300000>; 76 }; 77 opp-1500000000 { 78 opp-hz = /bits/ 64 <1500000000>; 79 opp-microvolt = <830000>; 80 clock-latency-ns = <300000>; 81 opp-suspend; 82 }; 83 opp-1600000000 { 84 opp-hz = /bits/ 64 <1600000000>; 85 opp-microvolt = <900000>; 86 clock-latency-ns = <300000>; 87 turbo-mode; 88 }; 89 opp-1700000000 { 90 opp-hz = /bits/ 64 <1700000000>; 91 opp-microvolt = <900000>; 92 clock-latency-ns = <300000>; 93 turbo-mode; 94 }; 95 opp-1800000000 { 96 opp-hz = /bits/ 64 <1800000000>; 97 opp-microvolt = <960000>; 98 clock-latency-ns = <300000>; 99 turbo-mode; 100 }; 101 }; 102 103 cpus { 104 #address-cells = <1>; 105 #size-cells = <0>; 106 107 a57_0: cpu@0 { 108 compatible = "arm,cortex-a57", "arm,armv8"; 109 reg = <0x0>; 110 device_type = "cpu"; 111 power-domains = <&sysc R8A77965_PD_CA57_CPU0>; 112 next-level-cache = <&L2_CA57>; 113 enable-method = "psci"; 114 clocks = <&cpg CPG_CORE R8A77965_CLK_Z>; 115 operating-points-v2 = <&cluster0_opp>; 116 }; 117 118 a57_1: cpu@1 { 119 compatible = "arm,cortex-a57", "arm,armv8"; 120 reg = <0x1>; 121 device_type = "cpu"; 122 power-domains = <&sysc R8A77965_PD_CA57_CPU1>; 123 next-level-cache = <&L2_CA57>; 124 enable-method = "psci"; 125 clocks = <&cpg CPG_CORE R8A77965_CLK_Z>; 126 operating-points-v2 = <&cluster0_opp>; 127 }; 128 129 L2_CA57: cache-controller-0 { 130 compatible = "cache"; 131 power-domains = <&sysc R8A77965_PD_CA57_SCU>; 132 cache-unified; 133 cache-level = <2>; 134 }; 135 }; 136 137 extal_clk: extal { 138 compatible = "fixed-clock"; 139 #clock-cells = <0>; 140 /* This value must be overridden by the board */ 141 clock-frequency = <0>; 142 }; 143 144 extalr_clk: extalr { 145 compatible = "fixed-clock"; 146 #clock-cells = <0>; 147 /* This value must be overridden by the board */ 148 clock-frequency = <0>; 149 }; 150 151 /* External PCIe clock - can be overridden by the board */ 152 pcie_bus_clk: pcie_bus { 153 compatible = "fixed-clock"; 154 #clock-cells = <0>; 155 clock-frequency = <0>; 156 }; 157 158 pmu_a57 { 159 compatible = "arm,cortex-a57-pmu"; 160 interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 161 <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 162 interrupt-affinity = <&a57_0>, 163 <&a57_1>; 164 }; 165 166 psci { 167 compatible = "arm,psci-1.0", "arm,psci-0.2"; 168 method = "smc"; 169 }; 170 171 /* External SCIF clock - to be overridden by boards that provide it */ 172 scif_clk: scif { 173 compatible = "fixed-clock"; 174 #clock-cells = <0>; 175 clock-frequency = <0>; 176 }; 177 178 soc { 179 compatible = "simple-bus"; 180 interrupt-parent = <&gic>; 181 #address-cells = <2>; 182 #size-cells = <2>; 183 ranges; 184 185 rwdt: watchdog@e6020000 { 186 compatible = "renesas,r8a77965-wdt", 187 "renesas,rcar-gen3-wdt"; 188 reg = <0 0xe6020000 0 0x0c>; 189 clocks = <&cpg CPG_MOD 402>; 190 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 191 resets = <&cpg 402>; 192 status = "disabled"; 193 }; 194 195 gpio0: gpio@e6050000 { 196 compatible = "renesas,gpio-r8a77965", 197 "renesas,rcar-gen3-gpio"; 198 reg = <0 0xe6050000 0 0x50>; 199 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 200 #gpio-cells = <2>; 201 gpio-controller; 202 gpio-ranges = <&pfc 0 0 16>; 203 #interrupt-cells = <2>; 204 interrupt-controller; 205 clocks = <&cpg CPG_MOD 912>; 206 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 207 resets = <&cpg 912>; 208 }; 209 210 gpio1: gpio@e6051000 { 211 compatible = "renesas,gpio-r8a77965", 212 "renesas,rcar-gen3-gpio"; 213 reg = <0 0xe6051000 0 0x50>; 214 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 215 #gpio-cells = <2>; 216 gpio-controller; 217 gpio-ranges = <&pfc 0 32 29>; 218 #interrupt-cells = <2>; 219 interrupt-controller; 220 clocks = <&cpg CPG_MOD 911>; 221 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 222 resets = <&cpg 911>; 223 }; 224 225 gpio2: gpio@e6052000 { 226 compatible = "renesas,gpio-r8a77965", 227 "renesas,rcar-gen3-gpio"; 228 reg = <0 0xe6052000 0 0x50>; 229 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 230 #gpio-cells = <2>; 231 gpio-controller; 232 gpio-ranges = <&pfc 0 64 15>; 233 #interrupt-cells = <2>; 234 interrupt-controller; 235 clocks = <&cpg CPG_MOD 910>; 236 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 237 resets = <&cpg 910>; 238 }; 239 240 gpio3: gpio@e6053000 { 241 compatible = "renesas,gpio-r8a77965", 242 "renesas,rcar-gen3-gpio"; 243 reg = <0 0xe6053000 0 0x50>; 244 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 245 #gpio-cells = <2>; 246 gpio-controller; 247 gpio-ranges = <&pfc 0 96 16>; 248 #interrupt-cells = <2>; 249 interrupt-controller; 250 clocks = <&cpg CPG_MOD 909>; 251 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 252 resets = <&cpg 909>; 253 }; 254 255 gpio4: gpio@e6054000 { 256 compatible = "renesas,gpio-r8a77965", 257 "renesas,rcar-gen3-gpio"; 258 reg = <0 0xe6054000 0 0x50>; 259 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 260 #gpio-cells = <2>; 261 gpio-controller; 262 gpio-ranges = <&pfc 0 128 18>; 263 #interrupt-cells = <2>; 264 interrupt-controller; 265 clocks = <&cpg CPG_MOD 908>; 266 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 267 resets = <&cpg 908>; 268 }; 269 270 gpio5: gpio@e6055000 { 271 compatible = "renesas,gpio-r8a77965", 272 "renesas,rcar-gen3-gpio"; 273 reg = <0 0xe6055000 0 0x50>; 274 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 275 #gpio-cells = <2>; 276 gpio-controller; 277 gpio-ranges = <&pfc 0 160 26>; 278 #interrupt-cells = <2>; 279 interrupt-controller; 280 clocks = <&cpg CPG_MOD 907>; 281 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 282 resets = <&cpg 907>; 283 }; 284 285 gpio6: gpio@e6055400 { 286 compatible = "renesas,gpio-r8a77965", 287 "renesas,rcar-gen3-gpio"; 288 reg = <0 0xe6055400 0 0x50>; 289 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 290 #gpio-cells = <2>; 291 gpio-controller; 292 gpio-ranges = <&pfc 0 192 32>; 293 #interrupt-cells = <2>; 294 interrupt-controller; 295 clocks = <&cpg CPG_MOD 906>; 296 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 297 resets = <&cpg 906>; 298 }; 299 300 gpio7: gpio@e6055800 { 301 compatible = "renesas,gpio-r8a77965", 302 "renesas,rcar-gen3-gpio"; 303 reg = <0 0xe6055800 0 0x50>; 304 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 305 #gpio-cells = <2>; 306 gpio-controller; 307 gpio-ranges = <&pfc 0 224 4>; 308 #interrupt-cells = <2>; 309 interrupt-controller; 310 clocks = <&cpg CPG_MOD 905>; 311 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 312 resets = <&cpg 905>; 313 }; 314 315 pfc: pin-controller@e6060000 { 316 compatible = "renesas,pfc-r8a77965"; 317 reg = <0 0xe6060000 0 0x50c>; 318 }; 319 320 cpg: clock-controller@e6150000 { 321 compatible = "renesas,r8a77965-cpg-mssr"; 322 reg = <0 0xe6150000 0 0x1000>; 323 clocks = <&extal_clk>, <&extalr_clk>; 324 clock-names = "extal", "extalr"; 325 #clock-cells = <2>; 326 #power-domain-cells = <0>; 327 #reset-cells = <1>; 328 }; 329 330 rst: reset-controller@e6160000 { 331 compatible = "renesas,r8a77965-rst"; 332 reg = <0 0xe6160000 0 0x0200>; 333 }; 334 335 sysc: system-controller@e6180000 { 336 compatible = "renesas,r8a77965-sysc"; 337 reg = <0 0xe6180000 0 0x0400>; 338 #power-domain-cells = <1>; 339 }; 340 341 tsc: thermal@e6198000 { 342 compatible = "renesas,r8a77965-thermal"; 343 reg = <0 0xe6198000 0 0x100>, 344 <0 0xe61a0000 0 0x100>, 345 <0 0xe61a8000 0 0x100>; 346 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 347 <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 348 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 349 clocks = <&cpg CPG_MOD 522>; 350 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 351 resets = <&cpg 522>; 352 #thermal-sensor-cells = <1>; 353 }; 354 355 intc_ex: interrupt-controller@e61c0000 { 356 compatible = "renesas,intc-ex-r8a77965", "renesas,irqc"; 357 #interrupt-cells = <2>; 358 interrupt-controller; 359 reg = <0 0xe61c0000 0 0x200>; 360 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH 361 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 362 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH 363 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH 364 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 365 GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 366 clocks = <&cpg CPG_MOD 407>; 367 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 368 resets = <&cpg 407>; 369 }; 370 371 i2c0: i2c@e6500000 { 372 #address-cells = <1>; 373 #size-cells = <0>; 374 compatible = "renesas,i2c-r8a77965", 375 "renesas,rcar-gen3-i2c"; 376 reg = <0 0xe6500000 0 0x40>; 377 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 378 clocks = <&cpg CPG_MOD 931>; 379 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 380 resets = <&cpg 931>; 381 dmas = <&dmac1 0x91>, <&dmac1 0x90>, 382 <&dmac2 0x91>, <&dmac2 0x90>; 383 dma-names = "tx", "rx", "tx", "rx"; 384 i2c-scl-internal-delay-ns = <110>; 385 status = "disabled"; 386 }; 387 388 i2c1: i2c@e6508000 { 389 #address-cells = <1>; 390 #size-cells = <0>; 391 compatible = "renesas,i2c-r8a77965", 392 "renesas,rcar-gen3-i2c"; 393 reg = <0 0xe6508000 0 0x40>; 394 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 395 clocks = <&cpg CPG_MOD 930>; 396 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 397 resets = <&cpg 930>; 398 dmas = <&dmac1 0x93>, <&dmac1 0x92>, 399 <&dmac2 0x93>, <&dmac2 0x92>; 400 dma-names = "tx", "rx", "tx", "rx"; 401 i2c-scl-internal-delay-ns = <6>; 402 status = "disabled"; 403 }; 404 405 i2c2: i2c@e6510000 { 406 #address-cells = <1>; 407 #size-cells = <0>; 408 compatible = "renesas,i2c-r8a77965", 409 "renesas,rcar-gen3-i2c"; 410 reg = <0 0xe6510000 0 0x40>; 411 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 412 clocks = <&cpg CPG_MOD 929>; 413 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 414 resets = <&cpg 929>; 415 dmas = <&dmac1 0x95>, <&dmac1 0x94>, 416 <&dmac2 0x95>, <&dmac2 0x94>; 417 dma-names = "tx", "rx", "tx", "rx"; 418 i2c-scl-internal-delay-ns = <6>; 419 status = "disabled"; 420 }; 421 422 i2c3: i2c@e66d0000 { 423 #address-cells = <1>; 424 #size-cells = <0>; 425 compatible = "renesas,i2c-r8a77965", 426 "renesas,rcar-gen3-i2c"; 427 reg = <0 0xe66d0000 0 0x40>; 428 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 429 clocks = <&cpg CPG_MOD 928>; 430 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 431 resets = <&cpg 928>; 432 dmas = <&dmac0 0x97>, <&dmac0 0x96>; 433 dma-names = "tx", "rx"; 434 i2c-scl-internal-delay-ns = <110>; 435 status = "disabled"; 436 }; 437 438 i2c4: i2c@e66d8000 { 439 #address-cells = <1>; 440 #size-cells = <0>; 441 compatible = "renesas,i2c-r8a77965", 442 "renesas,rcar-gen3-i2c"; 443 reg = <0 0xe66d8000 0 0x40>; 444 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 445 clocks = <&cpg CPG_MOD 927>; 446 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 447 resets = <&cpg 927>; 448 dmas = <&dmac0 0x99>, <&dmac0 0x98>; 449 dma-names = "tx", "rx"; 450 i2c-scl-internal-delay-ns = <110>; 451 status = "disabled"; 452 }; 453 454 i2c5: i2c@e66e0000 { 455 #address-cells = <1>; 456 #size-cells = <0>; 457 compatible = "renesas,i2c-r8a77965", 458 "renesas,rcar-gen3-i2c"; 459 reg = <0 0xe66e0000 0 0x40>; 460 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 461 clocks = <&cpg CPG_MOD 919>; 462 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 463 resets = <&cpg 919>; 464 dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 465 dma-names = "tx", "rx"; 466 i2c-scl-internal-delay-ns = <110>; 467 status = "disabled"; 468 }; 469 470 i2c6: i2c@e66e8000 { 471 #address-cells = <1>; 472 #size-cells = <0>; 473 compatible = "renesas,i2c-r8a77965", 474 "renesas,rcar-gen3-i2c"; 475 reg = <0 0xe66e8000 0 0x40>; 476 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 477 clocks = <&cpg CPG_MOD 918>; 478 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 479 resets = <&cpg 918>; 480 dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 481 dma-names = "tx", "rx"; 482 i2c-scl-internal-delay-ns = <6>; 483 status = "disabled"; 484 }; 485 486 i2c_dvfs: i2c@e60b0000 { 487 #address-cells = <1>; 488 #size-cells = <0>; 489 compatible = "renesas,iic-r8a77965", 490 "renesas,rcar-gen3-iic", 491 "renesas,rmobile-iic"; 492 reg = <0 0xe60b0000 0 0x425>; 493 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 494 clocks = <&cpg CPG_MOD 926>; 495 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 496 resets = <&cpg 926>; 497 dmas = <&dmac0 0x11>, <&dmac0 0x10>; 498 dma-names = "tx", "rx"; 499 status = "disabled"; 500 }; 501 502 hscif0: serial@e6540000 { 503 compatible = "renesas,hscif-r8a77965", 504 "renesas,rcar-gen3-hscif", 505 "renesas,hscif"; 506 reg = <0 0xe6540000 0 0x60>; 507 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 508 clocks = <&cpg CPG_MOD 520>, 509 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 510 <&scif_clk>; 511 clock-names = "fck", "brg_int", "scif_clk"; 512 dmas = <&dmac1 0x31>, <&dmac1 0x30>, 513 <&dmac2 0x31>, <&dmac2 0x30>; 514 dma-names = "tx", "rx", "tx", "rx"; 515 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 516 resets = <&cpg 520>; 517 status = "disabled"; 518 }; 519 520 hscif1: serial@e6550000 { 521 compatible = "renesas,hscif-r8a77965", 522 "renesas,rcar-gen3-hscif", 523 "renesas,hscif"; 524 reg = <0 0xe6550000 0 0x60>; 525 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 526 clocks = <&cpg CPG_MOD 519>, 527 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 528 <&scif_clk>; 529 clock-names = "fck", "brg_int", "scif_clk"; 530 dmas = <&dmac1 0x33>, <&dmac1 0x32>, 531 <&dmac2 0x33>, <&dmac2 0x32>; 532 dma-names = "tx", "rx", "tx", "rx"; 533 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 534 resets = <&cpg 519>; 535 status = "disabled"; 536 }; 537 538 hscif2: serial@e6560000 { 539 compatible = "renesas,hscif-r8a77965", 540 "renesas,rcar-gen3-hscif", 541 "renesas,hscif"; 542 reg = <0 0xe6560000 0 0x60>; 543 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 544 clocks = <&cpg CPG_MOD 518>, 545 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 546 <&scif_clk>; 547 clock-names = "fck", "brg_int", "scif_clk"; 548 dmas = <&dmac1 0x35>, <&dmac1 0x34>, 549 <&dmac2 0x35>, <&dmac2 0x34>; 550 dma-names = "tx", "rx", "tx", "rx"; 551 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 552 resets = <&cpg 518>; 553 status = "disabled"; 554 }; 555 556 hscif3: serial@e66a0000 { 557 compatible = "renesas,hscif-r8a77965", 558 "renesas,rcar-gen3-hscif", 559 "renesas,hscif"; 560 reg = <0 0xe66a0000 0 0x60>; 561 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 562 clocks = <&cpg CPG_MOD 517>, 563 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 564 <&scif_clk>; 565 clock-names = "fck", "brg_int", "scif_clk"; 566 dmas = <&dmac0 0x37>, <&dmac0 0x36>; 567 dma-names = "tx", "rx"; 568 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 569 resets = <&cpg 517>; 570 status = "disabled"; 571 }; 572 573 hscif4: serial@e66b0000 { 574 compatible = "renesas,hscif-r8a77965", 575 "renesas,rcar-gen3-hscif", 576 "renesas,hscif"; 577 reg = <0 0xe66b0000 0 0x60>; 578 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 579 clocks = <&cpg CPG_MOD 516>, 580 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 581 <&scif_clk>; 582 clock-names = "fck", "brg_int", "scif_clk"; 583 dmas = <&dmac0 0x39>, <&dmac0 0x38>; 584 dma-names = "tx", "rx"; 585 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 586 resets = <&cpg 516>; 587 status = "disabled"; 588 }; 589 590 hsusb: usb@e6590000 { 591 compatible = "renesas,usbhs-r8a77965", 592 "renesas,rcar-gen3-usbhs"; 593 reg = <0 0xe6590000 0 0x200>; 594 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 595 clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 596 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 597 <&usb_dmac1 0>, <&usb_dmac1 1>; 598 dma-names = "ch0", "ch1", "ch2", "ch3"; 599 renesas,buswait = <11>; 600 phys = <&usb2_phy0>; 601 phy-names = "usb"; 602 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 603 resets = <&cpg 704>, <&cpg 703>; 604 status = "disabled"; 605 }; 606 607 usb_dmac0: dma-controller@e65a0000 { 608 compatible = "renesas,r8a77965-usb-dmac", 609 "renesas,usb-dmac"; 610 reg = <0 0xe65a0000 0 0x100>; 611 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 612 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 613 interrupt-names = "ch0", "ch1"; 614 clocks = <&cpg CPG_MOD 330>; 615 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 616 resets = <&cpg 330>; 617 #dma-cells = <1>; 618 dma-channels = <2>; 619 }; 620 621 usb_dmac1: dma-controller@e65b0000 { 622 compatible = "renesas,r8a77965-usb-dmac", 623 "renesas,usb-dmac"; 624 reg = <0 0xe65b0000 0 0x100>; 625 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 626 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 627 interrupt-names = "ch0", "ch1"; 628 clocks = <&cpg CPG_MOD 331>; 629 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 630 resets = <&cpg 331>; 631 #dma-cells = <1>; 632 dma-channels = <2>; 633 }; 634 635 usb3_phy0: usb-phy@e65ee000 { 636 compatible = "renesas,r8a77965-usb3-phy", 637 "renesas,rcar-gen3-usb3-phy"; 638 reg = <0 0xe65ee000 0 0x90>; 639 clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>, 640 <&usb_extal_clk>; 641 clock-names = "usb3-if", "usb3s_clk", "usb_extal"; 642 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 643 resets = <&cpg 328>; 644 #phy-cells = <0>; 645 status = "disabled"; 646 }; 647 648 dmac0: dma-controller@e6700000 { 649 compatible = "renesas,dmac-r8a77965", 650 "renesas,rcar-dmac"; 651 reg = <0 0xe6700000 0 0x10000>; 652 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 653 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH 654 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH 655 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 656 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 657 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH 658 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH 659 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH 660 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH 661 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH 662 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH 663 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH 664 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH 665 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 666 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH 667 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH 668 GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 669 interrupt-names = "error", 670 "ch0", "ch1", "ch2", "ch3", 671 "ch4", "ch5", "ch6", "ch7", 672 "ch8", "ch9", "ch10", "ch11", 673 "ch12", "ch13", "ch14", "ch15"; 674 clocks = <&cpg CPG_MOD 219>; 675 clock-names = "fck"; 676 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 677 resets = <&cpg 219>; 678 #dma-cells = <1>; 679 dma-channels = <16>; 680 iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 681 <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 682 <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 683 <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 684 <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 685 <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 686 <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 687 <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 688 }; 689 690 dmac1: dma-controller@e7300000 { 691 compatible = "renesas,dmac-r8a77965", 692 "renesas,rcar-dmac"; 693 reg = <0 0xe7300000 0 0x10000>; 694 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 695 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH 696 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH 697 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH 698 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH 699 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH 700 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 701 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH 702 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH 703 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH 704 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH 705 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH 706 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH 707 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH 708 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH 709 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH 710 GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 711 interrupt-names = "error", 712 "ch0", "ch1", "ch2", "ch3", 713 "ch4", "ch5", "ch6", "ch7", 714 "ch8", "ch9", "ch10", "ch11", 715 "ch12", "ch13", "ch14", "ch15"; 716 clocks = <&cpg CPG_MOD 218>; 717 clock-names = "fck"; 718 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 719 resets = <&cpg 218>; 720 #dma-cells = <1>; 721 dma-channels = <16>; 722 iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 723 <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 724 <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 725 <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 726 <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 727 <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 728 <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 729 <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 730 }; 731 732 dmac2: dma-controller@e7310000 { 733 compatible = "renesas,dmac-r8a77965", 734 "renesas,rcar-dmac"; 735 reg = <0 0xe7310000 0 0x10000>; 736 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH 737 GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH 738 GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH 739 GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH 740 GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH 741 GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH 742 GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH 743 GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH 744 GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH 745 GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH 746 GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH 747 GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH 748 GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH 749 GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH 750 GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH 751 GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 752 GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 753 interrupt-names = "error", 754 "ch0", "ch1", "ch2", "ch3", 755 "ch4", "ch5", "ch6", "ch7", 756 "ch8", "ch9", "ch10", "ch11", 757 "ch12", "ch13", "ch14", "ch15"; 758 clocks = <&cpg CPG_MOD 217>; 759 clock-names = "fck"; 760 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 761 resets = <&cpg 217>; 762 #dma-cells = <1>; 763 dma-channels = <16>; 764 iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 765 <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 766 <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 767 <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 768 <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 769 <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 770 <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 771 <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 772 }; 773 774 ipmmu_ds0: mmu@e6740000 { 775 compatible = "renesas,ipmmu-r8a77965"; 776 reg = <0 0xe6740000 0 0x1000>; 777 renesas,ipmmu-main = <&ipmmu_mm 0>; 778 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 779 #iommu-cells = <1>; 780 }; 781 782 ipmmu_ds1: mmu@e7740000 { 783 compatible = "renesas,ipmmu-r8a77965"; 784 reg = <0 0xe7740000 0 0x1000>; 785 renesas,ipmmu-main = <&ipmmu_mm 1>; 786 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 787 #iommu-cells = <1>; 788 }; 789 790 ipmmu_hc: mmu@e6570000 { 791 compatible = "renesas,ipmmu-r8a77965"; 792 reg = <0 0xe6570000 0 0x1000>; 793 renesas,ipmmu-main = <&ipmmu_mm 2>; 794 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 795 #iommu-cells = <1>; 796 }; 797 798 ipmmu_mm: mmu@e67b0000 { 799 compatible = "renesas,ipmmu-r8a77965"; 800 reg = <0 0xe67b0000 0 0x1000>; 801 interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 802 <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 803 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 804 #iommu-cells = <1>; 805 }; 806 807 ipmmu_mp: mmu@ec670000 { 808 compatible = "renesas,ipmmu-r8a77965"; 809 reg = <0 0xec670000 0 0x1000>; 810 renesas,ipmmu-main = <&ipmmu_mm 4>; 811 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 812 #iommu-cells = <1>; 813 }; 814 815 ipmmu_pv0: mmu@fd800000 { 816 compatible = "renesas,ipmmu-r8a77965"; 817 reg = <0 0xfd800000 0 0x1000>; 818 renesas,ipmmu-main = <&ipmmu_mm 6>; 819 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 820 #iommu-cells = <1>; 821 }; 822 823 ipmmu_rt: mmu@ffc80000 { 824 compatible = "renesas,ipmmu-r8a77965"; 825 reg = <0 0xffc80000 0 0x1000>; 826 renesas,ipmmu-main = <&ipmmu_mm 10>; 827 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 828 #iommu-cells = <1>; 829 }; 830 831 ipmmu_vc0: mmu@fe6b0000 { 832 compatible = "renesas,ipmmu-r8a77965"; 833 reg = <0 0xfe6b0000 0 0x1000>; 834 renesas,ipmmu-main = <&ipmmu_mm 12>; 835 power-domains = <&sysc R8A77965_PD_A3VC>; 836 #iommu-cells = <1>; 837 }; 838 839 ipmmu_vi0: mmu@febd0000 { 840 compatible = "renesas,ipmmu-r8a77965"; 841 reg = <0 0xfebd0000 0 0x1000>; 842 renesas,ipmmu-main = <&ipmmu_mm 14>; 843 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 844 #iommu-cells = <1>; 845 }; 846 847 ipmmu_vp0: mmu@fe990000 { 848 compatible = "renesas,ipmmu-r8a77965"; 849 reg = <0 0xfe990000 0 0x1000>; 850 renesas,ipmmu-main = <&ipmmu_mm 16>; 851 power-domains = <&sysc R8A77965_PD_A3VP>; 852 #iommu-cells = <1>; 853 }; 854 855 avb: ethernet@e6800000 { 856 compatible = "renesas,etheravb-r8a77965", 857 "renesas,etheravb-rcar-gen3"; 858 reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>; 859 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 860 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 861 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 862 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 863 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 864 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 865 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 866 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 867 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 868 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 869 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 870 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 871 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 872 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 873 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 874 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 875 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 876 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 877 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 878 <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 879 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 880 <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 881 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 882 <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 883 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 884 interrupt-names = "ch0", "ch1", "ch2", "ch3", 885 "ch4", "ch5", "ch6", "ch7", 886 "ch8", "ch9", "ch10", "ch11", 887 "ch12", "ch13", "ch14", "ch15", 888 "ch16", "ch17", "ch18", "ch19", 889 "ch20", "ch21", "ch22", "ch23", 890 "ch24"; 891 clocks = <&cpg CPG_MOD 812>; 892 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 893 resets = <&cpg 812>; 894 phy-mode = "rgmii"; 895 iommus = <&ipmmu_ds0 16>; 896 #address-cells = <1>; 897 #size-cells = <0>; 898 status = "disabled"; 899 }; 900 901 can0: can@e6c30000 { 902 compatible = "renesas,can-r8a77965", 903 "renesas,rcar-gen3-can"; 904 reg = <0 0xe6c30000 0 0x1000>; 905 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 906 clocks = <&cpg CPG_MOD 916>, 907 <&cpg CPG_CORE R8A77965_CLK_CANFD>, 908 <&can_clk>; 909 clock-names = "clkp1", "clkp2", "can_clk"; 910 assigned-clocks = <&cpg CPG_CORE R8A77965_CLK_CANFD>; 911 assigned-clock-rates = <40000000>; 912 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 913 resets = <&cpg 916>; 914 status = "disabled"; 915 }; 916 917 can1: can@e6c38000 { 918 compatible = "renesas,can-r8a77965", 919 "renesas,rcar-gen3-can"; 920 reg = <0 0xe6c38000 0 0x1000>; 921 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 922 clocks = <&cpg CPG_MOD 915>, 923 <&cpg CPG_CORE R8A77965_CLK_CANFD>, 924 <&can_clk>; 925 clock-names = "clkp1", "clkp2", "can_clk"; 926 assigned-clocks = <&cpg CPG_CORE R8A77965_CLK_CANFD>; 927 assigned-clock-rates = <40000000>; 928 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 929 resets = <&cpg 915>; 930 status = "disabled"; 931 }; 932 933 canfd: can@e66c0000 { 934 compatible = "renesas,r8a77965-canfd", 935 "renesas,rcar-gen3-canfd"; 936 reg = <0 0xe66c0000 0 0x8000>; 937 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 938 <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 939 clocks = <&cpg CPG_MOD 914>, 940 <&cpg CPG_CORE R8A77965_CLK_CANFD>, 941 <&can_clk>; 942 clock-names = "fck", "canfd", "can_clk"; 943 assigned-clocks = <&cpg CPG_CORE R8A77965_CLK_CANFD>; 944 assigned-clock-rates = <40000000>; 945 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 946 resets = <&cpg 914>; 947 status = "disabled"; 948 949 channel0 { 950 status = "disabled"; 951 }; 952 953 channel1 { 954 status = "disabled"; 955 }; 956 }; 957 958 pwm0: pwm@e6e30000 { 959 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 960 reg = <0 0xe6e30000 0 8>; 961 #pwm-cells = <2>; 962 clocks = <&cpg CPG_MOD 523>; 963 resets = <&cpg 523>; 964 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 965 status = "disabled"; 966 }; 967 968 pwm1: pwm@e6e31000 { 969 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 970 reg = <0 0xe6e31000 0 8>; 971 #pwm-cells = <2>; 972 clocks = <&cpg CPG_MOD 523>; 973 resets = <&cpg 523>; 974 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 975 status = "disabled"; 976 }; 977 978 pwm2: pwm@e6e32000 { 979 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 980 reg = <0 0xe6e32000 0 8>; 981 #pwm-cells = <2>; 982 clocks = <&cpg CPG_MOD 523>; 983 resets = <&cpg 523>; 984 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 985 status = "disabled"; 986 }; 987 988 pwm3: pwm@e6e33000 { 989 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 990 reg = <0 0xe6e33000 0 8>; 991 #pwm-cells = <2>; 992 clocks = <&cpg CPG_MOD 523>; 993 resets = <&cpg 523>; 994 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 995 status = "disabled"; 996 }; 997 998 pwm4: pwm@e6e34000 { 999 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 1000 reg = <0 0xe6e34000 0 8>; 1001 #pwm-cells = <2>; 1002 clocks = <&cpg CPG_MOD 523>; 1003 resets = <&cpg 523>; 1004 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1005 status = "disabled"; 1006 }; 1007 1008 pwm5: pwm@e6e35000 { 1009 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 1010 reg = <0 0xe6e35000 0 8>; 1011 #pwm-cells = <2>; 1012 clocks = <&cpg CPG_MOD 523>; 1013 resets = <&cpg 523>; 1014 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1015 status = "disabled"; 1016 }; 1017 1018 pwm6: pwm@e6e36000 { 1019 compatible = "renesas,pwm-r8a77965", "renesas,pwm-rcar"; 1020 reg = <0 0xe6e36000 0 8>; 1021 #pwm-cells = <2>; 1022 clocks = <&cpg CPG_MOD 523>; 1023 resets = <&cpg 523>; 1024 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1025 status = "disabled"; 1026 }; 1027 1028 scif0: serial@e6e60000 { 1029 compatible = "renesas,scif-r8a77965", 1030 "renesas,rcar-gen3-scif", "renesas,scif"; 1031 reg = <0 0xe6e60000 0 64>; 1032 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1033 clocks = <&cpg CPG_MOD 207>, 1034 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1035 <&scif_clk>; 1036 clock-names = "fck", "brg_int", "scif_clk"; 1037 dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1038 <&dmac2 0x51>, <&dmac2 0x50>; 1039 dma-names = "tx", "rx", "tx", "rx"; 1040 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1041 resets = <&cpg 207>; 1042 status = "disabled"; 1043 }; 1044 1045 scif1: serial@e6e68000 { 1046 compatible = "renesas,scif-r8a77965", 1047 "renesas,rcar-gen3-scif", "renesas,scif"; 1048 reg = <0 0xe6e68000 0 64>; 1049 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1050 clocks = <&cpg CPG_MOD 206>, 1051 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1052 <&scif_clk>; 1053 clock-names = "fck", "brg_int", "scif_clk"; 1054 dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1055 <&dmac2 0x53>, <&dmac2 0x52>; 1056 dma-names = "tx", "rx", "tx", "rx"; 1057 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1058 resets = <&cpg 206>; 1059 status = "disabled"; 1060 }; 1061 1062 scif2: serial@e6e88000 { 1063 compatible = "renesas,scif-r8a77965", 1064 "renesas,rcar-gen3-scif", "renesas,scif"; 1065 reg = <0 0xe6e88000 0 64>; 1066 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1067 clocks = <&cpg CPG_MOD 310>, 1068 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1069 <&scif_clk>; 1070 clock-names = "fck", "brg_int", "scif_clk"; 1071 dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1072 <&dmac2 0x13>, <&dmac2 0x12>; 1073 dma-names = "tx", "rx", "tx", "rx"; 1074 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1075 resets = <&cpg 310>; 1076 status = "disabled"; 1077 }; 1078 1079 scif3: serial@e6c50000 { 1080 compatible = "renesas,scif-r8a77965", 1081 "renesas,rcar-gen3-scif", "renesas,scif"; 1082 reg = <0 0xe6c50000 0 64>; 1083 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1084 clocks = <&cpg CPG_MOD 204>, 1085 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1086 <&scif_clk>; 1087 clock-names = "fck", "brg_int", "scif_clk"; 1088 dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1089 dma-names = "tx", "rx"; 1090 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1091 resets = <&cpg 204>; 1092 status = "disabled"; 1093 }; 1094 1095 scif4: serial@e6c40000 { 1096 compatible = "renesas,scif-r8a77965", 1097 "renesas,rcar-gen3-scif", "renesas,scif"; 1098 reg = <0 0xe6c40000 0 64>; 1099 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1100 clocks = <&cpg CPG_MOD 203>, 1101 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1102 <&scif_clk>; 1103 clock-names = "fck", "brg_int", "scif_clk"; 1104 dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1105 dma-names = "tx", "rx"; 1106 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1107 resets = <&cpg 203>; 1108 status = "disabled"; 1109 }; 1110 1111 scif5: serial@e6f30000 { 1112 compatible = "renesas,scif-r8a77965", 1113 "renesas,rcar-gen3-scif", "renesas,scif"; 1114 reg = <0 0xe6f30000 0 64>; 1115 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1116 clocks = <&cpg CPG_MOD 202>, 1117 <&cpg CPG_CORE R8A77965_CLK_S3D1>, 1118 <&scif_clk>; 1119 clock-names = "fck", "brg_int", "scif_clk"; 1120 dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1121 <&dmac2 0x5b>, <&dmac2 0x5a>; 1122 dma-names = "tx", "rx", "tx", "rx"; 1123 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1124 resets = <&cpg 202>; 1125 status = "disabled"; 1126 }; 1127 1128 msiof0: spi@e6e90000 { 1129 compatible = "renesas,msiof-r8a77965", 1130 "renesas,rcar-gen3-msiof"; 1131 reg = <0 0xe6e90000 0 0x0064>; 1132 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1133 clocks = <&cpg CPG_MOD 211>; 1134 dmas = <&dmac1 0x41>, <&dmac1 0x40>, 1135 <&dmac2 0x41>, <&dmac2 0x40>; 1136 dma-names = "tx", "rx", "tx", "rx"; 1137 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1138 resets = <&cpg 211>; 1139 #address-cells = <1>; 1140 #size-cells = <0>; 1141 status = "disabled"; 1142 }; 1143 1144 msiof1: spi@e6ea0000 { 1145 compatible = "renesas,msiof-r8a77965", 1146 "renesas,rcar-gen3-msiof"; 1147 reg = <0 0xe6ea0000 0 0x0064>; 1148 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1149 clocks = <&cpg CPG_MOD 210>; 1150 dmas = <&dmac1 0x43>, <&dmac1 0x42>, 1151 <&dmac2 0x43>, <&dmac2 0x42>; 1152 dma-names = "tx", "rx", "tx", "rx"; 1153 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1154 resets = <&cpg 210>; 1155 #address-cells = <1>; 1156 #size-cells = <0>; 1157 status = "disabled"; 1158 }; 1159 1160 msiof2: spi@e6c00000 { 1161 compatible = "renesas,msiof-r8a77965", 1162 "renesas,rcar-gen3-msiof"; 1163 reg = <0 0xe6c00000 0 0x0064>; 1164 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1165 clocks = <&cpg CPG_MOD 209>; 1166 dmas = <&dmac0 0x45>, <&dmac0 0x44>; 1167 dma-names = "tx", "rx"; 1168 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1169 resets = <&cpg 209>; 1170 #address-cells = <1>; 1171 #size-cells = <0>; 1172 status = "disabled"; 1173 }; 1174 1175 msiof3: spi@e6c10000 { 1176 compatible = "renesas,msiof-r8a77965", 1177 "renesas,rcar-gen3-msiof"; 1178 reg = <0 0xe6c10000 0 0x0064>; 1179 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 1180 clocks = <&cpg CPG_MOD 208>; 1181 dmas = <&dmac0 0x47>, <&dmac0 0x46>; 1182 dma-names = "tx", "rx"; 1183 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1184 resets = <&cpg 208>; 1185 #address-cells = <1>; 1186 #size-cells = <0>; 1187 status = "disabled"; 1188 }; 1189 1190 vin0: video@e6ef0000 { 1191 compatible = "renesas,vin-r8a77965"; 1192 reg = <0 0xe6ef0000 0 0x1000>; 1193 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1194 clocks = <&cpg CPG_MOD 811>; 1195 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1196 resets = <&cpg 811>; 1197 renesas,id = <0>; 1198 status = "disabled"; 1199 1200 ports { 1201 #address-cells = <1>; 1202 #size-cells = <0>; 1203 1204 port@1 { 1205 #address-cells = <1>; 1206 #size-cells = <0>; 1207 1208 reg = <1>; 1209 1210 vin0csi20: endpoint@0 { 1211 reg = <0>; 1212 remote-endpoint = <&csi20vin0>; 1213 }; 1214 vin0csi40: endpoint@2 { 1215 reg = <2>; 1216 remote-endpoint = <&csi40vin0>; 1217 }; 1218 }; 1219 }; 1220 }; 1221 1222 vin1: video@e6ef1000 { 1223 compatible = "renesas,vin-r8a77965"; 1224 reg = <0 0xe6ef1000 0 0x1000>; 1225 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1226 clocks = <&cpg CPG_MOD 810>; 1227 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1228 resets = <&cpg 810>; 1229 renesas,id = <1>; 1230 status = "disabled"; 1231 1232 ports { 1233 #address-cells = <1>; 1234 #size-cells = <0>; 1235 1236 port@1 { 1237 #address-cells = <1>; 1238 #size-cells = <0>; 1239 1240 reg = <1>; 1241 1242 vin1csi20: endpoint@0 { 1243 reg = <0>; 1244 remote-endpoint = <&csi20vin1>; 1245 }; 1246 vin1csi40: endpoint@2 { 1247 reg = <2>; 1248 remote-endpoint = <&csi40vin1>; 1249 }; 1250 }; 1251 }; 1252 }; 1253 1254 vin2: video@e6ef2000 { 1255 compatible = "renesas,vin-r8a77965"; 1256 reg = <0 0xe6ef2000 0 0x1000>; 1257 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1258 clocks = <&cpg CPG_MOD 809>; 1259 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1260 resets = <&cpg 809>; 1261 renesas,id = <2>; 1262 status = "disabled"; 1263 1264 ports { 1265 #address-cells = <1>; 1266 #size-cells = <0>; 1267 1268 port@1 { 1269 #address-cells = <1>; 1270 #size-cells = <0>; 1271 1272 reg = <1>; 1273 1274 vin2csi20: endpoint@0 { 1275 reg = <0>; 1276 remote-endpoint = <&csi20vin2>; 1277 }; 1278 vin2csi40: endpoint@2 { 1279 reg = <2>; 1280 remote-endpoint = <&csi40vin2>; 1281 }; 1282 }; 1283 }; 1284 }; 1285 1286 vin3: video@e6ef3000 { 1287 compatible = "renesas,vin-r8a77965"; 1288 reg = <0 0xe6ef3000 0 0x1000>; 1289 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 1290 clocks = <&cpg CPG_MOD 808>; 1291 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1292 resets = <&cpg 808>; 1293 renesas,id = <3>; 1294 status = "disabled"; 1295 1296 ports { 1297 #address-cells = <1>; 1298 #size-cells = <0>; 1299 1300 port@1 { 1301 #address-cells = <1>; 1302 #size-cells = <0>; 1303 1304 reg = <1>; 1305 1306 vin3csi20: endpoint@0 { 1307 reg = <0>; 1308 remote-endpoint = <&csi20vin3>; 1309 }; 1310 vin3csi40: endpoint@2 { 1311 reg = <2>; 1312 remote-endpoint = <&csi40vin3>; 1313 }; 1314 }; 1315 }; 1316 }; 1317 1318 vin4: video@e6ef4000 { 1319 compatible = "renesas,vin-r8a77965"; 1320 reg = <0 0xe6ef4000 0 0x1000>; 1321 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1322 clocks = <&cpg CPG_MOD 807>; 1323 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1324 resets = <&cpg 807>; 1325 renesas,id = <4>; 1326 status = "disabled"; 1327 1328 ports { 1329 #address-cells = <1>; 1330 #size-cells = <0>; 1331 1332 port@1 { 1333 #address-cells = <1>; 1334 #size-cells = <0>; 1335 1336 reg = <1>; 1337 1338 vin4csi20: endpoint@0 { 1339 reg = <0>; 1340 remote-endpoint = <&csi20vin4>; 1341 }; 1342 vin4csi40: endpoint@2 { 1343 reg = <2>; 1344 remote-endpoint = <&csi40vin4>; 1345 }; 1346 }; 1347 }; 1348 }; 1349 1350 vin5: video@e6ef5000 { 1351 compatible = "renesas,vin-r8a77965"; 1352 reg = <0 0xe6ef5000 0 0x1000>; 1353 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1354 clocks = <&cpg CPG_MOD 806>; 1355 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1356 resets = <&cpg 806>; 1357 renesas,id = <5>; 1358 status = "disabled"; 1359 1360 ports { 1361 #address-cells = <1>; 1362 #size-cells = <0>; 1363 1364 port@1 { 1365 #address-cells = <1>; 1366 #size-cells = <0>; 1367 1368 reg = <1>; 1369 1370 vin5csi20: endpoint@0 { 1371 reg = <0>; 1372 remote-endpoint = <&csi20vin5>; 1373 }; 1374 vin5csi40: endpoint@2 { 1375 reg = <2>; 1376 remote-endpoint = <&csi40vin5>; 1377 }; 1378 }; 1379 }; 1380 }; 1381 1382 vin6: video@e6ef6000 { 1383 compatible = "renesas,vin-r8a77965"; 1384 reg = <0 0xe6ef6000 0 0x1000>; 1385 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 1386 clocks = <&cpg CPG_MOD 805>; 1387 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1388 resets = <&cpg 805>; 1389 renesas,id = <6>; 1390 status = "disabled"; 1391 1392 ports { 1393 #address-cells = <1>; 1394 #size-cells = <0>; 1395 1396 port@1 { 1397 #address-cells = <1>; 1398 #size-cells = <0>; 1399 1400 reg = <1>; 1401 1402 vin6csi20: endpoint@0 { 1403 reg = <0>; 1404 remote-endpoint = <&csi20vin6>; 1405 }; 1406 vin6csi40: endpoint@2 { 1407 reg = <2>; 1408 remote-endpoint = <&csi40vin6>; 1409 }; 1410 }; 1411 }; 1412 }; 1413 1414 vin7: video@e6ef7000 { 1415 compatible = "renesas,vin-r8a77965"; 1416 reg = <0 0xe6ef7000 0 0x1000>; 1417 interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>; 1418 clocks = <&cpg CPG_MOD 804>; 1419 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1420 resets = <&cpg 804>; 1421 renesas,id = <7>; 1422 status = "disabled"; 1423 1424 ports { 1425 #address-cells = <1>; 1426 #size-cells = <0>; 1427 1428 port@1 { 1429 #address-cells = <1>; 1430 #size-cells = <0>; 1431 1432 reg = <1>; 1433 1434 vin7csi20: endpoint@0 { 1435 reg = <0>; 1436 remote-endpoint = <&csi20vin7>; 1437 }; 1438 vin7csi40: endpoint@2 { 1439 reg = <2>; 1440 remote-endpoint = <&csi40vin7>; 1441 }; 1442 }; 1443 }; 1444 }; 1445 1446 rcar_sound: sound@ec500000 { 1447 /* 1448 * #sound-dai-cells is required 1449 * 1450 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1451 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1452 */ 1453 /* 1454 * #clock-cells is required for audio_clkout0/1/2/3 1455 * 1456 * clkout : #clock-cells = <0>; <&rcar_sound>; 1457 * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 1458 */ 1459 compatible = "renesas,rcar_sound-r8a77965", "renesas,rcar_sound-gen3"; 1460 reg = <0 0xec500000 0 0x1000>, /* SCU */ 1461 <0 0xec5a0000 0 0x100>, /* ADG */ 1462 <0 0xec540000 0 0x1000>, /* SSIU */ 1463 <0 0xec541000 0 0x280>, /* SSI */ 1464 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/ 1465 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1466 1467 clocks = <&cpg CPG_MOD 1005>, 1468 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1469 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1470 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1471 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1472 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1473 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1474 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1475 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1476 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1477 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1478 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1479 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1480 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1481 <&audio_clk_a>, <&audio_clk_b>, 1482 <&audio_clk_c>, 1483 <&cpg CPG_CORE R8A77965_CLK_S0D4>; 1484 clock-names = "ssi-all", 1485 "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1486 "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1487 "ssi.1", "ssi.0", 1488 "src.9", "src.8", "src.7", "src.6", 1489 "src.5", "src.4", "src.3", "src.2", 1490 "src.1", "src.0", 1491 "mix.1", "mix.0", 1492 "ctu.1", "ctu.0", 1493 "dvc.0", "dvc.1", 1494 "clk_a", "clk_b", "clk_c", "clk_i"; 1495 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1496 resets = <&cpg 1005>, 1497 <&cpg 1006>, <&cpg 1007>, 1498 <&cpg 1008>, <&cpg 1009>, 1499 <&cpg 1010>, <&cpg 1011>, 1500 <&cpg 1012>, <&cpg 1013>, 1501 <&cpg 1014>, <&cpg 1015>; 1502 reset-names = "ssi-all", 1503 "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1504 "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1505 "ssi.1", "ssi.0"; 1506 status = "disabled"; 1507 1508 rcar_sound,dvc { 1509 dvc0: dvc-0 { 1510 dmas = <&audma1 0xbc>; 1511 dma-names = "tx"; 1512 }; 1513 dvc1: dvc-1 { 1514 dmas = <&audma1 0xbe>; 1515 dma-names = "tx"; 1516 }; 1517 }; 1518 1519 rcar_sound,mix { 1520 mix0: mix-0 { }; 1521 mix1: mix-1 { }; 1522 }; 1523 1524 rcar_sound,ctu { 1525 ctu00: ctu-0 { }; 1526 ctu01: ctu-1 { }; 1527 ctu02: ctu-2 { }; 1528 ctu03: ctu-3 { }; 1529 ctu10: ctu-4 { }; 1530 ctu11: ctu-5 { }; 1531 ctu12: ctu-6 { }; 1532 ctu13: ctu-7 { }; 1533 }; 1534 1535 rcar_sound,src { 1536 src0: src-0 { 1537 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1538 dmas = <&audma0 0x85>, <&audma1 0x9a>; 1539 dma-names = "rx", "tx"; 1540 }; 1541 src1: src-1 { 1542 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1543 dmas = <&audma0 0x87>, <&audma1 0x9c>; 1544 dma-names = "rx", "tx"; 1545 }; 1546 src2: src-2 { 1547 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1548 dmas = <&audma0 0x89>, <&audma1 0x9e>; 1549 dma-names = "rx", "tx"; 1550 }; 1551 src3: src-3 { 1552 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1553 dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1554 dma-names = "rx", "tx"; 1555 }; 1556 src4: src-4 { 1557 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1558 dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1559 dma-names = "rx", "tx"; 1560 }; 1561 src5: src-5 { 1562 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1563 dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1564 dma-names = "rx", "tx"; 1565 }; 1566 src6: src-6 { 1567 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1568 dmas = <&audma0 0x91>, <&audma1 0xb4>; 1569 dma-names = "rx", "tx"; 1570 }; 1571 src7: src-7 { 1572 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1573 dmas = <&audma0 0x93>, <&audma1 0xb6>; 1574 dma-names = "rx", "tx"; 1575 }; 1576 src8: src-8 { 1577 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1578 dmas = <&audma0 0x95>, <&audma1 0xb8>; 1579 dma-names = "rx", "tx"; 1580 }; 1581 src9: src-9 { 1582 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1583 dmas = <&audma0 0x97>, <&audma1 0xba>; 1584 dma-names = "rx", "tx"; 1585 }; 1586 }; 1587 1588 rcar_sound,ssi { 1589 ssi0: ssi-0 { 1590 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1591 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>; 1592 dma-names = "rx", "tx", "rxu", "txu"; 1593 }; 1594 ssi1: ssi-1 { 1595 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1596 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>; 1597 dma-names = "rx", "tx", "rxu", "txu"; 1598 }; 1599 ssi2: ssi-2 { 1600 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1601 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>; 1602 dma-names = "rx", "tx", "rxu", "txu"; 1603 }; 1604 ssi3: ssi-3 { 1605 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1606 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>; 1607 dma-names = "rx", "tx", "rxu", "txu"; 1608 }; 1609 ssi4: ssi-4 { 1610 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1611 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>; 1612 dma-names = "rx", "tx", "rxu", "txu"; 1613 }; 1614 ssi5: ssi-5 { 1615 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1616 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>; 1617 dma-names = "rx", "tx", "rxu", "txu"; 1618 }; 1619 ssi6: ssi-6 { 1620 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1621 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>; 1622 dma-names = "rx", "tx", "rxu", "txu"; 1623 }; 1624 ssi7: ssi-7 { 1625 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1626 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>; 1627 dma-names = "rx", "tx", "rxu", "txu"; 1628 }; 1629 ssi8: ssi-8 { 1630 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1631 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>; 1632 dma-names = "rx", "tx", "rxu", "txu"; 1633 }; 1634 ssi9: ssi-9 { 1635 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1636 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>; 1637 dma-names = "rx", "tx", "rxu", "txu"; 1638 }; 1639 }; 1640 }; 1641 1642 audma0: dma-controller@ec700000 { 1643 compatible = "renesas,dmac-r8a77965", 1644 "renesas,rcar-dmac"; 1645 reg = <0 0xec700000 0 0x10000>; 1646 interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH 1647 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH 1648 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH 1649 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH 1650 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH 1651 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH 1652 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH 1653 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH 1654 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH 1655 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH 1656 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH 1657 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH 1658 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH 1659 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH 1660 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH 1661 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH 1662 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 1663 interrupt-names = "error", 1664 "ch0", "ch1", "ch2", "ch3", 1665 "ch4", "ch5", "ch6", "ch7", 1666 "ch8", "ch9", "ch10", "ch11", 1667 "ch12", "ch13", "ch14", "ch15"; 1668 clocks = <&cpg CPG_MOD 502>; 1669 clock-names = "fck"; 1670 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1671 resets = <&cpg 502>; 1672 #dma-cells = <1>; 1673 dma-channels = <16>; 1674 }; 1675 1676 audma1: dma-controller@ec720000 { 1677 compatible = "renesas,dmac-r8a77965", 1678 "renesas,rcar-dmac"; 1679 reg = <0 0xec720000 0 0x10000>; 1680 interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH 1681 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH 1682 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH 1683 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH 1684 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH 1685 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH 1686 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 1687 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 1688 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 1689 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 1690 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH 1691 GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH 1692 GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 1693 GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 1694 GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH 1695 GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH 1696 GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>; 1697 interrupt-names = "error", 1698 "ch0", "ch1", "ch2", "ch3", 1699 "ch4", "ch5", "ch6", "ch7", 1700 "ch8", "ch9", "ch10", "ch11", 1701 "ch12", "ch13", "ch14", "ch15"; 1702 clocks = <&cpg CPG_MOD 501>; 1703 clock-names = "fck"; 1704 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1705 resets = <&cpg 501>; 1706 #dma-cells = <1>; 1707 dma-channels = <16>; 1708 }; 1709 1710 xhci0: usb@ee000000 { 1711 compatible = "renesas,xhci-r8a77965", 1712 "renesas,rcar-gen3-xhci"; 1713 reg = <0 0xee000000 0 0xc00>; 1714 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1715 clocks = <&cpg CPG_MOD 328>; 1716 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1717 resets = <&cpg 328>; 1718 status = "disabled"; 1719 }; 1720 1721 usb3_peri0: usb@ee020000 { 1722 compatible = "renesas,r8a77965-usb3-peri", 1723 "renesas,rcar-gen3-usb3-peri"; 1724 reg = <0 0xee020000 0 0x400>; 1725 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 1726 clocks = <&cpg CPG_MOD 328>; 1727 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1728 resets = <&cpg 328>; 1729 status = "disabled"; 1730 }; 1731 1732 ohci0: usb@ee080000 { 1733 compatible = "generic-ohci"; 1734 reg = <0 0xee080000 0 0x100>; 1735 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1736 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1737 phys = <&usb2_phy0>; 1738 phy-names = "usb"; 1739 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1740 resets = <&cpg 703>, <&cpg 704>; 1741 status = "disabled"; 1742 }; 1743 1744 ohci1: usb@ee0a0000 { 1745 compatible = "generic-ohci"; 1746 reg = <0 0xee0a0000 0 0x100>; 1747 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1748 clocks = <&cpg CPG_MOD 702>; 1749 phys = <&usb2_phy1>; 1750 phy-names = "usb"; 1751 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1752 resets = <&cpg 702>; 1753 status = "disabled"; 1754 }; 1755 1756 ehci0: usb@ee080100 { 1757 compatible = "generic-ehci"; 1758 reg = <0 0xee080100 0 0x100>; 1759 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1760 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1761 phys = <&usb2_phy0>; 1762 phy-names = "usb"; 1763 companion = <&ohci0>; 1764 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1765 resets = <&cpg 703>, <&cpg 704>; 1766 status = "disabled"; 1767 }; 1768 1769 ehci1: usb@ee0a0100 { 1770 compatible = "generic-ehci"; 1771 reg = <0 0xee0a0100 0 0x100>; 1772 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1773 clocks = <&cpg CPG_MOD 702>; 1774 phys = <&usb2_phy1>; 1775 phy-names = "usb"; 1776 companion = <&ohci1>; 1777 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1778 resets = <&cpg 702>; 1779 status = "disabled"; 1780 }; 1781 1782 usb2_phy0: usb-phy@ee080200 { 1783 compatible = "renesas,usb2-phy-r8a77965", 1784 "renesas,rcar-gen3-usb2-phy"; 1785 reg = <0 0xee080200 0 0x700>; 1786 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1787 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1788 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1789 resets = <&cpg 703>, <&cpg 704>; 1790 #phy-cells = <0>; 1791 status = "disabled"; 1792 }; 1793 1794 usb2_phy1: usb-phy@ee0a0200 { 1795 compatible = "renesas,usb2-phy-r8a77965", 1796 "renesas,rcar-gen3-usb2-phy"; 1797 reg = <0 0xee0a0200 0 0x700>; 1798 clocks = <&cpg CPG_MOD 702>; 1799 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1800 resets = <&cpg 702>; 1801 #phy-cells = <0>; 1802 status = "disabled"; 1803 }; 1804 1805 sdhi0: sd@ee100000 { 1806 compatible = "renesas,sdhi-r8a77965", 1807 "renesas,rcar-gen3-sdhi"; 1808 reg = <0 0xee100000 0 0x2000>; 1809 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1810 clocks = <&cpg CPG_MOD 314>; 1811 max-frequency = <200000000>; 1812 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1813 resets = <&cpg 314>; 1814 status = "disabled"; 1815 }; 1816 1817 sdhi1: sd@ee120000 { 1818 compatible = "renesas,sdhi-r8a77965", 1819 "renesas,rcar-gen3-sdhi"; 1820 reg = <0 0xee120000 0 0x2000>; 1821 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1822 clocks = <&cpg CPG_MOD 313>; 1823 max-frequency = <200000000>; 1824 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1825 resets = <&cpg 313>; 1826 status = "disabled"; 1827 }; 1828 1829 sdhi2: sd@ee140000 { 1830 compatible = "renesas,sdhi-r8a77965", 1831 "renesas,rcar-gen3-sdhi"; 1832 reg = <0 0xee140000 0 0x2000>; 1833 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1834 clocks = <&cpg CPG_MOD 312>; 1835 max-frequency = <200000000>; 1836 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1837 resets = <&cpg 312>; 1838 status = "disabled"; 1839 }; 1840 1841 sdhi3: sd@ee160000 { 1842 compatible = "renesas,sdhi-r8a77965", 1843 "renesas,rcar-gen3-sdhi"; 1844 reg = <0 0xee160000 0 0x2000>; 1845 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1846 clocks = <&cpg CPG_MOD 311>; 1847 max-frequency = <200000000>; 1848 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1849 resets = <&cpg 311>; 1850 status = "disabled"; 1851 }; 1852 1853 sata: sata@ee300000 { 1854 compatible = "renesas,sata-r8a77965", 1855 "renesas,rcar-gen3-sata"; 1856 reg = <0 0xee300000 0 0x200000>; 1857 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1858 clocks = <&cpg CPG_MOD 815>; 1859 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1860 resets = <&cpg 815>; 1861 status = "disabled"; 1862 }; 1863 1864 gic: interrupt-controller@f1010000 { 1865 compatible = "arm,gic-400"; 1866 #interrupt-cells = <3>; 1867 #address-cells = <0>; 1868 interrupt-controller; 1869 reg = <0x0 0xf1010000 0 0x1000>, 1870 <0x0 0xf1020000 0 0x20000>, 1871 <0x0 0xf1040000 0 0x20000>, 1872 <0x0 0xf1060000 0 0x20000>; 1873 interrupts = <GIC_PPI 9 1874 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1875 clocks = <&cpg CPG_MOD 408>; 1876 clock-names = "clk"; 1877 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1878 resets = <&cpg 408>; 1879 }; 1880 1881 pciec0: pcie@fe000000 { 1882 compatible = "renesas,pcie-r8a77965", 1883 "renesas,pcie-rcar-gen3"; 1884 reg = <0 0xfe000000 0 0x80000>; 1885 #address-cells = <3>; 1886 #size-cells = <2>; 1887 bus-range = <0x00 0xff>; 1888 device_type = "pci"; 1889 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000 1890 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000 1891 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000 1892 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1893 /* Map all possible DDR as inbound ranges */ 1894 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 1895 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1896 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1897 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1898 #interrupt-cells = <1>; 1899 interrupt-map-mask = <0 0 0 0>; 1900 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1901 clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1902 clock-names = "pcie", "pcie_bus"; 1903 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1904 resets = <&cpg 319>; 1905 status = "disabled"; 1906 }; 1907 1908 pciec1: pcie@ee800000 { 1909 compatible = "renesas,pcie-r8a77965", 1910 "renesas,pcie-rcar-gen3"; 1911 reg = <0 0xee800000 0 0x80000>; 1912 #address-cells = <3>; 1913 #size-cells = <2>; 1914 bus-range = <0x00 0xff>; 1915 device_type = "pci"; 1916 ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000 1917 0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000 1918 0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000 1919 0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>; 1920 /* Map all possible DDR as inbound ranges */ 1921 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 1922 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 1923 <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 1924 <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 1925 #interrupt-cells = <1>; 1926 interrupt-map-mask = <0 0 0 0>; 1927 interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 1928 clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>; 1929 clock-names = "pcie", "pcie_bus"; 1930 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1931 resets = <&cpg 318>; 1932 status = "disabled"; 1933 }; 1934 1935 fdp1@fe940000 { 1936 compatible = "renesas,fdp1"; 1937 reg = <0 0xfe940000 0 0x2400>; 1938 interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 1939 clocks = <&cpg CPG_MOD 119>; 1940 power-domains = <&sysc R8A77965_PD_A3VP>; 1941 resets = <&cpg 119>; 1942 renesas,fcp = <&fcpf0>; 1943 }; 1944 1945 fcpf0: fcp@fe950000 { 1946 compatible = "renesas,fcpf"; 1947 reg = <0 0xfe950000 0 0x200>; 1948 clocks = <&cpg CPG_MOD 615>; 1949 power-domains = <&sysc R8A77965_PD_A3VP>; 1950 resets = <&cpg 615>; 1951 }; 1952 1953 vspb: vsp@fe960000 { 1954 compatible = "renesas,vsp2"; 1955 reg = <0 0xfe960000 0 0x8000>; 1956 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 1957 clocks = <&cpg CPG_MOD 626>; 1958 power-domains = <&sysc R8A77965_PD_A3VP>; 1959 resets = <&cpg 626>; 1960 1961 renesas,fcp = <&fcpvb0>; 1962 }; 1963 1964 fcpvb0: fcp@fe96f000 { 1965 compatible = "renesas,fcpv"; 1966 reg = <0 0xfe96f000 0 0x200>; 1967 clocks = <&cpg CPG_MOD 607>; 1968 power-domains = <&sysc R8A77965_PD_A3VP>; 1969 resets = <&cpg 607>; 1970 }; 1971 1972 vspi0: vsp@fe9a0000 { 1973 compatible = "renesas,vsp2"; 1974 reg = <0 0xfe9a0000 0 0x8000>; 1975 interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 1976 clocks = <&cpg CPG_MOD 631>; 1977 power-domains = <&sysc R8A77965_PD_A3VP>; 1978 resets = <&cpg 631>; 1979 1980 renesas,fcp = <&fcpvi0>; 1981 }; 1982 1983 fcpvi0: fcp@fe9af000 { 1984 compatible = "renesas,fcpv"; 1985 reg = <0 0xfe9af000 0 0x200>; 1986 clocks = <&cpg CPG_MOD 611>; 1987 power-domains = <&sysc R8A77965_PD_A3VP>; 1988 resets = <&cpg 611>; 1989 }; 1990 1991 vspd0: vsp@fea20000 { 1992 compatible = "renesas,vsp2"; 1993 reg = <0 0xfea20000 0 0x5000>; 1994 interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 1995 clocks = <&cpg CPG_MOD 623>; 1996 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 1997 resets = <&cpg 623>; 1998 1999 renesas,fcp = <&fcpvd0>; 2000 }; 2001 2002 fcpvd0: fcp@fea27000 { 2003 compatible = "renesas,fcpv"; 2004 reg = <0 0xfea27000 0 0x200>; 2005 clocks = <&cpg CPG_MOD 603>; 2006 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2007 resets = <&cpg 603>; 2008 }; 2009 2010 vspd1: vsp@fea28000 { 2011 compatible = "renesas,vsp2"; 2012 reg = <0 0xfea28000 0 0x5000>; 2013 interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 2014 clocks = <&cpg CPG_MOD 622>; 2015 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2016 resets = <&cpg 622>; 2017 2018 renesas,fcp = <&fcpvd1>; 2019 }; 2020 2021 fcpvd1: fcp@fea2f000 { 2022 compatible = "renesas,fcpv"; 2023 reg = <0 0xfea2f000 0 0x200>; 2024 clocks = <&cpg CPG_MOD 602>; 2025 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2026 resets = <&cpg 602>; 2027 }; 2028 2029 csi20: csi2@fea80000 { 2030 compatible = "renesas,r8a77965-csi2"; 2031 reg = <0 0xfea80000 0 0x10000>; 2032 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 2033 clocks = <&cpg CPG_MOD 714>; 2034 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2035 resets = <&cpg 714>; 2036 status = "disabled"; 2037 2038 ports { 2039 #address-cells = <1>; 2040 #size-cells = <0>; 2041 2042 port@1 { 2043 #address-cells = <1>; 2044 #size-cells = <0>; 2045 2046 reg = <1>; 2047 2048 csi20vin0: endpoint@0 { 2049 reg = <0>; 2050 remote-endpoint = <&vin0csi20>; 2051 }; 2052 csi20vin1: endpoint@1 { 2053 reg = <1>; 2054 remote-endpoint = <&vin1csi20>; 2055 }; 2056 csi20vin2: endpoint@2 { 2057 reg = <2>; 2058 remote-endpoint = <&vin2csi20>; 2059 }; 2060 csi20vin3: endpoint@3 { 2061 reg = <3>; 2062 remote-endpoint = <&vin3csi20>; 2063 }; 2064 csi20vin4: endpoint@4 { 2065 reg = <4>; 2066 remote-endpoint = <&vin4csi20>; 2067 }; 2068 csi20vin5: endpoint@5 { 2069 reg = <5>; 2070 remote-endpoint = <&vin5csi20>; 2071 }; 2072 csi20vin6: endpoint@6 { 2073 reg = <6>; 2074 remote-endpoint = <&vin6csi20>; 2075 }; 2076 csi20vin7: endpoint@7 { 2077 reg = <7>; 2078 remote-endpoint = <&vin7csi20>; 2079 }; 2080 }; 2081 }; 2082 }; 2083 2084 csi40: csi2@feaa0000 { 2085 compatible = "renesas,r8a77965-csi2"; 2086 reg = <0 0xfeaa0000 0 0x10000>; 2087 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 2088 clocks = <&cpg CPG_MOD 716>; 2089 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2090 resets = <&cpg 716>; 2091 status = "disabled"; 2092 2093 ports { 2094 #address-cells = <1>; 2095 #size-cells = <0>; 2096 2097 port@1 { 2098 #address-cells = <1>; 2099 #size-cells = <0>; 2100 2101 reg = <1>; 2102 2103 csi40vin0: endpoint@0 { 2104 reg = <0>; 2105 remote-endpoint = <&vin0csi40>; 2106 }; 2107 csi40vin1: endpoint@1 { 2108 reg = <1>; 2109 remote-endpoint = <&vin1csi40>; 2110 }; 2111 csi40vin2: endpoint@2 { 2112 reg = <2>; 2113 remote-endpoint = <&vin2csi40>; 2114 }; 2115 csi40vin3: endpoint@3 { 2116 reg = <3>; 2117 remote-endpoint = <&vin3csi40>; 2118 }; 2119 csi40vin4: endpoint@4 { 2120 reg = <4>; 2121 remote-endpoint = <&vin4csi40>; 2122 }; 2123 csi40vin5: endpoint@5 { 2124 reg = <5>; 2125 remote-endpoint = <&vin5csi40>; 2126 }; 2127 csi40vin6: endpoint@6 { 2128 reg = <6>; 2129 remote-endpoint = <&vin6csi40>; 2130 }; 2131 csi40vin7: endpoint@7 { 2132 reg = <7>; 2133 remote-endpoint = <&vin7csi40>; 2134 }; 2135 }; 2136 }; 2137 }; 2138 2139 hdmi0: hdmi@fead0000 { 2140 compatible = "renesas,r8a77965-hdmi", 2141 "renesas,rcar-gen3-hdmi"; 2142 reg = <0 0xfead0000 0 0x10000>; 2143 interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>; 2144 clocks = <&cpg CPG_MOD 729>, 2145 <&cpg CPG_CORE R8A77965_CLK_HDMI>; 2146 clock-names = "iahb", "isfr"; 2147 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2148 resets = <&cpg 729>; 2149 status = "disabled"; 2150 2151 ports { 2152 #address-cells = <1>; 2153 #size-cells = <0>; 2154 port@0 { 2155 reg = <0>; 2156 dw_hdmi0_in: endpoint { 2157 remote-endpoint = <&du_out_hdmi0>; 2158 }; 2159 }; 2160 port@1 { 2161 reg = <1>; 2162 }; 2163 }; 2164 }; 2165 2166 du: display@feb00000 { 2167 compatible = "renesas,du-r8a77965"; 2168 reg = <0 0xfeb00000 0 0x80000>; 2169 reg-names = "du"; 2170 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 2171 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2172 <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>; 2173 clocks = <&cpg CPG_MOD 724>, 2174 <&cpg CPG_MOD 723>, 2175 <&cpg CPG_MOD 721>; 2176 clock-names = "du.0", "du.1", "du.3"; 2177 status = "disabled"; 2178 2179 vsps = <&vspd0 0 &vspd1 0 &vspd0 1>; 2180 2181 ports { 2182 #address-cells = <1>; 2183 #size-cells = <0>; 2184 2185 port@0 { 2186 reg = <0>; 2187 du_out_rgb: endpoint { 2188 }; 2189 }; 2190 port@1 { 2191 reg = <1>; 2192 du_out_hdmi0: endpoint { 2193 remote-endpoint = <&dw_hdmi0_in>; 2194 }; 2195 }; 2196 port@2 { 2197 reg = <2>; 2198 du_out_lvds0: endpoint { 2199 remote-endpoint = <&lvds0_in>; 2200 }; 2201 }; 2202 }; 2203 }; 2204 2205 lvds0: lvds@feb90000 { 2206 compatible = "renesas,r8a77965-lvds"; 2207 reg = <0 0xfeb90000 0 0x14>; 2208 clocks = <&cpg CPG_MOD 727>; 2209 power-domains = <&sysc R8A77965_PD_ALWAYS_ON>; 2210 resets = <&cpg 727>; 2211 status = "disabled"; 2212 2213 ports { 2214 #address-cells = <1>; 2215 #size-cells = <0>; 2216 2217 port@0 { 2218 reg = <0>; 2219 lvds0_in: endpoint { 2220 remote-endpoint = <&du_out_lvds0>; 2221 }; 2222 }; 2223 port@1 { 2224 reg = <1>; 2225 lvds0_out: endpoint { 2226 }; 2227 }; 2228 }; 2229 }; 2230 2231 prr: chipid@fff00044 { 2232 compatible = "renesas,prr"; 2233 reg = <0 0xfff00044 0 4>; 2234 }; 2235 }; 2236 2237 thermal-zones { 2238 sensor_thermal1: sensor-thermal1 { 2239 polling-delay-passive = <250>; 2240 polling-delay = <1000>; 2241 thermal-sensors = <&tsc 0>; 2242 2243 trips { 2244 sensor1_crit: sensor1-crit { 2245 temperature = <120000>; 2246 hysteresis = <1000>; 2247 type = "critical"; 2248 }; 2249 }; 2250 }; 2251 2252 sensor_thermal2: sensor-thermal2 { 2253 polling-delay-passive = <250>; 2254 polling-delay = <1000>; 2255 thermal-sensors = <&tsc 1>; 2256 2257 trips { 2258 sensor2_crit: sensor2-crit { 2259 temperature = <120000>; 2260 hysteresis = <1000>; 2261 type = "critical"; 2262 }; 2263 }; 2264 }; 2265 2266 sensor_thermal3: sensor-thermal3 { 2267 polling-delay-passive = <250>; 2268 polling-delay = <1000>; 2269 thermal-sensors = <&tsc 2>; 2270 2271 trips { 2272 sensor3_crit: sensor3-crit { 2273 temperature = <120000>; 2274 hysteresis = <1000>; 2275 type = "critical"; 2276 }; 2277 }; 2278 }; 2279 }; 2280 2281 timer { 2282 compatible = "arm,armv8-timer"; 2283 interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 2284 <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 2285 <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 2286 <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 2287 }; 2288 2289 /* External USB clocks - can be overridden by the board */ 2290 usb3s0_clk: usb3s0 { 2291 compatible = "fixed-clock"; 2292 #clock-cells = <0>; 2293 clock-frequency = <0>; 2294 }; 2295 2296 usb_extal_clk: usb_extal { 2297 compatible = "fixed-clock"; 2298 #clock-cells = <0>; 2299 clock-frequency = <0>; 2300 }; 2301}; 2302