137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 17*fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h> 1837f25828STinghan Shen 1937f25828STinghan Shen/ { 2037f25828STinghan Shen compatible = "mediatek,mt8195"; 2137f25828STinghan Shen interrupt-parent = <&gic>; 2237f25828STinghan Shen #address-cells = <2>; 2337f25828STinghan Shen #size-cells = <2>; 2437f25828STinghan Shen 25329239a1SJason-JH.Lin aliases { 26329239a1SJason-JH.Lin gce0 = &gce0; 27329239a1SJason-JH.Lin gce1 = &gce1; 2892d2c23dSNancy.Lin ethdr0 = ðdr0; 2992d2c23dSNancy.Lin mutex0 = &mutex; 3092d2c23dSNancy.Lin mutex1 = &mutex1; 3192d2c23dSNancy.Lin merge1 = &merge1; 3292d2c23dSNancy.Lin merge2 = &merge2; 3392d2c23dSNancy.Lin merge3 = &merge3; 3492d2c23dSNancy.Lin merge4 = &merge4; 3592d2c23dSNancy.Lin merge5 = &merge5; 3692d2c23dSNancy.Lin vdo1-rdma0 = &vdo1_rdma0; 3792d2c23dSNancy.Lin vdo1-rdma1 = &vdo1_rdma1; 3892d2c23dSNancy.Lin vdo1-rdma2 = &vdo1_rdma2; 3992d2c23dSNancy.Lin vdo1-rdma3 = &vdo1_rdma3; 4092d2c23dSNancy.Lin vdo1-rdma4 = &vdo1_rdma4; 4192d2c23dSNancy.Lin vdo1-rdma5 = &vdo1_rdma5; 4292d2c23dSNancy.Lin vdo1-rdma6 = &vdo1_rdma6; 4392d2c23dSNancy.Lin vdo1-rdma7 = &vdo1_rdma7; 44329239a1SJason-JH.Lin }; 45329239a1SJason-JH.Lin 4637f25828STinghan Shen cpus { 4737f25828STinghan Shen #address-cells = <1>; 4837f25828STinghan Shen #size-cells = <0>; 4937f25828STinghan Shen 5037f25828STinghan Shen cpu0: cpu@0 { 5137f25828STinghan Shen device_type = "cpu"; 5237f25828STinghan Shen compatible = "arm,cortex-a55"; 5337f25828STinghan Shen reg = <0x000>; 5437f25828STinghan Shen enable-method = "psci"; 55e39e72cfSYT Lee performance-domains = <&performance 0>; 5637f25828STinghan Shen clock-frequency = <1701000000>; 57513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 5866fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 59b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 60b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 61b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 62b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 63b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 64b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6537f25828STinghan Shen next-level-cache = <&l2_0>; 6637f25828STinghan Shen #cooling-cells = <2>; 6737f25828STinghan Shen }; 6837f25828STinghan Shen 6937f25828STinghan Shen cpu1: cpu@100 { 7037f25828STinghan Shen device_type = "cpu"; 7137f25828STinghan Shen compatible = "arm,cortex-a55"; 7237f25828STinghan Shen reg = <0x100>; 7337f25828STinghan Shen enable-method = "psci"; 74e39e72cfSYT Lee performance-domains = <&performance 0>; 7537f25828STinghan Shen clock-frequency = <1701000000>; 76513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 7766fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 78b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 79b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 80b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 81b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 82b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 83b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8437f25828STinghan Shen next-level-cache = <&l2_0>; 8537f25828STinghan Shen #cooling-cells = <2>; 8637f25828STinghan Shen }; 8737f25828STinghan Shen 8837f25828STinghan Shen cpu2: cpu@200 { 8937f25828STinghan Shen device_type = "cpu"; 9037f25828STinghan Shen compatible = "arm,cortex-a55"; 9137f25828STinghan Shen reg = <0x200>; 9237f25828STinghan Shen enable-method = "psci"; 93e39e72cfSYT Lee performance-domains = <&performance 0>; 9437f25828STinghan Shen clock-frequency = <1701000000>; 95513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9666fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 97b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 98b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 99b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 100b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 101b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 102b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10337f25828STinghan Shen next-level-cache = <&l2_0>; 10437f25828STinghan Shen #cooling-cells = <2>; 10537f25828STinghan Shen }; 10637f25828STinghan Shen 10737f25828STinghan Shen cpu3: cpu@300 { 10837f25828STinghan Shen device_type = "cpu"; 10937f25828STinghan Shen compatible = "arm,cortex-a55"; 11037f25828STinghan Shen reg = <0x300>; 11137f25828STinghan Shen enable-method = "psci"; 112e39e72cfSYT Lee performance-domains = <&performance 0>; 11337f25828STinghan Shen clock-frequency = <1701000000>; 114513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 11566fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 116b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 117b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 118b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 119b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 120b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 121b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 12237f25828STinghan Shen next-level-cache = <&l2_0>; 12337f25828STinghan Shen #cooling-cells = <2>; 12437f25828STinghan Shen }; 12537f25828STinghan Shen 12637f25828STinghan Shen cpu4: cpu@400 { 12737f25828STinghan Shen device_type = "cpu"; 12837f25828STinghan Shen compatible = "arm,cortex-a78"; 12937f25828STinghan Shen reg = <0x400>; 13037f25828STinghan Shen enable-method = "psci"; 131e39e72cfSYT Lee performance-domains = <&performance 1>; 13237f25828STinghan Shen clock-frequency = <2171000000>; 13337f25828STinghan Shen capacity-dmips-mhz = <1024>; 13466fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 135b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 136b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 137b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 138b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 139b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 140b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14137f25828STinghan Shen next-level-cache = <&l2_1>; 14237f25828STinghan Shen #cooling-cells = <2>; 14337f25828STinghan Shen }; 14437f25828STinghan Shen 14537f25828STinghan Shen cpu5: cpu@500 { 14637f25828STinghan Shen device_type = "cpu"; 14737f25828STinghan Shen compatible = "arm,cortex-a78"; 14837f25828STinghan Shen reg = <0x500>; 14937f25828STinghan Shen enable-method = "psci"; 150e39e72cfSYT Lee performance-domains = <&performance 1>; 15137f25828STinghan Shen clock-frequency = <2171000000>; 15237f25828STinghan Shen capacity-dmips-mhz = <1024>; 15366fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 154b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 155b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 156b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 157b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 158b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 159b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16037f25828STinghan Shen next-level-cache = <&l2_1>; 16137f25828STinghan Shen #cooling-cells = <2>; 16237f25828STinghan Shen }; 16337f25828STinghan Shen 16437f25828STinghan Shen cpu6: cpu@600 { 16537f25828STinghan Shen device_type = "cpu"; 16637f25828STinghan Shen compatible = "arm,cortex-a78"; 16737f25828STinghan Shen reg = <0x600>; 16837f25828STinghan Shen enable-method = "psci"; 169e39e72cfSYT Lee performance-domains = <&performance 1>; 17037f25828STinghan Shen clock-frequency = <2171000000>; 17137f25828STinghan Shen capacity-dmips-mhz = <1024>; 17266fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 173b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 174b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 175b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 176b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 177b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 178b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 17937f25828STinghan Shen next-level-cache = <&l2_1>; 18037f25828STinghan Shen #cooling-cells = <2>; 18137f25828STinghan Shen }; 18237f25828STinghan Shen 18337f25828STinghan Shen cpu7: cpu@700 { 18437f25828STinghan Shen device_type = "cpu"; 18537f25828STinghan Shen compatible = "arm,cortex-a78"; 18637f25828STinghan Shen reg = <0x700>; 18737f25828STinghan Shen enable-method = "psci"; 188e39e72cfSYT Lee performance-domains = <&performance 1>; 18937f25828STinghan Shen clock-frequency = <2171000000>; 19037f25828STinghan Shen capacity-dmips-mhz = <1024>; 19166fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 192b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 193b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 194b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 195b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 196b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 197b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 19837f25828STinghan Shen next-level-cache = <&l2_1>; 19937f25828STinghan Shen #cooling-cells = <2>; 20037f25828STinghan Shen }; 20137f25828STinghan Shen 20237f25828STinghan Shen cpu-map { 20337f25828STinghan Shen cluster0 { 20437f25828STinghan Shen core0 { 20537f25828STinghan Shen cpu = <&cpu0>; 20637f25828STinghan Shen }; 20737f25828STinghan Shen 20837f25828STinghan Shen core1 { 20937f25828STinghan Shen cpu = <&cpu1>; 21037f25828STinghan Shen }; 21137f25828STinghan Shen 21237f25828STinghan Shen core2 { 21337f25828STinghan Shen cpu = <&cpu2>; 21437f25828STinghan Shen }; 21537f25828STinghan Shen 21637f25828STinghan Shen core3 { 21737f25828STinghan Shen cpu = <&cpu3>; 21837f25828STinghan Shen }; 21937f25828STinghan Shen 220cc4f0b13SAngeloGioacchino Del Regno core4 { 22137f25828STinghan Shen cpu = <&cpu4>; 22237f25828STinghan Shen }; 22337f25828STinghan Shen 224cc4f0b13SAngeloGioacchino Del Regno core5 { 22537f25828STinghan Shen cpu = <&cpu5>; 22637f25828STinghan Shen }; 22737f25828STinghan Shen 228cc4f0b13SAngeloGioacchino Del Regno core6 { 22937f25828STinghan Shen cpu = <&cpu6>; 23037f25828STinghan Shen }; 23137f25828STinghan Shen 232cc4f0b13SAngeloGioacchino Del Regno core7 { 23337f25828STinghan Shen cpu = <&cpu7>; 23437f25828STinghan Shen }; 23537f25828STinghan Shen }; 23637f25828STinghan Shen }; 23737f25828STinghan Shen 23837f25828STinghan Shen idle-states { 23937f25828STinghan Shen entry-method = "psci"; 24037f25828STinghan Shen 24166fe2431SAngeloGioacchino Del Regno cpu_ret_l: cpu-retention-l { 24237f25828STinghan Shen compatible = "arm,idle-state"; 24337f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 24437f25828STinghan Shen local-timer-stop; 24537f25828STinghan Shen entry-latency-us = <50>; 24637f25828STinghan Shen exit-latency-us = <95>; 24737f25828STinghan Shen min-residency-us = <580>; 24837f25828STinghan Shen }; 24937f25828STinghan Shen 25066fe2431SAngeloGioacchino Del Regno cpu_ret_b: cpu-retention-b { 25137f25828STinghan Shen compatible = "arm,idle-state"; 25237f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 25337f25828STinghan Shen local-timer-stop; 25437f25828STinghan Shen entry-latency-us = <45>; 25537f25828STinghan Shen exit-latency-us = <140>; 25637f25828STinghan Shen min-residency-us = <740>; 25737f25828STinghan Shen }; 25837f25828STinghan Shen 25966fe2431SAngeloGioacchino Del Regno cpu_off_l: cpu-off-l { 26037f25828STinghan Shen compatible = "arm,idle-state"; 26137f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 26237f25828STinghan Shen local-timer-stop; 26337f25828STinghan Shen entry-latency-us = <55>; 26437f25828STinghan Shen exit-latency-us = <155>; 26537f25828STinghan Shen min-residency-us = <840>; 26637f25828STinghan Shen }; 26737f25828STinghan Shen 26866fe2431SAngeloGioacchino Del Regno cpu_off_b: cpu-off-b { 26937f25828STinghan Shen compatible = "arm,idle-state"; 27037f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 27137f25828STinghan Shen local-timer-stop; 27237f25828STinghan Shen entry-latency-us = <50>; 27337f25828STinghan Shen exit-latency-us = <200>; 27437f25828STinghan Shen min-residency-us = <1000>; 27537f25828STinghan Shen }; 27637f25828STinghan Shen }; 27737f25828STinghan Shen 27837f25828STinghan Shen l2_0: l2-cache0 { 27937f25828STinghan Shen compatible = "cache"; 280ce459b1dSPierre Gondois cache-level = <2>; 281b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 282b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 283b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 28437f25828STinghan Shen next-level-cache = <&l3_0>; 28537f25828STinghan Shen }; 28637f25828STinghan Shen 28737f25828STinghan Shen l2_1: l2-cache1 { 28837f25828STinghan Shen compatible = "cache"; 289ce459b1dSPierre Gondois cache-level = <2>; 290b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 291b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 292b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 29337f25828STinghan Shen next-level-cache = <&l3_0>; 29437f25828STinghan Shen }; 29537f25828STinghan Shen 29637f25828STinghan Shen l3_0: l3-cache { 29737f25828STinghan Shen compatible = "cache"; 298ce459b1dSPierre Gondois cache-level = <3>; 299b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 300b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 301b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 302b68188a7SAngeloGioacchino Del Regno cache-unified; 30337f25828STinghan Shen }; 30437f25828STinghan Shen }; 30537f25828STinghan Shen 30637f25828STinghan Shen dsu-pmu { 30737f25828STinghan Shen compatible = "arm,dsu-pmu"; 30837f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 30937f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 31037f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 31137f25828STinghan Shen }; 31237f25828STinghan Shen 3138903821cSTinghan Shen dmic_codec: dmic-codec { 3148903821cSTinghan Shen compatible = "dmic-codec"; 3158903821cSTinghan Shen num-channels = <2>; 3168903821cSTinghan Shen wakeup-delay-ms = <50>; 3178903821cSTinghan Shen }; 3188903821cSTinghan Shen 3198903821cSTinghan Shen sound: mt8195-sound { 3208903821cSTinghan Shen mediatek,platform = <&afe>; 3218903821cSTinghan Shen status = "disabled"; 3228903821cSTinghan Shen }; 3238903821cSTinghan Shen 3240f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3250f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3260f1c806bSChen-Yu Tsai #clock-cells = <0>; 3270f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3280f1c806bSChen-Yu Tsai clock-div = <2>; 3290f1c806bSChen-Yu Tsai clock-mult = <1>; 3300f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3310f1c806bSChen-Yu Tsai }; 3320f1c806bSChen-Yu Tsai 33337f25828STinghan Shen clk26m: oscillator-26m { 33437f25828STinghan Shen compatible = "fixed-clock"; 33537f25828STinghan Shen #clock-cells = <0>; 33637f25828STinghan Shen clock-frequency = <26000000>; 33737f25828STinghan Shen clock-output-names = "clk26m"; 33837f25828STinghan Shen }; 33937f25828STinghan Shen 34037f25828STinghan Shen clk32k: oscillator-32k { 34137f25828STinghan Shen compatible = "fixed-clock"; 34237f25828STinghan Shen #clock-cells = <0>; 34337f25828STinghan Shen clock-frequency = <32768>; 34437f25828STinghan Shen clock-output-names = "clk32k"; 34537f25828STinghan Shen }; 34637f25828STinghan Shen 347e39e72cfSYT Lee performance: performance-controller@11bc10 { 348e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 349e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 350e39e72cfSYT Lee #performance-domain-cells = <1>; 351e39e72cfSYT Lee }; 352e39e72cfSYT Lee 3539a512b4dSAngeloGioacchino Del Regno gpu_opp_table: opp-table-gpu { 3549a512b4dSAngeloGioacchino Del Regno compatible = "operating-points-v2"; 3559a512b4dSAngeloGioacchino Del Regno opp-shared; 3569a512b4dSAngeloGioacchino Del Regno 3579a512b4dSAngeloGioacchino Del Regno opp-390000000 { 3589a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <390000000>; 3599a512b4dSAngeloGioacchino Del Regno opp-microvolt = <625000>; 3609a512b4dSAngeloGioacchino Del Regno }; 3619a512b4dSAngeloGioacchino Del Regno opp-410000000 { 3629a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <410000000>; 3639a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3649a512b4dSAngeloGioacchino Del Regno }; 3659a512b4dSAngeloGioacchino Del Regno opp-431000000 { 3669a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <431000000>; 3679a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3689a512b4dSAngeloGioacchino Del Regno }; 3699a512b4dSAngeloGioacchino Del Regno opp-473000000 { 3709a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <473000000>; 3719a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3729a512b4dSAngeloGioacchino Del Regno }; 3739a512b4dSAngeloGioacchino Del Regno opp-515000000 { 3749a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <515000000>; 3759a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3769a512b4dSAngeloGioacchino Del Regno }; 3779a512b4dSAngeloGioacchino Del Regno opp-556000000 { 3789a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <556000000>; 3799a512b4dSAngeloGioacchino Del Regno opp-microvolt = <643750>; 3809a512b4dSAngeloGioacchino Del Regno }; 3819a512b4dSAngeloGioacchino Del Regno opp-598000000 { 3829a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <598000000>; 3839a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3849a512b4dSAngeloGioacchino Del Regno }; 3859a512b4dSAngeloGioacchino Del Regno opp-640000000 { 3869a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <640000000>; 3879a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3889a512b4dSAngeloGioacchino Del Regno }; 3899a512b4dSAngeloGioacchino Del Regno opp-670000000 { 3909a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <670000000>; 3919a512b4dSAngeloGioacchino Del Regno opp-microvolt = <662500>; 3929a512b4dSAngeloGioacchino Del Regno }; 3939a512b4dSAngeloGioacchino Del Regno opp-700000000 { 3949a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <700000000>; 3959a512b4dSAngeloGioacchino Del Regno opp-microvolt = <675000>; 3969a512b4dSAngeloGioacchino Del Regno }; 3979a512b4dSAngeloGioacchino Del Regno opp-730000000 { 3989a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <730000000>; 3999a512b4dSAngeloGioacchino Del Regno opp-microvolt = <687500>; 4009a512b4dSAngeloGioacchino Del Regno }; 4019a512b4dSAngeloGioacchino Del Regno opp-760000000 { 4029a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <760000000>; 4039a512b4dSAngeloGioacchino Del Regno opp-microvolt = <700000>; 4049a512b4dSAngeloGioacchino Del Regno }; 4059a512b4dSAngeloGioacchino Del Regno opp-790000000 { 4069a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <790000000>; 4079a512b4dSAngeloGioacchino Del Regno opp-microvolt = <712500>; 4089a512b4dSAngeloGioacchino Del Regno }; 4099a512b4dSAngeloGioacchino Del Regno opp-820000000 { 4109a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <820000000>; 4119a512b4dSAngeloGioacchino Del Regno opp-microvolt = <725000>; 4129a512b4dSAngeloGioacchino Del Regno }; 4139a512b4dSAngeloGioacchino Del Regno opp-850000000 { 4149a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <850000000>; 4159a512b4dSAngeloGioacchino Del Regno opp-microvolt = <737500>; 4169a512b4dSAngeloGioacchino Del Regno }; 4179a512b4dSAngeloGioacchino Del Regno opp-880000000 { 4189a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <880000000>; 4199a512b4dSAngeloGioacchino Del Regno opp-microvolt = <750000>; 4209a512b4dSAngeloGioacchino Del Regno }; 4219a512b4dSAngeloGioacchino Del Regno }; 4229a512b4dSAngeloGioacchino Del Regno 42337f25828STinghan Shen pmu-a55 { 42437f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 42537f25828STinghan Shen interrupt-parent = <&gic>; 42637f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 42737f25828STinghan Shen }; 42837f25828STinghan Shen 42937f25828STinghan Shen pmu-a78 { 43037f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 43137f25828STinghan Shen interrupt-parent = <&gic>; 43237f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 43337f25828STinghan Shen }; 43437f25828STinghan Shen 43537f25828STinghan Shen psci { 43637f25828STinghan Shen compatible = "arm,psci-1.0"; 43737f25828STinghan Shen method = "smc"; 43837f25828STinghan Shen }; 43937f25828STinghan Shen 44037f25828STinghan Shen timer: timer { 44137f25828STinghan Shen compatible = "arm,armv8-timer"; 44237f25828STinghan Shen interrupt-parent = <&gic>; 44337f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 44437f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 44537f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 44637f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 44737f25828STinghan Shen }; 44837f25828STinghan Shen 44937f25828STinghan Shen soc { 45037f25828STinghan Shen #address-cells = <2>; 45137f25828STinghan Shen #size-cells = <2>; 45237f25828STinghan Shen compatible = "simple-bus"; 45337f25828STinghan Shen ranges; 45437f25828STinghan Shen 45537f25828STinghan Shen gic: interrupt-controller@c000000 { 45637f25828STinghan Shen compatible = "arm,gic-v3"; 45737f25828STinghan Shen #interrupt-cells = <4>; 45837f25828STinghan Shen #redistributor-regions = <1>; 45937f25828STinghan Shen interrupt-parent = <&gic>; 46037f25828STinghan Shen interrupt-controller; 46137f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 46237f25828STinghan Shen <0 0x0c040000 0 0x200000>; 46337f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 46437f25828STinghan Shen 46537f25828STinghan Shen ppi-partitions { 46637f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 46737f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 46837f25828STinghan Shen }; 46937f25828STinghan Shen 47037f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 47137f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 47237f25828STinghan Shen }; 47337f25828STinghan Shen }; 47437f25828STinghan Shen }; 47537f25828STinghan Shen 47637f25828STinghan Shen topckgen: syscon@10000000 { 47737f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 47837f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 47937f25828STinghan Shen #clock-cells = <1>; 48037f25828STinghan Shen }; 48137f25828STinghan Shen 48237f25828STinghan Shen infracfg_ao: syscon@10001000 { 48337f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 48437f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 48537f25828STinghan Shen #clock-cells = <1>; 48637f25828STinghan Shen #reset-cells = <1>; 48737f25828STinghan Shen }; 48837f25828STinghan Shen 48937f25828STinghan Shen pericfg: syscon@10003000 { 49037f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 49137f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 49237f25828STinghan Shen #clock-cells = <1>; 49337f25828STinghan Shen }; 49437f25828STinghan Shen 49537f25828STinghan Shen pio: pinctrl@10005000 { 49637f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 49737f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 49837f25828STinghan Shen <0 0x11d10000 0 0x1000>, 49937f25828STinghan Shen <0 0x11d30000 0 0x1000>, 50037f25828STinghan Shen <0 0x11d40000 0 0x1000>, 50137f25828STinghan Shen <0 0x11e20000 0 0x1000>, 50237f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 50337f25828STinghan Shen <0 0x11f40000 0 0x1000>, 50437f25828STinghan Shen <0 0x1000b000 0 0x1000>; 50537f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 50637f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 50737f25828STinghan Shen "iocfg_tl", "eint"; 50837f25828STinghan Shen gpio-controller; 50937f25828STinghan Shen #gpio-cells = <2>; 51037f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 51137f25828STinghan Shen interrupt-controller; 51237f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 51337f25828STinghan Shen #interrupt-cells = <2>; 51437f25828STinghan Shen }; 51537f25828STinghan Shen 5162b515194STinghan Shen scpsys: syscon@10006000 { 5172b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 5182b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 5192b515194STinghan Shen 5202b515194STinghan Shen /* System Power Manager */ 5212b515194STinghan Shen spm: power-controller { 5222b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 5232b515194STinghan Shen #address-cells = <1>; 5242b515194STinghan Shen #size-cells = <0>; 5252b515194STinghan Shen #power-domain-cells = <1>; 5262b515194STinghan Shen 5272b515194STinghan Shen /* power domain of the SoC */ 5282b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 5292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 5302b515194STinghan Shen #address-cells = <1>; 5312b515194STinghan Shen #size-cells = <0>; 5322b515194STinghan Shen #power-domain-cells = <1>; 5332b515194STinghan Shen 5342b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 5352b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 536d434abbbSAngeloGioacchino Del Regno clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, 537d434abbbSAngeloGioacchino Del Regno <&topckgen CLK_TOP_MFG_CORE_TMP>; 538d434abbbSAngeloGioacchino Del Regno clock-names = "mfg", "alt"; 5392b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5402b515194STinghan Shen #address-cells = <1>; 5412b515194STinghan Shen #size-cells = <0>; 5422b515194STinghan Shen #power-domain-cells = <1>; 5432b515194STinghan Shen 5442b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 5452b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 5462b515194STinghan Shen #power-domain-cells = <0>; 5472b515194STinghan Shen }; 5482b515194STinghan Shen 5492b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 5502b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 5512b515194STinghan Shen #power-domain-cells = <0>; 5522b515194STinghan Shen }; 5532b515194STinghan Shen 5542b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 5552b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 5562b515194STinghan Shen #power-domain-cells = <0>; 5572b515194STinghan Shen }; 5582b515194STinghan Shen 5592b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 5602b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 5612b515194STinghan Shen #power-domain-cells = <0>; 5622b515194STinghan Shen }; 5632b515194STinghan Shen 5642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 5652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 5662b515194STinghan Shen #power-domain-cells = <0>; 5672b515194STinghan Shen }; 5682b515194STinghan Shen }; 5692b515194STinghan Shen }; 5702b515194STinghan Shen 5712b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 5722b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 5732b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 5742b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 5752b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 5762b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 5772b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 5782b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 5792b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 5802b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 5812b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 5822b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 5832b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 5842b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 5852b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5862b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5872b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5882b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5892b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5902b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5912b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5922b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 5932b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 5942b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 5952b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 5962b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 5972b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 5982b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 5992b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 6002b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 6012b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 6022b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 6032b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 6042b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 6052b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 6062b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 6072b515194STinghan Shen "vppsys0-18"; 6082b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6092b515194STinghan Shen #address-cells = <1>; 6102b515194STinghan Shen #size-cells = <0>; 6112b515194STinghan Shen #power-domain-cells = <1>; 6122b515194STinghan Shen 6132b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 6142b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 6152b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 6162b515194STinghan Shen clock-names = "vdec1-0"; 6172b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6182b515194STinghan Shen #power-domain-cells = <0>; 6192b515194STinghan Shen }; 6202b515194STinghan Shen 6212b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 6222b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 6232b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6242b515194STinghan Shen #power-domain-cells = <0>; 6252b515194STinghan Shen }; 6262b515194STinghan Shen 6272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 6282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 6292b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 6302b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 6312b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 6322b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 6332b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 6342b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 6352b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 6362b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 6372b515194STinghan Shen "vdosys0-2", "vdosys0-3", 6382b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 6392b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6402b515194STinghan Shen #address-cells = <1>; 6412b515194STinghan Shen #size-cells = <0>; 6422b515194STinghan Shen #power-domain-cells = <1>; 6432b515194STinghan Shen 6442b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 6452b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 6462b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 6472b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 6482b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 6492b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 6502b515194STinghan Shen "vppsys1-1"; 6512b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6522b515194STinghan Shen #power-domain-cells = <0>; 6532b515194STinghan Shen }; 6542b515194STinghan Shen 6552b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 6562b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 6572b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 6582b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 6592b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 6602b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 6612b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 6622b515194STinghan Shen "wepsys-3"; 6632b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6642b515194STinghan Shen #power-domain-cells = <0>; 6652b515194STinghan Shen }; 6662b515194STinghan Shen 6672b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 6682b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 6692b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 6702b515194STinghan Shen clock-names = "vdec0-0"; 6712b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6722b515194STinghan Shen #power-domain-cells = <0>; 6732b515194STinghan Shen }; 6742b515194STinghan Shen 6752b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 6762b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 6772b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 6782b515194STinghan Shen clock-names = "vdec2-0"; 6792b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6802b515194STinghan Shen #power-domain-cells = <0>; 6812b515194STinghan Shen }; 6822b515194STinghan Shen 6832b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 6842b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 6852b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6862b515194STinghan Shen #power-domain-cells = <0>; 6872b515194STinghan Shen }; 6882b515194STinghan Shen 6892b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 6902b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 6912b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 6922b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 6932b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 6942b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 6952b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 6962b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 6972b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6982b515194STinghan Shen #address-cells = <1>; 6992b515194STinghan Shen #size-cells = <0>; 7002b515194STinghan Shen #power-domain-cells = <1>; 7012b515194STinghan Shen 7022b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 7032b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 7042b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7052b515194STinghan Shen #power-domain-cells = <0>; 7062b515194STinghan Shen }; 7072b515194STinghan Shen 7082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 7092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 7102b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7112b515194STinghan Shen #power-domain-cells = <0>; 7122b515194STinghan Shen }; 7132b515194STinghan Shen 7142b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 7152b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 7162b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 7172b515194STinghan Shen clock-names = "hdmi_tx"; 7182b515194STinghan Shen #power-domain-cells = <0>; 7192b515194STinghan Shen }; 7202b515194STinghan Shen }; 7212b515194STinghan Shen 7222b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 7232b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 7242b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 7252b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 7262b515194STinghan Shen clock-names = "img-0", "img-1"; 7272b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7282b515194STinghan Shen #address-cells = <1>; 7292b515194STinghan Shen #size-cells = <0>; 7302b515194STinghan Shen #power-domain-cells = <1>; 7312b515194STinghan Shen 7322b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 7332b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 7342b515194STinghan Shen #power-domain-cells = <0>; 7352b515194STinghan Shen }; 7362b515194STinghan Shen 7372b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 7382b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 7392b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 7402b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 7412b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 7422b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 7432b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7442b515194STinghan Shen #power-domain-cells = <0>; 7452b515194STinghan Shen }; 7462b515194STinghan Shen }; 7472b515194STinghan Shen 7482b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 7492b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 7502b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 7512b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 7522b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 7532b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 7542b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 7552b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 7562b515194STinghan Shen "cam-4"; 7572b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7582b515194STinghan Shen #address-cells = <1>; 7592b515194STinghan Shen #size-cells = <0>; 7602b515194STinghan Shen #power-domain-cells = <1>; 7612b515194STinghan Shen 7622b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 7632b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 7642b515194STinghan Shen #power-domain-cells = <0>; 7652b515194STinghan Shen }; 7662b515194STinghan Shen 7672b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 7682b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 7692b515194STinghan Shen #power-domain-cells = <0>; 7702b515194STinghan Shen }; 7712b515194STinghan Shen 7722b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 7732b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 7742b515194STinghan Shen #power-domain-cells = <0>; 7752b515194STinghan Shen }; 7762b515194STinghan Shen }; 7772b515194STinghan Shen }; 7782b515194STinghan Shen }; 7792b515194STinghan Shen 7802b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 7812b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 7822b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7832b515194STinghan Shen #power-domain-cells = <0>; 7842b515194STinghan Shen }; 7852b515194STinghan Shen 7862b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7872b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7882b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7892b515194STinghan Shen #power-domain-cells = <0>; 7902b515194STinghan Shen }; 7912b515194STinghan Shen 7922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 7932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 7942b515194STinghan Shen #power-domain-cells = <0>; 7952b515194STinghan Shen }; 7962b515194STinghan Shen 7972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 7982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 7992b515194STinghan Shen #power-domain-cells = <0>; 8002b515194STinghan Shen }; 8012b515194STinghan Shen 8022b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 8032b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 8042b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 8052b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 8062b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 8072b515194STinghan Shen #power-domain-cells = <0>; 8082b515194STinghan Shen }; 8092b515194STinghan Shen 8102b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 8112b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 8122b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 8132b515194STinghan Shen clock-names = "ether"; 8142b515194STinghan Shen #power-domain-cells = <0>; 8152b515194STinghan Shen }; 8162b515194STinghan Shen 8172b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 8182b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 8192b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 8202b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 8212b515194STinghan Shen clock-names = "adsp", "adsp1"; 8222b515194STinghan Shen #address-cells = <1>; 8232b515194STinghan Shen #size-cells = <0>; 8242b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8252b515194STinghan Shen #power-domain-cells = <1>; 8262b515194STinghan Shen 8272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 8282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 8292b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 8302b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8312b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8322b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 8332b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 8342b515194STinghan Shen "audio3"; 8352b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8362b515194STinghan Shen #power-domain-cells = <0>; 8372b515194STinghan Shen }; 8382b515194STinghan Shen }; 8392b515194STinghan Shen }; 8402b515194STinghan Shen }; 8412b515194STinghan Shen 84237f25828STinghan Shen watchdog: watchdog@10007000 { 84302938f46SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-wdt"; 844a376a9a6STinghan Shen mediatek,disable-extrst; 84537f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 84604cd9783STrevor Wu #reset-cells = <1>; 84737f25828STinghan Shen }; 84837f25828STinghan Shen 84937f25828STinghan Shen apmixedsys: syscon@1000c000 { 85037f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 85137f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 85237f25828STinghan Shen #clock-cells = <1>; 85337f25828STinghan Shen }; 85437f25828STinghan Shen 85537f25828STinghan Shen systimer: timer@10017000 { 85637f25828STinghan Shen compatible = "mediatek,mt8195-timer", 85737f25828STinghan Shen "mediatek,mt6765-timer"; 85837f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 85937f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 8600f1c806bSChen-Yu Tsai clocks = <&clk13m>; 86137f25828STinghan Shen }; 86237f25828STinghan Shen 86337f25828STinghan Shen pwrap: pwrap@10024000 { 86437f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 86537f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 86637f25828STinghan Shen reg-names = "pwrap"; 86737f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 86837f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 86937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 87037f25828STinghan Shen clock-names = "spi", "wrap"; 87137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 87237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 87337f25828STinghan Shen }; 87437f25828STinghan Shen 875385e0eedSTinghan Shen spmi: spmi@10027000 { 876385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 877385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 878385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 879385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 880385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 881385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 882385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 883385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 884385e0eedSTinghan Shen "pmif_tmr_ck", 885385e0eedSTinghan Shen "spmimst_clk_mux"; 886385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 887385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 888385e0eedSTinghan Shen }; 889385e0eedSTinghan Shen 8903b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 8913b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 8923b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 8933b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 8943b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 8953b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 8963b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 8973b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 8983b5838d1STinghan Shen #iommu-cells = <1>; 8993b5838d1STinghan Shen }; 9003b5838d1STinghan Shen 901329239a1SJason-JH.Lin gce0: mailbox@10320000 { 902329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 903329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 904329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 905329239a1SJason-JH.Lin #mbox-cells = <2>; 906329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 907329239a1SJason-JH.Lin }; 908329239a1SJason-JH.Lin 909329239a1SJason-JH.Lin gce1: mailbox@10330000 { 910329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 911329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 912329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 913329239a1SJason-JH.Lin #mbox-cells = <2>; 914329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 915329239a1SJason-JH.Lin }; 916329239a1SJason-JH.Lin 917867477a5STinghan Shen scp: scp@10500000 { 918867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 919867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 920867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 921867477a5STinghan Shen <0 0x10700000 0 0x8000>; 922867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 923867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 924867477a5STinghan Shen status = "disabled"; 925867477a5STinghan Shen }; 926867477a5STinghan Shen 92737f25828STinghan Shen scp_adsp: clock-controller@10720000 { 92837f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 92937f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 93037f25828STinghan Shen #clock-cells = <1>; 93137f25828STinghan Shen }; 93237f25828STinghan Shen 9337dd5bc57SYC Hung adsp: dsp@10803000 { 9347dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 9357dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 9367dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 9377dd5bc57SYC Hung reg-names = "cfg", "sram"; 9387dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 9397dd5bc57SYC Hung <&clk26m>, 9407dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9417dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 9427dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 9437dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 9447dd5bc57SYC Hung clock-names = "adsp_sel", 9457dd5bc57SYC Hung "clk26m_ck", 9467dd5bc57SYC Hung "audio_local_bus", 9477dd5bc57SYC Hung "mainpll_d7_d2", 9487dd5bc57SYC Hung "scp_adsp_audiodsp", 9497dd5bc57SYC Hung "audio_h"; 9507dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 9517dd5bc57SYC Hung mbox-names = "rx", "tx"; 9527dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 9537dd5bc57SYC Hung status = "disabled"; 9547dd5bc57SYC Hung }; 9557dd5bc57SYC Hung 9567dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 9577dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9587dd5bc57SYC Hung #mbox-cells = <0>; 9597dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 9607dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 9617dd5bc57SYC Hung }; 9627dd5bc57SYC Hung 9637dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 9647dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9657dd5bc57SYC Hung #mbox-cells = <0>; 9667dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 9677dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 9687dd5bc57SYC Hung }; 9697dd5bc57SYC Hung 9708903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 9718903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 9728903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 9738903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 9748903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 9758903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 97604cd9783STrevor Wu resets = <&watchdog 14>; 97704cd9783STrevor Wu reset-names = "audiosys"; 9788903821cSTinghan Shen clocks = <&clk26m>, 9798903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 9808903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 9818903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 9828903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 9838903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 9848903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9858903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9868903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9878903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9888903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 9898903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9908903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 9918903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 9928903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 9938903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 9948903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 9958903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 9968903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 9978903821cSTinghan Shen clock-names = "clk26m", 9988903821cSTinghan Shen "apll1_ck", 9998903821cSTinghan Shen "apll2_ck", 10008903821cSTinghan Shen "apll12_div0", 10018903821cSTinghan Shen "apll12_div1", 10028903821cSTinghan Shen "apll12_div2", 10038903821cSTinghan Shen "apll12_div3", 10048903821cSTinghan Shen "apll12_div9", 10058903821cSTinghan Shen "a1sys_hp_sel", 10068903821cSTinghan Shen "aud_intbus_sel", 10078903821cSTinghan Shen "audio_h_sel", 10088903821cSTinghan Shen "audio_local_bus_sel", 10098903821cSTinghan Shen "dptx_m_sel", 10108903821cSTinghan Shen "i2so1_m_sel", 10118903821cSTinghan Shen "i2so2_m_sel", 10128903821cSTinghan Shen "i2si1_m_sel", 10138903821cSTinghan Shen "i2si2_m_sel", 10148903821cSTinghan Shen "infra_ao_audio_26m_b", 10158903821cSTinghan Shen "scp_adsp_audiodsp"; 10168903821cSTinghan Shen status = "disabled"; 10178903821cSTinghan Shen }; 10188903821cSTinghan Shen 101937f25828STinghan Shen uart0: serial@11001100 { 102037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 102137f25828STinghan Shen "mediatek,mt6577-uart"; 102237f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 102337f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 102437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 102537f25828STinghan Shen clock-names = "baud", "bus"; 102637f25828STinghan Shen status = "disabled"; 102737f25828STinghan Shen }; 102837f25828STinghan Shen 102937f25828STinghan Shen uart1: serial@11001200 { 103037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 103137f25828STinghan Shen "mediatek,mt6577-uart"; 103237f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 103337f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 103437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 103537f25828STinghan Shen clock-names = "baud", "bus"; 103637f25828STinghan Shen status = "disabled"; 103737f25828STinghan Shen }; 103837f25828STinghan Shen 103937f25828STinghan Shen uart2: serial@11001300 { 104037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 104137f25828STinghan Shen "mediatek,mt6577-uart"; 104237f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 104337f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 104437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 104537f25828STinghan Shen clock-names = "baud", "bus"; 104637f25828STinghan Shen status = "disabled"; 104737f25828STinghan Shen }; 104837f25828STinghan Shen 104937f25828STinghan Shen uart3: serial@11001400 { 105037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 105137f25828STinghan Shen "mediatek,mt6577-uart"; 105237f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 105337f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 105437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 105537f25828STinghan Shen clock-names = "baud", "bus"; 105637f25828STinghan Shen status = "disabled"; 105737f25828STinghan Shen }; 105837f25828STinghan Shen 105937f25828STinghan Shen uart4: serial@11001500 { 106037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 106137f25828STinghan Shen "mediatek,mt6577-uart"; 106237f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 106337f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 106437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 106537f25828STinghan Shen clock-names = "baud", "bus"; 106637f25828STinghan Shen status = "disabled"; 106737f25828STinghan Shen }; 106837f25828STinghan Shen 106937f25828STinghan Shen uart5: serial@11001600 { 107037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 107137f25828STinghan Shen "mediatek,mt6577-uart"; 107237f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 107337f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 107437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 107537f25828STinghan Shen clock-names = "baud", "bus"; 107637f25828STinghan Shen status = "disabled"; 107737f25828STinghan Shen }; 107837f25828STinghan Shen 107937f25828STinghan Shen auxadc: auxadc@11002000 { 108037f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 108137f25828STinghan Shen "mediatek,mt8173-auxadc"; 108237f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 108337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 108437f25828STinghan Shen clock-names = "main"; 108537f25828STinghan Shen #io-channel-cells = <1>; 108637f25828STinghan Shen status = "disabled"; 108737f25828STinghan Shen }; 108837f25828STinghan Shen 108937f25828STinghan Shen pericfg_ao: syscon@11003000 { 109037f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 109137f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 109237f25828STinghan Shen #clock-cells = <1>; 109337f25828STinghan Shen }; 109437f25828STinghan Shen 109537f25828STinghan Shen spi0: spi@1100a000 { 109637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 109737f25828STinghan Shen "mediatek,mt6765-spi"; 109837f25828STinghan Shen #address-cells = <1>; 109937f25828STinghan Shen #size-cells = <0>; 110037f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 110137f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 110237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 110337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 110437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 110537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 110637f25828STinghan Shen status = "disabled"; 110737f25828STinghan Shen }; 110837f25828STinghan Shen 1109*fd1c6f13SBalsam CHIHI lvts_ap: thermal-sensor@1100b000 { 1110*fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-ap"; 1111*fd1c6f13SBalsam CHIHI reg = <0 0x1100b000 0 0x1000>; 1112*fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>; 1113*fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1114*fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>; 1115*fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1116*fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1117*fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1118*fd1c6f13SBalsam CHIHI }; 1119*fd1c6f13SBalsam CHIHI 112037f25828STinghan Shen spi1: spi@11010000 { 112137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 112237f25828STinghan Shen "mediatek,mt6765-spi"; 112337f25828STinghan Shen #address-cells = <1>; 112437f25828STinghan Shen #size-cells = <0>; 112537f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 112637f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 112737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 112837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 112937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 113037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 113137f25828STinghan Shen status = "disabled"; 113237f25828STinghan Shen }; 113337f25828STinghan Shen 113437f25828STinghan Shen spi2: spi@11012000 { 113537f25828STinghan Shen compatible = "mediatek,mt8195-spi", 113637f25828STinghan Shen "mediatek,mt6765-spi"; 113737f25828STinghan Shen #address-cells = <1>; 113837f25828STinghan Shen #size-cells = <0>; 113937f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 114037f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 114137f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 114237f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 114337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 114437f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 114537f25828STinghan Shen status = "disabled"; 114637f25828STinghan Shen }; 114737f25828STinghan Shen 114837f25828STinghan Shen spi3: spi@11013000 { 114937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 115037f25828STinghan Shen "mediatek,mt6765-spi"; 115137f25828STinghan Shen #address-cells = <1>; 115237f25828STinghan Shen #size-cells = <0>; 115337f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 115437f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 115537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 115637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 115737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 115837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 115937f25828STinghan Shen status = "disabled"; 116037f25828STinghan Shen }; 116137f25828STinghan Shen 116237f25828STinghan Shen spi4: spi@11018000 { 116337f25828STinghan Shen compatible = "mediatek,mt8195-spi", 116437f25828STinghan Shen "mediatek,mt6765-spi"; 116537f25828STinghan Shen #address-cells = <1>; 116637f25828STinghan Shen #size-cells = <0>; 116737f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 116837f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 116937f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 117037f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 117137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 117237f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 117337f25828STinghan Shen status = "disabled"; 117437f25828STinghan Shen }; 117537f25828STinghan Shen 117637f25828STinghan Shen spi5: spi@11019000 { 117737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 117837f25828STinghan Shen "mediatek,mt6765-spi"; 117937f25828STinghan Shen #address-cells = <1>; 118037f25828STinghan Shen #size-cells = <0>; 118137f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 118237f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 118337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 118437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 118537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 118637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 118737f25828STinghan Shen status = "disabled"; 118837f25828STinghan Shen }; 118937f25828STinghan Shen 119037f25828STinghan Shen spis0: spi@1101d000 { 119137f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 119237f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 119337f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 119437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 119537f25828STinghan Shen clock-names = "spi"; 119637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 119737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 119837f25828STinghan Shen status = "disabled"; 119937f25828STinghan Shen }; 120037f25828STinghan Shen 120137f25828STinghan Shen spis1: spi@1101e000 { 120237f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 120337f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 120437f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 120537f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 120637f25828STinghan Shen clock-names = "spi"; 120737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 120837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 120937f25828STinghan Shen status = "disabled"; 121037f25828STinghan Shen }; 121137f25828STinghan Shen 1212c5fe37e8SBiao Huang eth: ethernet@11021000 { 1213c5fe37e8SBiao Huang compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; 1214c5fe37e8SBiao Huang reg = <0 0x11021000 0 0x4000>; 1215c5fe37e8SBiao Huang interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>; 1216c5fe37e8SBiao Huang interrupt-names = "macirq"; 1217c5fe37e8SBiao Huang clock-names = "axi", 1218c5fe37e8SBiao Huang "apb", 1219c5fe37e8SBiao Huang "mac_main", 1220c5fe37e8SBiao Huang "ptp_ref", 1221c5fe37e8SBiao Huang "rmii_internal", 1222c5fe37e8SBiao Huang "mac_cg"; 1223c5fe37e8SBiao Huang clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, 1224c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, 1225c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_250M>, 1226c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1227c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, 1228c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 1229c5fe37e8SBiao Huang assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, 1230c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1231c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; 1232c5fe37e8SBiao Huang assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, 1233c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D8>, 1234c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D10>; 1235c5fe37e8SBiao Huang power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>; 1236c5fe37e8SBiao Huang mediatek,pericfg = <&infracfg_ao>; 1237c5fe37e8SBiao Huang snps,axi-config = <&stmmac_axi_setup>; 1238c5fe37e8SBiao Huang snps,mtl-rx-config = <&mtl_rx_setup>; 1239c5fe37e8SBiao Huang snps,mtl-tx-config = <&mtl_tx_setup>; 1240c5fe37e8SBiao Huang snps,txpbl = <16>; 1241c5fe37e8SBiao Huang snps,rxpbl = <16>; 1242c5fe37e8SBiao Huang snps,clk-csr = <0>; 1243c5fe37e8SBiao Huang status = "disabled"; 1244c5fe37e8SBiao Huang 1245c5fe37e8SBiao Huang mdio { 1246c5fe37e8SBiao Huang compatible = "snps,dwmac-mdio"; 1247c5fe37e8SBiao Huang #address-cells = <1>; 1248c5fe37e8SBiao Huang #size-cells = <0>; 1249c5fe37e8SBiao Huang }; 1250c5fe37e8SBiao Huang 1251c5fe37e8SBiao Huang stmmac_axi_setup: stmmac-axi-config { 1252c5fe37e8SBiao Huang snps,wr_osr_lmt = <0x7>; 1253c5fe37e8SBiao Huang snps,rd_osr_lmt = <0x7>; 1254c5fe37e8SBiao Huang snps,blen = <0 0 0 0 16 8 4>; 1255c5fe37e8SBiao Huang }; 1256c5fe37e8SBiao Huang 1257c5fe37e8SBiao Huang mtl_rx_setup: rx-queues-config { 1258c5fe37e8SBiao Huang snps,rx-queues-to-use = <4>; 1259c5fe37e8SBiao Huang snps,rx-sched-sp; 1260c5fe37e8SBiao Huang queue0 { 1261c5fe37e8SBiao Huang snps,dcb-algorithm; 1262c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1263c5fe37e8SBiao Huang }; 1264c5fe37e8SBiao Huang queue1 { 1265c5fe37e8SBiao Huang snps,dcb-algorithm; 1266c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1267c5fe37e8SBiao Huang }; 1268c5fe37e8SBiao Huang queue2 { 1269c5fe37e8SBiao Huang snps,dcb-algorithm; 1270c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1271c5fe37e8SBiao Huang }; 1272c5fe37e8SBiao Huang queue3 { 1273c5fe37e8SBiao Huang snps,dcb-algorithm; 1274c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1275c5fe37e8SBiao Huang }; 1276c5fe37e8SBiao Huang }; 1277c5fe37e8SBiao Huang 1278c5fe37e8SBiao Huang mtl_tx_setup: tx-queues-config { 1279c5fe37e8SBiao Huang snps,tx-queues-to-use = <4>; 1280c5fe37e8SBiao Huang snps,tx-sched-wrr; 1281c5fe37e8SBiao Huang queue0 { 1282c5fe37e8SBiao Huang snps,weight = <0x10>; 1283c5fe37e8SBiao Huang snps,dcb-algorithm; 1284c5fe37e8SBiao Huang snps,priority = <0x0>; 1285c5fe37e8SBiao Huang }; 1286c5fe37e8SBiao Huang queue1 { 1287c5fe37e8SBiao Huang snps,weight = <0x11>; 1288c5fe37e8SBiao Huang snps,dcb-algorithm; 1289c5fe37e8SBiao Huang snps,priority = <0x1>; 1290c5fe37e8SBiao Huang }; 1291c5fe37e8SBiao Huang queue2 { 1292c5fe37e8SBiao Huang snps,weight = <0x12>; 1293c5fe37e8SBiao Huang snps,dcb-algorithm; 1294c5fe37e8SBiao Huang snps,priority = <0x2>; 1295c5fe37e8SBiao Huang }; 1296c5fe37e8SBiao Huang queue3 { 1297c5fe37e8SBiao Huang snps,weight = <0x13>; 1298c5fe37e8SBiao Huang snps,dcb-algorithm; 1299c5fe37e8SBiao Huang snps,priority = <0x3>; 1300c5fe37e8SBiao Huang }; 1301c5fe37e8SBiao Huang }; 1302c5fe37e8SBiao Huang }; 1303c5fe37e8SBiao Huang 130437f25828STinghan Shen xhci0: usb@11200000 { 130537f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 130637f25828STinghan Shen "mediatek,mtk-xhci"; 130737f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 130837f25828STinghan Shen <0 0x11203e00 0 0x0100>; 130937f25828STinghan Shen reg-names = "mac", "ippc"; 131037f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 131137f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 131237f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 131337f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 131437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 131537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 131637f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 131737f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 131837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 131937f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13206210fc2eSNícolas F. R. A. Prado <&clk26m>, 132137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 13226210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13236210fc2eSNícolas F. R. A. Prado "xhci_ck"; 132477d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 132577d30613SChunfeng Yun wakeup-source; 132637f25828STinghan Shen status = "disabled"; 132737f25828STinghan Shen }; 132837f25828STinghan Shen 132937f25828STinghan Shen mmc0: mmc@11230000 { 133037f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 133137f25828STinghan Shen "mediatek,mt8183-mmc"; 133237f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 133337f25828STinghan Shen <0 0x11f50000 0 0x1000>; 133437f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 133537f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 133637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 133737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 133837f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 133937f25828STinghan Shen status = "disabled"; 134037f25828STinghan Shen }; 134137f25828STinghan Shen 134237f25828STinghan Shen mmc1: mmc@11240000 { 134337f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 134437f25828STinghan Shen "mediatek,mt8183-mmc"; 134537f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 134637f25828STinghan Shen <0 0x11c70000 0 0x1000>; 134737f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 134837f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 134937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 135037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 135137f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 135237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 135337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 135437f25828STinghan Shen status = "disabled"; 135537f25828STinghan Shen }; 135637f25828STinghan Shen 135737f25828STinghan Shen mmc2: mmc@11250000 { 135837f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 135937f25828STinghan Shen "mediatek,mt8183-mmc"; 136037f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 136137f25828STinghan Shen <0 0x11e60000 0 0x1000>; 136237f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 136337f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 136437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 136537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 136637f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 136737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 136837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 136937f25828STinghan Shen status = "disabled"; 137037f25828STinghan Shen }; 137137f25828STinghan Shen 1372*fd1c6f13SBalsam CHIHI lvts_mcu: thermal-sensor@11278000 { 1373*fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-mcu"; 1374*fd1c6f13SBalsam CHIHI reg = <0 0x11278000 0 0x1000>; 1375*fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>; 1376*fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1377*fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>; 1378*fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1379*fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1380*fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1381*fd1c6f13SBalsam CHIHI }; 1382*fd1c6f13SBalsam CHIHI 138337f25828STinghan Shen xhci1: usb@11290000 { 138437f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 138537f25828STinghan Shen "mediatek,mtk-xhci"; 138637f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 138737f25828STinghan Shen <0 0x11293e00 0 0x0100>; 138837f25828STinghan Shen reg-names = "mac", "ippc"; 138937f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 139037f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 139137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 139237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 139337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 139437f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 139537f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 139637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 139737f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13986210fc2eSNícolas F. R. A. Prado <&clk26m>, 139937f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 14006210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14016210fc2eSNícolas F. R. A. Prado "xhci_ck"; 140277d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 140377d30613SChunfeng Yun wakeup-source; 140437f25828STinghan Shen status = "disabled"; 140537f25828STinghan Shen }; 140637f25828STinghan Shen 140737f25828STinghan Shen xhci2: usb@112a0000 { 140837f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 140937f25828STinghan Shen "mediatek,mtk-xhci"; 141037f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 141137f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 141237f25828STinghan Shen reg-names = "mac", "ippc"; 141337f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 141437f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 141537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 141637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 141737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 141837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 141937f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 142037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 14216210fc2eSNícolas F. R. A. Prado <&clk26m>, 14226210fc2eSNícolas F. R. A. Prado <&clk26m>, 142337f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 14246210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14256210fc2eSNícolas F. R. A. Prado "xhci_ck"; 142677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 142777d30613SChunfeng Yun wakeup-source; 142837f25828STinghan Shen status = "disabled"; 142937f25828STinghan Shen }; 143037f25828STinghan Shen 143137f25828STinghan Shen xhci3: usb@112b0000 { 143237f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 143337f25828STinghan Shen "mediatek,mtk-xhci"; 143437f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 143537f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 143637f25828STinghan Shen reg-names = "mac", "ippc"; 143737f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 143837f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 143937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 144037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 144137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 144237f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 144337f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 144437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 14456210fc2eSNícolas F. R. A. Prado <&clk26m>, 14466210fc2eSNícolas F. R. A. Prado <&clk26m>, 144737f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 14486210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14496210fc2eSNícolas F. R. A. Prado "xhci_ck"; 145077d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 145177d30613SChunfeng Yun wakeup-source; 145237f25828STinghan Shen status = "disabled"; 145337f25828STinghan Shen }; 145437f25828STinghan Shen 1455ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1456ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1457ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1458ecc0af6aSTinghan Shen device_type = "pci"; 1459ecc0af6aSTinghan Shen #address-cells = <3>; 1460ecc0af6aSTinghan Shen #size-cells = <2>; 1461ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1462ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1463ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1464ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1465ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1466ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1467ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1468ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1469ecc0af6aSTinghan Shen 1470ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1471ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1472ecc0af6aSTinghan Shen 1473ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1474ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1475ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1476ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1477ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1478ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1479ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1480ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1481ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1482ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1483ecc0af6aSTinghan Shen 1484ecc0af6aSTinghan Shen phys = <&pciephy>; 1485ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1486ecc0af6aSTinghan Shen 1487ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1488ecc0af6aSTinghan Shen 1489ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1490ecc0af6aSTinghan Shen reset-names = "mac"; 1491ecc0af6aSTinghan Shen 1492ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1493ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1494ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1495ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1496ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1497ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1498ecc0af6aSTinghan Shen status = "disabled"; 1499ecc0af6aSTinghan Shen 1500ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1501ecc0af6aSTinghan Shen interrupt-controller; 1502ecc0af6aSTinghan Shen #address-cells = <0>; 1503ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1504ecc0af6aSTinghan Shen }; 1505ecc0af6aSTinghan Shen }; 1506ecc0af6aSTinghan Shen 1507ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1508ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1509ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1510ecc0af6aSTinghan Shen device_type = "pci"; 1511ecc0af6aSTinghan Shen #address-cells = <3>; 1512ecc0af6aSTinghan Shen #size-cells = <2>; 1513ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1514ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1515ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1516ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1517ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1518ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1519ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1520ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1521ecc0af6aSTinghan Shen 1522ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1523ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1524ecc0af6aSTinghan Shen 1525ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1526ecc0af6aSTinghan Shen <&clk26m>, 15271bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1528ecc0af6aSTinghan Shen <&clk26m>, 15291bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1530ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1531ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1532ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1533ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1534ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1535ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1536ecc0af6aSTinghan Shen 1537ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1538ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1539ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1540ecc0af6aSTinghan Shen 1541ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1542ecc0af6aSTinghan Shen reset-names = "mac"; 1543ecc0af6aSTinghan Shen 1544ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1545ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1546ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1547ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1548ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1549ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1550ecc0af6aSTinghan Shen status = "disabled"; 1551ecc0af6aSTinghan Shen 1552ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1553ecc0af6aSTinghan Shen interrupt-controller; 1554ecc0af6aSTinghan Shen #address-cells = <0>; 1555ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1556ecc0af6aSTinghan Shen }; 1557ecc0af6aSTinghan Shen }; 1558ecc0af6aSTinghan Shen 155937f25828STinghan Shen nor_flash: spi@1132c000 { 156037f25828STinghan Shen compatible = "mediatek,mt8195-nor", 156137f25828STinghan Shen "mediatek,mt8173-nor"; 156237f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 156337f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 156437f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 156537f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 156637f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 156737f25828STinghan Shen clock-names = "spi", "sf", "axi"; 156837f25828STinghan Shen #address-cells = <1>; 156937f25828STinghan Shen #size-cells = <0>; 157037f25828STinghan Shen status = "disabled"; 157137f25828STinghan Shen }; 157237f25828STinghan Shen 1573ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1574ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1575ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1576ab43a84cSChunfeng Yun #address-cells = <1>; 1577ab43a84cSChunfeng Yun #size-cells = <1>; 1578ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1579ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1580ab43a84cSChunfeng Yun bits = <0 5>; 1581ab43a84cSChunfeng Yun }; 1582ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1583ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1584ab43a84cSChunfeng Yun bits = <5 5>; 1585ab43a84cSChunfeng Yun }; 1586ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1587ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1588ab43a84cSChunfeng Yun bits = <2 6>; 1589ab43a84cSChunfeng Yun }; 1590ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1591ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1592ab43a84cSChunfeng Yun bits = <0 5>; 1593ab43a84cSChunfeng Yun }; 1594ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1595ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1596ab43a84cSChunfeng Yun bits = <5 5>; 1597ab43a84cSChunfeng Yun }; 1598ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1599ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1600ab43a84cSChunfeng Yun bits = <2 6>; 1601ab43a84cSChunfeng Yun }; 1602ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1603ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1604ab43a84cSChunfeng Yun bits = <0 5>; 1605ab43a84cSChunfeng Yun }; 1606ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1607ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1608ab43a84cSChunfeng Yun bits = <5 5>; 1609ab43a84cSChunfeng Yun }; 1610ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1611ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1612ab43a84cSChunfeng Yun bits = <2 5>; 1613ab43a84cSChunfeng Yun }; 1614ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1615ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1616ab43a84cSChunfeng Yun bits = <7 5>; 1617ab43a84cSChunfeng Yun }; 1618ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1619ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1620ecc0af6aSTinghan Shen bits = <0 4>; 1621ecc0af6aSTinghan Shen }; 1622ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1623ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1624ecc0af6aSTinghan Shen bits = <4 4>; 1625ecc0af6aSTinghan Shen }; 1626ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1627ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1628ecc0af6aSTinghan Shen bits = <0 4>; 1629ecc0af6aSTinghan Shen }; 1630ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1631ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1632ecc0af6aSTinghan Shen bits = <4 4>; 1633ecc0af6aSTinghan Shen }; 1634ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1635ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1636ecc0af6aSTinghan Shen bits = <0 4>; 1637ecc0af6aSTinghan Shen }; 1638ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1639ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1640ecc0af6aSTinghan Shen bits = <4 4>; 1641ecc0af6aSTinghan Shen }; 1642ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1643ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1644ecc0af6aSTinghan Shen bits = <0 4>; 1645ecc0af6aSTinghan Shen }; 164664196979SBo-Chen Chen dp_calibration: dp-data@1ac { 164764196979SBo-Chen Chen reg = <0x1ac 0x10>; 164864196979SBo-Chen Chen }; 164989b045d3SBalsam CHIHI lvts_efuse_data1: lvts1-calib@1bc { 165089b045d3SBalsam CHIHI reg = <0x1bc 0x14>; 165189b045d3SBalsam CHIHI }; 165289b045d3SBalsam CHIHI lvts_efuse_data2: lvts2-calib@1d0 { 165389b045d3SBalsam CHIHI reg = <0x1d0 0x38>; 165489b045d3SBalsam CHIHI }; 1655ab43a84cSChunfeng Yun }; 1656ab43a84cSChunfeng Yun 165737f25828STinghan Shen u3phy2: t-phy@11c40000 { 165837f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 165937f25828STinghan Shen #address-cells = <1>; 166037f25828STinghan Shen #size-cells = <1>; 166137f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 166237f25828STinghan Shen status = "disabled"; 166337f25828STinghan Shen 166437f25828STinghan Shen u2port2: usb-phy@0 { 166537f25828STinghan Shen reg = <0x0 0x700>; 166637f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 166737f25828STinghan Shen clock-names = "ref"; 166837f25828STinghan Shen #phy-cells = <1>; 166937f25828STinghan Shen }; 167037f25828STinghan Shen }; 167137f25828STinghan Shen 167237f25828STinghan Shen u3phy3: t-phy@11c50000 { 167337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 167437f25828STinghan Shen #address-cells = <1>; 167537f25828STinghan Shen #size-cells = <1>; 167637f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 167737f25828STinghan Shen status = "disabled"; 167837f25828STinghan Shen 167937f25828STinghan Shen u2port3: usb-phy@0 { 168037f25828STinghan Shen reg = <0x0 0x700>; 168137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 168237f25828STinghan Shen clock-names = "ref"; 168337f25828STinghan Shen #phy-cells = <1>; 168437f25828STinghan Shen }; 168537f25828STinghan Shen }; 168637f25828STinghan Shen 168737f25828STinghan Shen i2c5: i2c@11d00000 { 168837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 168937f25828STinghan Shen "mediatek,mt8192-i2c"; 169037f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 169137f25828STinghan Shen <0 0x10220580 0 0x80>; 169237f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 169337f25828STinghan Shen clock-div = <1>; 169437f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 169537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 169637f25828STinghan Shen clock-names = "main", "dma"; 169737f25828STinghan Shen #address-cells = <1>; 169837f25828STinghan Shen #size-cells = <0>; 169937f25828STinghan Shen status = "disabled"; 170037f25828STinghan Shen }; 170137f25828STinghan Shen 170237f25828STinghan Shen i2c6: i2c@11d01000 { 170337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 170437f25828STinghan Shen "mediatek,mt8192-i2c"; 170537f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 170637f25828STinghan Shen <0 0x10220600 0 0x80>; 170737f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 170837f25828STinghan Shen clock-div = <1>; 170937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 171037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 171137f25828STinghan Shen clock-names = "main", "dma"; 171237f25828STinghan Shen #address-cells = <1>; 171337f25828STinghan Shen #size-cells = <0>; 171437f25828STinghan Shen status = "disabled"; 171537f25828STinghan Shen }; 171637f25828STinghan Shen 171737f25828STinghan Shen i2c7: i2c@11d02000 { 171837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 171937f25828STinghan Shen "mediatek,mt8192-i2c"; 172037f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 172137f25828STinghan Shen <0 0x10220680 0 0x80>; 172237f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 172337f25828STinghan Shen clock-div = <1>; 172437f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 172537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 172637f25828STinghan Shen clock-names = "main", "dma"; 172737f25828STinghan Shen #address-cells = <1>; 172837f25828STinghan Shen #size-cells = <0>; 172937f25828STinghan Shen status = "disabled"; 173037f25828STinghan Shen }; 173137f25828STinghan Shen 173237f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 173337f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 173437f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 173537f25828STinghan Shen #clock-cells = <1>; 173637f25828STinghan Shen }; 173737f25828STinghan Shen 173837f25828STinghan Shen i2c0: i2c@11e00000 { 173937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 174037f25828STinghan Shen "mediatek,mt8192-i2c"; 174137f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 174237f25828STinghan Shen <0 0x10220080 0 0x80>; 174337f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 174437f25828STinghan Shen clock-div = <1>; 174537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 174637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 174737f25828STinghan Shen clock-names = "main", "dma"; 174837f25828STinghan Shen #address-cells = <1>; 174937f25828STinghan Shen #size-cells = <0>; 1750a93f071aSTzung-Bi Shih status = "disabled"; 175137f25828STinghan Shen }; 175237f25828STinghan Shen 175337f25828STinghan Shen i2c1: i2c@11e01000 { 175437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 175537f25828STinghan Shen "mediatek,mt8192-i2c"; 175637f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 175737f25828STinghan Shen <0 0x10220200 0 0x80>; 175837f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 175937f25828STinghan Shen clock-div = <1>; 176037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 176137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 176237f25828STinghan Shen clock-names = "main", "dma"; 176337f25828STinghan Shen #address-cells = <1>; 176437f25828STinghan Shen #size-cells = <0>; 176537f25828STinghan Shen status = "disabled"; 176637f25828STinghan Shen }; 176737f25828STinghan Shen 176837f25828STinghan Shen i2c2: i2c@11e02000 { 176937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 177037f25828STinghan Shen "mediatek,mt8192-i2c"; 177137f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 177237f25828STinghan Shen <0 0x10220380 0 0x80>; 177337f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 177437f25828STinghan Shen clock-div = <1>; 177537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 177637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 177737f25828STinghan Shen clock-names = "main", "dma"; 177837f25828STinghan Shen #address-cells = <1>; 177937f25828STinghan Shen #size-cells = <0>; 178037f25828STinghan Shen status = "disabled"; 178137f25828STinghan Shen }; 178237f25828STinghan Shen 178337f25828STinghan Shen i2c3: i2c@11e03000 { 178437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 178537f25828STinghan Shen "mediatek,mt8192-i2c"; 178637f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 178737f25828STinghan Shen <0 0x10220480 0 0x80>; 178837f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 178937f25828STinghan Shen clock-div = <1>; 179037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 179137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 179237f25828STinghan Shen clock-names = "main", "dma"; 179337f25828STinghan Shen #address-cells = <1>; 179437f25828STinghan Shen #size-cells = <0>; 179537f25828STinghan Shen status = "disabled"; 179637f25828STinghan Shen }; 179737f25828STinghan Shen 179837f25828STinghan Shen i2c4: i2c@11e04000 { 179937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 180037f25828STinghan Shen "mediatek,mt8192-i2c"; 180137f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 180237f25828STinghan Shen <0 0x10220500 0 0x80>; 180337f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 180437f25828STinghan Shen clock-div = <1>; 180537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 180637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 180737f25828STinghan Shen clock-names = "main", "dma"; 180837f25828STinghan Shen #address-cells = <1>; 180937f25828STinghan Shen #size-cells = <0>; 181037f25828STinghan Shen status = "disabled"; 181137f25828STinghan Shen }; 181237f25828STinghan Shen 181337f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 181437f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 181537f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 181637f25828STinghan Shen #clock-cells = <1>; 181737f25828STinghan Shen }; 181837f25828STinghan Shen 181937f25828STinghan Shen u3phy1: t-phy@11e30000 { 182037f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 182137f25828STinghan Shen #address-cells = <1>; 182237f25828STinghan Shen #size-cells = <1>; 182337f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1824a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 182537f25828STinghan Shen status = "disabled"; 182637f25828STinghan Shen 182737f25828STinghan Shen u2port1: usb-phy@0 { 182837f25828STinghan Shen reg = <0x0 0x700>; 182937f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 183037f25828STinghan Shen <&clk26m>; 183137f25828STinghan Shen clock-names = "ref", "da_ref"; 183237f25828STinghan Shen #phy-cells = <1>; 183337f25828STinghan Shen }; 183437f25828STinghan Shen 183537f25828STinghan Shen u3port1: usb-phy@700 { 183637f25828STinghan Shen reg = <0x700 0x700>; 183737f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 183837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 183937f25828STinghan Shen clock-names = "ref", "da_ref"; 1840ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1841ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1842ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1843ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 184437f25828STinghan Shen #phy-cells = <1>; 184537f25828STinghan Shen }; 184637f25828STinghan Shen }; 184737f25828STinghan Shen 184837f25828STinghan Shen u3phy0: t-phy@11e40000 { 184937f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 185037f25828STinghan Shen #address-cells = <1>; 185137f25828STinghan Shen #size-cells = <1>; 185237f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 185337f25828STinghan Shen status = "disabled"; 185437f25828STinghan Shen 185537f25828STinghan Shen u2port0: usb-phy@0 { 185637f25828STinghan Shen reg = <0x0 0x700>; 185737f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 185837f25828STinghan Shen <&clk26m>; 185937f25828STinghan Shen clock-names = "ref", "da_ref"; 186037f25828STinghan Shen #phy-cells = <1>; 186137f25828STinghan Shen }; 186237f25828STinghan Shen 186337f25828STinghan Shen u3port0: usb-phy@700 { 186437f25828STinghan Shen reg = <0x700 0x700>; 186537f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 186637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 186737f25828STinghan Shen clock-names = "ref", "da_ref"; 1868ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1869ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1870ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1871ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 187237f25828STinghan Shen #phy-cells = <1>; 187337f25828STinghan Shen }; 187437f25828STinghan Shen }; 187537f25828STinghan Shen 1876ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1877ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1878ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1879ecc0af6aSTinghan Shen reg-names = "sif"; 1880ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1881ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1882ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1883ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1884ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1885ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1886ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1887ecc0af6aSTinghan Shen "rx_ln1"; 1888ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1889ecc0af6aSTinghan Shen #phy-cells = <0>; 1890ecc0af6aSTinghan Shen status = "disabled"; 1891ecc0af6aSTinghan Shen }; 1892ecc0af6aSTinghan Shen 189337f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 189437f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 189537f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 189637f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 189737f25828STinghan Shen clock-names = "unipro", "mp"; 189837f25828STinghan Shen #phy-cells = <0>; 189937f25828STinghan Shen status = "disabled"; 190037f25828STinghan Shen }; 190137f25828STinghan Shen 19029a512b4dSAngeloGioacchino Del Regno gpu: gpu@13000000 { 19039a512b4dSAngeloGioacchino Del Regno compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali", 19049a512b4dSAngeloGioacchino Del Regno "arm,mali-valhall-jm"; 19059a512b4dSAngeloGioacchino Del Regno reg = <0 0x13000000 0 0x4000>; 19069a512b4dSAngeloGioacchino Del Regno 19079a512b4dSAngeloGioacchino Del Regno clocks = <&mfgcfg CLK_MFG_BG3D>; 19089a512b4dSAngeloGioacchino Del Regno interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>, 19099a512b4dSAngeloGioacchino Del Regno <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>, 19109a512b4dSAngeloGioacchino Del Regno <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>; 19119a512b4dSAngeloGioacchino Del Regno interrupt-names = "job", "mmu", "gpu"; 19129a512b4dSAngeloGioacchino Del Regno operating-points-v2 = <&gpu_opp_table>; 19139a512b4dSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>, 19149a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG3>, 19159a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG4>, 19169a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG5>, 19179a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG6>; 19189a512b4dSAngeloGioacchino Del Regno power-domain-names = "core0", "core1", "core2", "core3", "core4"; 19199a512b4dSAngeloGioacchino Del Regno status = "disabled"; 19209a512b4dSAngeloGioacchino Del Regno }; 19219a512b4dSAngeloGioacchino Del Regno 192237f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 192337f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 192437f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 192537f25828STinghan Shen #clock-cells = <1>; 192637f25828STinghan Shen }; 192737f25828STinghan Shen 1928981f808eSRoy-CW.Yeh vppsys0: syscon@14000000 { 1929981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys0", "syscon"; 19306aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 19316aa5b46dSTinghan Shen #clock-cells = <1>; 19326aa5b46dSTinghan Shen }; 19336aa5b46dSTinghan Shen 1934018f1d4fSMoudy Ho mutex@1400f000 { 1935018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 1936018f1d4fSMoudy Ho reg = <0 0x1400f000 0 0x1000>; 1937018f1d4fSMoudy Ho interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>; 1938018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>; 1939018f1d4fSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MUTEX>; 1940018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1941018f1d4fSMoudy Ho }; 1942018f1d4fSMoudy Ho 19433b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 19443b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19453b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 19463b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19473b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19483b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 19493b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19503b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19513b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19523b5838d1STinghan Shen }; 19533b5838d1STinghan Shen 19543b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 19553b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19563b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 19573b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19583b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19593b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 19603b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19613b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19623b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19633b5838d1STinghan Shen }; 19643b5838d1STinghan Shen 19653b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 19663b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 19673b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 19683b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19693b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19703b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 19713b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 19723b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 19733b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19743b5838d1STinghan Shen }; 19753b5838d1STinghan Shen 19763b5838d1STinghan Shen larb4: larb@14013000 { 19773b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19783b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 19793b5838d1STinghan Shen mediatek,larb-id = <4>; 19803b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 19813b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19823b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 19833b5838d1STinghan Shen clock-names = "apb", "smi"; 19843b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19853b5838d1STinghan Shen }; 19863b5838d1STinghan Shen 19873b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 19883b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 19893b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 19903b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 19913b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 19923b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 19933b5838d1STinghan Shen &larb27>; 19943b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 19953b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 19963b5838d1STinghan Shen clock-names = "bclk"; 19973b5838d1STinghan Shen #iommu-cells = <1>; 19983b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19993b5838d1STinghan Shen }; 20003b5838d1STinghan Shen 200137f25828STinghan Shen wpesys: clock-controller@14e00000 { 200237f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 200337f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 200437f25828STinghan Shen #clock-cells = <1>; 200537f25828STinghan Shen }; 200637f25828STinghan Shen 200737f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 200837f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 200937f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 201037f25828STinghan Shen #clock-cells = <1>; 201137f25828STinghan Shen }; 201237f25828STinghan Shen 201337f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 201437f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 201537f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 201637f25828STinghan Shen #clock-cells = <1>; 201737f25828STinghan Shen }; 201837f25828STinghan Shen 20193b5838d1STinghan Shen larb7: larb@14e04000 { 20203b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20213b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 20223b5838d1STinghan Shen mediatek,larb-id = <7>; 20233b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20243b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 20253b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 20263b5838d1STinghan Shen clock-names = "apb", "smi"; 20273b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20283b5838d1STinghan Shen }; 20293b5838d1STinghan Shen 20303b5838d1STinghan Shen larb8: larb@14e05000 { 20313b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20323b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 20333b5838d1STinghan Shen mediatek,larb-id = <8>; 20343b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 20353b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 20363b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 20373b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 20383b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20393b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20403b5838d1STinghan Shen }; 20413b5838d1STinghan Shen 2042981f808eSRoy-CW.Yeh vppsys1: syscon@14f00000 { 2043981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys1", "syscon"; 20446aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 20456aa5b46dSTinghan Shen #clock-cells = <1>; 20466aa5b46dSTinghan Shen }; 20476aa5b46dSTinghan Shen 2048018f1d4fSMoudy Ho mutex@14f01000 { 2049018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2050018f1d4fSMoudy Ho reg = <0 0x14f01000 0 0x1000>; 2051018f1d4fSMoudy Ho interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>; 2052018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>; 2053018f1d4fSMoudy Ho clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>; 2054018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 2055018f1d4fSMoudy Ho }; 2056018f1d4fSMoudy Ho 20573b5838d1STinghan Shen larb5: larb@14f02000 { 20583b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20593b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 20603b5838d1STinghan Shen mediatek,larb-id = <5>; 20613b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20623b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20633b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20643b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 20653b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20663b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 20673b5838d1STinghan Shen }; 20683b5838d1STinghan Shen 20693b5838d1STinghan Shen larb6: larb@14f03000 { 20703b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20713b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 20723b5838d1STinghan Shen mediatek,larb-id = <6>; 20733b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 20743b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20753b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20763b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 20773b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20783b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 20793b5838d1STinghan Shen }; 20803b5838d1STinghan Shen 208137f25828STinghan Shen imgsys: clock-controller@15000000 { 208237f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 208337f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 208437f25828STinghan Shen #clock-cells = <1>; 208537f25828STinghan Shen }; 208637f25828STinghan Shen 20873b5838d1STinghan Shen larb9: larb@15001000 { 20883b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20893b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 20903b5838d1STinghan Shen mediatek,larb-id = <9>; 20913b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 20923b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 20933b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 20943b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 20953b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20963b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 20973b5838d1STinghan Shen }; 20983b5838d1STinghan Shen 20993b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 21003b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21013b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 21023b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 21033b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 21043b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 21053b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21063b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21073b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21083b5838d1STinghan Shen }; 21093b5838d1STinghan Shen 21103b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 21113b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21123b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 21133b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 21143b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 21153b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 21163b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21173b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21183b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21193b5838d1STinghan Shen }; 21203b5838d1STinghan Shen 212137f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 212237f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 212337f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 212437f25828STinghan Shen #clock-cells = <1>; 212537f25828STinghan Shen }; 212637f25828STinghan Shen 21273b5838d1STinghan Shen larb10: larb@15120000 { 21283b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21293b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 21303b5838d1STinghan Shen mediatek,larb-id = <10>; 21313b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21323b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 21333b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 21343b5838d1STinghan Shen clock-names = "apb", "smi"; 21353b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21363b5838d1STinghan Shen }; 21373b5838d1STinghan Shen 213837f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 213937f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 214037f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 214137f25828STinghan Shen #clock-cells = <1>; 214237f25828STinghan Shen }; 214337f25828STinghan Shen 214437f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 214537f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 214637f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 214737f25828STinghan Shen #clock-cells = <1>; 214837f25828STinghan Shen }; 214937f25828STinghan Shen 21503b5838d1STinghan Shen larb11: larb@15230000 { 21513b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21523b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 21533b5838d1STinghan Shen mediatek,larb-id = <11>; 21543b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21553b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 21563b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 21573b5838d1STinghan Shen clock-names = "apb", "smi"; 21583b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21593b5838d1STinghan Shen }; 21603b5838d1STinghan Shen 216137f25828STinghan Shen ipesys: clock-controller@15330000 { 216237f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 216337f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 216437f25828STinghan Shen #clock-cells = <1>; 216537f25828STinghan Shen }; 216637f25828STinghan Shen 21673b5838d1STinghan Shen larb12: larb@15340000 { 21683b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21693b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 21703b5838d1STinghan Shen mediatek,larb-id = <12>; 21713b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 21723b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 21733b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 21743b5838d1STinghan Shen clock-names = "apb", "smi"; 21753b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 21763b5838d1STinghan Shen }; 21773b5838d1STinghan Shen 217837f25828STinghan Shen camsys: clock-controller@16000000 { 217937f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 218037f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 218137f25828STinghan Shen #clock-cells = <1>; 218237f25828STinghan Shen }; 218337f25828STinghan Shen 21843b5838d1STinghan Shen larb13: larb@16001000 { 21853b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21863b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 21873b5838d1STinghan Shen mediatek,larb-id = <13>; 21883b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 21893b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 21903b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 21913b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 21923b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21933b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 21943b5838d1STinghan Shen }; 21953b5838d1STinghan Shen 21963b5838d1STinghan Shen larb14: larb@16002000 { 21973b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21983b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 21993b5838d1STinghan Shen mediatek,larb-id = <14>; 22003b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22013b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22023b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 22033b5838d1STinghan Shen clock-names = "apb", "smi"; 22043b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22053b5838d1STinghan Shen }; 22063b5838d1STinghan Shen 22073b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 22083b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22093b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 22103b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22113b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 22123b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22133b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22143b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 22153b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22163b5838d1STinghan Shen }; 22173b5838d1STinghan Shen 22183b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 22193b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22203b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 22213b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22223b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 22233b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 22243b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22253b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 22263b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22273b5838d1STinghan Shen }; 22283b5838d1STinghan Shen 22293b5838d1STinghan Shen larb16: larb@16012000 { 22303b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22313b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 22323b5838d1STinghan Shen mediatek,larb-id = <16>; 22333b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22343b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 22353b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 22363b5838d1STinghan Shen clock-names = "apb", "smi"; 22373b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22383b5838d1STinghan Shen }; 22393b5838d1STinghan Shen 22403b5838d1STinghan Shen larb17: larb@16013000 { 22413b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22423b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 22433b5838d1STinghan Shen mediatek,larb-id = <17>; 22443b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22453b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 22463b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 22473b5838d1STinghan Shen clock-names = "apb", "smi"; 22483b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22493b5838d1STinghan Shen }; 22503b5838d1STinghan Shen 22513b5838d1STinghan Shen larb27: larb@16014000 { 22523b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22533b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 22543b5838d1STinghan Shen mediatek,larb-id = <27>; 22553b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22563b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 22573b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 22583b5838d1STinghan Shen clock-names = "apb", "smi"; 22593b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22603b5838d1STinghan Shen }; 22613b5838d1STinghan Shen 22623b5838d1STinghan Shen larb28: larb@16015000 { 22633b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22643b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 22653b5838d1STinghan Shen mediatek,larb-id = <28>; 22663b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22673b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 22683b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 22693b5838d1STinghan Shen clock-names = "apb", "smi"; 22703b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22713b5838d1STinghan Shen }; 22723b5838d1STinghan Shen 227337f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 227437f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 227537f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 227637f25828STinghan Shen #clock-cells = <1>; 227737f25828STinghan Shen }; 227837f25828STinghan Shen 227937f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 228037f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 228137f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 228237f25828STinghan Shen #clock-cells = <1>; 228337f25828STinghan Shen }; 228437f25828STinghan Shen 228537f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 228637f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 228737f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 228837f25828STinghan Shen #clock-cells = <1>; 228937f25828STinghan Shen }; 229037f25828STinghan Shen 229137f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 229237f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 229337f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 229437f25828STinghan Shen #clock-cells = <1>; 229537f25828STinghan Shen }; 229637f25828STinghan Shen 229737f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 229837f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 229937f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 230037f25828STinghan Shen #clock-cells = <1>; 230137f25828STinghan Shen }; 230237f25828STinghan Shen 23033b5838d1STinghan Shen larb25: larb@16141000 { 23043b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23053b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 23063b5838d1STinghan Shen mediatek,larb-id = <25>; 23073b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 23083b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 23093b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23103b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 23113b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 23123b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23133b5838d1STinghan Shen }; 23143b5838d1STinghan Shen 23153b5838d1STinghan Shen larb26: larb@16142000 { 23163b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23173b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 23183b5838d1STinghan Shen mediatek,larb-id = <26>; 23193b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23203b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23213b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 23223b5838d1STinghan Shen clock-names = "apb", "smi"; 23233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23243b5838d1STinghan Shen 23253b5838d1STinghan Shen }; 23263b5838d1STinghan Shen 232737f25828STinghan Shen ccusys: clock-controller@17200000 { 232837f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 232937f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 233037f25828STinghan Shen #clock-cells = <1>; 233137f25828STinghan Shen }; 233237f25828STinghan Shen 23333b5838d1STinghan Shen larb18: larb@17201000 { 23343b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23353b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 23363b5838d1STinghan Shen mediatek,larb-id = <18>; 23373b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23383b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 23393b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 23403b5838d1STinghan Shen clock-names = "apb", "smi"; 23413b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 23423b5838d1STinghan Shen }; 23433b5838d1STinghan Shen 23443b5838d1STinghan Shen larb24: larb@1800d000 { 23453b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23463b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 23473b5838d1STinghan Shen mediatek,larb-id = <24>; 23483b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23493b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 23503b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23513b5838d1STinghan Shen clock-names = "apb", "smi"; 23523b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23533b5838d1STinghan Shen }; 23543b5838d1STinghan Shen 23553b5838d1STinghan Shen larb23: larb@1800e000 { 23563b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23573b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 23583b5838d1STinghan Shen mediatek,larb-id = <23>; 23593b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 23603b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 23613b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23623b5838d1STinghan Shen clock-names = "apb", "smi"; 23633b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23643b5838d1STinghan Shen }; 23653b5838d1STinghan Shen 236637f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 236737f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 236837f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 236937f25828STinghan Shen #clock-cells = <1>; 237037f25828STinghan Shen }; 237137f25828STinghan Shen 23723b5838d1STinghan Shen larb21: larb@1802e000 { 23733b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23743b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 23753b5838d1STinghan Shen mediatek,larb-id = <21>; 23763b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23773b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 23783b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 23793b5838d1STinghan Shen clock-names = "apb", "smi"; 23803b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 23813b5838d1STinghan Shen }; 23823b5838d1STinghan Shen 238337f25828STinghan Shen vdecsys: clock-controller@1802f000 { 238437f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 238537f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 238637f25828STinghan Shen #clock-cells = <1>; 238737f25828STinghan Shen }; 238837f25828STinghan Shen 23893b5838d1STinghan Shen larb22: larb@1803e000 { 23903b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23913b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 23923b5838d1STinghan Shen mediatek,larb-id = <22>; 23933b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 23943b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 23953b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 23963b5838d1STinghan Shen clock-names = "apb", "smi"; 23973b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 23983b5838d1STinghan Shen }; 23993b5838d1STinghan Shen 240037f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 240137f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 240237f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 240337f25828STinghan Shen #clock-cells = <1>; 240437f25828STinghan Shen }; 240537f25828STinghan Shen 240637f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 240737f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 240837f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 240937f25828STinghan Shen #clock-cells = <1>; 241037f25828STinghan Shen }; 241137f25828STinghan Shen 241237f25828STinghan Shen vencsys: clock-controller@1a000000 { 241337f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 241437f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 241537f25828STinghan Shen #clock-cells = <1>; 241637f25828STinghan Shen }; 241737f25828STinghan Shen 24183b5838d1STinghan Shen larb19: larb@1a010000 { 24193b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24203b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 24213b5838d1STinghan Shen mediatek,larb-id = <19>; 24223b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 24233b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 24243b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 24253b5838d1STinghan Shen clock-names = "apb", "smi"; 24263b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 24273b5838d1STinghan Shen }; 24283b5838d1STinghan Shen 2429ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2430ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2431ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2432ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2433ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2434ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2435ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2436ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2437ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2438ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2439ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2440ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2441ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2442ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2443ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2444ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2445ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2446ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2447ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2448ee3f54cfSTinghan Shen #address-cells = <2>; 2449ee3f54cfSTinghan Shen #size-cells = <2>; 2450ee3f54cfSTinghan Shen dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2451ee3f54cfSTinghan Shen }; 2452ee3f54cfSTinghan Shen 2453936f9741Skyrie wu jpgdec-master { 2454936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec"; 2455936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2456936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2457936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2458936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2459936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2460936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2461936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2462936f9741Skyrie wu dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2463936f9741Skyrie wu #address-cells = <2>; 2464936f9741Skyrie wu #size-cells = <2>; 2465936f9741Skyrie wu ranges; 2466936f9741Skyrie wu 2467936f9741Skyrie wu jpgdec@1a040000 { 2468936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2469936f9741Skyrie wu reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */ 2470936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2471936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2472936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2473936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2474936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2475936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2476936f9741Skyrie wu interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>; 2477936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC>; 2478936f9741Skyrie wu clock-names = "jpgdec"; 2479936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 2480936f9741Skyrie wu }; 2481936f9741Skyrie wu 2482936f9741Skyrie wu jpgdec@1a050000 { 2483936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2484936f9741Skyrie wu reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */ 2485936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2486936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2487936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2488936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2489936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2490936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2491936f9741Skyrie wu interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>; 2492936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC_C1>; 2493936f9741Skyrie wu clock-names = "jpgdec"; 2494936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2495936f9741Skyrie wu }; 2496936f9741Skyrie wu 2497936f9741Skyrie wu jpgdec@1b040000 { 2498936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2499936f9741Skyrie wu reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */ 2500936f9741Skyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>, 2501936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>, 2502936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>, 2503936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>, 2504936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>, 2505936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>; 2506936f9741Skyrie wu interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>; 2507936f9741Skyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>; 2508936f9741Skyrie wu clock-names = "jpgdec"; 2509936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 2510936f9741Skyrie wu }; 2511936f9741Skyrie wu }; 2512936f9741Skyrie wu 251337f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 251437f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 251537f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 251637f25828STinghan Shen #clock-cells = <1>; 251737f25828STinghan Shen }; 25186aa5b46dSTinghan Shen 25196aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 252097801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon"; 25216aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 2522b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 25236aa5b46dSTinghan Shen #clock-cells = <1>; 25246aa5b46dSTinghan Shen }; 25256aa5b46dSTinghan Shen 2526a32a371fSkyrie wu 2527a32a371fSkyrie wu jpgenc-master { 2528a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc"; 2529a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2530a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2531a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2532a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2533a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2534a32a371fSkyrie wu dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2535a32a371fSkyrie wu #address-cells = <2>; 2536a32a371fSkyrie wu #size-cells = <2>; 2537a32a371fSkyrie wu ranges; 2538a32a371fSkyrie wu 2539a32a371fSkyrie wu jpgenc@1a030000 { 2540a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2541a32a371fSkyrie wu reg = <0 0x1a030000 0 0x10000>; 2542a32a371fSkyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>, 2543a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>, 2544a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>, 2545a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>; 2546a32a371fSkyrie wu interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>; 2547a32a371fSkyrie wu clocks = <&vencsys CLK_VENC_JPGENC>; 2548a32a371fSkyrie wu clock-names = "jpgenc"; 2549a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2550a32a371fSkyrie wu }; 2551a32a371fSkyrie wu 2552a32a371fSkyrie wu jpgenc@1b030000 { 2553a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2554a32a371fSkyrie wu reg = <0 0x1b030000 0 0x10000>; 2555a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2556a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2557a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2558a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2559a32a371fSkyrie wu interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>; 2560a32a371fSkyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>; 2561a32a371fSkyrie wu clock-names = "jpgenc"; 2562a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2563a32a371fSkyrie wu }; 2564a32a371fSkyrie wu }; 2565a32a371fSkyrie wu 25663b5838d1STinghan Shen larb20: larb@1b010000 { 25673b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25683b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 25693b5838d1STinghan Shen mediatek,larb-id = <20>; 25703b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 25713b5838d1STinghan Shen clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>, 25723b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 25733b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 25743b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 25753b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 25763b5838d1STinghan Shen }; 25773b5838d1STinghan Shen 2578b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 2579b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 2580b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 2581b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 2582b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2583b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 2584b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 2585b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 2586b852ee68SJason-JH.Lin }; 2587b852ee68SJason-JH.Lin 2588b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 2589b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 2590b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 2591b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 2592b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2593b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 2594b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 2595b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 2596b852ee68SJason-JH.Lin }; 2597b852ee68SJason-JH.Lin 2598b852ee68SJason-JH.Lin color0: color@1c003000 { 2599b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 2600b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 2601b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 2602b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2603b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 2604b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 2605b852ee68SJason-JH.Lin }; 2606b852ee68SJason-JH.Lin 2607b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 2608b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 2609b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 2610b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 2611b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2612b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 2613b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 2614b852ee68SJason-JH.Lin }; 2615b852ee68SJason-JH.Lin 2616b852ee68SJason-JH.Lin aal0: aal@1c005000 { 2617b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 2618b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 2619b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 2620b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2621b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 2622b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 2623b852ee68SJason-JH.Lin }; 2624b852ee68SJason-JH.Lin 2625b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 2626b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 2627b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 2628b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 2629b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2630b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 2631b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 2632b852ee68SJason-JH.Lin }; 2633b852ee68SJason-JH.Lin 2634b852ee68SJason-JH.Lin dither0: dither@1c007000 { 2635b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 2636b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 2637b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 2638b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2639b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 2640b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 2641b852ee68SJason-JH.Lin }; 2642b852ee68SJason-JH.Lin 2643b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 2644b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 2645b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 2646b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 2647b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2648b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 2649b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 2650b852ee68SJason-JH.Lin }; 2651b852ee68SJason-JH.Lin 2652b852ee68SJason-JH.Lin merge0: merge@1c014000 { 2653b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 2654b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 2655b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 2656b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2657b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 2658b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 2659b852ee68SJason-JH.Lin }; 2660b852ee68SJason-JH.Lin 26616c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 26626c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 26636c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 26646c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 26656c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 26666c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 26676c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 26686c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 26696c2503b5SBo-Chen Chen status = "disabled"; 26706c2503b5SBo-Chen Chen }; 26716c2503b5SBo-Chen Chen 2672b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 2673b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 2674b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 2675b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 2676b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2677b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 2678b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 2679b852ee68SJason-JH.Lin }; 2680b852ee68SJason-JH.Lin 26813b5838d1STinghan Shen larb0: larb@1c018000 { 26823b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26833b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 26843b5838d1STinghan Shen mediatek,larb-id = <0>; 26853b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 26863b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 26873b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 26883b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 26893b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 26903b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 26913b5838d1STinghan Shen }; 26923b5838d1STinghan Shen 26933b5838d1STinghan Shen larb1: larb@1c019000 { 26943b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26953b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 26963b5838d1STinghan Shen mediatek,larb-id = <1>; 26973b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 26983b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 26993b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 27003b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 27013b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27023b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27033b5838d1STinghan Shen }; 27043b5838d1STinghan Shen 27056aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 270697801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys1", "syscon"; 27076aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 270892d2c23dSNancy.Lin mboxes = <&gce0 1 CMDQ_THR_PRIO_4>; 270992d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>; 27106aa5b46dSTinghan Shen #clock-cells = <1>; 271192d2c23dSNancy.Lin #reset-cells = <1>; 27126aa5b46dSTinghan Shen }; 27133b5838d1STinghan Shen 27143b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 27153b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 27163b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 27173b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 27183b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 27193b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 27203b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 27213b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 27223b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27233b5838d1STinghan Shen 27243b5838d1STinghan Shen }; 27253b5838d1STinghan Shen 27263b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 27273b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 27283b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 27293b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 27303b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 27313b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 27323b5838d1STinghan Shen &larb28>; 27333b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 27343b5838d1STinghan Shen #iommu-cells = <1>; 27353b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 27363b5838d1STinghan Shen clock-names = "bclk"; 27373b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27383b5838d1STinghan Shen }; 27393b5838d1STinghan Shen 274092d2c23dSNancy.Lin mutex1: mutex@1c101000 { 274192d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-mutex"; 274292d2c23dSNancy.Lin reg = <0 0x1c101000 0 0x1000>; 274392d2c23dSNancy.Lin reg-names = "vdo1_mutex"; 274492d2c23dSNancy.Lin interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>; 274592d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 274692d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>; 274792d2c23dSNancy.Lin clock-names = "vdo1_mutex"; 274892d2c23dSNancy.Lin mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>; 274992d2c23dSNancy.Lin }; 275092d2c23dSNancy.Lin 27513b5838d1STinghan Shen larb2: larb@1c102000 { 27523b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27533b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 27543b5838d1STinghan Shen mediatek,larb-id = <2>; 27553b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 27563b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 27573b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 27583b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 27593b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27603b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27613b5838d1STinghan Shen }; 27623b5838d1STinghan Shen 27633b5838d1STinghan Shen larb3: larb@1c103000 { 27643b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27653b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 27663b5838d1STinghan Shen mediatek,larb-id = <3>; 27673b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 27683b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 27693b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 27703b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 27713b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27723b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27733b5838d1STinghan Shen }; 27746c2503b5SBo-Chen Chen 277592d2c23dSNancy.Lin vdo1_rdma0: rdma@1c104000 { 277692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 277792d2c23dSNancy.Lin reg = <0 0x1c104000 0 0x1000>; 277892d2c23dSNancy.Lin interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>; 277992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>; 278092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 278192d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>; 278292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>; 278392d2c23dSNancy.Lin }; 278492d2c23dSNancy.Lin 278592d2c23dSNancy.Lin vdo1_rdma1: rdma@1c105000 { 278692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 278792d2c23dSNancy.Lin reg = <0 0x1c105000 0 0x1000>; 278892d2c23dSNancy.Lin interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>; 278992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>; 279092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 279192d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>; 279292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>; 279392d2c23dSNancy.Lin }; 279492d2c23dSNancy.Lin 279592d2c23dSNancy.Lin vdo1_rdma2: rdma@1c106000 { 279692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 279792d2c23dSNancy.Lin reg = <0 0x1c106000 0 0x1000>; 279892d2c23dSNancy.Lin interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>; 279992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>; 280092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 280192d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>; 280292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>; 280392d2c23dSNancy.Lin }; 280492d2c23dSNancy.Lin 280592d2c23dSNancy.Lin vdo1_rdma3: rdma@1c107000 { 280692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 280792d2c23dSNancy.Lin reg = <0 0x1c107000 0 0x1000>; 280892d2c23dSNancy.Lin interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>; 280992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>; 281092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 281192d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>; 281292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>; 281392d2c23dSNancy.Lin }; 281492d2c23dSNancy.Lin 281592d2c23dSNancy.Lin vdo1_rdma4: rdma@1c108000 { 281692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 281792d2c23dSNancy.Lin reg = <0 0x1c108000 0 0x1000>; 281892d2c23dSNancy.Lin interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>; 281992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>; 282092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 282192d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>; 282292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>; 282392d2c23dSNancy.Lin }; 282492d2c23dSNancy.Lin 282592d2c23dSNancy.Lin vdo1_rdma5: rdma@1c109000 { 282692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 282792d2c23dSNancy.Lin reg = <0 0x1c109000 0 0x1000>; 282892d2c23dSNancy.Lin interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>; 282992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>; 283092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 283192d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>; 283292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>; 283392d2c23dSNancy.Lin }; 283492d2c23dSNancy.Lin 283592d2c23dSNancy.Lin vdo1_rdma6: rdma@1c10a000 { 283692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 283792d2c23dSNancy.Lin reg = <0 0x1c10a000 0 0x1000>; 283892d2c23dSNancy.Lin interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>; 283992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>; 284092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 284192d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>; 284292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>; 284392d2c23dSNancy.Lin }; 284492d2c23dSNancy.Lin 284592d2c23dSNancy.Lin vdo1_rdma7: rdma@1c10b000 { 284692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 284792d2c23dSNancy.Lin reg = <0 0x1c10b000 0 0x1000>; 284892d2c23dSNancy.Lin interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>; 284992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>; 285092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 285192d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>; 285292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>; 285392d2c23dSNancy.Lin }; 285492d2c23dSNancy.Lin 285592d2c23dSNancy.Lin merge1: vpp-merge@1c10c000 { 285692d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 285792d2c23dSNancy.Lin reg = <0 0x1c10c000 0 0x1000>; 285892d2c23dSNancy.Lin interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>; 285992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>, 286092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>; 286192d2c23dSNancy.Lin clock-names = "merge","merge_async"; 286292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 286392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>; 286492d2c23dSNancy.Lin mediatek,merge-mute = <1>; 286592d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>; 286692d2c23dSNancy.Lin }; 286792d2c23dSNancy.Lin 286892d2c23dSNancy.Lin merge2: vpp-merge@1c10d000 { 286992d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 287092d2c23dSNancy.Lin reg = <0 0x1c10d000 0 0x1000>; 287192d2c23dSNancy.Lin interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>; 287292d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>, 287392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>; 287492d2c23dSNancy.Lin clock-names = "merge","merge_async"; 287592d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 287692d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>; 287792d2c23dSNancy.Lin mediatek,merge-mute = <1>; 287892d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>; 287992d2c23dSNancy.Lin }; 288092d2c23dSNancy.Lin 288192d2c23dSNancy.Lin merge3: vpp-merge@1c10e000 { 288292d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 288392d2c23dSNancy.Lin reg = <0 0x1c10e000 0 0x1000>; 288492d2c23dSNancy.Lin interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>; 288592d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>, 288692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>; 288792d2c23dSNancy.Lin clock-names = "merge","merge_async"; 288892d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 288992d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>; 289092d2c23dSNancy.Lin mediatek,merge-mute = <1>; 289192d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>; 289292d2c23dSNancy.Lin }; 289392d2c23dSNancy.Lin 289492d2c23dSNancy.Lin merge4: vpp-merge@1c10f000 { 289592d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 289692d2c23dSNancy.Lin reg = <0 0x1c10f000 0 0x1000>; 289792d2c23dSNancy.Lin interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>; 289892d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>, 289992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>; 290092d2c23dSNancy.Lin clock-names = "merge","merge_async"; 290192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 290292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>; 290392d2c23dSNancy.Lin mediatek,merge-mute = <1>; 290492d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>; 290592d2c23dSNancy.Lin }; 290692d2c23dSNancy.Lin 290792d2c23dSNancy.Lin merge5: vpp-merge@1c110000 { 290892d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 290992d2c23dSNancy.Lin reg = <0 0x1c110000 0 0x1000>; 291092d2c23dSNancy.Lin interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>; 291192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>, 291292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>; 291392d2c23dSNancy.Lin clock-names = "merge","merge_async"; 291492d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 291592d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>; 291692d2c23dSNancy.Lin mediatek,merge-fifo-en = <1>; 291792d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>; 291892d2c23dSNancy.Lin }; 291992d2c23dSNancy.Lin 29206c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 29216c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 29226c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 29236c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 29246c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 29256c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 29266c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 29276c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 29286c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 29296c2503b5SBo-Chen Chen status = "disabled"; 29306c2503b5SBo-Chen Chen }; 293164196979SBo-Chen Chen 293292d2c23dSNancy.Lin ethdr0: hdr-engine@1c114000 { 293392d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-ethdr"; 293492d2c23dSNancy.Lin reg = <0 0x1c114000 0 0x1000>, 293592d2c23dSNancy.Lin <0 0x1c115000 0 0x1000>, 293692d2c23dSNancy.Lin <0 0x1c117000 0 0x1000>, 293792d2c23dSNancy.Lin <0 0x1c119000 0 0x1000>, 293892d2c23dSNancy.Lin <0 0x1c11a000 0 0x1000>, 293992d2c23dSNancy.Lin <0 0x1c11b000 0 0x1000>, 294092d2c23dSNancy.Lin <0 0x1c11c000 0 0x1000>; 294192d2c23dSNancy.Lin reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 294292d2c23dSNancy.Lin "vdo_be", "adl_ds"; 294392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>, 294492d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>, 294592d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>, 294692d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>, 294792d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>, 294892d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>, 294992d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>; 295092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>, 295192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0>, 295292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1>, 295392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0>, 295492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1>, 295592d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE>, 295692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_26M_SLOW>, 295792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>, 295892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>, 295992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>, 296092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>, 296192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>, 296292d2c23dSNancy.Lin <&topckgen CLK_TOP_ETHDR>; 296392d2c23dSNancy.Lin clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 296492d2c23dSNancy.Lin "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async", 296592d2c23dSNancy.Lin "gfx_fe0_async", "gfx_fe1_async","vdo_be_async", 296692d2c23dSNancy.Lin "ethdr_top"; 296792d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 296892d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>, 296992d2c23dSNancy.Lin <&iommu_vpp M4U_PORT_L3_HDR_ADL>; 297092d2c23dSNancy.Lin interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */ 297192d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>, 297292d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>, 297392d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>, 297492d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>, 297592d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>; 297692d2c23dSNancy.Lin reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async", 297792d2c23dSNancy.Lin "gfx_fe1_async", "vdo_be_async"; 297892d2c23dSNancy.Lin }; 297992d2c23dSNancy.Lin 298064196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 298164196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 298264196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 298364196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 298464196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 298564196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 298664196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 298764196979SBo-Chen Chen max-linkrate-mhz = <8100>; 298864196979SBo-Chen Chen status = "disabled"; 298964196979SBo-Chen Chen }; 299064196979SBo-Chen Chen 299164196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 299264196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 299364196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 299464196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 299564196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 299664196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 299764196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 299864196979SBo-Chen Chen max-linkrate-mhz = <8100>; 299964196979SBo-Chen Chen status = "disabled"; 300064196979SBo-Chen Chen }; 300137f25828STinghan Shen }; 3002*fd1c6f13SBalsam CHIHI 3003*fd1c6f13SBalsam CHIHI thermal_zones: thermal-zones { 3004*fd1c6f13SBalsam CHIHI cpu0-thermal { 3005*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3006*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3007*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>; 3008*fd1c6f13SBalsam CHIHI trips { 3009*fd1c6f13SBalsam CHIHI cpu0_crit: trip-crit { 3010*fd1c6f13SBalsam CHIHI temperature = <100000>; 3011*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3012*fd1c6f13SBalsam CHIHI type = "critical"; 3013*fd1c6f13SBalsam CHIHI }; 3014*fd1c6f13SBalsam CHIHI }; 3015*fd1c6f13SBalsam CHIHI }; 3016*fd1c6f13SBalsam CHIHI 3017*fd1c6f13SBalsam CHIHI cpu1-thermal { 3018*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3019*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3020*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>; 3021*fd1c6f13SBalsam CHIHI trips { 3022*fd1c6f13SBalsam CHIHI cpu1_crit: trip-crit { 3023*fd1c6f13SBalsam CHIHI temperature = <100000>; 3024*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3025*fd1c6f13SBalsam CHIHI type = "critical"; 3026*fd1c6f13SBalsam CHIHI }; 3027*fd1c6f13SBalsam CHIHI }; 3028*fd1c6f13SBalsam CHIHI }; 3029*fd1c6f13SBalsam CHIHI 3030*fd1c6f13SBalsam CHIHI cpu2-thermal { 3031*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3032*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3033*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>; 3034*fd1c6f13SBalsam CHIHI trips { 3035*fd1c6f13SBalsam CHIHI cpu2_crit: trip-crit { 3036*fd1c6f13SBalsam CHIHI temperature = <100000>; 3037*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3038*fd1c6f13SBalsam CHIHI type = "critical"; 3039*fd1c6f13SBalsam CHIHI }; 3040*fd1c6f13SBalsam CHIHI }; 3041*fd1c6f13SBalsam CHIHI }; 3042*fd1c6f13SBalsam CHIHI 3043*fd1c6f13SBalsam CHIHI cpu3-thermal { 3044*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3045*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3046*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>; 3047*fd1c6f13SBalsam CHIHI trips { 3048*fd1c6f13SBalsam CHIHI cpu3_crit: trip-crit { 3049*fd1c6f13SBalsam CHIHI temperature = <100000>; 3050*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3051*fd1c6f13SBalsam CHIHI type = "critical"; 3052*fd1c6f13SBalsam CHIHI }; 3053*fd1c6f13SBalsam CHIHI }; 3054*fd1c6f13SBalsam CHIHI }; 3055*fd1c6f13SBalsam CHIHI 3056*fd1c6f13SBalsam CHIHI cpu4-thermal { 3057*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3058*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3059*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>; 3060*fd1c6f13SBalsam CHIHI trips { 3061*fd1c6f13SBalsam CHIHI cpu4_crit: trip-crit { 3062*fd1c6f13SBalsam CHIHI temperature = <100000>; 3063*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3064*fd1c6f13SBalsam CHIHI type = "critical"; 3065*fd1c6f13SBalsam CHIHI }; 3066*fd1c6f13SBalsam CHIHI }; 3067*fd1c6f13SBalsam CHIHI }; 3068*fd1c6f13SBalsam CHIHI 3069*fd1c6f13SBalsam CHIHI cpu5-thermal { 3070*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3071*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3072*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>; 3073*fd1c6f13SBalsam CHIHI trips { 3074*fd1c6f13SBalsam CHIHI cpu5_crit: trip-crit { 3075*fd1c6f13SBalsam CHIHI temperature = <100000>; 3076*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3077*fd1c6f13SBalsam CHIHI type = "critical"; 3078*fd1c6f13SBalsam CHIHI }; 3079*fd1c6f13SBalsam CHIHI }; 3080*fd1c6f13SBalsam CHIHI }; 3081*fd1c6f13SBalsam CHIHI 3082*fd1c6f13SBalsam CHIHI cpu6-thermal { 3083*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3084*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3085*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>; 3086*fd1c6f13SBalsam CHIHI trips { 3087*fd1c6f13SBalsam CHIHI cpu6_crit: trip-crit { 3088*fd1c6f13SBalsam CHIHI temperature = <100000>; 3089*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3090*fd1c6f13SBalsam CHIHI type = "critical"; 3091*fd1c6f13SBalsam CHIHI }; 3092*fd1c6f13SBalsam CHIHI }; 3093*fd1c6f13SBalsam CHIHI }; 3094*fd1c6f13SBalsam CHIHI 3095*fd1c6f13SBalsam CHIHI cpu7-thermal { 3096*fd1c6f13SBalsam CHIHI polling-delay = <0>; 3097*fd1c6f13SBalsam CHIHI polling-delay-passive = <0>; 3098*fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>; 3099*fd1c6f13SBalsam CHIHI trips { 3100*fd1c6f13SBalsam CHIHI cpu7_crit: trip-crit { 3101*fd1c6f13SBalsam CHIHI temperature = <100000>; 3102*fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3103*fd1c6f13SBalsam CHIHI type = "critical"; 3104*fd1c6f13SBalsam CHIHI }; 3105*fd1c6f13SBalsam CHIHI }; 3106*fd1c6f13SBalsam CHIHI }; 3107*fd1c6f13SBalsam CHIHI }; 310837f25828STinghan Shen}; 3109