xref: /linux/scripts/dtc/include-prefixes/arm64/mediatek/mt8195.dtsi (revision b7f638d6bab947cf19ba33a453070077c5fb6c49)
137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT)
237f25828STinghan Shen/*
337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc.
437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com>
537f25828STinghan Shen */
637f25828STinghan Shen
737f25828STinghan Shen/dts-v1/;
837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h>
9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h>
1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h>
1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h>
123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h>
1337f25828STinghan Shen#include <dt-bindings/phy/phy.h>
1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h>
152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h>
16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h>
177f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h>
18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h>
1937f25828STinghan Shen
2037f25828STinghan Shen/ {
2137f25828STinghan Shen	compatible = "mediatek,mt8195";
2237f25828STinghan Shen	interrupt-parent = <&gic>;
2337f25828STinghan Shen	#address-cells = <2>;
2437f25828STinghan Shen	#size-cells = <2>;
2537f25828STinghan Shen
26329239a1SJason-JH.Lin	aliases {
27f8fdf9edSAngeloGioacchino Del Regno		dp-intf0 = &dp_intf0;
28f8fdf9edSAngeloGioacchino Del Regno		dp-intf1 = &dp_intf1;
29329239a1SJason-JH.Lin		gce0 = &gce0;
30329239a1SJason-JH.Lin		gce1 = &gce1;
3192d2c23dSNancy.Lin		ethdr0 = &ethdr0;
3292d2c23dSNancy.Lin		mutex0 = &mutex;
3392d2c23dSNancy.Lin		mutex1 = &mutex1;
3492d2c23dSNancy.Lin		merge1 = &merge1;
3592d2c23dSNancy.Lin		merge2 = &merge2;
3692d2c23dSNancy.Lin		merge3 = &merge3;
3792d2c23dSNancy.Lin		merge4 = &merge4;
3892d2c23dSNancy.Lin		merge5 = &merge5;
3992d2c23dSNancy.Lin		vdo1-rdma0 = &vdo1_rdma0;
4092d2c23dSNancy.Lin		vdo1-rdma1 = &vdo1_rdma1;
4192d2c23dSNancy.Lin		vdo1-rdma2 = &vdo1_rdma2;
4292d2c23dSNancy.Lin		vdo1-rdma3 = &vdo1_rdma3;
4392d2c23dSNancy.Lin		vdo1-rdma4 = &vdo1_rdma4;
4492d2c23dSNancy.Lin		vdo1-rdma5 = &vdo1_rdma5;
4592d2c23dSNancy.Lin		vdo1-rdma6 = &vdo1_rdma6;
4692d2c23dSNancy.Lin		vdo1-rdma7 = &vdo1_rdma7;
47329239a1SJason-JH.Lin	};
48329239a1SJason-JH.Lin
4937f25828STinghan Shen	cpus {
5037f25828STinghan Shen		#address-cells = <1>;
5137f25828STinghan Shen		#size-cells = <0>;
5237f25828STinghan Shen
5337f25828STinghan Shen		cpu0: cpu@0 {
5437f25828STinghan Shen			device_type = "cpu";
5537f25828STinghan Shen			compatible = "arm,cortex-a55";
5637f25828STinghan Shen			reg = <0x000>;
5737f25828STinghan Shen			enable-method = "psci";
58e39e72cfSYT Lee			performance-domains = <&performance 0>;
5937f25828STinghan Shen			clock-frequency = <1701000000>;
60513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
6166fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
62b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
63b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
64b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
65b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
66b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
67b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
6837f25828STinghan Shen			next-level-cache = <&l2_0>;
6937f25828STinghan Shen			#cooling-cells = <2>;
7037f25828STinghan Shen		};
7137f25828STinghan Shen
7237f25828STinghan Shen		cpu1: cpu@100 {
7337f25828STinghan Shen			device_type = "cpu";
7437f25828STinghan Shen			compatible = "arm,cortex-a55";
7537f25828STinghan Shen			reg = <0x100>;
7637f25828STinghan Shen			enable-method = "psci";
77e39e72cfSYT Lee			performance-domains = <&performance 0>;
7837f25828STinghan Shen			clock-frequency = <1701000000>;
79513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
8066fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
81b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
82b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
83b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
84b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
85b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
86b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
8737f25828STinghan Shen			next-level-cache = <&l2_0>;
8837f25828STinghan Shen			#cooling-cells = <2>;
8937f25828STinghan Shen		};
9037f25828STinghan Shen
9137f25828STinghan Shen		cpu2: cpu@200 {
9237f25828STinghan Shen			device_type = "cpu";
9337f25828STinghan Shen			compatible = "arm,cortex-a55";
9437f25828STinghan Shen			reg = <0x200>;
9537f25828STinghan Shen			enable-method = "psci";
96e39e72cfSYT Lee			performance-domains = <&performance 0>;
9737f25828STinghan Shen			clock-frequency = <1701000000>;
98513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
9966fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
100b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
101b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
102b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
103b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
104b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
105b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
10637f25828STinghan Shen			next-level-cache = <&l2_0>;
10737f25828STinghan Shen			#cooling-cells = <2>;
10837f25828STinghan Shen		};
10937f25828STinghan Shen
11037f25828STinghan Shen		cpu3: cpu@300 {
11137f25828STinghan Shen			device_type = "cpu";
11237f25828STinghan Shen			compatible = "arm,cortex-a55";
11337f25828STinghan Shen			reg = <0x300>;
11437f25828STinghan Shen			enable-method = "psci";
115e39e72cfSYT Lee			performance-domains = <&performance 0>;
11637f25828STinghan Shen			clock-frequency = <1701000000>;
117513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
11866fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
119b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
120b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
121b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
122b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
123b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
124b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
12537f25828STinghan Shen			next-level-cache = <&l2_0>;
12637f25828STinghan Shen			#cooling-cells = <2>;
12737f25828STinghan Shen		};
12837f25828STinghan Shen
12937f25828STinghan Shen		cpu4: cpu@400 {
13037f25828STinghan Shen			device_type = "cpu";
13137f25828STinghan Shen			compatible = "arm,cortex-a78";
13237f25828STinghan Shen			reg = <0x400>;
13337f25828STinghan Shen			enable-method = "psci";
134e39e72cfSYT Lee			performance-domains = <&performance 1>;
13537f25828STinghan Shen			clock-frequency = <2171000000>;
13637f25828STinghan Shen			capacity-dmips-mhz = <1024>;
13766fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
138b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
139b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
140b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
141b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
142b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
143b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
14437f25828STinghan Shen			next-level-cache = <&l2_1>;
14537f25828STinghan Shen			#cooling-cells = <2>;
14637f25828STinghan Shen		};
14737f25828STinghan Shen
14837f25828STinghan Shen		cpu5: cpu@500 {
14937f25828STinghan Shen			device_type = "cpu";
15037f25828STinghan Shen			compatible = "arm,cortex-a78";
15137f25828STinghan Shen			reg = <0x500>;
15237f25828STinghan Shen			enable-method = "psci";
153e39e72cfSYT Lee			performance-domains = <&performance 1>;
15437f25828STinghan Shen			clock-frequency = <2171000000>;
15537f25828STinghan Shen			capacity-dmips-mhz = <1024>;
15666fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
157b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
158b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
159b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
160b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
161b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
162b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
16337f25828STinghan Shen			next-level-cache = <&l2_1>;
16437f25828STinghan Shen			#cooling-cells = <2>;
16537f25828STinghan Shen		};
16637f25828STinghan Shen
16737f25828STinghan Shen		cpu6: cpu@600 {
16837f25828STinghan Shen			device_type = "cpu";
16937f25828STinghan Shen			compatible = "arm,cortex-a78";
17037f25828STinghan Shen			reg = <0x600>;
17137f25828STinghan Shen			enable-method = "psci";
172e39e72cfSYT Lee			performance-domains = <&performance 1>;
17337f25828STinghan Shen			clock-frequency = <2171000000>;
17437f25828STinghan Shen			capacity-dmips-mhz = <1024>;
17566fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
176b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
177b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
178b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
179b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
180b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
181b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
18237f25828STinghan Shen			next-level-cache = <&l2_1>;
18337f25828STinghan Shen			#cooling-cells = <2>;
18437f25828STinghan Shen		};
18537f25828STinghan Shen
18637f25828STinghan Shen		cpu7: cpu@700 {
18737f25828STinghan Shen			device_type = "cpu";
18837f25828STinghan Shen			compatible = "arm,cortex-a78";
18937f25828STinghan Shen			reg = <0x700>;
19037f25828STinghan Shen			enable-method = "psci";
191e39e72cfSYT Lee			performance-domains = <&performance 1>;
19237f25828STinghan Shen			clock-frequency = <2171000000>;
19337f25828STinghan Shen			capacity-dmips-mhz = <1024>;
19466fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
195b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
196b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
197b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
198b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
199b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
200b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
20137f25828STinghan Shen			next-level-cache = <&l2_1>;
20237f25828STinghan Shen			#cooling-cells = <2>;
20337f25828STinghan Shen		};
20437f25828STinghan Shen
20537f25828STinghan Shen		cpu-map {
20637f25828STinghan Shen			cluster0 {
20737f25828STinghan Shen				core0 {
20837f25828STinghan Shen					cpu = <&cpu0>;
20937f25828STinghan Shen				};
21037f25828STinghan Shen
21137f25828STinghan Shen				core1 {
21237f25828STinghan Shen					cpu = <&cpu1>;
21337f25828STinghan Shen				};
21437f25828STinghan Shen
21537f25828STinghan Shen				core2 {
21637f25828STinghan Shen					cpu = <&cpu2>;
21737f25828STinghan Shen				};
21837f25828STinghan Shen
21937f25828STinghan Shen				core3 {
22037f25828STinghan Shen					cpu = <&cpu3>;
22137f25828STinghan Shen				};
22237f25828STinghan Shen
223cc4f0b13SAngeloGioacchino Del Regno				core4 {
22437f25828STinghan Shen					cpu = <&cpu4>;
22537f25828STinghan Shen				};
22637f25828STinghan Shen
227cc4f0b13SAngeloGioacchino Del Regno				core5 {
22837f25828STinghan Shen					cpu = <&cpu5>;
22937f25828STinghan Shen				};
23037f25828STinghan Shen
231cc4f0b13SAngeloGioacchino Del Regno				core6 {
23237f25828STinghan Shen					cpu = <&cpu6>;
23337f25828STinghan Shen				};
23437f25828STinghan Shen
235cc4f0b13SAngeloGioacchino Del Regno				core7 {
23637f25828STinghan Shen					cpu = <&cpu7>;
23737f25828STinghan Shen				};
23837f25828STinghan Shen			};
23937f25828STinghan Shen		};
24037f25828STinghan Shen
24137f25828STinghan Shen		idle-states {
24237f25828STinghan Shen			entry-method = "psci";
24337f25828STinghan Shen
24466fe2431SAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
24537f25828STinghan Shen				compatible = "arm,idle-state";
24637f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
24737f25828STinghan Shen				local-timer-stop;
24837f25828STinghan Shen				entry-latency-us = <50>;
24937f25828STinghan Shen				exit-latency-us = <95>;
25037f25828STinghan Shen				min-residency-us = <580>;
25137f25828STinghan Shen			};
25237f25828STinghan Shen
25366fe2431SAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
25437f25828STinghan Shen				compatible = "arm,idle-state";
25537f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
25637f25828STinghan Shen				local-timer-stop;
25737f25828STinghan Shen				entry-latency-us = <45>;
25837f25828STinghan Shen				exit-latency-us = <140>;
25937f25828STinghan Shen				min-residency-us = <740>;
26037f25828STinghan Shen			};
26137f25828STinghan Shen
26266fe2431SAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
26337f25828STinghan Shen				compatible = "arm,idle-state";
26437f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
26537f25828STinghan Shen				local-timer-stop;
26637f25828STinghan Shen				entry-latency-us = <55>;
26737f25828STinghan Shen				exit-latency-us = <155>;
26837f25828STinghan Shen				min-residency-us = <840>;
26937f25828STinghan Shen			};
27037f25828STinghan Shen
27166fe2431SAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
27237f25828STinghan Shen				compatible = "arm,idle-state";
27337f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
27437f25828STinghan Shen				local-timer-stop;
27537f25828STinghan Shen				entry-latency-us = <50>;
27637f25828STinghan Shen				exit-latency-us = <200>;
27737f25828STinghan Shen				min-residency-us = <1000>;
27837f25828STinghan Shen			};
27937f25828STinghan Shen		};
28037f25828STinghan Shen
28137f25828STinghan Shen		l2_0: l2-cache0 {
28237f25828STinghan Shen			compatible = "cache";
283ce459b1dSPierre Gondois			cache-level = <2>;
284b68188a7SAngeloGioacchino Del Regno			cache-size = <131072>;
285b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
286b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
28737f25828STinghan Shen			next-level-cache = <&l3_0>;
288492061bfSKrzysztof Kozlowski			cache-unified;
28937f25828STinghan Shen		};
29037f25828STinghan Shen
29137f25828STinghan Shen		l2_1: l2-cache1 {
29237f25828STinghan Shen			compatible = "cache";
293ce459b1dSPierre Gondois			cache-level = <2>;
294b68188a7SAngeloGioacchino Del Regno			cache-size = <262144>;
295b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
296b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
29737f25828STinghan Shen			next-level-cache = <&l3_0>;
298492061bfSKrzysztof Kozlowski			cache-unified;
29937f25828STinghan Shen		};
30037f25828STinghan Shen
30137f25828STinghan Shen		l3_0: l3-cache {
30237f25828STinghan Shen			compatible = "cache";
303ce459b1dSPierre Gondois			cache-level = <3>;
304b68188a7SAngeloGioacchino Del Regno			cache-size = <2097152>;
305b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
306b68188a7SAngeloGioacchino Del Regno			cache-sets = <2048>;
307b68188a7SAngeloGioacchino Del Regno			cache-unified;
30837f25828STinghan Shen		};
30937f25828STinghan Shen	};
31037f25828STinghan Shen
31137f25828STinghan Shen	dsu-pmu {
31237f25828STinghan Shen		compatible = "arm,dsu-pmu";
31337f25828STinghan Shen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
31437f25828STinghan Shen		cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
31537f25828STinghan Shen		       <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
316d192615cSNícolas F. R. A. Prado		status = "fail";
31737f25828STinghan Shen	};
31837f25828STinghan Shen
3198903821cSTinghan Shen	dmic_codec: dmic-codec {
3208903821cSTinghan Shen		compatible = "dmic-codec";
3218903821cSTinghan Shen		num-channels = <2>;
3228903821cSTinghan Shen		wakeup-delay-ms = <50>;
3238903821cSTinghan Shen	};
3248903821cSTinghan Shen
3258903821cSTinghan Shen	sound: mt8195-sound {
3268903821cSTinghan Shen		mediatek,platform = <&afe>;
3278903821cSTinghan Shen		status = "disabled";
3288903821cSTinghan Shen	};
3298903821cSTinghan Shen
3300f1c806bSChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
3310f1c806bSChen-Yu Tsai		compatible = "fixed-factor-clock";
3320f1c806bSChen-Yu Tsai		#clock-cells = <0>;
3330f1c806bSChen-Yu Tsai		clocks = <&clk26m>;
3340f1c806bSChen-Yu Tsai		clock-div = <2>;
3350f1c806bSChen-Yu Tsai		clock-mult = <1>;
3360f1c806bSChen-Yu Tsai		clock-output-names = "clk13m";
3370f1c806bSChen-Yu Tsai	};
3380f1c806bSChen-Yu Tsai
33937f25828STinghan Shen	clk26m: oscillator-26m {
34037f25828STinghan Shen		compatible = "fixed-clock";
34137f25828STinghan Shen		#clock-cells = <0>;
34237f25828STinghan Shen		clock-frequency = <26000000>;
34337f25828STinghan Shen		clock-output-names = "clk26m";
34437f25828STinghan Shen	};
34537f25828STinghan Shen
34637f25828STinghan Shen	clk32k: oscillator-32k {
34737f25828STinghan Shen		compatible = "fixed-clock";
34837f25828STinghan Shen		#clock-cells = <0>;
34937f25828STinghan Shen		clock-frequency = <32768>;
35037f25828STinghan Shen		clock-output-names = "clk32k";
35137f25828STinghan Shen	};
35237f25828STinghan Shen
353e39e72cfSYT Lee	performance: performance-controller@11bc10 {
354e39e72cfSYT Lee		compatible = "mediatek,cpufreq-hw";
355e39e72cfSYT Lee		reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>;
356e39e72cfSYT Lee		#performance-domain-cells = <1>;
357e39e72cfSYT Lee	};
358e39e72cfSYT Lee
3599a512b4dSAngeloGioacchino Del Regno	gpu_opp_table: opp-table-gpu {
3609a512b4dSAngeloGioacchino Del Regno		compatible = "operating-points-v2";
3619a512b4dSAngeloGioacchino Del Regno		opp-shared;
3629a512b4dSAngeloGioacchino Del Regno
3639a512b4dSAngeloGioacchino Del Regno		opp-390000000 {
3649a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <390000000>;
3659a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <625000>;
3669a512b4dSAngeloGioacchino Del Regno		};
3679a512b4dSAngeloGioacchino Del Regno		opp-410000000 {
3689a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <410000000>;
3699a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3709a512b4dSAngeloGioacchino Del Regno		};
3719a512b4dSAngeloGioacchino Del Regno		opp-431000000 {
3729a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <431000000>;
3739a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3749a512b4dSAngeloGioacchino Del Regno		};
3759a512b4dSAngeloGioacchino Del Regno		opp-473000000 {
3769a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <473000000>;
3779a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3789a512b4dSAngeloGioacchino Del Regno		};
3799a512b4dSAngeloGioacchino Del Regno		opp-515000000 {
3809a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <515000000>;
3819a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3829a512b4dSAngeloGioacchino Del Regno		};
3839a512b4dSAngeloGioacchino Del Regno		opp-556000000 {
3849a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <556000000>;
3859a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <643750>;
3869a512b4dSAngeloGioacchino Del Regno		};
3879a512b4dSAngeloGioacchino Del Regno		opp-598000000 {
3889a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <598000000>;
3899a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3909a512b4dSAngeloGioacchino Del Regno		};
3919a512b4dSAngeloGioacchino Del Regno		opp-640000000 {
3929a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <640000000>;
3939a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3949a512b4dSAngeloGioacchino Del Regno		};
3959a512b4dSAngeloGioacchino Del Regno		opp-670000000 {
3969a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <670000000>;
3979a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <662500>;
3989a512b4dSAngeloGioacchino Del Regno		};
3999a512b4dSAngeloGioacchino Del Regno		opp-700000000 {
4009a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <700000000>;
4019a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <675000>;
4029a512b4dSAngeloGioacchino Del Regno		};
4039a512b4dSAngeloGioacchino Del Regno		opp-730000000 {
4049a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <730000000>;
4059a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <687500>;
4069a512b4dSAngeloGioacchino Del Regno		};
4079a512b4dSAngeloGioacchino Del Regno		opp-760000000 {
4089a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <760000000>;
4099a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <700000>;
4109a512b4dSAngeloGioacchino Del Regno		};
4119a512b4dSAngeloGioacchino Del Regno		opp-790000000 {
4129a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <790000000>;
4139a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <712500>;
4149a512b4dSAngeloGioacchino Del Regno		};
4159a512b4dSAngeloGioacchino Del Regno		opp-820000000 {
4169a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <820000000>;
4179a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <725000>;
4189a512b4dSAngeloGioacchino Del Regno		};
4199a512b4dSAngeloGioacchino Del Regno		opp-850000000 {
4209a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <850000000>;
4219a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <737500>;
4229a512b4dSAngeloGioacchino Del Regno		};
4239a512b4dSAngeloGioacchino Del Regno		opp-880000000 {
4249a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <880000000>;
4259a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <750000>;
4269a512b4dSAngeloGioacchino Del Regno		};
4279a512b4dSAngeloGioacchino Del Regno	};
4289a512b4dSAngeloGioacchino Del Regno
42937f25828STinghan Shen	pmu-a55 {
43037f25828STinghan Shen		compatible = "arm,cortex-a55-pmu";
43137f25828STinghan Shen		interrupt-parent = <&gic>;
43237f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
43337f25828STinghan Shen	};
43437f25828STinghan Shen
43537f25828STinghan Shen	pmu-a78 {
43637f25828STinghan Shen		compatible = "arm,cortex-a78-pmu";
43737f25828STinghan Shen		interrupt-parent = <&gic>;
43837f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
43937f25828STinghan Shen	};
44037f25828STinghan Shen
44137f25828STinghan Shen	psci {
44237f25828STinghan Shen		compatible = "arm,psci-1.0";
44337f25828STinghan Shen		method = "smc";
44437f25828STinghan Shen	};
44537f25828STinghan Shen
44637f25828STinghan Shen	timer: timer {
44737f25828STinghan Shen		compatible = "arm,armv8-timer";
44837f25828STinghan Shen		interrupt-parent = <&gic>;
44937f25828STinghan Shen		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
45037f25828STinghan Shen			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
45137f25828STinghan Shen			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
45237f25828STinghan Shen			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
45337f25828STinghan Shen	};
45437f25828STinghan Shen
45537f25828STinghan Shen	soc {
45637f25828STinghan Shen		#address-cells = <2>;
45737f25828STinghan Shen		#size-cells = <2>;
45837f25828STinghan Shen		compatible = "simple-bus";
45937f25828STinghan Shen		ranges;
46088c531b4SYong Wu		dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>;
46137f25828STinghan Shen
46237f25828STinghan Shen		gic: interrupt-controller@c000000 {
46337f25828STinghan Shen			compatible = "arm,gic-v3";
46437f25828STinghan Shen			#interrupt-cells = <4>;
46537f25828STinghan Shen			#redistributor-regions = <1>;
46637f25828STinghan Shen			interrupt-parent = <&gic>;
46737f25828STinghan Shen			interrupt-controller;
46837f25828STinghan Shen			reg = <0 0x0c000000 0 0x40000>,
46937f25828STinghan Shen			      <0 0x0c040000 0 0x200000>;
47037f25828STinghan Shen			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
47137f25828STinghan Shen
47237f25828STinghan Shen			ppi-partitions {
47337f25828STinghan Shen				ppi_cluster0: interrupt-partition-0 {
47437f25828STinghan Shen					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
47537f25828STinghan Shen				};
47637f25828STinghan Shen
47737f25828STinghan Shen				ppi_cluster1: interrupt-partition-1 {
47837f25828STinghan Shen					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
47937f25828STinghan Shen				};
48037f25828STinghan Shen			};
48137f25828STinghan Shen		};
48237f25828STinghan Shen
48337f25828STinghan Shen		topckgen: syscon@10000000 {
48437f25828STinghan Shen			compatible = "mediatek,mt8195-topckgen", "syscon";
48537f25828STinghan Shen			reg = <0 0x10000000 0 0x1000>;
48637f25828STinghan Shen			#clock-cells = <1>;
48737f25828STinghan Shen		};
48837f25828STinghan Shen
48937f25828STinghan Shen		infracfg_ao: syscon@10001000 {
49037f25828STinghan Shen			compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd";
49137f25828STinghan Shen			reg = <0 0x10001000 0 0x1000>;
49237f25828STinghan Shen			#clock-cells = <1>;
49337f25828STinghan Shen			#reset-cells = <1>;
49437f25828STinghan Shen		};
49537f25828STinghan Shen
49637f25828STinghan Shen		pericfg: syscon@10003000 {
49737f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg", "syscon";
49837f25828STinghan Shen			reg = <0 0x10003000 0 0x1000>;
49937f25828STinghan Shen			#clock-cells = <1>;
50037f25828STinghan Shen		};
50137f25828STinghan Shen
50237f25828STinghan Shen		pio: pinctrl@10005000 {
50337f25828STinghan Shen			compatible = "mediatek,mt8195-pinctrl";
50437f25828STinghan Shen			reg = <0 0x10005000 0 0x1000>,
50537f25828STinghan Shen			      <0 0x11d10000 0 0x1000>,
50637f25828STinghan Shen			      <0 0x11d30000 0 0x1000>,
50737f25828STinghan Shen			      <0 0x11d40000 0 0x1000>,
50837f25828STinghan Shen			      <0 0x11e20000 0 0x1000>,
50937f25828STinghan Shen			      <0 0x11eb0000 0 0x1000>,
51037f25828STinghan Shen			      <0 0x11f40000 0 0x1000>,
51137f25828STinghan Shen			      <0 0x1000b000 0 0x1000>;
51237f25828STinghan Shen			reg-names = "iocfg0", "iocfg_bm", "iocfg_bl",
51337f25828STinghan Shen				    "iocfg_br", "iocfg_lm", "iocfg_rb",
51437f25828STinghan Shen				    "iocfg_tl", "eint";
51537f25828STinghan Shen			gpio-controller;
51637f25828STinghan Shen			#gpio-cells = <2>;
51737f25828STinghan Shen			gpio-ranges = <&pio 0 0 144>;
51837f25828STinghan Shen			interrupt-controller;
51937f25828STinghan Shen			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>;
52037f25828STinghan Shen			#interrupt-cells = <2>;
52137f25828STinghan Shen		};
52237f25828STinghan Shen
5232b515194STinghan Shen		scpsys: syscon@10006000 {
5242b515194STinghan Shen			compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd";
5252b515194STinghan Shen			reg = <0 0x10006000 0 0x1000>;
5262b515194STinghan Shen
5272b515194STinghan Shen			/* System Power Manager */
5282b515194STinghan Shen			spm: power-controller {
5292b515194STinghan Shen				compatible = "mediatek,mt8195-power-controller";
5302b515194STinghan Shen				#address-cells = <1>;
5312b515194STinghan Shen				#size-cells = <0>;
5322b515194STinghan Shen				#power-domain-cells = <1>;
5332b515194STinghan Shen
5342b515194STinghan Shen				/* power domain of the SoC */
5352b515194STinghan Shen				mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 {
5362b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_MFG0>;
5372b515194STinghan Shen					#address-cells = <1>;
5382b515194STinghan Shen					#size-cells = <0>;
5392b515194STinghan Shen					#power-domain-cells = <1>;
5402b515194STinghan Shen
5413106b14cSAngeloGioacchino Del Regno					mfg1: power-domain@MT8195_POWER_DOMAIN_MFG1 {
5422b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_MFG1>;
543d434abbbSAngeloGioacchino Del Regno						clocks = <&apmixedsys CLK_APMIXED_MFGPLL>,
544d434abbbSAngeloGioacchino Del Regno							 <&topckgen CLK_TOP_MFG_CORE_TMP>;
545d434abbbSAngeloGioacchino Del Regno						clock-names = "mfg", "alt";
5462b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5472b515194STinghan Shen						#address-cells = <1>;
5482b515194STinghan Shen						#size-cells = <0>;
5492b515194STinghan Shen						#power-domain-cells = <1>;
5502b515194STinghan Shen
5512b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG2 {
5522b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG2>;
5532b515194STinghan Shen							#power-domain-cells = <0>;
5542b515194STinghan Shen						};
5552b515194STinghan Shen
5562b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG3 {
5572b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG3>;
5582b515194STinghan Shen							#power-domain-cells = <0>;
5592b515194STinghan Shen						};
5602b515194STinghan Shen
5612b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG4 {
5622b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG4>;
5632b515194STinghan Shen							#power-domain-cells = <0>;
5642b515194STinghan Shen						};
5652b515194STinghan Shen
5662b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG5 {
5672b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG5>;
5682b515194STinghan Shen							#power-domain-cells = <0>;
5692b515194STinghan Shen						};
5702b515194STinghan Shen
5712b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG6 {
5722b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG6>;
5732b515194STinghan Shen							#power-domain-cells = <0>;
5742b515194STinghan Shen						};
5752b515194STinghan Shen					};
5762b515194STinghan Shen				};
5772b515194STinghan Shen
5782b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_VPPSYS0 {
5792b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_VPPSYS0>;
5802b515194STinghan Shen					clocks = <&topckgen CLK_TOP_VPP>,
5812b515194STinghan Shen						 <&topckgen CLK_TOP_CAM>,
5822b515194STinghan Shen						 <&topckgen CLK_TOP_CCU>,
5832b515194STinghan Shen						 <&topckgen CLK_TOP_IMG>,
5842b515194STinghan Shen						 <&topckgen CLK_TOP_VENC>,
5852b515194STinghan Shen						 <&topckgen CLK_TOP_VDEC>,
5862b515194STinghan Shen						 <&topckgen CLK_TOP_WPE_VPP>,
5872b515194STinghan Shen						 <&topckgen CLK_TOP_CFG_VPP0>,
5882b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON>,
5892b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>,
5902b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>,
5912b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS>,
5922b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>,
5932b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_INFRA>,
5942b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_CAMSYS>,
5952b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>,
5962b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>,
5972b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_REORDER>,
5982b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_IOMMU>,
5992b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>,
6002b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>,
6012b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>,
6022b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_RSI>,
6032b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
6042b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
6052b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
6062b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
6072b515194STinghan Shen					clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3",
6082b515194STinghan Shen						      "vppsys4", "vppsys5", "vppsys6", "vppsys7",
6092b515194STinghan Shen						      "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3",
6102b515194STinghan Shen						      "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7",
6112b515194STinghan Shen						      "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11",
6122b515194STinghan Shen						      "vppsys0-12", "vppsys0-13", "vppsys0-14",
6132b515194STinghan Shen						      "vppsys0-15", "vppsys0-16", "vppsys0-17",
6142b515194STinghan Shen						      "vppsys0-18";
6152b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
6162b515194STinghan Shen					#address-cells = <1>;
6172b515194STinghan Shen					#size-cells = <0>;
6182b515194STinghan Shen					#power-domain-cells = <1>;
6192b515194STinghan Shen
6202b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDEC1 {
6212b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDEC1>;
6222b515194STinghan Shen						clocks = <&vdecsys CLK_VDEC_LARB1>;
6232b515194STinghan Shen						clock-names = "vdec1-0";
6242b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6252b515194STinghan Shen						#power-domain-cells = <0>;
6262b515194STinghan Shen					};
6272b515194STinghan Shen
6282b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 {
6292b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VENC_CORE1>;
6302b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6312b515194STinghan Shen						#power-domain-cells = <0>;
6322b515194STinghan Shen					};
6332b515194STinghan Shen
6342b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDOSYS0 {
6352b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDOSYS0>;
6362b515194STinghan Shen						clocks = <&topckgen CLK_TOP_CFG_VDO0>,
6372b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_GALS>,
6382b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_COMMON>,
6392b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_EMI>,
6402b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_IOMMU>,
6412b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_LARB>,
6422b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_RSI>;
6432b515194STinghan Shen						clock-names = "vdosys0", "vdosys0-0", "vdosys0-1",
6442b515194STinghan Shen							      "vdosys0-2", "vdosys0-3",
6452b515194STinghan Shen							      "vdosys0-4", "vdosys0-5";
6462b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6472b515194STinghan Shen						#address-cells = <1>;
6482b515194STinghan Shen						#size-cells = <0>;
6492b515194STinghan Shen						#power-domain-cells = <1>;
6502b515194STinghan Shen
6512b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VPPSYS1 {
6522b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VPPSYS1>;
6532b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VPP1>,
6542b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
6552b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_LARB>;
6562b515194STinghan Shen							clock-names = "vppsys1", "vppsys1-0",
6572b515194STinghan Shen								      "vppsys1-1";
6582b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6592b515194STinghan Shen							#power-domain-cells = <0>;
6602b515194STinghan Shen						};
6612b515194STinghan Shen
6622b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_WPESYS {
6632b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_WPESYS>;
6642b515194STinghan Shen							clocks = <&wpesys CLK_WPE_SMI_LARB7>,
6652b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8>,
6662b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB7_P>,
6672b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8_P>;
6682b515194STinghan Shen							clock-names = "wepsys-0", "wepsys-1", "wepsys-2",
6692b515194STinghan Shen								      "wepsys-3";
6702b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6712b515194STinghan Shen							#power-domain-cells = <0>;
6722b515194STinghan Shen						};
6732b515194STinghan Shen
6742b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC0 {
6752b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC0>;
6762b515194STinghan Shen							clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
6772b515194STinghan Shen							clock-names = "vdec0-0";
6782b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6792b515194STinghan Shen							#power-domain-cells = <0>;
6802b515194STinghan Shen						};
6812b515194STinghan Shen
6822b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC2 {
6832b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC2>;
6842b515194STinghan Shen							clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
6852b515194STinghan Shen							clock-names = "vdec2-0";
6862b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6872b515194STinghan Shen							#power-domain-cells = <0>;
6882b515194STinghan Shen						};
6892b515194STinghan Shen
6902b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VENC {
6912b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VENC>;
6922b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6932b515194STinghan Shen							#power-domain-cells = <0>;
6942b515194STinghan Shen						};
6952b515194STinghan Shen
6962b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDOSYS1 {
6972b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDOSYS1>;
6982b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VDO1>,
6992b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB2>,
7002b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB3>,
7012b515194STinghan Shen								 <&vdosys1 CLK_VDO1_GALS>;
7022b515194STinghan Shen							clock-names = "vdosys1", "vdosys1-0",
7032b515194STinghan Shen								      "vdosys1-1", "vdosys1-2";
7042b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7052b515194STinghan Shen							#address-cells = <1>;
7062b515194STinghan Shen							#size-cells = <0>;
7072b515194STinghan Shen							#power-domain-cells = <1>;
7082b515194STinghan Shen
7092b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DP_TX {
7102b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DP_TX>;
7112b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7122b515194STinghan Shen								#power-domain-cells = <0>;
7132b515194STinghan Shen							};
7142b515194STinghan Shen
7152b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_EPD_TX {
7162b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_EPD_TX>;
7172b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7182b515194STinghan Shen								#power-domain-cells = <0>;
7192b515194STinghan Shen							};
7202b515194STinghan Shen
7212b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_HDMI_TX {
7222b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_HDMI_TX>;
7232b515194STinghan Shen								clocks = <&topckgen CLK_TOP_HDMI_APB>;
7242b515194STinghan Shen								clock-names = "hdmi_tx";
7252b515194STinghan Shen								#power-domain-cells = <0>;
7262b515194STinghan Shen							};
7272b515194STinghan Shen						};
7282b515194STinghan Shen
7292b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_IMG {
7302b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_IMG>;
7312b515194STinghan Shen							clocks = <&imgsys CLK_IMG_LARB9>,
7322b515194STinghan Shen								 <&imgsys CLK_IMG_GALS>;
7332b515194STinghan Shen							clock-names = "img-0", "img-1";
7342b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7352b515194STinghan Shen							#address-cells = <1>;
7362b515194STinghan Shen							#size-cells = <0>;
7372b515194STinghan Shen							#power-domain-cells = <1>;
7382b515194STinghan Shen
7392b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DIP {
7402b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DIP>;
7412b515194STinghan Shen								#power-domain-cells = <0>;
7422b515194STinghan Shen							};
7432b515194STinghan Shen
7442b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_IPE {
7452b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_IPE>;
7462b515194STinghan Shen								clocks = <&topckgen CLK_TOP_IPE>,
7472b515194STinghan Shen									 <&imgsys CLK_IMG_IPE>,
7482b515194STinghan Shen									 <&ipesys CLK_IPE_SMI_LARB12>;
7492b515194STinghan Shen								clock-names = "ipe", "ipe-0", "ipe-1";
7502b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7512b515194STinghan Shen								#power-domain-cells = <0>;
7522b515194STinghan Shen							};
7532b515194STinghan Shen						};
7542b515194STinghan Shen
7552b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_CAM {
7562b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_CAM>;
7572b515194STinghan Shen							clocks = <&camsys CLK_CAM_LARB13>,
7582b515194STinghan Shen								 <&camsys CLK_CAM_LARB14>,
7592b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM0_GALS>,
7602b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM1_GALS>,
7612b515194STinghan Shen								 <&camsys CLK_CAM_CAM2SYS_GALS>;
7622b515194STinghan Shen							clock-names = "cam-0", "cam-1", "cam-2", "cam-3",
7632b515194STinghan Shen								      "cam-4";
7642b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7652b515194STinghan Shen							#address-cells = <1>;
7662b515194STinghan Shen							#size-cells = <0>;
7672b515194STinghan Shen							#power-domain-cells = <1>;
7682b515194STinghan Shen
7692b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWA {
7702b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWA>;
7712b515194STinghan Shen								#power-domain-cells = <0>;
7722b515194STinghan Shen							};
7732b515194STinghan Shen
7742b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWB {
7752b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWB>;
7762b515194STinghan Shen								#power-domain-cells = <0>;
7772b515194STinghan Shen							};
7782b515194STinghan Shen
7792b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_MRAW {
7802b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_MRAW>;
7812b515194STinghan Shen								#power-domain-cells = <0>;
7822b515194STinghan Shen							};
7832b515194STinghan Shen						};
7842b515194STinghan Shen					};
7852b515194STinghan Shen				};
7862b515194STinghan Shen
7872b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 {
7882b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
7892b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7902b515194STinghan Shen					#power-domain-cells = <0>;
7912b515194STinghan Shen				};
7922b515194STinghan Shen
7932b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 {
7942b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
7952b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7962b515194STinghan Shen					#power-domain-cells = <0>;
7972b515194STinghan Shen				};
7982b515194STinghan Shen
7992b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_PHY {
8002b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_PHY>;
8012b515194STinghan Shen					#power-domain-cells = <0>;
8022b515194STinghan Shen				};
8032b515194STinghan Shen
8042b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY {
8052b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
8062b515194STinghan Shen					#power-domain-cells = <0>;
8072b515194STinghan Shen				};
8082b515194STinghan Shen
8092b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP {
8102b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>;
8112b515194STinghan Shen					clocks = <&topckgen CLK_TOP_SENINF>,
8122b515194STinghan Shen						 <&topckgen CLK_TOP_SENINF2>;
8132b515194STinghan Shen					clock-names = "csi_rx_top", "csi_rx_top1";
8142b515194STinghan Shen					#power-domain-cells = <0>;
8152b515194STinghan Shen				};
8162b515194STinghan Shen
8172b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ETHER {
8182b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ETHER>;
8192b515194STinghan Shen					clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
8202b515194STinghan Shen					clock-names = "ether";
8212b515194STinghan Shen					#power-domain-cells = <0>;
8222b515194STinghan Shen				};
8232b515194STinghan Shen
8242b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ADSP {
8252b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ADSP>;
8262b515194STinghan Shen					clocks = <&topckgen CLK_TOP_ADSP>,
8272b515194STinghan Shen						 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>;
8282b515194STinghan Shen					clock-names = "adsp", "adsp1";
8292b515194STinghan Shen					#address-cells = <1>;
8302b515194STinghan Shen					#size-cells = <0>;
8312b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
8322b515194STinghan Shen					#power-domain-cells = <1>;
8332b515194STinghan Shen
8342b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_AUDIO {
8352b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_AUDIO>;
8362b515194STinghan Shen						clocks = <&topckgen CLK_TOP_A1SYS_HP>,
8372b515194STinghan Shen							 <&topckgen CLK_TOP_AUD_INTBUS>,
8382b515194STinghan Shen							 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
8392b515194STinghan Shen							 <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>;
8402b515194STinghan Shen						clock-names = "audio", "audio1", "audio2",
8412b515194STinghan Shen							      "audio3";
8422b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
8432b515194STinghan Shen						#power-domain-cells = <0>;
8442b515194STinghan Shen					};
8452b515194STinghan Shen				};
8462b515194STinghan Shen			};
8472b515194STinghan Shen		};
8482b515194STinghan Shen
84937f25828STinghan Shen		watchdog: watchdog@10007000 {
85002938f46SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-wdt";
851a376a9a6STinghan Shen			mediatek,disable-extrst;
85237f25828STinghan Shen			reg = <0 0x10007000 0 0x100>;
85304cd9783STrevor Wu			#reset-cells = <1>;
85437f25828STinghan Shen		};
85537f25828STinghan Shen
85637f25828STinghan Shen		apmixedsys: syscon@1000c000 {
85737f25828STinghan Shen			compatible = "mediatek,mt8195-apmixedsys", "syscon";
85837f25828STinghan Shen			reg = <0 0x1000c000 0 0x1000>;
85937f25828STinghan Shen			#clock-cells = <1>;
86037f25828STinghan Shen		};
86137f25828STinghan Shen
86237f25828STinghan Shen		systimer: timer@10017000 {
86337f25828STinghan Shen			compatible = "mediatek,mt8195-timer",
86437f25828STinghan Shen				     "mediatek,mt6765-timer";
86537f25828STinghan Shen			reg = <0 0x10017000 0 0x1000>;
86637f25828STinghan Shen			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
8670f1c806bSChen-Yu Tsai			clocks = <&clk13m>;
86837f25828STinghan Shen		};
86937f25828STinghan Shen
87037f25828STinghan Shen		pwrap: pwrap@10024000 {
87137f25828STinghan Shen			compatible = "mediatek,mt8195-pwrap", "syscon";
87237f25828STinghan Shen			reg = <0 0x10024000 0 0x1000>;
87337f25828STinghan Shen			reg-names = "pwrap";
87437f25828STinghan Shen			interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>;
87537f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
87637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>;
87737f25828STinghan Shen			clock-names = "spi", "wrap";
87837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
87937f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
88037f25828STinghan Shen		};
88137f25828STinghan Shen
882385e0eedSTinghan Shen		spmi: spmi@10027000 {
883385e0eedSTinghan Shen			compatible = "mediatek,mt8195-spmi";
884385e0eedSTinghan Shen			reg = <0 0x10027000 0 0x000e00>,
885385e0eedSTinghan Shen			      <0 0x10029000 0 0x000100>;
886385e0eedSTinghan Shen			reg-names = "pmif", "spmimst";
887385e0eedSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
888385e0eedSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>,
889385e0eedSTinghan Shen				 <&topckgen CLK_TOP_SPMI_M_MST>;
890385e0eedSTinghan Shen			clock-names = "pmif_sys_ck",
891385e0eedSTinghan Shen				      "pmif_tmr_ck",
892385e0eedSTinghan Shen				      "spmimst_clk_mux";
893385e0eedSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
894385e0eedSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
895385e0eedSTinghan Shen		};
896385e0eedSTinghan Shen
8973b5838d1STinghan Shen		iommu_infra: infra-iommu@10315000 {
8983b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-infra";
8993b5838d1STinghan Shen			reg = <0 0x10315000 0 0x5000>;
9003b5838d1STinghan Shen			interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>,
9013b5838d1STinghan Shen				     <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>,
9023b5838d1STinghan Shen				     <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>,
9033b5838d1STinghan Shen				     <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>,
9043b5838d1STinghan Shen				     <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>;
9053b5838d1STinghan Shen			#iommu-cells = <1>;
9063b5838d1STinghan Shen		};
9073b5838d1STinghan Shen
908329239a1SJason-JH.Lin		gce0: mailbox@10320000 {
909329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
910329239a1SJason-JH.Lin			reg = <0 0x10320000 0 0x4000>;
911329239a1SJason-JH.Lin			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>;
912329239a1SJason-JH.Lin			#mbox-cells = <2>;
913329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE>;
914329239a1SJason-JH.Lin		};
915329239a1SJason-JH.Lin
916329239a1SJason-JH.Lin		gce1: mailbox@10330000 {
917329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
918329239a1SJason-JH.Lin			reg = <0 0x10330000 0 0x4000>;
919329239a1SJason-JH.Lin			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>;
920329239a1SJason-JH.Lin			#mbox-cells = <2>;
921329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>;
922329239a1SJason-JH.Lin		};
923329239a1SJason-JH.Lin
924867477a5STinghan Shen		scp: scp@10500000 {
925867477a5STinghan Shen			compatible = "mediatek,mt8195-scp";
926867477a5STinghan Shen			reg = <0 0x10500000 0 0x100000>,
927867477a5STinghan Shen			      <0 0x10720000 0 0xe0000>,
928867477a5STinghan Shen			      <0 0x10700000 0 0x8000>;
929867477a5STinghan Shen			reg-names = "sram", "cfg", "l1tcm";
930867477a5STinghan Shen			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>;
931867477a5STinghan Shen			status = "disabled";
932867477a5STinghan Shen		};
933867477a5STinghan Shen
93437f25828STinghan Shen		scp_adsp: clock-controller@10720000 {
93537f25828STinghan Shen			compatible = "mediatek,mt8195-scp_adsp";
93637f25828STinghan Shen			reg = <0 0x10720000 0 0x1000>;
93737f25828STinghan Shen			#clock-cells = <1>;
93837f25828STinghan Shen		};
93937f25828STinghan Shen
9407dd5bc57SYC Hung		adsp: dsp@10803000 {
9417dd5bc57SYC Hung			compatible = "mediatek,mt8195-dsp";
9427dd5bc57SYC Hung			reg = <0 0x10803000 0 0x1000>,
9437dd5bc57SYC Hung			      <0 0x10840000 0 0x40000>;
9447dd5bc57SYC Hung			reg-names = "cfg", "sram";
9457dd5bc57SYC Hung			clocks = <&topckgen CLK_TOP_ADSP>,
9467dd5bc57SYC Hung				 <&clk26m>,
9477dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9487dd5bc57SYC Hung				 <&topckgen CLK_TOP_MAINPLL_D7_D2>,
9497dd5bc57SYC Hung				 <&scp_adsp CLK_SCP_ADSP_AUDIODSP>,
9507dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_H>;
9517dd5bc57SYC Hung			clock-names = "adsp_sel",
9527dd5bc57SYC Hung				 "clk26m_ck",
9537dd5bc57SYC Hung				 "audio_local_bus",
9547dd5bc57SYC Hung				 "mainpll_d7_d2",
9557dd5bc57SYC Hung				 "scp_adsp_audiodsp",
9567dd5bc57SYC Hung				 "audio_h";
9577dd5bc57SYC Hung			power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>;
9587dd5bc57SYC Hung			mbox-names = "rx", "tx";
9597dd5bc57SYC Hung			mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>;
9607dd5bc57SYC Hung			status = "disabled";
9617dd5bc57SYC Hung		};
9627dd5bc57SYC Hung
9637dd5bc57SYC Hung		adsp_mailbox0: mailbox@10816000 {
9647dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9657dd5bc57SYC Hung			#mbox-cells = <0>;
9667dd5bc57SYC Hung			reg = <0 0x10816000 0 0x1000>;
9677dd5bc57SYC Hung			interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>;
9687dd5bc57SYC Hung		};
9697dd5bc57SYC Hung
9707dd5bc57SYC Hung		adsp_mailbox1: mailbox@10817000 {
9717dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9727dd5bc57SYC Hung			#mbox-cells = <0>;
9737dd5bc57SYC Hung			reg = <0 0x10817000 0 0x1000>;
9747dd5bc57SYC Hung			interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>;
9757dd5bc57SYC Hung		};
9767dd5bc57SYC Hung
9778903821cSTinghan Shen		afe: mt8195-afe-pcm@10890000 {
9788903821cSTinghan Shen			compatible = "mediatek,mt8195-audio";
9798903821cSTinghan Shen			reg = <0 0x10890000 0 0x10000>;
9808903821cSTinghan Shen			mediatek,topckgen = <&topckgen>;
9818903821cSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>;
9828903821cSTinghan Shen			interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>;
98304cd9783STrevor Wu			resets = <&watchdog 14>;
98404cd9783STrevor Wu			reset-names = "audiosys";
9858903821cSTinghan Shen			clocks = <&clk26m>,
9868903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL1>,
9878903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL2>,
9888903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV0>,
9898903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV1>,
9908903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV2>,
9918903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV3>,
9928903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV9>,
9938903821cSTinghan Shen				<&topckgen CLK_TOP_A1SYS_HP>,
9948903821cSTinghan Shen				<&topckgen CLK_TOP_AUD_INTBUS>,
9958903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_H>,
9968903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9978903821cSTinghan Shen				<&topckgen CLK_TOP_DPTX_MCK>,
9988903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO1_MCK>,
9998903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO2_MCK>,
10008903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI1_MCK>,
10018903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI2_MCK>,
10028903821cSTinghan Shen				<&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>,
10038903821cSTinghan Shen				<&scp_adsp CLK_SCP_ADSP_AUDIODSP>;
10048903821cSTinghan Shen			clock-names = "clk26m",
10058903821cSTinghan Shen				"apll1_ck",
10068903821cSTinghan Shen				"apll2_ck",
10078903821cSTinghan Shen				"apll12_div0",
10088903821cSTinghan Shen				"apll12_div1",
10098903821cSTinghan Shen				"apll12_div2",
10108903821cSTinghan Shen				"apll12_div3",
10118903821cSTinghan Shen				"apll12_div9",
10128903821cSTinghan Shen				"a1sys_hp_sel",
10138903821cSTinghan Shen				"aud_intbus_sel",
10148903821cSTinghan Shen				"audio_h_sel",
10158903821cSTinghan Shen				"audio_local_bus_sel",
10168903821cSTinghan Shen				"dptx_m_sel",
10178903821cSTinghan Shen				"i2so1_m_sel",
10188903821cSTinghan Shen				"i2so2_m_sel",
10198903821cSTinghan Shen				"i2si1_m_sel",
10208903821cSTinghan Shen				"i2si2_m_sel",
10218903821cSTinghan Shen				"infra_ao_audio_26m_b",
10228903821cSTinghan Shen				"scp_adsp_audiodsp";
10238903821cSTinghan Shen			status = "disabled";
10248903821cSTinghan Shen		};
10258903821cSTinghan Shen
102637f25828STinghan Shen		uart0: serial@11001100 {
102737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
102837f25828STinghan Shen				     "mediatek,mt6577-uart";
102937f25828STinghan Shen			reg = <0 0x11001100 0 0x100>;
103037f25828STinghan Shen			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>;
103137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>;
103237f25828STinghan Shen			clock-names = "baud", "bus";
103337f25828STinghan Shen			status = "disabled";
103437f25828STinghan Shen		};
103537f25828STinghan Shen
103637f25828STinghan Shen		uart1: serial@11001200 {
103737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
103837f25828STinghan Shen				     "mediatek,mt6577-uart";
103937f25828STinghan Shen			reg = <0 0x11001200 0 0x100>;
104037f25828STinghan Shen			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>;
104137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>;
104237f25828STinghan Shen			clock-names = "baud", "bus";
104337f25828STinghan Shen			status = "disabled";
104437f25828STinghan Shen		};
104537f25828STinghan Shen
104637f25828STinghan Shen		uart2: serial@11001300 {
104737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
104837f25828STinghan Shen				     "mediatek,mt6577-uart";
104937f25828STinghan Shen			reg = <0 0x11001300 0 0x100>;
105037f25828STinghan Shen			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>;
105137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>;
105237f25828STinghan Shen			clock-names = "baud", "bus";
105337f25828STinghan Shen			status = "disabled";
105437f25828STinghan Shen		};
105537f25828STinghan Shen
105637f25828STinghan Shen		uart3: serial@11001400 {
105737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
105837f25828STinghan Shen				     "mediatek,mt6577-uart";
105937f25828STinghan Shen			reg = <0 0x11001400 0 0x100>;
106037f25828STinghan Shen			interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>;
106137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>;
106237f25828STinghan Shen			clock-names = "baud", "bus";
106337f25828STinghan Shen			status = "disabled";
106437f25828STinghan Shen		};
106537f25828STinghan Shen
106637f25828STinghan Shen		uart4: serial@11001500 {
106737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
106837f25828STinghan Shen				     "mediatek,mt6577-uart";
106937f25828STinghan Shen			reg = <0 0x11001500 0 0x100>;
107037f25828STinghan Shen			interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>;
107137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>;
107237f25828STinghan Shen			clock-names = "baud", "bus";
107337f25828STinghan Shen			status = "disabled";
107437f25828STinghan Shen		};
107537f25828STinghan Shen
107637f25828STinghan Shen		uart5: serial@11001600 {
107737f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
107837f25828STinghan Shen				     "mediatek,mt6577-uart";
107937f25828STinghan Shen			reg = <0 0x11001600 0 0x100>;
108037f25828STinghan Shen			interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>;
108137f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>;
108237f25828STinghan Shen			clock-names = "baud", "bus";
108337f25828STinghan Shen			status = "disabled";
108437f25828STinghan Shen		};
108537f25828STinghan Shen
108637f25828STinghan Shen		auxadc: auxadc@11002000 {
108737f25828STinghan Shen			compatible = "mediatek,mt8195-auxadc",
108837f25828STinghan Shen				     "mediatek,mt8173-auxadc";
108937f25828STinghan Shen			reg = <0 0x11002000 0 0x1000>;
109037f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>;
109137f25828STinghan Shen			clock-names = "main";
109237f25828STinghan Shen			#io-channel-cells = <1>;
109337f25828STinghan Shen			status = "disabled";
109437f25828STinghan Shen		};
109537f25828STinghan Shen
109637f25828STinghan Shen		pericfg_ao: syscon@11003000 {
109737f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg_ao", "syscon";
109837f25828STinghan Shen			reg = <0 0x11003000 0 0x1000>;
109937f25828STinghan Shen			#clock-cells = <1>;
110037f25828STinghan Shen		};
110137f25828STinghan Shen
110237f25828STinghan Shen		spi0: spi@1100a000 {
110337f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
110437f25828STinghan Shen				     "mediatek,mt6765-spi";
110537f25828STinghan Shen			#address-cells = <1>;
110637f25828STinghan Shen			#size-cells = <0>;
110737f25828STinghan Shen			reg = <0 0x1100a000 0 0x1000>;
110837f25828STinghan Shen			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>;
110937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
111037f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
111137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI0>;
111237f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
111337f25828STinghan Shen			status = "disabled";
111437f25828STinghan Shen		};
111537f25828STinghan Shen
1116fd1c6f13SBalsam CHIHI		lvts_ap: thermal-sensor@1100b000 {
1117fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-ap";
1118fd1c6f13SBalsam CHIHI			reg = <0 0x1100b000 0 0x1000>;
1119fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>;
1120fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1121fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>;
1122fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1123fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1124fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1125fd1c6f13SBalsam CHIHI		};
1126fd1c6f13SBalsam CHIHI
1127b86b9464SAngeloGioacchino Del Regno		disp_pwm0: pwm@1100e000 {
1128b86b9464SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm";
1129b86b9464SAngeloGioacchino Del Regno			reg = <0 0x1100e000 0 0x1000>;
1130b86b9464SAngeloGioacchino Del Regno			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW 0>;
1131b86b9464SAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
1132b86b9464SAngeloGioacchino Del Regno			#pwm-cells = <2>;
1133b86b9464SAngeloGioacchino Del Regno			clocks = <&topckgen CLK_TOP_DISP_PWM0>,
1134b86b9464SAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_DISP_PWM>;
1135b86b9464SAngeloGioacchino Del Regno			clock-names = "main", "mm";
1136b86b9464SAngeloGioacchino Del Regno			status = "disabled";
1137b86b9464SAngeloGioacchino Del Regno		};
1138b86b9464SAngeloGioacchino Del Regno
1139b86b9464SAngeloGioacchino Del Regno		disp_pwm1: pwm@1100f000 {
1140b86b9464SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm";
1141b86b9464SAngeloGioacchino Del Regno			reg = <0 0x1100f000 0 0x1000>;
1142b86b9464SAngeloGioacchino Del Regno			interrupts = <GIC_SPI 793 IRQ_TYPE_LEVEL_HIGH 0>;
1143b86b9464SAngeloGioacchino Del Regno			#pwm-cells = <2>;
1144b86b9464SAngeloGioacchino Del Regno			clocks = <&topckgen CLK_TOP_DISP_PWM1>,
1145b86b9464SAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>;
1146b86b9464SAngeloGioacchino Del Regno			clock-names = "main", "mm";
1147b86b9464SAngeloGioacchino Del Regno			status = "disabled";
1148b86b9464SAngeloGioacchino Del Regno		};
1149b86b9464SAngeloGioacchino Del Regno
115037f25828STinghan Shen		spi1: spi@11010000 {
115137f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
115237f25828STinghan Shen				     "mediatek,mt6765-spi";
115337f25828STinghan Shen			#address-cells = <1>;
115437f25828STinghan Shen			#size-cells = <0>;
115537f25828STinghan Shen			reg = <0 0x11010000 0 0x1000>;
115637f25828STinghan Shen			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>;
115737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
115837f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
115937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI1>;
116037f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
116137f25828STinghan Shen			status = "disabled";
116237f25828STinghan Shen		};
116337f25828STinghan Shen
116437f25828STinghan Shen		spi2: spi@11012000 {
116537f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
116637f25828STinghan Shen				     "mediatek,mt6765-spi";
116737f25828STinghan Shen			#address-cells = <1>;
116837f25828STinghan Shen			#size-cells = <0>;
116937f25828STinghan Shen			reg = <0 0x11012000 0 0x1000>;
117037f25828STinghan Shen			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>;
117137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
117237f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
117337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI2>;
117437f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
117537f25828STinghan Shen			status = "disabled";
117637f25828STinghan Shen		};
117737f25828STinghan Shen
117837f25828STinghan Shen		spi3: spi@11013000 {
117937f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
118037f25828STinghan Shen				     "mediatek,mt6765-spi";
118137f25828STinghan Shen			#address-cells = <1>;
118237f25828STinghan Shen			#size-cells = <0>;
118337f25828STinghan Shen			reg = <0 0x11013000 0 0x1000>;
118437f25828STinghan Shen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>;
118537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
118637f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
118737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI3>;
118837f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
118937f25828STinghan Shen			status = "disabled";
119037f25828STinghan Shen		};
119137f25828STinghan Shen
119237f25828STinghan Shen		spi4: spi@11018000 {
119337f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
119437f25828STinghan Shen				     "mediatek,mt6765-spi";
119537f25828STinghan Shen			#address-cells = <1>;
119637f25828STinghan Shen			#size-cells = <0>;
119737f25828STinghan Shen			reg = <0 0x11018000 0 0x1000>;
119837f25828STinghan Shen			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>;
119937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
120037f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
120137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI4>;
120237f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
120337f25828STinghan Shen			status = "disabled";
120437f25828STinghan Shen		};
120537f25828STinghan Shen
120637f25828STinghan Shen		spi5: spi@11019000 {
120737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
120837f25828STinghan Shen				     "mediatek,mt6765-spi";
120937f25828STinghan Shen			#address-cells = <1>;
121037f25828STinghan Shen			#size-cells = <0>;
121137f25828STinghan Shen			reg = <0 0x11019000 0 0x1000>;
121237f25828STinghan Shen			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>;
121337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
121437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
121537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI5>;
121637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
121737f25828STinghan Shen			status = "disabled";
121837f25828STinghan Shen		};
121937f25828STinghan Shen
122037f25828STinghan Shen		spis0: spi@1101d000 {
122137f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
122237f25828STinghan Shen			reg = <0 0x1101d000 0 0x1000>;
122337f25828STinghan Shen			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>;
122437f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>;
122537f25828STinghan Shen			clock-names = "spi";
122637f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
122737f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
122837f25828STinghan Shen			status = "disabled";
122937f25828STinghan Shen		};
123037f25828STinghan Shen
123137f25828STinghan Shen		spis1: spi@1101e000 {
123237f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
123337f25828STinghan Shen			reg = <0 0x1101e000 0 0x1000>;
123437f25828STinghan Shen			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>;
123537f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>;
123637f25828STinghan Shen			clock-names = "spi";
123737f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
123837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
123937f25828STinghan Shen			status = "disabled";
124037f25828STinghan Shen		};
124137f25828STinghan Shen
1242c5fe37e8SBiao Huang		eth: ethernet@11021000 {
1243c5fe37e8SBiao Huang			compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a";
1244c5fe37e8SBiao Huang			reg = <0 0x11021000 0 0x4000>;
1245c5fe37e8SBiao Huang			interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>;
1246c5fe37e8SBiao Huang			interrupt-names = "macirq";
1247c5fe37e8SBiao Huang			clock-names = "axi",
1248c5fe37e8SBiao Huang				      "apb",
1249c5fe37e8SBiao Huang				      "mac_main",
1250c5fe37e8SBiao Huang				      "ptp_ref",
1251c5fe37e8SBiao Huang				      "rmii_internal",
1252c5fe37e8SBiao Huang				      "mac_cg";
1253c5fe37e8SBiao Huang			clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>,
1254c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>,
1255c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_250M>,
1256c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1257c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>,
1258c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
1259c5fe37e8SBiao Huang			assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>,
1260c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1261c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>;
1262c5fe37e8SBiao Huang			assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>,
1263c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D8>,
1264c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D10>;
1265c5fe37e8SBiao Huang			power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>;
1266c5fe37e8SBiao Huang			mediatek,pericfg = <&infracfg_ao>;
1267c5fe37e8SBiao Huang			snps,axi-config = <&stmmac_axi_setup>;
1268c5fe37e8SBiao Huang			snps,mtl-rx-config = <&mtl_rx_setup>;
1269c5fe37e8SBiao Huang			snps,mtl-tx-config = <&mtl_tx_setup>;
1270c5fe37e8SBiao Huang			snps,txpbl = <16>;
1271c5fe37e8SBiao Huang			snps,rxpbl = <16>;
1272c5fe37e8SBiao Huang			snps,clk-csr = <0>;
1273c5fe37e8SBiao Huang			status = "disabled";
1274c5fe37e8SBiao Huang
1275c5fe37e8SBiao Huang			mdio {
1276c5fe37e8SBiao Huang				compatible = "snps,dwmac-mdio";
1277c5fe37e8SBiao Huang				#address-cells = <1>;
1278c5fe37e8SBiao Huang				#size-cells = <0>;
1279c5fe37e8SBiao Huang			};
1280c5fe37e8SBiao Huang
1281c5fe37e8SBiao Huang			stmmac_axi_setup: stmmac-axi-config {
1282c5fe37e8SBiao Huang				snps,wr_osr_lmt = <0x7>;
1283c5fe37e8SBiao Huang				snps,rd_osr_lmt = <0x7>;
1284c5fe37e8SBiao Huang				snps,blen = <0 0 0 0 16 8 4>;
1285c5fe37e8SBiao Huang			};
1286c5fe37e8SBiao Huang
1287c5fe37e8SBiao Huang			mtl_rx_setup: rx-queues-config {
1288c5fe37e8SBiao Huang				snps,rx-queues-to-use = <4>;
1289c5fe37e8SBiao Huang				snps,rx-sched-sp;
1290c5fe37e8SBiao Huang				queue0 {
1291c5fe37e8SBiao Huang					snps,dcb-algorithm;
1292c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1293c5fe37e8SBiao Huang				};
1294c5fe37e8SBiao Huang				queue1 {
1295c5fe37e8SBiao Huang					snps,dcb-algorithm;
1296c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1297c5fe37e8SBiao Huang				};
1298c5fe37e8SBiao Huang				queue2 {
1299c5fe37e8SBiao Huang					snps,dcb-algorithm;
1300c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1301c5fe37e8SBiao Huang				};
1302c5fe37e8SBiao Huang				queue3 {
1303c5fe37e8SBiao Huang					snps,dcb-algorithm;
1304c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1305c5fe37e8SBiao Huang				};
1306c5fe37e8SBiao Huang			};
1307c5fe37e8SBiao Huang
1308c5fe37e8SBiao Huang			mtl_tx_setup: tx-queues-config {
1309c5fe37e8SBiao Huang				snps,tx-queues-to-use = <4>;
1310c5fe37e8SBiao Huang				snps,tx-sched-wrr;
1311c5fe37e8SBiao Huang				queue0 {
1312c5fe37e8SBiao Huang					snps,weight = <0x10>;
1313c5fe37e8SBiao Huang					snps,dcb-algorithm;
1314c5fe37e8SBiao Huang					snps,priority = <0x0>;
1315c5fe37e8SBiao Huang				};
1316c5fe37e8SBiao Huang				queue1 {
1317c5fe37e8SBiao Huang					snps,weight = <0x11>;
1318c5fe37e8SBiao Huang					snps,dcb-algorithm;
1319c5fe37e8SBiao Huang					snps,priority = <0x1>;
1320c5fe37e8SBiao Huang				};
1321c5fe37e8SBiao Huang				queue2 {
1322c5fe37e8SBiao Huang					snps,weight = <0x12>;
1323c5fe37e8SBiao Huang					snps,dcb-algorithm;
1324c5fe37e8SBiao Huang					snps,priority = <0x2>;
1325c5fe37e8SBiao Huang				};
1326c5fe37e8SBiao Huang				queue3 {
1327c5fe37e8SBiao Huang					snps,weight = <0x13>;
1328c5fe37e8SBiao Huang					snps,dcb-algorithm;
1329c5fe37e8SBiao Huang					snps,priority = <0x3>;
1330c5fe37e8SBiao Huang				};
1331c5fe37e8SBiao Huang			};
1332c5fe37e8SBiao Huang		};
1333c5fe37e8SBiao Huang
133437f25828STinghan Shen		xhci0: usb@11200000 {
133537f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
133637f25828STinghan Shen				     "mediatek,mtk-xhci";
133737f25828STinghan Shen			reg = <0 0x11200000 0 0x1000>,
133837f25828STinghan Shen			      <0 0x11203e00 0 0x0100>;
133937f25828STinghan Shen			reg-names = "mac", "ippc";
134037f25828STinghan Shen			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>;
134137f25828STinghan Shen			phys = <&u2port0 PHY_TYPE_USB2>,
134237f25828STinghan Shen			       <&u3port0 PHY_TYPE_USB3>;
134337f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP>,
134437f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI>;
134537f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
134637f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
134737f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
134837f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_REF>,
134937f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
13506210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
135137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
13526210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13536210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
135477d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 103>;
135577d30613SChunfeng Yun			wakeup-source;
135637f25828STinghan Shen			status = "disabled";
135737f25828STinghan Shen		};
135837f25828STinghan Shen
135937f25828STinghan Shen		mmc0: mmc@11230000 {
136037f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
136137f25828STinghan Shen				     "mediatek,mt8183-mmc";
136237f25828STinghan Shen			reg = <0 0x11230000 0 0x10000>,
136337f25828STinghan Shen			      <0 0x11f50000 0 0x1000>;
136437f25828STinghan Shen			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
136537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC50_0>,
136637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0>,
136737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>;
136837f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
136937f25828STinghan Shen			status = "disabled";
137037f25828STinghan Shen		};
137137f25828STinghan Shen
137237f25828STinghan Shen		mmc1: mmc@11240000 {
137337f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
137437f25828STinghan Shen				     "mediatek,mt8183-mmc";
137537f25828STinghan Shen			reg = <0 0x11240000 0 0x1000>,
137637f25828STinghan Shen			      <0 0x11c70000 0 0x1000>;
137737f25828STinghan Shen			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
137837f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_1>,
137937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1>,
138037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>;
138137f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
138237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>;
138337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
138437f25828STinghan Shen			status = "disabled";
138537f25828STinghan Shen		};
138637f25828STinghan Shen
138737f25828STinghan Shen		mmc2: mmc@11250000 {
138837f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
138937f25828STinghan Shen				     "mediatek,mt8183-mmc";
139037f25828STinghan Shen			reg = <0 0x11250000 0 0x1000>,
139137f25828STinghan Shen			      <0 0x11e60000 0 0x1000>;
139237f25828STinghan Shen			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>;
139337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_2>,
139437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>,
139537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>;
139637f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
139737f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>;
139837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
139937f25828STinghan Shen			status = "disabled";
140037f25828STinghan Shen		};
140137f25828STinghan Shen
1402fd1c6f13SBalsam CHIHI		lvts_mcu: thermal-sensor@11278000 {
1403fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-mcu";
1404fd1c6f13SBalsam CHIHI			reg = <0 0x11278000 0 0x1000>;
1405fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>;
1406fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1407fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>;
1408fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1409fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1410fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1411fd1c6f13SBalsam CHIHI		};
1412fd1c6f13SBalsam CHIHI
141337f25828STinghan Shen		xhci1: usb@11290000 {
141437f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
141537f25828STinghan Shen				     "mediatek,mtk-xhci";
141637f25828STinghan Shen			reg = <0 0x11290000 0 0x1000>,
141737f25828STinghan Shen			      <0 0x11293e00 0 0x0100>;
141837f25828STinghan Shen			reg-names = "mac", "ippc";
141937f25828STinghan Shen			interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>;
142037f25828STinghan Shen			phys = <&u2port1 PHY_TYPE_USB2>;
142137f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>,
142237f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_1P>;
142337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
142437f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
142537f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>,
142637f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P1_REF>,
142737f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
14286210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
142937f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>;
14306210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14316210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
143277d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 104>;
143377d30613SChunfeng Yun			wakeup-source;
143437f25828STinghan Shen			status = "disabled";
143537f25828STinghan Shen		};
143637f25828STinghan Shen
143737f25828STinghan Shen		xhci2: usb@112a0000 {
143837f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
143937f25828STinghan Shen				     "mediatek,mtk-xhci";
144037f25828STinghan Shen			reg = <0 0x112a0000 0 0x1000>,
144137f25828STinghan Shen			      <0 0x112a3e00 0 0x0100>;
144237f25828STinghan Shen			reg-names = "mac", "ippc";
144337f25828STinghan Shen			interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>;
144437f25828STinghan Shen			phys = <&u2port2 PHY_TYPE_USB2>;
144537f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>,
144637f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_2P>;
144737f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
144837f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
144937f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>,
145037f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P2_REF>,
14516210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
14526210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
145337f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
14546210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14556210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
145677d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 105>;
145777d30613SChunfeng Yun			wakeup-source;
145837f25828STinghan Shen			status = "disabled";
145937f25828STinghan Shen		};
146037f25828STinghan Shen
146137f25828STinghan Shen		xhci3: usb@112b0000 {
146237f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
146337f25828STinghan Shen				     "mediatek,mtk-xhci";
146437f25828STinghan Shen			reg = <0 0x112b0000 0 0x1000>,
146537f25828STinghan Shen			      <0 0x112b3e00 0 0x0100>;
146637f25828STinghan Shen			reg-names = "mac", "ippc";
146737f25828STinghan Shen			interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>;
146837f25828STinghan Shen			phys = <&u2port3 PHY_TYPE_USB2>;
146937f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>,
147037f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_3P>;
147137f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
147237f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
147337f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>,
147437f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P3_REF>,
14756210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
14766210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
147737f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
14786210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14796210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
148077d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 106>;
148177d30613SChunfeng Yun			wakeup-source;
148237f25828STinghan Shen			status = "disabled";
148337f25828STinghan Shen		};
148437f25828STinghan Shen
1485ecc0af6aSTinghan Shen		pcie0: pcie@112f0000 {
1486ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1487ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1488ecc0af6aSTinghan Shen			device_type = "pci";
1489ecc0af6aSTinghan Shen			#address-cells = <3>;
1490ecc0af6aSTinghan Shen			#size-cells = <2>;
1491ecc0af6aSTinghan Shen			reg = <0 0x112f0000 0 0x4000>;
1492ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1493ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>;
1494ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1495ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x20000000
1496ecc0af6aSTinghan Shen				  0x0 0x20000000 0 0x200000>,
1497ecc0af6aSTinghan Shen				 <0x82000000 0 0x20200000
1498ecc0af6aSTinghan Shen				  0x0 0x20200000 0 0x3e00000>;
1499ecc0af6aSTinghan Shen
1500ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>;
1501ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1502ecc0af6aSTinghan Shen
1503ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>,
1504ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>,
1505ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>,
1506ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>,
1507ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>,
1508ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1509ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1510ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1511ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL>;
1512ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1513ecc0af6aSTinghan Shen
1514ecc0af6aSTinghan Shen			phys = <&pciephy>;
1515ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1516ecc0af6aSTinghan Shen
1517ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
1518ecc0af6aSTinghan Shen
1519ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>;
1520ecc0af6aSTinghan Shen			reset-names = "mac";
1521ecc0af6aSTinghan Shen
1522ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1523ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1524ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
1525ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc0 1>,
1526ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc0 2>,
1527ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc0 3>;
1528ecc0af6aSTinghan Shen			status = "disabled";
1529ecc0af6aSTinghan Shen
1530ecc0af6aSTinghan Shen			pcie_intc0: interrupt-controller {
1531ecc0af6aSTinghan Shen				interrupt-controller;
1532ecc0af6aSTinghan Shen				#address-cells = <0>;
1533ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1534ecc0af6aSTinghan Shen			};
1535ecc0af6aSTinghan Shen		};
1536ecc0af6aSTinghan Shen
1537ecc0af6aSTinghan Shen		pcie1: pcie@112f8000 {
1538ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1539ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1540ecc0af6aSTinghan Shen			device_type = "pci";
1541ecc0af6aSTinghan Shen			#address-cells = <3>;
1542ecc0af6aSTinghan Shen			#size-cells = <2>;
1543ecc0af6aSTinghan Shen			reg = <0 0x112f8000 0 0x4000>;
1544ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1545ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>;
1546ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1547ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x24000000
1548ecc0af6aSTinghan Shen				  0x0 0x24000000 0 0x200000>,
1549ecc0af6aSTinghan Shen				 <0x82000000 0 0x24200000
1550ecc0af6aSTinghan Shen				  0x0 0x24200000 0 0x3e00000>;
1551ecc0af6aSTinghan Shen
1552ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>;
1553ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1554ecc0af6aSTinghan Shen
1555ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>,
1556ecc0af6aSTinghan Shen				 <&clk26m>,
15571bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>,
1558ecc0af6aSTinghan Shen				 <&clk26m>,
15591bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>,
1560ecc0af6aSTinghan Shen				 /* Designer has connect pcie1 with peri_mem_p0 clock */
1561ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1562ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1563ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1564ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL_P1>;
1565ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1566ecc0af6aSTinghan Shen
1567ecc0af6aSTinghan Shen			phys = <&u3port1 PHY_TYPE_PCIE>;
1568ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1569ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
1570ecc0af6aSTinghan Shen
1571ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>;
1572ecc0af6aSTinghan Shen			reset-names = "mac";
1573ecc0af6aSTinghan Shen
1574ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1575ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1576ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
1577ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc1 1>,
1578ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc1 2>,
1579ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc1 3>;
1580ecc0af6aSTinghan Shen			status = "disabled";
1581ecc0af6aSTinghan Shen
1582ecc0af6aSTinghan Shen			pcie_intc1: interrupt-controller {
1583ecc0af6aSTinghan Shen				interrupt-controller;
1584ecc0af6aSTinghan Shen				#address-cells = <0>;
1585ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1586ecc0af6aSTinghan Shen			};
1587ecc0af6aSTinghan Shen		};
1588ecc0af6aSTinghan Shen
158937f25828STinghan Shen		nor_flash: spi@1132c000 {
159037f25828STinghan Shen			compatible = "mediatek,mt8195-nor",
159137f25828STinghan Shen				     "mediatek,mt8173-nor";
159237f25828STinghan Shen			reg = <0 0x1132c000 0 0x1000>;
159337f25828STinghan Shen			interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>;
159437f25828STinghan Shen			clocks = <&topckgen CLK_TOP_SPINOR>,
159537f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>,
159637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>;
159737f25828STinghan Shen			clock-names = "spi", "sf", "axi";
159837f25828STinghan Shen			#address-cells = <1>;
159937f25828STinghan Shen			#size-cells = <0>;
160037f25828STinghan Shen			status = "disabled";
160137f25828STinghan Shen		};
160237f25828STinghan Shen
1603ab43a84cSChunfeng Yun		efuse: efuse@11c10000 {
1604ab43a84cSChunfeng Yun			compatible = "mediatek,mt8195-efuse", "mediatek,efuse";
1605ab43a84cSChunfeng Yun			reg = <0 0x11c10000 0 0x1000>;
1606ab43a84cSChunfeng Yun			#address-cells = <1>;
1607ab43a84cSChunfeng Yun			#size-cells = <1>;
1608ab43a84cSChunfeng Yun			u3_tx_imp_p0: usb3-tx-imp@184,1 {
1609ab43a84cSChunfeng Yun				reg = <0x184 0x1>;
1610ab43a84cSChunfeng Yun				bits = <0 5>;
1611ab43a84cSChunfeng Yun			};
1612ab43a84cSChunfeng Yun			u3_rx_imp_p0: usb3-rx-imp@184,2 {
1613ab43a84cSChunfeng Yun				reg = <0x184 0x2>;
1614ab43a84cSChunfeng Yun				bits = <5 5>;
1615ab43a84cSChunfeng Yun			};
1616ab43a84cSChunfeng Yun			u3_intr_p0: usb3-intr@185 {
1617ab43a84cSChunfeng Yun				reg = <0x185 0x1>;
1618ab43a84cSChunfeng Yun				bits = <2 6>;
1619ab43a84cSChunfeng Yun			};
1620ab43a84cSChunfeng Yun			comb_tx_imp_p1: usb3-tx-imp@186,1 {
1621ab43a84cSChunfeng Yun				reg = <0x186 0x1>;
1622ab43a84cSChunfeng Yun				bits = <0 5>;
1623ab43a84cSChunfeng Yun			};
1624ab43a84cSChunfeng Yun			comb_rx_imp_p1: usb3-rx-imp@186,2 {
1625ab43a84cSChunfeng Yun				reg = <0x186 0x2>;
1626ab43a84cSChunfeng Yun				bits = <5 5>;
1627ab43a84cSChunfeng Yun			};
1628ab43a84cSChunfeng Yun			comb_intr_p1: usb3-intr@187 {
1629ab43a84cSChunfeng Yun				reg = <0x187 0x1>;
1630ab43a84cSChunfeng Yun				bits = <2 6>;
1631ab43a84cSChunfeng Yun			};
1632ab43a84cSChunfeng Yun			u2_intr_p0: usb2-intr-p0@188,1 {
1633ab43a84cSChunfeng Yun				reg = <0x188 0x1>;
1634ab43a84cSChunfeng Yun				bits = <0 5>;
1635ab43a84cSChunfeng Yun			};
1636ab43a84cSChunfeng Yun			u2_intr_p1: usb2-intr-p1@188,2 {
1637ab43a84cSChunfeng Yun				reg = <0x188 0x2>;
1638ab43a84cSChunfeng Yun				bits = <5 5>;
1639ab43a84cSChunfeng Yun			};
1640ab43a84cSChunfeng Yun			u2_intr_p2: usb2-intr-p2@189,1 {
1641ab43a84cSChunfeng Yun				reg = <0x189 0x1>;
1642ab43a84cSChunfeng Yun				bits = <2 5>;
1643ab43a84cSChunfeng Yun			};
1644ab43a84cSChunfeng Yun			u2_intr_p3: usb2-intr-p3@189,2 {
1645ab43a84cSChunfeng Yun				reg = <0x189 0x2>;
1646ab43a84cSChunfeng Yun				bits = <7 5>;
1647ab43a84cSChunfeng Yun			};
1648ecc0af6aSTinghan Shen			pciephy_rx_ln1: pciephy-rx-ln1@190,1 {
1649ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1650ecc0af6aSTinghan Shen				bits = <0 4>;
1651ecc0af6aSTinghan Shen			};
1652ecc0af6aSTinghan Shen			pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 {
1653ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1654ecc0af6aSTinghan Shen				bits = <4 4>;
1655ecc0af6aSTinghan Shen			};
1656ecc0af6aSTinghan Shen			pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 {
1657ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1658ecc0af6aSTinghan Shen				bits = <0 4>;
1659ecc0af6aSTinghan Shen			};
1660ecc0af6aSTinghan Shen			pciephy_rx_ln0: pciephy-rx-ln0@191,2 {
1661ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1662ecc0af6aSTinghan Shen				bits = <4 4>;
1663ecc0af6aSTinghan Shen			};
1664ecc0af6aSTinghan Shen			pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 {
1665ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1666ecc0af6aSTinghan Shen				bits = <0 4>;
1667ecc0af6aSTinghan Shen			};
1668ecc0af6aSTinghan Shen			pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 {
1669ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1670ecc0af6aSTinghan Shen				bits = <4 4>;
1671ecc0af6aSTinghan Shen			};
1672ecc0af6aSTinghan Shen			pciephy_glb_intr: pciephy-glb-intr@193 {
1673ecc0af6aSTinghan Shen				reg = <0x193 0x1>;
1674ecc0af6aSTinghan Shen				bits = <0 4>;
1675ecc0af6aSTinghan Shen			};
167664196979SBo-Chen Chen			dp_calibration: dp-data@1ac {
167764196979SBo-Chen Chen				reg = <0x1ac 0x10>;
167864196979SBo-Chen Chen			};
167989b045d3SBalsam CHIHI			lvts_efuse_data1: lvts1-calib@1bc {
168089b045d3SBalsam CHIHI				reg = <0x1bc 0x14>;
168189b045d3SBalsam CHIHI			};
168289b045d3SBalsam CHIHI			lvts_efuse_data2: lvts2-calib@1d0 {
168389b045d3SBalsam CHIHI				reg = <0x1d0 0x38>;
168489b045d3SBalsam CHIHI			};
1685ab43a84cSChunfeng Yun		};
1686ab43a84cSChunfeng Yun
168737f25828STinghan Shen		u3phy2: t-phy@11c40000 {
168837f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
168937f25828STinghan Shen			#address-cells = <1>;
169037f25828STinghan Shen			#size-cells = <1>;
169137f25828STinghan Shen			ranges = <0 0 0x11c40000 0x700>;
169237f25828STinghan Shen			status = "disabled";
169337f25828STinghan Shen
169437f25828STinghan Shen			u2port2: usb-phy@0 {
169537f25828STinghan Shen				reg = <0x0 0x700>;
169637f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>;
169737f25828STinghan Shen				clock-names = "ref";
169837f25828STinghan Shen				#phy-cells = <1>;
169937f25828STinghan Shen			};
170037f25828STinghan Shen		};
170137f25828STinghan Shen
170237f25828STinghan Shen		u3phy3: t-phy@11c50000 {
170337f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
170437f25828STinghan Shen			#address-cells = <1>;
170537f25828STinghan Shen			#size-cells = <1>;
170637f25828STinghan Shen			ranges = <0 0 0x11c50000 0x700>;
170737f25828STinghan Shen			status = "disabled";
170837f25828STinghan Shen
170937f25828STinghan Shen			u2port3: usb-phy@0 {
171037f25828STinghan Shen				reg = <0x0 0x700>;
171137f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>;
171237f25828STinghan Shen				clock-names = "ref";
171337f25828STinghan Shen				#phy-cells = <1>;
171437f25828STinghan Shen			};
171537f25828STinghan Shen		};
171637f25828STinghan Shen
1717*b7f638d6SMichael Walle		mipi_tx0: dsi-phy@11c80000 {
1718*b7f638d6SMichael Walle			compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx";
1719*b7f638d6SMichael Walle			reg = <0 0x11c80000 0 0x1000>;
1720*b7f638d6SMichael Walle			clocks = <&clk26m>;
1721*b7f638d6SMichael Walle			clock-output-names = "mipi_tx0_pll";
1722*b7f638d6SMichael Walle			#clock-cells = <0>;
1723*b7f638d6SMichael Walle			#phy-cells = <0>;
1724*b7f638d6SMichael Walle			status = "disabled";
1725*b7f638d6SMichael Walle		};
1726*b7f638d6SMichael Walle
1727*b7f638d6SMichael Walle		mipi_tx1: dsi-phy@11c90000 {
1728*b7f638d6SMichael Walle			compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx";
1729*b7f638d6SMichael Walle			reg = <0 0x11c90000 0 0x1000>;
1730*b7f638d6SMichael Walle			clocks = <&clk26m>;
1731*b7f638d6SMichael Walle			clock-output-names = "mipi_tx1_pll";
1732*b7f638d6SMichael Walle			#clock-cells = <0>;
1733*b7f638d6SMichael Walle			#phy-cells = <0>;
1734*b7f638d6SMichael Walle			status = "disabled";
1735*b7f638d6SMichael Walle		};
1736*b7f638d6SMichael Walle
173737f25828STinghan Shen		i2c5: i2c@11d00000 {
173837f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
173937f25828STinghan Shen				     "mediatek,mt8192-i2c";
174037f25828STinghan Shen			reg = <0 0x11d00000 0 0x1000>,
174137f25828STinghan Shen			      <0 0x10220580 0 0x80>;
174237f25828STinghan Shen			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>;
174337f25828STinghan Shen			clock-div = <1>;
174437f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>,
174537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
174637f25828STinghan Shen			clock-names = "main", "dma";
174737f25828STinghan Shen			#address-cells = <1>;
174837f25828STinghan Shen			#size-cells = <0>;
174937f25828STinghan Shen			status = "disabled";
175037f25828STinghan Shen		};
175137f25828STinghan Shen
175237f25828STinghan Shen		i2c6: i2c@11d01000 {
175337f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
175437f25828STinghan Shen				     "mediatek,mt8192-i2c";
175537f25828STinghan Shen			reg = <0 0x11d01000 0 0x1000>,
175637f25828STinghan Shen			      <0 0x10220600 0 0x80>;
175737f25828STinghan Shen			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>;
175837f25828STinghan Shen			clock-div = <1>;
175937f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>,
176037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
176137f25828STinghan Shen			clock-names = "main", "dma";
176237f25828STinghan Shen			#address-cells = <1>;
176337f25828STinghan Shen			#size-cells = <0>;
176437f25828STinghan Shen			status = "disabled";
176537f25828STinghan Shen		};
176637f25828STinghan Shen
176737f25828STinghan Shen		i2c7: i2c@11d02000 {
176837f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
176937f25828STinghan Shen				     "mediatek,mt8192-i2c";
177037f25828STinghan Shen			reg = <0 0x11d02000 0 0x1000>,
177137f25828STinghan Shen			      <0 0x10220680 0 0x80>;
177237f25828STinghan Shen			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>;
177337f25828STinghan Shen			clock-div = <1>;
177437f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
177537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
177637f25828STinghan Shen			clock-names = "main", "dma";
177737f25828STinghan Shen			#address-cells = <1>;
177837f25828STinghan Shen			#size-cells = <0>;
177937f25828STinghan Shen			status = "disabled";
178037f25828STinghan Shen		};
178137f25828STinghan Shen
178237f25828STinghan Shen		imp_iic_wrap_s: clock-controller@11d03000 {
178337f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_s";
178437f25828STinghan Shen			reg = <0 0x11d03000 0 0x1000>;
178537f25828STinghan Shen			#clock-cells = <1>;
178637f25828STinghan Shen		};
178737f25828STinghan Shen
178837f25828STinghan Shen		i2c0: i2c@11e00000 {
178937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
179037f25828STinghan Shen				     "mediatek,mt8192-i2c";
179137f25828STinghan Shen			reg = <0 0x11e00000 0 0x1000>,
179237f25828STinghan Shen			      <0 0x10220080 0 0x80>;
179337f25828STinghan Shen			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>;
179437f25828STinghan Shen			clock-div = <1>;
179537f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>,
179637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
179737f25828STinghan Shen			clock-names = "main", "dma";
179837f25828STinghan Shen			#address-cells = <1>;
179937f25828STinghan Shen			#size-cells = <0>;
1800a93f071aSTzung-Bi Shih			status = "disabled";
180137f25828STinghan Shen		};
180237f25828STinghan Shen
180337f25828STinghan Shen		i2c1: i2c@11e01000 {
180437f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
180537f25828STinghan Shen				     "mediatek,mt8192-i2c";
180637f25828STinghan Shen			reg = <0 0x11e01000 0 0x1000>,
180737f25828STinghan Shen			      <0 0x10220200 0 0x80>;
180837f25828STinghan Shen			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>;
180937f25828STinghan Shen			clock-div = <1>;
181037f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>,
181137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
181237f25828STinghan Shen			clock-names = "main", "dma";
181337f25828STinghan Shen			#address-cells = <1>;
181437f25828STinghan Shen			#size-cells = <0>;
181537f25828STinghan Shen			status = "disabled";
181637f25828STinghan Shen		};
181737f25828STinghan Shen
181837f25828STinghan Shen		i2c2: i2c@11e02000 {
181937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
182037f25828STinghan Shen				     "mediatek,mt8192-i2c";
182137f25828STinghan Shen			reg = <0 0x11e02000 0 0x1000>,
182237f25828STinghan Shen			      <0 0x10220380 0 0x80>;
182337f25828STinghan Shen			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>;
182437f25828STinghan Shen			clock-div = <1>;
182537f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>,
182637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
182737f25828STinghan Shen			clock-names = "main", "dma";
182837f25828STinghan Shen			#address-cells = <1>;
182937f25828STinghan Shen			#size-cells = <0>;
183037f25828STinghan Shen			status = "disabled";
183137f25828STinghan Shen		};
183237f25828STinghan Shen
183337f25828STinghan Shen		i2c3: i2c@11e03000 {
183437f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
183537f25828STinghan Shen				     "mediatek,mt8192-i2c";
183637f25828STinghan Shen			reg = <0 0x11e03000 0 0x1000>,
183737f25828STinghan Shen			      <0 0x10220480 0 0x80>;
183837f25828STinghan Shen			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>;
183937f25828STinghan Shen			clock-div = <1>;
184037f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>,
184137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
184237f25828STinghan Shen			clock-names = "main", "dma";
184337f25828STinghan Shen			#address-cells = <1>;
184437f25828STinghan Shen			#size-cells = <0>;
184537f25828STinghan Shen			status = "disabled";
184637f25828STinghan Shen		};
184737f25828STinghan Shen
184837f25828STinghan Shen		i2c4: i2c@11e04000 {
184937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
185037f25828STinghan Shen				     "mediatek,mt8192-i2c";
185137f25828STinghan Shen			reg = <0 0x11e04000 0 0x1000>,
185237f25828STinghan Shen			      <0 0x10220500 0 0x80>;
185337f25828STinghan Shen			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>;
185437f25828STinghan Shen			clock-div = <1>;
185537f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>,
185637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
185737f25828STinghan Shen			clock-names = "main", "dma";
185837f25828STinghan Shen			#address-cells = <1>;
185937f25828STinghan Shen			#size-cells = <0>;
186037f25828STinghan Shen			status = "disabled";
186137f25828STinghan Shen		};
186237f25828STinghan Shen
186337f25828STinghan Shen		imp_iic_wrap_w: clock-controller@11e05000 {
186437f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_w";
186537f25828STinghan Shen			reg = <0 0x11e05000 0 0x1000>;
186637f25828STinghan Shen			#clock-cells = <1>;
186737f25828STinghan Shen		};
186837f25828STinghan Shen
186937f25828STinghan Shen		u3phy1: t-phy@11e30000 {
187037f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
187137f25828STinghan Shen			#address-cells = <1>;
187237f25828STinghan Shen			#size-cells = <1>;
187337f25828STinghan Shen			ranges = <0 0 0x11e30000 0xe00>;
1874a9f6721aSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
187537f25828STinghan Shen			status = "disabled";
187637f25828STinghan Shen
187737f25828STinghan Shen			u2port1: usb-phy@0 {
187837f25828STinghan Shen				reg = <0x0 0x700>;
187937f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>,
188037f25828STinghan Shen					 <&clk26m>;
188137f25828STinghan Shen				clock-names = "ref", "da_ref";
188237f25828STinghan Shen				#phy-cells = <1>;
188337f25828STinghan Shen			};
188437f25828STinghan Shen
188537f25828STinghan Shen			u3port1: usb-phy@700 {
188637f25828STinghan Shen				reg = <0x700 0x700>;
188737f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
188837f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>;
188937f25828STinghan Shen				clock-names = "ref", "da_ref";
1890ab43a84cSChunfeng Yun				nvmem-cells = <&comb_intr_p1>,
1891ab43a84cSChunfeng Yun					      <&comb_rx_imp_p1>,
1892ab43a84cSChunfeng Yun					      <&comb_tx_imp_p1>;
1893ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
189437f25828STinghan Shen				#phy-cells = <1>;
189537f25828STinghan Shen			};
189637f25828STinghan Shen		};
189737f25828STinghan Shen
189837f25828STinghan Shen		u3phy0: t-phy@11e40000 {
189937f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
190037f25828STinghan Shen			#address-cells = <1>;
190137f25828STinghan Shen			#size-cells = <1>;
190237f25828STinghan Shen			ranges = <0 0 0x11e40000 0xe00>;
190337f25828STinghan Shen			status = "disabled";
190437f25828STinghan Shen
190537f25828STinghan Shen			u2port0: usb-phy@0 {
190637f25828STinghan Shen				reg = <0x0 0x700>;
190737f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>,
190837f25828STinghan Shen					 <&clk26m>;
190937f25828STinghan Shen				clock-names = "ref", "da_ref";
191037f25828STinghan Shen				#phy-cells = <1>;
191137f25828STinghan Shen			};
191237f25828STinghan Shen
191337f25828STinghan Shen			u3port0: usb-phy@700 {
191437f25828STinghan Shen				reg = <0x700 0x700>;
191537f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
191637f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_REF>;
191737f25828STinghan Shen				clock-names = "ref", "da_ref";
1918ab43a84cSChunfeng Yun				nvmem-cells = <&u3_intr_p0>,
1919ab43a84cSChunfeng Yun					      <&u3_rx_imp_p0>,
1920ab43a84cSChunfeng Yun					      <&u3_tx_imp_p0>;
1921ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
192237f25828STinghan Shen				#phy-cells = <1>;
192337f25828STinghan Shen			};
192437f25828STinghan Shen		};
192537f25828STinghan Shen
1926ecc0af6aSTinghan Shen		pciephy: phy@11e80000 {
1927ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie-phy";
1928ecc0af6aSTinghan Shen			reg = <0 0x11e80000 0 0x10000>;
1929ecc0af6aSTinghan Shen			reg-names = "sif";
1930ecc0af6aSTinghan Shen			nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>,
1931ecc0af6aSTinghan Shen				      <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>,
1932ecc0af6aSTinghan Shen				      <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>,
1933ecc0af6aSTinghan Shen				      <&pciephy_rx_ln1>;
1934ecc0af6aSTinghan Shen			nvmem-cell-names = "glb_intr", "tx_ln0_pmos",
1935ecc0af6aSTinghan Shen					   "tx_ln0_nmos", "rx_ln0",
1936ecc0af6aSTinghan Shen					   "tx_ln1_pmos", "tx_ln1_nmos",
1937ecc0af6aSTinghan Shen					   "rx_ln1";
1938ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>;
1939ecc0af6aSTinghan Shen			#phy-cells = <0>;
1940ecc0af6aSTinghan Shen			status = "disabled";
1941ecc0af6aSTinghan Shen		};
1942ecc0af6aSTinghan Shen
194337f25828STinghan Shen		ufsphy: ufs-phy@11fa0000 {
194437f25828STinghan Shen			compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy";
194537f25828STinghan Shen			reg = <0 0x11fa0000 0 0xc000>;
194637f25828STinghan Shen			clocks = <&clk26m>, <&clk26m>;
194737f25828STinghan Shen			clock-names = "unipro", "mp";
194837f25828STinghan Shen			#phy-cells = <0>;
194937f25828STinghan Shen			status = "disabled";
195037f25828STinghan Shen		};
195137f25828STinghan Shen
19529a512b4dSAngeloGioacchino Del Regno		gpu: gpu@13000000 {
19539a512b4dSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali",
19549a512b4dSAngeloGioacchino Del Regno				     "arm,mali-valhall-jm";
19559a512b4dSAngeloGioacchino Del Regno			reg = <0 0x13000000 0 0x4000>;
19569a512b4dSAngeloGioacchino Del Regno
19579a512b4dSAngeloGioacchino Del Regno			clocks = <&mfgcfg CLK_MFG_BG3D>;
19589a512b4dSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>,
19599a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>,
19609a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>;
19619a512b4dSAngeloGioacchino Del Regno			interrupt-names = "job", "mmu", "gpu";
19629a512b4dSAngeloGioacchino Del Regno			operating-points-v2 = <&gpu_opp_table>;
19639a512b4dSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>,
19649a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG3>,
19659a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG4>,
19669a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG5>,
19679a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG6>;
19689a512b4dSAngeloGioacchino Del Regno			power-domain-names = "core0", "core1", "core2", "core3", "core4";
19699a512b4dSAngeloGioacchino Del Regno			status = "disabled";
19709a512b4dSAngeloGioacchino Del Regno		};
19719a512b4dSAngeloGioacchino Del Regno
197237f25828STinghan Shen		mfgcfg: clock-controller@13fbf000 {
197337f25828STinghan Shen			compatible = "mediatek,mt8195-mfgcfg";
197437f25828STinghan Shen			reg = <0 0x13fbf000 0 0x1000>;
197537f25828STinghan Shen			#clock-cells = <1>;
197637f25828STinghan Shen		};
197737f25828STinghan Shen
1978981f808eSRoy-CW.Yeh		vppsys0: syscon@14000000 {
1979981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys0", "syscon";
19806aa5b46dSTinghan Shen			reg = <0 0x14000000 0 0x1000>;
19816aa5b46dSTinghan Shen			#clock-cells = <1>;
19826aa5b46dSTinghan Shen		};
19836aa5b46dSTinghan Shen
19845710462aSMoudy Ho		dma-controller@14001000 {
19855710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
19865710462aSMoudy Ho			reg = <0 0x14001000 0 0x1000>;
19875710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x1000 0x1000>;
19885710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RDMA_SOF>,
19895710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_RDMA_FRAME_DONE>;
19905710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19915710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_RDMA>;
19925710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_RDMA>;
19935710462aSMoudy Ho			mboxes = <&gce1 12 CMDQ_THR_PRIO_1>,
19945710462aSMoudy Ho				 <&gce1 13 CMDQ_THR_PRIO_1>,
19955710462aSMoudy Ho				 <&gce1 14 CMDQ_THR_PRIO_1>,
19965710462aSMoudy Ho				 <&gce1 21 CMDQ_THR_PRIO_1>,
19975710462aSMoudy Ho				 <&gce1 22 CMDQ_THR_PRIO_1>;
19985710462aSMoudy Ho			#dma-cells = <1>;
19995710462aSMoudy Ho		};
20005710462aSMoudy Ho
20015710462aSMoudy Ho		display@14002000 {
20025710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
20035710462aSMoudy Ho			reg = <0 0x14002000 0 0x1000>;
20045710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x2000 0x1000>;
20055710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_FG>;
20065710462aSMoudy Ho		};
20075710462aSMoudy Ho
20085710462aSMoudy Ho		display@14003000 {
20095710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-stitch";
20105710462aSMoudy Ho			reg = <0 0x14003000 0 0x1000>;
20115710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x3000 0x1000>;
20125710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_STITCH>;
20135710462aSMoudy Ho		};
20145710462aSMoudy Ho
20155710462aSMoudy Ho		display@14004000 {
20165710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
20175710462aSMoudy Ho			reg = <0 0x14004000 0 0x1000>;
20185710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x4000 0x1000>;
20195710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_HDR>;
20205710462aSMoudy Ho		};
20215710462aSMoudy Ho
20225710462aSMoudy Ho		display@14005000 {
20235710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
20245710462aSMoudy Ho			reg = <0 0x14005000 0 0x1000>;
20255710462aSMoudy Ho			interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH 0>;
20265710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x5000 0x1000>;
20275710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_AAL>;
20285710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20295710462aSMoudy Ho		};
20305710462aSMoudy Ho
20315710462aSMoudy Ho		display@14006000 {
20325710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
20335710462aSMoudy Ho			reg = <0 0x14006000 0 0x1000>;
20345710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x6000 0x1000>;
20355710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RSZ_IN_RSZ_SOF>,
20365710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_RSZ_FRAME_DONE>;
20375710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_RSZ>;
20385710462aSMoudy Ho		};
20395710462aSMoudy Ho
20405710462aSMoudy Ho		display@14007000 {
20415710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
20425710462aSMoudy Ho			reg = <0 0x14007000 0 0x1000>;
20435710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x7000 0x1000>;
20445710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_TDSHP>;
20455710462aSMoudy Ho		};
20465710462aSMoudy Ho
20475710462aSMoudy Ho		display@14008000 {
20485710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
20495710462aSMoudy Ho			reg = <0 0x14008000 0 0x1000>;
20505710462aSMoudy Ho			interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH 0>;
20515710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x8000 0x1000>;
20525710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_COLOR>;
20535710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20545710462aSMoudy Ho		};
20555710462aSMoudy Ho
20565710462aSMoudy Ho		display@14009000 {
20575710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-ovl";
20585710462aSMoudy Ho			reg = <0 0x14009000 0 0x1000>;
20595710462aSMoudy Ho			interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH 0>;
20605710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x9000 0x1000>;
20615710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_OVL>;
20625710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20635710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_OVL>;
20645710462aSMoudy Ho		};
20655710462aSMoudy Ho
20665710462aSMoudy Ho		display@1400a000 {
20675710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
20685710462aSMoudy Ho			reg = <0 0x1400a000 0 0x1000>;
20695710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xa000 0x1000>;
20705710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_PADDING>;
20715710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20725710462aSMoudy Ho		};
20735710462aSMoudy Ho
20745710462aSMoudy Ho		display@1400b000 {
20755710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tcc";
20765710462aSMoudy Ho			reg = <0 0x1400b000 0 0x1000>;
20775710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xb000 0x1000>;
20785710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_TCC>;
20795710462aSMoudy Ho		};
20805710462aSMoudy Ho
20815710462aSMoudy Ho		dma-controller@1400c000 {
20825710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
20835710462aSMoudy Ho			reg = <0 0x1400c000 0 0x1000>;
20845710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xc000 0x1000>;
20855710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_WROT_SOF>,
20865710462aSMoudy Ho					      <CMDQ_EVENT_VPP0_MDP_WROT_VIDO_WDONE>;
20875710462aSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MDP_WROT>;
20885710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L4_MDP_WROT>;
20895710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20905710462aSMoudy Ho			#dma-cells = <1>;
20915710462aSMoudy Ho		};
20925710462aSMoudy Ho
2093018f1d4fSMoudy Ho		mutex@1400f000 {
2094018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2095018f1d4fSMoudy Ho			reg = <0 0x1400f000 0 0x1000>;
2096018f1d4fSMoudy Ho			interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>;
2097018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>;
2098018f1d4fSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MUTEX>;
2099018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
2100018f1d4fSMoudy Ho		};
2101018f1d4fSMoudy Ho
21023b5838d1STinghan Shen		smi_sub_common_vpp0_vpp1_2x1: smi@14010000 {
21033b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21043b5838d1STinghan Shen			reg = <0 0x14010000 0 0x1000>;
21053b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21063b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21073b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
21083b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21093b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21103b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21113b5838d1STinghan Shen		};
21123b5838d1STinghan Shen
21133b5838d1STinghan Shen		smi_sub_common_vdec_vpp0_2x1: smi@14011000 {
21143b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21153b5838d1STinghan Shen			reg = <0 0x14011000 0 0x1000>;
21163b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
21173b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
21183b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>;
21193b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21203b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21213b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21223b5838d1STinghan Shen		};
21233b5838d1STinghan Shen
21243b5838d1STinghan Shen		smi_common_vpp: smi@14012000 {
21253b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vpp";
21263b5838d1STinghan Shen			reg = <0 0x14012000 0 0x1000>;
21273b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
21283b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
21293b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>,
21303b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>;
21313b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
21323b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21333b5838d1STinghan Shen		};
21343b5838d1STinghan Shen
21353b5838d1STinghan Shen		larb4: larb@14013000 {
21363b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21373b5838d1STinghan Shen			reg = <0 0x14013000 0 0x1000>;
21383b5838d1STinghan Shen			mediatek,larb-id = <4>;
21393b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
21403b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
21413b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>;
21423b5838d1STinghan Shen			clock-names = "apb", "smi";
21433b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21443b5838d1STinghan Shen		};
21453b5838d1STinghan Shen
21463b5838d1STinghan Shen		iommu_vpp: iommu@14018000 {
21473b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vpp";
21483b5838d1STinghan Shen			reg = <0 0x14018000 0 0x1000>;
21493b5838d1STinghan Shen			mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8
21503b5838d1STinghan Shen					  &larb12 &larb14 &larb16 &larb18
21513b5838d1STinghan Shen					  &larb20 &larb22 &larb23 &larb26
21523b5838d1STinghan Shen					  &larb27>;
21533b5838d1STinghan Shen			interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>;
21543b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>;
21553b5838d1STinghan Shen			clock-names = "bclk";
21563b5838d1STinghan Shen			#iommu-cells = <1>;
21573b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
21583b5838d1STinghan Shen		};
21593b5838d1STinghan Shen
216037f25828STinghan Shen		wpesys: clock-controller@14e00000 {
216137f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys";
216237f25828STinghan Shen			reg = <0 0x14e00000 0 0x1000>;
216337f25828STinghan Shen			#clock-cells = <1>;
216437f25828STinghan Shen		};
216537f25828STinghan Shen
216637f25828STinghan Shen		wpesys_vpp0: clock-controller@14e02000 {
216737f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp0";
216837f25828STinghan Shen			reg = <0 0x14e02000 0 0x1000>;
216937f25828STinghan Shen			#clock-cells = <1>;
217037f25828STinghan Shen		};
217137f25828STinghan Shen
217237f25828STinghan Shen		wpesys_vpp1: clock-controller@14e03000 {
217337f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp1";
217437f25828STinghan Shen			reg = <0 0x14e03000 0 0x1000>;
217537f25828STinghan Shen			#clock-cells = <1>;
217637f25828STinghan Shen		};
217737f25828STinghan Shen
21783b5838d1STinghan Shen		larb7: larb@14e04000 {
21793b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21803b5838d1STinghan Shen			reg = <0 0x14e04000 0 0x1000>;
21813b5838d1STinghan Shen			mediatek,larb-id = <7>;
21823b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
21833b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB7>,
21843b5838d1STinghan Shen				 <&wpesys CLK_WPE_SMI_LARB7>;
21853b5838d1STinghan Shen			clock-names = "apb", "smi";
21863b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
21873b5838d1STinghan Shen		};
21883b5838d1STinghan Shen
21893b5838d1STinghan Shen		larb8: larb@14e05000 {
21903b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21913b5838d1STinghan Shen			reg = <0 0x14e05000 0 0x1000>;
21923b5838d1STinghan Shen			mediatek,larb-id = <8>;
21933b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21943b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB8>,
21953b5838d1STinghan Shen			       <&wpesys CLK_WPE_SMI_LARB8>,
21963b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
21973b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
21983b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
21993b5838d1STinghan Shen		};
22003b5838d1STinghan Shen
2201981f808eSRoy-CW.Yeh		vppsys1: syscon@14f00000 {
2202981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys1", "syscon";
22036aa5b46dSTinghan Shen			reg = <0 0x14f00000 0 0x1000>;
22046aa5b46dSTinghan Shen			#clock-cells = <1>;
22056aa5b46dSTinghan Shen		};
22066aa5b46dSTinghan Shen
2207018f1d4fSMoudy Ho		mutex@14f01000 {
2208018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2209018f1d4fSMoudy Ho			reg = <0 0x14f01000 0 0x1000>;
2210018f1d4fSMoudy Ho			interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>;
2211018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>;
2212018f1d4fSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>;
2213018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
2214018f1d4fSMoudy Ho		};
2215018f1d4fSMoudy Ho
22163b5838d1STinghan Shen		larb5: larb@14f02000 {
22173b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22183b5838d1STinghan Shen			reg = <0 0x14f02000 0 0x1000>;
22193b5838d1STinghan Shen			mediatek,larb-id = <5>;
22203b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22213b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
22223b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
22233b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>;
22243b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22253b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22263b5838d1STinghan Shen		};
22273b5838d1STinghan Shen
22283b5838d1STinghan Shen		larb6: larb@14f03000 {
22293b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22303b5838d1STinghan Shen			reg = <0 0x14f03000 0 0x1000>;
22313b5838d1STinghan Shen			mediatek,larb-id = <6>;
22323b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
22333b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
22343b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
22353b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>;
22363b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22373b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22383b5838d1STinghan Shen		};
22393b5838d1STinghan Shen
22405710462aSMoudy Ho		display@14f06000 {
22415710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-split";
22425710462aSMoudy Ho			reg = <0 0x14f06000 0 0x1000>;
22435710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x6000 0x1000>;
22445710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_VPP_SPLIT>,
22455710462aSMoudy Ho				 <&vppsys1 CLK_VPP1_HDMI_META>,
22465710462aSMoudy Ho				 <&vppsys1 CLK_VPP1_VPP_SPLIT_HDMI>;
22475710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22485710462aSMoudy Ho		};
22495710462aSMoudy Ho
22505710462aSMoudy Ho		display@14f07000 {
22515710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tcc";
22525710462aSMoudy Ho			reg = <0 0x14f07000 0 0x1000>;
22535710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x7000 0x1000>;
22545710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TCC>;
22555710462aSMoudy Ho		};
22565710462aSMoudy Ho
22575710462aSMoudy Ho		dma-controller@14f08000 {
22585710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
22595710462aSMoudy Ho			reg = <0 0x14f08000 0 0x1000>;
22605710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x8000 0x1000>;
22615710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_SOF>,
22625710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_FRAME_DONE>;
22635710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RDMA>;
22645710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_RDMA>;
22655710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22665710462aSMoudy Ho			#dma-cells = <1>;
22675710462aSMoudy Ho		};
22685710462aSMoudy Ho
22695710462aSMoudy Ho		dma-controller@14f09000 {
22705710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
22715710462aSMoudy Ho			reg = <0 0x14f09000 0 0x1000>;
22725710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x9000 0x1000>;
22735710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_SOF>,
22745710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_FRAME_DONE>;
22755710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RDMA>;
22765710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_RDMA>;
22775710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22785710462aSMoudy Ho			#dma-cells = <1>;
22795710462aSMoudy Ho		};
22805710462aSMoudy Ho
22815710462aSMoudy Ho		dma-controller@14f0a000 {
22825710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rdma";
22835710462aSMoudy Ho			reg = <0 0x14f0a000 0 0x1000>;
22845710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xa000 0x1000>;
22855710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_SOF>,
22865710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_FRAME_DONE>;
22875710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RDMA>;
22885710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_RDMA>;
22895710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
22905710462aSMoudy Ho			#dma-cells = <1>;
22915710462aSMoudy Ho		};
22925710462aSMoudy Ho
22935710462aSMoudy Ho		display@14f0b000 {
22945710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
22955710462aSMoudy Ho			reg = <0 0x14f0b000 0 0x1000>;
22965710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xb000 0x1000>;
22975710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_FG>;
22985710462aSMoudy Ho		};
22995710462aSMoudy Ho
23005710462aSMoudy Ho		display@14f0c000 {
23015710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
23025710462aSMoudy Ho			reg = <0 0x14f0c000 0 0x1000>;
23035710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xc000 0x1000>;
23045710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_FG>;
23055710462aSMoudy Ho		};
23065710462aSMoudy Ho
23075710462aSMoudy Ho		display@14f0d000 {
23085710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-fg";
23095710462aSMoudy Ho			reg = <0 0x14f0d000 0 0x1000>;
23105710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xd000 0x1000>;
23115710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_FG>;
23125710462aSMoudy Ho		};
23135710462aSMoudy Ho
23145710462aSMoudy Ho		display@14f0e000 {
23155710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23165710462aSMoudy Ho			reg = <0 0x14f0e000 0 0x1000>;
23175710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xe000 0x1000>;
23185710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_HDR>;
23195710462aSMoudy Ho		};
23205710462aSMoudy Ho
23215710462aSMoudy Ho		display@14f0f000 {
23225710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23235710462aSMoudy Ho			reg = <0 0x14f0f000 0 0x1000>;
23245710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xf000 0x1000>;
23255710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_HDR>;
23265710462aSMoudy Ho		};
23275710462aSMoudy Ho
23285710462aSMoudy Ho		display@14f10000 {
23295710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-hdr";
23305710462aSMoudy Ho			reg = <0 0x14f10000 0 0x1000>;
23315710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0 0x1000>;
23325710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_HDR>;
23335710462aSMoudy Ho		};
23345710462aSMoudy Ho
23355710462aSMoudy Ho		display@14f11000 {
23365710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
23375710462aSMoudy Ho			reg = <0 0x14f11000 0 0x1000>;
23385710462aSMoudy Ho			interrupts = <GIC_SPI 617 IRQ_TYPE_LEVEL_HIGH 0>;
23395710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x1000 0x1000>;
23405710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_AAL>;
23415710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23425710462aSMoudy Ho		};
23435710462aSMoudy Ho
23445710462aSMoudy Ho		display@14f12000 {
23455710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
23465710462aSMoudy Ho			reg = <0 0x14f12000 0 0x1000>;
23475710462aSMoudy Ho			interrupts = <GIC_SPI 618 IRQ_TYPE_LEVEL_HIGH 0>;
23485710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x2000 0x1000>;
23495710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_AAL>;
23505710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23515710462aSMoudy Ho		};
23525710462aSMoudy Ho
23535710462aSMoudy Ho		display@14f13000 {
23545710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-aal";
23555710462aSMoudy Ho			reg = <0 0x14f13000 0 0x1000>;
23565710462aSMoudy Ho			interrupts = <GIC_SPI 619 IRQ_TYPE_LEVEL_HIGH 0>;
23575710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x3000 0x1000>;
23585710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_AAL>;
23595710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
23605710462aSMoudy Ho		};
23615710462aSMoudy Ho
23625710462aSMoudy Ho		display@14f14000 {
23635710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
23645710462aSMoudy Ho			reg = <0 0x14f14000 0 0x1000>;
23655710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x4000 0x1000>;
23665710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_SOF>,
23675710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_FRAME_DONE>;
23685710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RSZ>;
23695710462aSMoudy Ho		};
23705710462aSMoudy Ho
23715710462aSMoudy Ho		display@14f15000 {
23725710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
23735710462aSMoudy Ho			reg = <0 0x14f15000 0 0x1000>;
23745710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x5000 0x1000>;
23755710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_SOF>,
23765710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_FRAME_DONE>;
23775710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RSZ>;
23785710462aSMoudy Ho		};
23795710462aSMoudy Ho
23805710462aSMoudy Ho		display@14f16000 {
23815710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz";
23825710462aSMoudy Ho			reg = <0 0x14f16000 0 0x1000>;
23835710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x6000 0x1000>;
23845710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_SOF>,
23855710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_FRAME_DONE>;
23865710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RSZ>;
23875710462aSMoudy Ho		};
23885710462aSMoudy Ho
23895710462aSMoudy Ho		display@14f17000 {
23905710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
23915710462aSMoudy Ho			reg = <0 0x14f17000 0 0x1000>;
23925710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x7000 0x1000>;
23935710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TDSHP>;
23945710462aSMoudy Ho		};
23955710462aSMoudy Ho
23965710462aSMoudy Ho		display@14f18000 {
23975710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
23985710462aSMoudy Ho			reg = <0 0x14f18000 0 0x1000>;
23995710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x8000 0x1000>;
24005710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_TDSHP>;
24015710462aSMoudy Ho		};
24025710462aSMoudy Ho
24035710462aSMoudy Ho		display@14f19000 {
24045710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-tdshp";
24055710462aSMoudy Ho			reg = <0 0x14f19000 0 0x1000>;
24065710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x9000 0x1000>;
24075710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_TDSHP>;
24085710462aSMoudy Ho		};
24095710462aSMoudy Ho
24105710462aSMoudy Ho		display@14f1a000 {
24115710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-merge";
24125710462aSMoudy Ho			reg = <0 0x14f1a000 0 0x1000>;
24135710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xa000 0x1000>;
24145710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_MERGE>;
24155710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24165710462aSMoudy Ho		};
24175710462aSMoudy Ho
24185710462aSMoudy Ho		display@14f1b000 {
24195710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-merge";
24205710462aSMoudy Ho			reg = <0 0x14f1b000 0 0x1000>;
24215710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xb000 0x1000>;
24225710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_MERGE>;
24235710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24245710462aSMoudy Ho		};
24255710462aSMoudy Ho
24265710462aSMoudy Ho		display@14f1c000 {
24275710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24285710462aSMoudy Ho			reg = <0 0x14f1c000 0 0x1000>;
24295710462aSMoudy Ho			interrupts = <GIC_SPI 628 IRQ_TYPE_LEVEL_HIGH 0>;
24305710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xc000 0x1000>;
24315710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_COLOR>;
24325710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24335710462aSMoudy Ho		};
24345710462aSMoudy Ho
24355710462aSMoudy Ho		display@14f1d000 {
24365710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24375710462aSMoudy Ho			reg = <0 0x14f1d000 0 0x1000>;
24385710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xd000 0x1000>;
24395710462aSMoudy Ho			interrupts = <GIC_SPI 629 IRQ_TYPE_LEVEL_HIGH 0>;
24405710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_COLOR>;
24415710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24425710462aSMoudy Ho		};
24435710462aSMoudy Ho
24445710462aSMoudy Ho		display@14f1e000 {
24455710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-color";
24465710462aSMoudy Ho			reg = <0 0x14f1e000 0 0x1000>;
24475710462aSMoudy Ho			interrupts = <GIC_SPI 630 IRQ_TYPE_LEVEL_HIGH 0>;
24485710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xe000 0x1000>;
24495710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_COLOR>;
24505710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24515710462aSMoudy Ho		};
24525710462aSMoudy Ho
24535710462aSMoudy Ho		display@14f1f000 {
24545710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-ovl";
24555710462aSMoudy Ho			reg = <0 0x14f1f000 0 0x1000>;
24565710462aSMoudy Ho			interrupts = <GIC_SPI 631 IRQ_TYPE_LEVEL_HIGH 0>;
24575710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xf000 0x1000>;
24585710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_OVL>;
24595710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24605710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_OVL>;
24615710462aSMoudy Ho		};
24625710462aSMoudy Ho
24635710462aSMoudy Ho		display@14f20000 {
24645710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
24655710462aSMoudy Ho			reg = <0 0x14f20000 0 0x1000>;
24665710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0 0x1000>;
24675710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_VPP_PAD>;
24685710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24695710462aSMoudy Ho		};
24705710462aSMoudy Ho
24715710462aSMoudy Ho		display@14f21000 {
24725710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
24735710462aSMoudy Ho			reg = <0 0x14f21000 0 0x1000>;
24745710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x1000 0x1000>;
24755710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_PAD>;
24765710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24775710462aSMoudy Ho		};
24785710462aSMoudy Ho
24795710462aSMoudy Ho		display@14f22000 {
24805710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-padding";
24815710462aSMoudy Ho			reg = <0 0x14f22000 0 0x1000>;
24825710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x2000 0x1000>;
24835710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_PAD>;
24845710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24855710462aSMoudy Ho		};
24865710462aSMoudy Ho
24875710462aSMoudy Ho		dma-controller@14f23000 {
24885710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
24895710462aSMoudy Ho			reg = <0 0x14f23000 0 0x1000>;
24905710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x3000 0x1000>;
24915710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_SOF>,
24925710462aSMoudy Ho					      <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_FRAME_DONE>;
24935710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_WROT>;
24945710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_WROT>;
24955710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
24965710462aSMoudy Ho			#dma-cells = <1>;
24975710462aSMoudy Ho		};
24985710462aSMoudy Ho
24995710462aSMoudy Ho		dma-controller@14f24000 {
25005710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
25015710462aSMoudy Ho			reg = <0 0x14f24000 0 0x1000>;
25025710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x4000 0x1000>;
25035710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_SOF>,
25045710462aSMoudy Ho					<CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_FRAME_DONE>;
25055710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_WROT>;
25065710462aSMoudy Ho			iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_WROT>;
25075710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25085710462aSMoudy Ho			#dma-cells = <1>;
25095710462aSMoudy Ho		};
25105710462aSMoudy Ho
25115710462aSMoudy Ho		dma-controller@14f25000 {
25125710462aSMoudy Ho			compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot";
25135710462aSMoudy Ho			reg = <0 0x14f25000 0 0x1000>;
25145710462aSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x5000 0x1000>;
25155710462aSMoudy Ho			mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_SOF>,
25165710462aSMoudy Ho					<CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_FRAME_DONE>;
25175710462aSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_WROT>;
25185710462aSMoudy Ho			iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_WROT>;
25195710462aSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
25205710462aSMoudy Ho			#dma-cells = <1>;
25215710462aSMoudy Ho		};
25225710462aSMoudy Ho
252337f25828STinghan Shen		imgsys: clock-controller@15000000 {
252437f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys";
252537f25828STinghan Shen			reg = <0 0x15000000 0 0x1000>;
252637f25828STinghan Shen			#clock-cells = <1>;
252737f25828STinghan Shen		};
252837f25828STinghan Shen
25293b5838d1STinghan Shen		larb9: larb@15001000 {
25303b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25313b5838d1STinghan Shen			reg = <0 0x15001000 0 0x1000>;
25323b5838d1STinghan Shen			mediatek,larb-id = <9>;
25333b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
25343b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
25353b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
25363b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
25373b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25383b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
25393b5838d1STinghan Shen		};
25403b5838d1STinghan Shen
25413b5838d1STinghan Shen		smi_sub_common_img0_3x1: smi@15002000 {
25423b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
25433b5838d1STinghan Shen			reg = <0 0x15002000 0 0x1000>;
25443b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_IPE>,
25453b5838d1STinghan Shen				 <&imgsys CLK_IMG_IPE>,
25463b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
25473b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
25483b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
25493b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
25503b5838d1STinghan Shen		};
25513b5838d1STinghan Shen
25523b5838d1STinghan Shen		smi_sub_common_img1_3x1: smi@15003000 {
25533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
25543b5838d1STinghan Shen			reg = <0 0x15003000 0 0x1000>;
25553b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
25563b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
25573b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
25583b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
25593b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
25603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
25613b5838d1STinghan Shen		};
25623b5838d1STinghan Shen
256337f25828STinghan Shen		imgsys1_dip_top: clock-controller@15110000 {
256437f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_top";
256537f25828STinghan Shen			reg = <0 0x15110000 0 0x1000>;
256637f25828STinghan Shen			#clock-cells = <1>;
256737f25828STinghan Shen		};
256837f25828STinghan Shen
25693b5838d1STinghan Shen		larb10: larb@15120000 {
25703b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25713b5838d1STinghan Shen			reg = <0 0x15120000 0 0x1000>;
25723b5838d1STinghan Shen			mediatek,larb-id = <10>;
25733b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
25743b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_DIP0>,
25753b5838d1STinghan Shen			       <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>;
25763b5838d1STinghan Shen			clock-names = "apb", "smi";
25773b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
25783b5838d1STinghan Shen		};
25793b5838d1STinghan Shen
258037f25828STinghan Shen		imgsys1_dip_nr: clock-controller@15130000 {
258137f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_nr";
258237f25828STinghan Shen			reg = <0 0x15130000 0 0x1000>;
258337f25828STinghan Shen			#clock-cells = <1>;
258437f25828STinghan Shen		};
258537f25828STinghan Shen
258637f25828STinghan Shen		imgsys1_wpe: clock-controller@15220000 {
258737f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_wpe";
258837f25828STinghan Shen			reg = <0 0x15220000 0 0x1000>;
258937f25828STinghan Shen			#clock-cells = <1>;
259037f25828STinghan Shen		};
259137f25828STinghan Shen
25923b5838d1STinghan Shen		larb11: larb@15230000 {
25933b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25943b5838d1STinghan Shen			reg = <0 0x15230000 0 0x1000>;
25953b5838d1STinghan Shen			mediatek,larb-id = <11>;
25963b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
25973b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_WPE0>,
25983b5838d1STinghan Shen			       <&imgsys1_wpe CLK_IMG1_WPE_LARB11>;
25993b5838d1STinghan Shen			clock-names = "apb", "smi";
26003b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
26013b5838d1STinghan Shen		};
26023b5838d1STinghan Shen
260337f25828STinghan Shen		ipesys: clock-controller@15330000 {
260437f25828STinghan Shen			compatible = "mediatek,mt8195-ipesys";
260537f25828STinghan Shen			reg = <0 0x15330000 0 0x1000>;
260637f25828STinghan Shen			#clock-cells = <1>;
260737f25828STinghan Shen		};
260837f25828STinghan Shen
26093b5838d1STinghan Shen		larb12: larb@15340000 {
26103b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26113b5838d1STinghan Shen			reg = <0 0x15340000 0 0x1000>;
26123b5838d1STinghan Shen			mediatek,larb-id = <12>;
26133b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img0_3x1>;
26143b5838d1STinghan Shen			clocks = <&ipesys CLK_IPE_SMI_LARB12>,
26153b5838d1STinghan Shen				 <&ipesys CLK_IPE_SMI_LARB12>;
26163b5838d1STinghan Shen			clock-names = "apb", "smi";
26173b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IPE>;
26183b5838d1STinghan Shen		};
26193b5838d1STinghan Shen
262037f25828STinghan Shen		camsys: clock-controller@16000000 {
262137f25828STinghan Shen			compatible = "mediatek,mt8195-camsys";
262237f25828STinghan Shen			reg = <0 0x16000000 0 0x1000>;
262337f25828STinghan Shen			#clock-cells = <1>;
262437f25828STinghan Shen		};
262537f25828STinghan Shen
26263b5838d1STinghan Shen		larb13: larb@16001000 {
26273b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26283b5838d1STinghan Shen			reg = <0 0x16001000 0 0x1000>;
26293b5838d1STinghan Shen			mediatek,larb-id = <13>;
26303b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
26313b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
26323b5838d1STinghan Shen			       <&camsys CLK_CAM_LARB13>,
26333b5838d1STinghan Shen			       <&camsys CLK_CAM_CAM2MM0_GALS>;
26343b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26353b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26363b5838d1STinghan Shen		};
26373b5838d1STinghan Shen
26383b5838d1STinghan Shen		larb14: larb@16002000 {
26393b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26403b5838d1STinghan Shen			reg = <0 0x16002000 0 0x1000>;
26413b5838d1STinghan Shen			mediatek,larb-id = <14>;
26423b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
26433b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
26443b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB14>;
26453b5838d1STinghan Shen			clock-names = "apb", "smi";
26463b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26473b5838d1STinghan Shen		};
26483b5838d1STinghan Shen
26493b5838d1STinghan Shen		smi_sub_common_cam_4x1: smi@16004000 {
26503b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
26513b5838d1STinghan Shen			reg = <0 0x16004000 0 0x1000>;
26523b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
26533b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB13>,
26543b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
26553b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
26563b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
26573b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26583b5838d1STinghan Shen		};
26593b5838d1STinghan Shen
26603b5838d1STinghan Shen		smi_sub_common_cam_7x1: smi@16005000 {
26613b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
26623b5838d1STinghan Shen			reg = <0 0x16005000 0 0x1000>;
26633b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
26643b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM1_GALS>,
26653b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
26663b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
26673b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
26683b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
26693b5838d1STinghan Shen		};
26703b5838d1STinghan Shen
26713b5838d1STinghan Shen		larb16: larb@16012000 {
26723b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26733b5838d1STinghan Shen			reg = <0 0x16012000 0 0x1000>;
26743b5838d1STinghan Shen			mediatek,larb-id = <16>;
26753b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
26763b5838d1STinghan Shen			clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>,
26773b5838d1STinghan Shen				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
26783b5838d1STinghan Shen			clock-names = "apb", "smi";
26793b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
26803b5838d1STinghan Shen		};
26813b5838d1STinghan Shen
26823b5838d1STinghan Shen		larb17: larb@16013000 {
26833b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26843b5838d1STinghan Shen			reg = <0 0x16013000 0 0x1000>;
26853b5838d1STinghan Shen			mediatek,larb-id = <17>;
26863b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
26873b5838d1STinghan Shen			clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>,
26883b5838d1STinghan Shen				 <&camsys_yuva CLK_CAM_YUVA_LARBX>;
26893b5838d1STinghan Shen			clock-names = "apb", "smi";
26903b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
26913b5838d1STinghan Shen		};
26923b5838d1STinghan Shen
26933b5838d1STinghan Shen		larb27: larb@16014000 {
26943b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26953b5838d1STinghan Shen			reg = <0 0x16014000 0 0x1000>;
26963b5838d1STinghan Shen			mediatek,larb-id = <27>;
26973b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
26983b5838d1STinghan Shen			clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>,
26993b5838d1STinghan Shen				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
27003b5838d1STinghan Shen			clock-names = "apb", "smi";
27013b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
27023b5838d1STinghan Shen		};
27033b5838d1STinghan Shen
27043b5838d1STinghan Shen		larb28: larb@16015000 {
27053b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27063b5838d1STinghan Shen			reg = <0 0x16015000 0 0x1000>;
27073b5838d1STinghan Shen			mediatek,larb-id = <28>;
27083b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
27093b5838d1STinghan Shen			clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>,
27103b5838d1STinghan Shen				 <&camsys_yuvb CLK_CAM_YUVB_LARBX>;
27113b5838d1STinghan Shen			clock-names = "apb", "smi";
27123b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
27133b5838d1STinghan Shen		};
27143b5838d1STinghan Shen
271537f25828STinghan Shen		camsys_rawa: clock-controller@1604f000 {
271637f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawa";
271737f25828STinghan Shen			reg = <0 0x1604f000 0 0x1000>;
271837f25828STinghan Shen			#clock-cells = <1>;
271937f25828STinghan Shen		};
272037f25828STinghan Shen
272137f25828STinghan Shen		camsys_yuva: clock-controller@1606f000 {
272237f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuva";
272337f25828STinghan Shen			reg = <0 0x1606f000 0 0x1000>;
272437f25828STinghan Shen			#clock-cells = <1>;
272537f25828STinghan Shen		};
272637f25828STinghan Shen
272737f25828STinghan Shen		camsys_rawb: clock-controller@1608f000 {
272837f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawb";
272937f25828STinghan Shen			reg = <0 0x1608f000 0 0x1000>;
273037f25828STinghan Shen			#clock-cells = <1>;
273137f25828STinghan Shen		};
273237f25828STinghan Shen
273337f25828STinghan Shen		camsys_yuvb: clock-controller@160af000 {
273437f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuvb";
273537f25828STinghan Shen			reg = <0 0x160af000 0 0x1000>;
273637f25828STinghan Shen			#clock-cells = <1>;
273737f25828STinghan Shen		};
273837f25828STinghan Shen
273937f25828STinghan Shen		camsys_mraw: clock-controller@16140000 {
274037f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_mraw";
274137f25828STinghan Shen			reg = <0 0x16140000 0 0x1000>;
274237f25828STinghan Shen			#clock-cells = <1>;
274337f25828STinghan Shen		};
274437f25828STinghan Shen
27453b5838d1STinghan Shen		larb25: larb@16141000 {
27463b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27473b5838d1STinghan Shen			reg = <0 0x16141000 0 0x1000>;
27483b5838d1STinghan Shen			mediatek,larb-id = <25>;
27493b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
27503b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
27513b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>,
27523b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
27533b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27543b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
27553b5838d1STinghan Shen		};
27563b5838d1STinghan Shen
27573b5838d1STinghan Shen		larb26: larb@16142000 {
27583b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27593b5838d1STinghan Shen			reg = <0 0x16142000 0 0x1000>;
27603b5838d1STinghan Shen			mediatek,larb-id = <26>;
27613b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
27623b5838d1STinghan Shen			clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>,
27633b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>;
27643b5838d1STinghan Shen			clock-names = "apb", "smi";
27653b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
27663b5838d1STinghan Shen
27673b5838d1STinghan Shen		};
27683b5838d1STinghan Shen
276937f25828STinghan Shen		ccusys: clock-controller@17200000 {
277037f25828STinghan Shen			compatible = "mediatek,mt8195-ccusys";
277137f25828STinghan Shen			reg = <0 0x17200000 0 0x1000>;
277237f25828STinghan Shen			#clock-cells = <1>;
277337f25828STinghan Shen		};
277437f25828STinghan Shen
27753b5838d1STinghan Shen		larb18: larb@17201000 {
27763b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27773b5838d1STinghan Shen			reg = <0 0x17201000 0 0x1000>;
27783b5838d1STinghan Shen			mediatek,larb-id = <18>;
27793b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
27803b5838d1STinghan Shen			clocks = <&ccusys CLK_CCU_LARB18>,
27813b5838d1STinghan Shen				 <&ccusys CLK_CCU_LARB18>;
27823b5838d1STinghan Shen			clock-names = "apb", "smi";
27833b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
27843b5838d1STinghan Shen		};
27853b5838d1STinghan Shen
278664bceed3SYunfei Dong		video-codec@18000000 {
278764bceed3SYunfei Dong			compatible = "mediatek,mt8195-vcodec-dec";
278864bceed3SYunfei Dong			mediatek,scp = <&scp>;
278964bceed3SYunfei Dong			iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>;
279064bceed3SYunfei Dong			#address-cells = <2>;
279164bceed3SYunfei Dong			#size-cells = <2>;
279264bceed3SYunfei Dong			reg = <0 0x18000000 0 0x1000>,
279364bceed3SYunfei Dong			      <0 0x18004000 0 0x1000>;
279464bceed3SYunfei Dong			ranges = <0 0 0 0x18000000 0 0x26000>;
279564bceed3SYunfei Dong
279664bceed3SYunfei Dong			video-codec@2000 {
279764bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-lat-soc";
279864bceed3SYunfei Dong				reg = <0 0x2000 0 0x800>;
279964bceed3SYunfei Dong				iommus = <&iommu_vpp M4U_PORT_L23_VDEC_UFO_ENC_EXT>,
280064bceed3SYunfei Dong					 <&iommu_vpp M4U_PORT_L23_VDEC_RDMA_EXT>;
280164bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
280264bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_VDEC>,
280364bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_LAT>,
280464bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
280564bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
280664bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
280764bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
280864bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
280964bceed3SYunfei Dong			};
281064bceed3SYunfei Dong
281164bceed3SYunfei Dong			video-codec@10000 {
281264bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-lat";
281364bceed3SYunfei Dong				reg = <0 0x10000 0 0x800>;
281464bceed3SYunfei Dong				interrupts = <GIC_SPI 708 IRQ_TYPE_LEVEL_HIGH 0>;
281564bceed3SYunfei Dong				iommus = <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD_EXT>,
281664bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD2_EXT>,
281764bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_AVC_MC_EXT>,
281864bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_PRED_RD_EXT>,
281964bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_TILE_EXT>,
282064bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_WDMA_EXT>;
282164bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
282264bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_VDEC>,
282364bceed3SYunfei Dong					 <&vdecsys_soc CLK_VDEC_SOC_LAT>,
282464bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
282564bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
282664bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
282764bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
282864bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
282964bceed3SYunfei Dong			};
283064bceed3SYunfei Dong
283164bceed3SYunfei Dong			video-codec@25000 {
283264bceed3SYunfei Dong				compatible = "mediatek,mtk-vcodec-core";
283364bceed3SYunfei Dong				reg = <0 0x25000 0 0x1000>;		/* VDEC_CORE_MISC */
283464bceed3SYunfei Dong				interrupts = <GIC_SPI 707 IRQ_TYPE_LEVEL_HIGH 0>;
283564bceed3SYunfei Dong				iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>,
283664bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_UFO_EXT>,
283764bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PP_EXT>,
283864bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PRED_RD_EXT>,
283964bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PRED_WR_EXT>,
284064bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_PPWRAP_EXT>,
284164bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_TILE_EXT>,
284264bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_VLD_EXT>,
284364bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_VLD2_EXT>,
284464bceed3SYunfei Dong					 <&iommu_vdo M4U_PORT_L21_VDEC_AVC_MV_EXT>;
284564bceed3SYunfei Dong				clocks = <&topckgen CLK_TOP_VDEC>,
284664bceed3SYunfei Dong					 <&vdecsys CLK_VDEC_VDEC>,
284764bceed3SYunfei Dong					 <&vdecsys CLK_VDEC_LAT>,
284864bceed3SYunfei Dong					 <&topckgen CLK_TOP_UNIVPLL_D4>;
284964bceed3SYunfei Dong				clock-names = "sel", "vdec", "lat", "top";
285064bceed3SYunfei Dong				assigned-clocks = <&topckgen CLK_TOP_VDEC>;
285164bceed3SYunfei Dong				assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
285264bceed3SYunfei Dong				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
285364bceed3SYunfei Dong			};
285464bceed3SYunfei Dong		};
285564bceed3SYunfei Dong
28563b5838d1STinghan Shen		larb24: larb@1800d000 {
28573b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
28583b5838d1STinghan Shen			reg = <0 0x1800d000 0 0x1000>;
28593b5838d1STinghan Shen			mediatek,larb-id = <24>;
28603b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
28613b5838d1STinghan Shen			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
28623b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
28633b5838d1STinghan Shen			clock-names = "apb", "smi";
28643b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
28653b5838d1STinghan Shen		};
28663b5838d1STinghan Shen
28673b5838d1STinghan Shen		larb23: larb@1800e000 {
28683b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
28693b5838d1STinghan Shen			reg = <0 0x1800e000 0 0x1000>;
28703b5838d1STinghan Shen			mediatek,larb-id = <23>;
28713b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
28723b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
28733b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
28743b5838d1STinghan Shen			clock-names = "apb", "smi";
28753b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
28763b5838d1STinghan Shen		};
28773b5838d1STinghan Shen
287837f25828STinghan Shen		vdecsys_soc: clock-controller@1800f000 {
287937f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_soc";
288037f25828STinghan Shen			reg = <0 0x1800f000 0 0x1000>;
288137f25828STinghan Shen			#clock-cells = <1>;
288237f25828STinghan Shen		};
288337f25828STinghan Shen
28843b5838d1STinghan Shen		larb21: larb@1802e000 {
28853b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
28863b5838d1STinghan Shen			reg = <0 0x1802e000 0 0x1000>;
28873b5838d1STinghan Shen			mediatek,larb-id = <21>;
28883b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
28893b5838d1STinghan Shen			clocks = <&vdecsys CLK_VDEC_LARB1>,
28903b5838d1STinghan Shen				 <&vdecsys CLK_VDEC_LARB1>;
28913b5838d1STinghan Shen			clock-names = "apb", "smi";
28923b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
28933b5838d1STinghan Shen		};
28943b5838d1STinghan Shen
289537f25828STinghan Shen		vdecsys: clock-controller@1802f000 {
289637f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys";
289737f25828STinghan Shen			reg = <0 0x1802f000 0 0x1000>;
289837f25828STinghan Shen			#clock-cells = <1>;
289937f25828STinghan Shen		};
290037f25828STinghan Shen
29013b5838d1STinghan Shen		larb22: larb@1803e000 {
29023b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29033b5838d1STinghan Shen			reg = <0 0x1803e000 0 0x1000>;
29043b5838d1STinghan Shen			mediatek,larb-id = <22>;
29053b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
29063b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
29073b5838d1STinghan Shen				 <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
29083b5838d1STinghan Shen			clock-names = "apb", "smi";
29093b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
29103b5838d1STinghan Shen		};
29113b5838d1STinghan Shen
291237f25828STinghan Shen		vdecsys_core1: clock-controller@1803f000 {
291337f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_core1";
291437f25828STinghan Shen			reg = <0 0x1803f000 0 0x1000>;
291537f25828STinghan Shen			#clock-cells = <1>;
291637f25828STinghan Shen		};
291737f25828STinghan Shen
291837f25828STinghan Shen		apusys_pll: clock-controller@190f3000 {
291937f25828STinghan Shen			compatible = "mediatek,mt8195-apusys_pll";
292037f25828STinghan Shen			reg = <0 0x190f3000 0 0x1000>;
292137f25828STinghan Shen			#clock-cells = <1>;
292237f25828STinghan Shen		};
292337f25828STinghan Shen
292437f25828STinghan Shen		vencsys: clock-controller@1a000000 {
292537f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys";
292637f25828STinghan Shen			reg = <0 0x1a000000 0 0x1000>;
292737f25828STinghan Shen			#clock-cells = <1>;
292837f25828STinghan Shen		};
292937f25828STinghan Shen
29303b5838d1STinghan Shen		larb19: larb@1a010000 {
29313b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
29323b5838d1STinghan Shen			reg = <0 0x1a010000 0 0x1000>;
29333b5838d1STinghan Shen			mediatek,larb-id = <19>;
29343b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
29353b5838d1STinghan Shen			clocks = <&vencsys CLK_VENC_VENC>,
29363b5838d1STinghan Shen				 <&vencsys CLK_VENC_GALS>;
29373b5838d1STinghan Shen			clock-names = "apb", "smi";
29383b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
29393b5838d1STinghan Shen		};
29403b5838d1STinghan Shen
2941ee3f54cfSTinghan Shen		venc: video-codec@1a020000 {
2942ee3f54cfSTinghan Shen			compatible = "mediatek,mt8195-vcodec-enc";
2943ee3f54cfSTinghan Shen			reg = <0 0x1a020000 0 0x10000>;
2944ee3f54cfSTinghan Shen			iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>,
2945ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REC>,
2946ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>,
2947ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>,
2948ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>,
2949ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>,
2950ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>,
2951ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>,
2952ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>;
2953ee3f54cfSTinghan Shen			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>;
2954ee3f54cfSTinghan Shen			mediatek,scp = <&scp>;
2955ee3f54cfSTinghan Shen			clocks = <&vencsys CLK_VENC_VENC>;
2956ee3f54cfSTinghan Shen			clock-names = "venc_sel";
2957ee3f54cfSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_VENC>;
2958ee3f54cfSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
2959ee3f54cfSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2960ee3f54cfSTinghan Shen			#address-cells = <2>;
2961ee3f54cfSTinghan Shen			#size-cells = <2>;
2962ee3f54cfSTinghan Shen		};
2963ee3f54cfSTinghan Shen
2964936f9741Skyrie wu		jpgdec-master {
2965936f9741Skyrie wu			compatible = "mediatek,mt8195-jpgdec";
2966936f9741Skyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2967936f9741Skyrie wu			iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2968936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2969936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2970936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2971936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2972936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2973936f9741Skyrie wu			#address-cells = <2>;
2974936f9741Skyrie wu			#size-cells = <2>;
2975936f9741Skyrie wu			ranges;
2976936f9741Skyrie wu
2977936f9741Skyrie wu			jpgdec@1a040000 {
2978936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2979936f9741Skyrie wu				reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
2980936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2981936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2982936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2983936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2984936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2985936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2986936f9741Skyrie wu				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
2987936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC>;
2988936f9741Skyrie wu				clock-names = "jpgdec";
2989936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
2990936f9741Skyrie wu			};
2991936f9741Skyrie wu
2992936f9741Skyrie wu			jpgdec@1a050000 {
2993936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2994936f9741Skyrie wu				reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
2995936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2996936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2997936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2998936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2999936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
3000936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
3001936f9741Skyrie wu				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
3002936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
3003936f9741Skyrie wu				clock-names = "jpgdec";
3004936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
3005936f9741Skyrie wu			};
3006936f9741Skyrie wu
3007936f9741Skyrie wu			jpgdec@1b040000 {
3008936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
3009936f9741Skyrie wu				reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
3010936f9741Skyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
3011936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
3012936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
3013936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
3014936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
3015936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
3016936f9741Skyrie wu				interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
3017936f9741Skyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
3018936f9741Skyrie wu				clock-names = "jpgdec";
3019936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
3020936f9741Skyrie wu			};
3021936f9741Skyrie wu		};
3022936f9741Skyrie wu
302337f25828STinghan Shen		vencsys_core1: clock-controller@1b000000 {
302437f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys_core1";
302537f25828STinghan Shen			reg = <0 0x1b000000 0 0x1000>;
302637f25828STinghan Shen			#clock-cells = <1>;
302737f25828STinghan Shen		};
30286aa5b46dSTinghan Shen
30296aa5b46dSTinghan Shen		vdosys0: syscon@1c01a000 {
303097801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon";
30316aa5b46dSTinghan Shen			reg = <0 0x1c01a000 0 0x1000>;
3032b852ee68SJason-JH.Lin			mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
30336aa5b46dSTinghan Shen			#clock-cells = <1>;
30346aa5b46dSTinghan Shen		};
30356aa5b46dSTinghan Shen
3036a32a371fSkyrie wu
3037a32a371fSkyrie wu		jpgenc-master {
3038a32a371fSkyrie wu			compatible = "mediatek,mt8195-jpgenc";
3039a32a371fSkyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
3040a32a371fSkyrie wu			iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
3041a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
3042a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
3043a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
3044a32a371fSkyrie wu			#address-cells = <2>;
3045a32a371fSkyrie wu			#size-cells = <2>;
3046a32a371fSkyrie wu			ranges;
3047a32a371fSkyrie wu
3048a32a371fSkyrie wu			jpgenc@1a030000 {
3049a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
3050a32a371fSkyrie wu				reg = <0 0x1a030000 0 0x10000>;
3051a32a371fSkyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>,
3052a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>,
3053a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>,
3054a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>;
3055a32a371fSkyrie wu				interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>;
3056a32a371fSkyrie wu				clocks = <&vencsys CLK_VENC_JPGENC>;
3057a32a371fSkyrie wu				clock-names = "jpgenc";
3058a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
3059a32a371fSkyrie wu			};
3060a32a371fSkyrie wu
3061a32a371fSkyrie wu			jpgenc@1b030000 {
3062a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
3063a32a371fSkyrie wu				reg = <0 0x1b030000 0 0x10000>;
3064a32a371fSkyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
3065a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
3066a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
3067a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
3068a32a371fSkyrie wu				interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>;
3069a32a371fSkyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>;
3070a32a371fSkyrie wu				clock-names = "jpgenc";
3071a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
3072a32a371fSkyrie wu			};
3073a32a371fSkyrie wu		};
3074a32a371fSkyrie wu
30753b5838d1STinghan Shen		larb20: larb@1b010000 {
30763b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
30773b5838d1STinghan Shen			reg = <0 0x1b010000 0 0x1000>;
30783b5838d1STinghan Shen			mediatek,larb-id = <20>;
30793b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
30803b5838d1STinghan Shen			clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>,
30813b5838d1STinghan Shen				 <&vencsys_core1 CLK_VENC_CORE1_GALS>,
30823b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
30833b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
30843b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
30853b5838d1STinghan Shen		};
30863b5838d1STinghan Shen
3087b852ee68SJason-JH.Lin		ovl0: ovl@1c000000 {
3088b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl";
3089b852ee68SJason-JH.Lin			reg = <0 0x1c000000 0 0x1000>;
3090b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
3091b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3092b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
3093b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
3094b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
3095b852ee68SJason-JH.Lin		};
3096b852ee68SJason-JH.Lin
3097b852ee68SJason-JH.Lin		rdma0: rdma@1c002000 {
3098b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-rdma";
3099b852ee68SJason-JH.Lin			reg = <0 0x1c002000 0 0x1000>;
3100b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
3101b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3102b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
3103b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
3104b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
3105b852ee68SJason-JH.Lin		};
3106b852ee68SJason-JH.Lin
3107b852ee68SJason-JH.Lin		color0: color@1c003000 {
3108b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color";
3109b852ee68SJason-JH.Lin			reg = <0 0x1c003000 0 0x1000>;
3110b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
3111b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3112b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
3113b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
3114b852ee68SJason-JH.Lin		};
3115b852ee68SJason-JH.Lin
3116b852ee68SJason-JH.Lin		ccorr0: ccorr@1c004000 {
3117b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr";
3118b852ee68SJason-JH.Lin			reg = <0 0x1c004000 0 0x1000>;
3119b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
3120b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3121b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
3122b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
3123b852ee68SJason-JH.Lin		};
3124b852ee68SJason-JH.Lin
3125b852ee68SJason-JH.Lin		aal0: aal@1c005000 {
3126b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal";
3127b852ee68SJason-JH.Lin			reg = <0 0x1c005000 0 0x1000>;
3128b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
3129b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3130b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
3131b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
3132b852ee68SJason-JH.Lin		};
3133b852ee68SJason-JH.Lin
3134b852ee68SJason-JH.Lin		gamma0: gamma@1c006000 {
3135b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma";
3136b852ee68SJason-JH.Lin			reg = <0 0x1c006000 0 0x1000>;
3137b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
3138b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3139b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
3140b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
3141b852ee68SJason-JH.Lin		};
3142b852ee68SJason-JH.Lin
3143b852ee68SJason-JH.Lin		dither0: dither@1c007000 {
3144b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither";
3145b852ee68SJason-JH.Lin			reg = <0 0x1c007000 0 0x1000>;
3146b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
3147b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3148b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
3149b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
3150b852ee68SJason-JH.Lin		};
3151b852ee68SJason-JH.Lin
3152*b7f638d6SMichael Walle		dsi0: dsi@1c008000 {
3153*b7f638d6SMichael Walle			compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi";
3154*b7f638d6SMichael Walle			reg = <0 0x1c008000 0 0x1000>;
3155*b7f638d6SMichael Walle			interrupts = <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH 0>;
3156*b7f638d6SMichael Walle			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3157*b7f638d6SMichael Walle			clocks = <&vdosys0 CLK_VDO0_DSI0>,
3158*b7f638d6SMichael Walle				 <&vdosys0 CLK_VDO0_DSI0_DSI>,
3159*b7f638d6SMichael Walle				 <&mipi_tx0>;
3160*b7f638d6SMichael Walle			clock-names = "engine", "digital", "hs";
3161*b7f638d6SMichael Walle			phys = <&mipi_tx0>;
3162*b7f638d6SMichael Walle			phy-names = "dphy";
3163*b7f638d6SMichael Walle			status = "disabled";
3164*b7f638d6SMichael Walle		};
3165*b7f638d6SMichael Walle
3166b852ee68SJason-JH.Lin		dsc0: dsc@1c009000 {
3167b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dsc";
3168b852ee68SJason-JH.Lin			reg = <0 0x1c009000 0 0x1000>;
3169b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
3170b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3171b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
3172b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
3173b852ee68SJason-JH.Lin		};
3174b852ee68SJason-JH.Lin
3175*b7f638d6SMichael Walle		dsi1: dsi@1c012000 {
3176*b7f638d6SMichael Walle			compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi";
3177*b7f638d6SMichael Walle			reg = <0 0x1c012000 0 0x1000>;
3178*b7f638d6SMichael Walle			interrupts = <GIC_SPI 654 IRQ_TYPE_LEVEL_HIGH 0>;
3179*b7f638d6SMichael Walle			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3180*b7f638d6SMichael Walle			clocks = <&vdosys0 CLK_VDO0_DSI1>,
3181*b7f638d6SMichael Walle				 <&vdosys0 CLK_VDO0_DSI1_DSI>,
3182*b7f638d6SMichael Walle				 <&mipi_tx1>;
3183*b7f638d6SMichael Walle			clock-names = "engine", "digital", "hs";
3184*b7f638d6SMichael Walle			phys = <&mipi_tx1>;
3185*b7f638d6SMichael Walle			phy-names = "dphy";
3186*b7f638d6SMichael Walle			status = "disabled";
3187*b7f638d6SMichael Walle		};
3188*b7f638d6SMichael Walle
3189b852ee68SJason-JH.Lin		merge0: merge@1c014000 {
3190b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-merge";
3191b852ee68SJason-JH.Lin			reg = <0 0x1c014000 0 0x1000>;
3192b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
3193b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3194b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
3195b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
3196b852ee68SJason-JH.Lin		};
3197b852ee68SJason-JH.Lin
31986c2503b5SBo-Chen Chen		dp_intf0: dp-intf@1c015000 {
31996c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
32006c2503b5SBo-Chen Chen			reg = <0 0x1c015000 0 0x1000>;
32016c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>;
32026c2503b5SBo-Chen Chen			clocks = <&vdosys0  CLK_VDO0_DP_INTF0>,
32036c2503b5SBo-Chen Chen				 <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>,
32046c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL1>;
32056c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
32066c2503b5SBo-Chen Chen			status = "disabled";
32076c2503b5SBo-Chen Chen		};
32086c2503b5SBo-Chen Chen
3209b852ee68SJason-JH.Lin		mutex: mutex@1c016000 {
3210b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-mutex";
3211b852ee68SJason-JH.Lin			reg = <0 0x1c016000 0 0x1000>;
3212b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
3213b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
3214b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
3215b852ee68SJason-JH.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
3216b852ee68SJason-JH.Lin		};
3217b852ee68SJason-JH.Lin
32183b5838d1STinghan Shen		larb0: larb@1c018000 {
32193b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
32203b5838d1STinghan Shen			reg = <0 0x1c018000 0 0x1000>;
32213b5838d1STinghan Shen			mediatek,larb-id = <0>;
32223b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
32233b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
32243b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_LARB>,
32253b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>;
32263b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
32273b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32283b5838d1STinghan Shen		};
32293b5838d1STinghan Shen
32303b5838d1STinghan Shen		larb1: larb@1c019000 {
32313b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
32323b5838d1STinghan Shen			reg = <0 0x1c019000 0 0x1000>;
32333b5838d1STinghan Shen			mediatek,larb-id = <1>;
32343b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
32353b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
32363b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>,
32373b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>;
32383b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
32393b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32403b5838d1STinghan Shen		};
32413b5838d1STinghan Shen
32426aa5b46dSTinghan Shen		vdosys1: syscon@1c100000 {
324397801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys1", "syscon";
32446aa5b46dSTinghan Shen			reg = <0 0x1c100000 0 0x1000>;
324592d2c23dSNancy.Lin			mboxes = <&gce0 1 CMDQ_THR_PRIO_4>;
324692d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>;
32476aa5b46dSTinghan Shen			#clock-cells = <1>;
324892d2c23dSNancy.Lin			#reset-cells = <1>;
32496aa5b46dSTinghan Shen		};
32503b5838d1STinghan Shen
32513b5838d1STinghan Shen		smi_common_vdo: smi@1c01b000 {
32523b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vdo";
32533b5838d1STinghan Shen			reg = <0 0x1c01b000 0 0x1000>;
32543b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>,
32553b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_EMI>,
32563b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_RSI>,
32573b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_GALS>;
32583b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
32593b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32603b5838d1STinghan Shen
32613b5838d1STinghan Shen		};
32623b5838d1STinghan Shen
32633b5838d1STinghan Shen		iommu_vdo: iommu@1c01f000 {
32643b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vdo";
32653b5838d1STinghan Shen			reg = <0 0x1c01f000 0 0x1000>;
32663b5838d1STinghan Shen			mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9
32673b5838d1STinghan Shen					  &larb10 &larb11 &larb13 &larb17
32683b5838d1STinghan Shen					  &larb19 &larb21 &larb24 &larb25
32693b5838d1STinghan Shen					  &larb28>;
32703b5838d1STinghan Shen			interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>;
32713b5838d1STinghan Shen			#iommu-cells = <1>;
32723b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>;
32733b5838d1STinghan Shen			clock-names = "bclk";
32743b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
32753b5838d1STinghan Shen		};
32763b5838d1STinghan Shen
327792d2c23dSNancy.Lin		mutex1: mutex@1c101000 {
327892d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-mutex";
327992d2c23dSNancy.Lin			reg = <0 0x1c101000 0 0x1000>;
328092d2c23dSNancy.Lin			reg-names = "vdo1_mutex";
328192d2c23dSNancy.Lin			interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>;
328292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
328392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>;
328492d2c23dSNancy.Lin			clock-names = "vdo1_mutex";
328592d2c23dSNancy.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>;
328692d2c23dSNancy.Lin		};
328792d2c23dSNancy.Lin
32883b5838d1STinghan Shen		larb2: larb@1c102000 {
32893b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
32903b5838d1STinghan Shen			reg = <0 0x1c102000 0 0x1000>;
32913b5838d1STinghan Shen			mediatek,larb-id = <2>;
32923b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
32933b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>,
32943b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_SMI_LARB2>,
32953b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>;
32963b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
32973b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
32983b5838d1STinghan Shen		};
32993b5838d1STinghan Shen
33003b5838d1STinghan Shen		larb3: larb@1c103000 {
33013b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
33023b5838d1STinghan Shen			reg = <0 0x1c103000 0 0x1000>;
33033b5838d1STinghan Shen			mediatek,larb-id = <3>;
33043b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
33053b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>,
33063b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>,
33073b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
33083b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
33093b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
33103b5838d1STinghan Shen		};
33116c2503b5SBo-Chen Chen
331252f4a10fSMoudy Ho		vdo1_rdma0: dma-controller@1c104000 {
331392d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
331492d2c23dSNancy.Lin			reg = <0 0x1c104000 0 0x1000>;
331592d2c23dSNancy.Lin			interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>;
331692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>;
331792d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
331892d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>;
331992d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>;
332052f4a10fSMoudy Ho			#dma-cells = <1>;
332192d2c23dSNancy.Lin		};
332292d2c23dSNancy.Lin
332352f4a10fSMoudy Ho		vdo1_rdma1: dma-controller@1c105000 {
332492d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
332592d2c23dSNancy.Lin			reg = <0 0x1c105000 0 0x1000>;
332692d2c23dSNancy.Lin			interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>;
332792d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>;
332892d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
332992d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>;
333092d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>;
333152f4a10fSMoudy Ho			#dma-cells = <1>;
333292d2c23dSNancy.Lin		};
333392d2c23dSNancy.Lin
333452f4a10fSMoudy Ho		vdo1_rdma2: dma-controller@1c106000 {
333592d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
333692d2c23dSNancy.Lin			reg = <0 0x1c106000 0 0x1000>;
333792d2c23dSNancy.Lin			interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>;
333892d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>;
333992d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
334092d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>;
334192d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>;
334252f4a10fSMoudy Ho			#dma-cells = <1>;
334392d2c23dSNancy.Lin		};
334492d2c23dSNancy.Lin
334552f4a10fSMoudy Ho		vdo1_rdma3: dma-controller@1c107000 {
334692d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
334792d2c23dSNancy.Lin			reg = <0 0x1c107000 0 0x1000>;
334892d2c23dSNancy.Lin			interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>;
334992d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>;
335092d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
335192d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>;
335292d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>;
335352f4a10fSMoudy Ho			#dma-cells = <1>;
335492d2c23dSNancy.Lin		};
335592d2c23dSNancy.Lin
335652f4a10fSMoudy Ho		vdo1_rdma4: dma-controller@1c108000 {
335792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
335892d2c23dSNancy.Lin			reg = <0 0x1c108000 0 0x1000>;
335992d2c23dSNancy.Lin			interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>;
336092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>;
336192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
336292d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>;
336392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>;
336452f4a10fSMoudy Ho			#dma-cells = <1>;
336592d2c23dSNancy.Lin		};
336692d2c23dSNancy.Lin
336752f4a10fSMoudy Ho		vdo1_rdma5: dma-controller@1c109000 {
336892d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
336992d2c23dSNancy.Lin			reg = <0 0x1c109000 0 0x1000>;
337092d2c23dSNancy.Lin			interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>;
337192d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>;
337292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
337392d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>;
337492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>;
337552f4a10fSMoudy Ho			#dma-cells = <1>;
337692d2c23dSNancy.Lin		};
337792d2c23dSNancy.Lin
337852f4a10fSMoudy Ho		vdo1_rdma6: dma-controller@1c10a000 {
337992d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
338092d2c23dSNancy.Lin			reg = <0 0x1c10a000 0 0x1000>;
338192d2c23dSNancy.Lin			interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>;
338292d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>;
338392d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
338492d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>;
338592d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>;
338652f4a10fSMoudy Ho			#dma-cells = <1>;
338792d2c23dSNancy.Lin		};
338892d2c23dSNancy.Lin
338952f4a10fSMoudy Ho		vdo1_rdma7: dma-controller@1c10b000 {
339092d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
339192d2c23dSNancy.Lin			reg = <0 0x1c10b000 0 0x1000>;
339292d2c23dSNancy.Lin			interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>;
339392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>;
339492d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
339592d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>;
339692d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>;
339752f4a10fSMoudy Ho			#dma-cells = <1>;
339892d2c23dSNancy.Lin		};
339992d2c23dSNancy.Lin
340092d2c23dSNancy.Lin		merge1: vpp-merge@1c10c000 {
340192d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
340292d2c23dSNancy.Lin			reg = <0 0x1c10c000 0 0x1000>;
340392d2c23dSNancy.Lin			interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>;
340492d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>,
340592d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>;
340692d2c23dSNancy.Lin			clock-names = "merge","merge_async";
340792d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
340892d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>;
34095f8456b1SRob Herring			mediatek,merge-mute;
341092d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>;
341192d2c23dSNancy.Lin		};
341292d2c23dSNancy.Lin
341392d2c23dSNancy.Lin		merge2: vpp-merge@1c10d000 {
341492d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
341592d2c23dSNancy.Lin			reg = <0 0x1c10d000 0 0x1000>;
341692d2c23dSNancy.Lin			interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>;
341792d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>,
341892d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>;
341992d2c23dSNancy.Lin			clock-names = "merge","merge_async";
342092d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
342192d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>;
34225f8456b1SRob Herring			mediatek,merge-mute;
342392d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>;
342492d2c23dSNancy.Lin		};
342592d2c23dSNancy.Lin
342692d2c23dSNancy.Lin		merge3: vpp-merge@1c10e000 {
342792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
342892d2c23dSNancy.Lin			reg = <0 0x1c10e000 0 0x1000>;
342992d2c23dSNancy.Lin			interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>;
343092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>,
343192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>;
343292d2c23dSNancy.Lin			clock-names = "merge","merge_async";
343392d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
343492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>;
34355f8456b1SRob Herring			mediatek,merge-mute;
343692d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>;
343792d2c23dSNancy.Lin		};
343892d2c23dSNancy.Lin
343992d2c23dSNancy.Lin		merge4: vpp-merge@1c10f000 {
344092d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
344192d2c23dSNancy.Lin			reg = <0 0x1c10f000 0 0x1000>;
344292d2c23dSNancy.Lin			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>;
344392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>,
344492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>;
344592d2c23dSNancy.Lin			clock-names = "merge","merge_async";
344692d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
344792d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>;
34485f8456b1SRob Herring			mediatek,merge-mute;
344992d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>;
345092d2c23dSNancy.Lin		};
345192d2c23dSNancy.Lin
345292d2c23dSNancy.Lin		merge5: vpp-merge@1c110000 {
345392d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
345492d2c23dSNancy.Lin			reg = <0 0x1c110000 0 0x1000>;
345592d2c23dSNancy.Lin			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>;
345692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>,
345792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>;
345892d2c23dSNancy.Lin			clock-names = "merge","merge_async";
345992d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
346092d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>;
34615f8456b1SRob Herring			mediatek,merge-fifo-en;
346292d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>;
346392d2c23dSNancy.Lin		};
346492d2c23dSNancy.Lin
34656c2503b5SBo-Chen Chen		dp_intf1: dp-intf@1c113000 {
34666c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
34676c2503b5SBo-Chen Chen			reg = <0 0x1c113000 0 0x1000>;
34686c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>;
34696c2503b5SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
34706c2503b5SBo-Chen Chen			clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>,
34716c2503b5SBo-Chen Chen				 <&vdosys1 CLK_VDO1_DPINTF>,
34726c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL2>;
34736c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
34746c2503b5SBo-Chen Chen			status = "disabled";
34756c2503b5SBo-Chen Chen		};
347664196979SBo-Chen Chen
347792d2c23dSNancy.Lin		ethdr0: hdr-engine@1c114000 {
347892d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-ethdr";
347992d2c23dSNancy.Lin			reg = <0 0x1c114000 0 0x1000>,
348092d2c23dSNancy.Lin			      <0 0x1c115000 0 0x1000>,
348192d2c23dSNancy.Lin			      <0 0x1c117000 0 0x1000>,
348292d2c23dSNancy.Lin			      <0 0x1c119000 0 0x1000>,
348392d2c23dSNancy.Lin			      <0 0x1c11a000 0 0x1000>,
348492d2c23dSNancy.Lin			      <0 0x1c11b000 0 0x1000>,
348592d2c23dSNancy.Lin			      <0 0x1c11c000 0 0x1000>;
348692d2c23dSNancy.Lin			reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
348792d2c23dSNancy.Lin				    "vdo_be", "adl_ds";
348892d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>,
348992d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>,
349092d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>,
349192d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>,
349292d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>,
349392d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>,
349492d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>;
349592d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>,
349692d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0>,
349792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1>,
349892d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0>,
349992d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1>,
350092d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE>,
350192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_26M_SLOW>,
350292d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>,
350392d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>,
350492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>,
350592d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>,
350692d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>,
350792d2c23dSNancy.Lin				 <&topckgen CLK_TOP_ETHDR>;
350892d2c23dSNancy.Lin			clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
350992d2c23dSNancy.Lin				      "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async",
351092d2c23dSNancy.Lin				      "gfx_fe0_async", "gfx_fe1_async","vdo_be_async",
351192d2c23dSNancy.Lin				      "ethdr_top";
351292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
351392d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>,
351492d2c23dSNancy.Lin				 <&iommu_vpp M4U_PORT_L3_HDR_ADL>;
351592d2c23dSNancy.Lin			interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */
351692d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>,
351792d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>,
351892d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>,
351992d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>,
352092d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>;
352192d2c23dSNancy.Lin			reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async",
352292d2c23dSNancy.Lin				      "gfx_fe1_async", "vdo_be_async";
352392d2c23dSNancy.Lin		};
352492d2c23dSNancy.Lin
352564196979SBo-Chen Chen		edp_tx: edp-tx@1c500000 {
352664196979SBo-Chen Chen			compatible = "mediatek,mt8195-edp-tx";
352764196979SBo-Chen Chen			reg = <0 0x1c500000 0 0x8000>;
352864196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
352964196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
353064196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>;
353164196979SBo-Chen Chen			interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>;
353264196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
353364196979SBo-Chen Chen			status = "disabled";
353464196979SBo-Chen Chen		};
353564196979SBo-Chen Chen
353664196979SBo-Chen Chen		dp_tx: dp-tx@1c600000 {
353764196979SBo-Chen Chen			compatible = "mediatek,mt8195-dp-tx";
353864196979SBo-Chen Chen			reg = <0 0x1c600000 0 0x8000>;
353964196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
354064196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
354164196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>;
354264196979SBo-Chen Chen			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>;
354364196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
354464196979SBo-Chen Chen			status = "disabled";
354564196979SBo-Chen Chen		};
354637f25828STinghan Shen	};
3547fd1c6f13SBalsam CHIHI
3548fd1c6f13SBalsam CHIHI	thermal_zones: thermal-zones {
3549fd1c6f13SBalsam CHIHI		cpu0-thermal {
35507f2fc184SBalsam CHIHI			polling-delay = <1000>;
35517f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3552fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>;
35537f2fc184SBalsam CHIHI
3554fd1c6f13SBalsam CHIHI			trips {
35557f2fc184SBalsam CHIHI				cpu0_alert: trip-alert {
35567f2fc184SBalsam CHIHI					temperature = <85000>;
35577f2fc184SBalsam CHIHI					hysteresis = <2000>;
35587f2fc184SBalsam CHIHI					type = "passive";
35597f2fc184SBalsam CHIHI				};
35607f2fc184SBalsam CHIHI
3561fd1c6f13SBalsam CHIHI				cpu0_crit: trip-crit {
3562fd1c6f13SBalsam CHIHI					temperature = <100000>;
3563fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3564fd1c6f13SBalsam CHIHI					type = "critical";
3565fd1c6f13SBalsam CHIHI				};
3566fd1c6f13SBalsam CHIHI			};
35677f2fc184SBalsam CHIHI
35687f2fc184SBalsam CHIHI			cooling-maps {
35697f2fc184SBalsam CHIHI				map0 {
35707f2fc184SBalsam CHIHI					trip = <&cpu0_alert>;
35717f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
35727f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
35737f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
35747f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
35757f2fc184SBalsam CHIHI				};
35767f2fc184SBalsam CHIHI			};
3577fd1c6f13SBalsam CHIHI		};
3578fd1c6f13SBalsam CHIHI
3579fd1c6f13SBalsam CHIHI		cpu1-thermal {
35807f2fc184SBalsam CHIHI			polling-delay = <1000>;
35817f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3582fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>;
35837f2fc184SBalsam CHIHI
3584fd1c6f13SBalsam CHIHI			trips {
35857f2fc184SBalsam CHIHI				cpu1_alert: trip-alert {
35867f2fc184SBalsam CHIHI					temperature = <85000>;
35877f2fc184SBalsam CHIHI					hysteresis = <2000>;
35887f2fc184SBalsam CHIHI					type = "passive";
35897f2fc184SBalsam CHIHI				};
35907f2fc184SBalsam CHIHI
3591fd1c6f13SBalsam CHIHI				cpu1_crit: trip-crit {
3592fd1c6f13SBalsam CHIHI					temperature = <100000>;
3593fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3594fd1c6f13SBalsam CHIHI					type = "critical";
3595fd1c6f13SBalsam CHIHI				};
3596fd1c6f13SBalsam CHIHI			};
35977f2fc184SBalsam CHIHI
35987f2fc184SBalsam CHIHI			cooling-maps {
35997f2fc184SBalsam CHIHI				map0 {
36007f2fc184SBalsam CHIHI					trip = <&cpu1_alert>;
36017f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36027f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36037f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36047f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36057f2fc184SBalsam CHIHI				};
36067f2fc184SBalsam CHIHI			};
3607fd1c6f13SBalsam CHIHI		};
3608fd1c6f13SBalsam CHIHI
3609fd1c6f13SBalsam CHIHI		cpu2-thermal {
36107f2fc184SBalsam CHIHI			polling-delay = <1000>;
36117f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3612fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>;
36137f2fc184SBalsam CHIHI
3614fd1c6f13SBalsam CHIHI			trips {
36157f2fc184SBalsam CHIHI				cpu2_alert: trip-alert {
36167f2fc184SBalsam CHIHI					temperature = <85000>;
36177f2fc184SBalsam CHIHI					hysteresis = <2000>;
36187f2fc184SBalsam CHIHI					type = "passive";
36197f2fc184SBalsam CHIHI				};
36207f2fc184SBalsam CHIHI
3621fd1c6f13SBalsam CHIHI				cpu2_crit: trip-crit {
3622fd1c6f13SBalsam CHIHI					temperature = <100000>;
3623fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3624fd1c6f13SBalsam CHIHI					type = "critical";
3625fd1c6f13SBalsam CHIHI				};
3626fd1c6f13SBalsam CHIHI			};
36277f2fc184SBalsam CHIHI
36287f2fc184SBalsam CHIHI			cooling-maps {
36297f2fc184SBalsam CHIHI				map0 {
36307f2fc184SBalsam CHIHI					trip = <&cpu2_alert>;
36317f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36327f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36337f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36347f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36357f2fc184SBalsam CHIHI				};
36367f2fc184SBalsam CHIHI			};
3637fd1c6f13SBalsam CHIHI		};
3638fd1c6f13SBalsam CHIHI
3639fd1c6f13SBalsam CHIHI		cpu3-thermal {
36407f2fc184SBalsam CHIHI			polling-delay = <1000>;
36417f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3642fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>;
36437f2fc184SBalsam CHIHI
3644fd1c6f13SBalsam CHIHI			trips {
36457f2fc184SBalsam CHIHI				cpu3_alert: trip-alert {
36467f2fc184SBalsam CHIHI					temperature = <85000>;
36477f2fc184SBalsam CHIHI					hysteresis = <2000>;
36487f2fc184SBalsam CHIHI					type = "passive";
36497f2fc184SBalsam CHIHI				};
36507f2fc184SBalsam CHIHI
3651fd1c6f13SBalsam CHIHI				cpu3_crit: trip-crit {
3652fd1c6f13SBalsam CHIHI					temperature = <100000>;
3653fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3654fd1c6f13SBalsam CHIHI					type = "critical";
3655fd1c6f13SBalsam CHIHI				};
3656fd1c6f13SBalsam CHIHI			};
36577f2fc184SBalsam CHIHI
36587f2fc184SBalsam CHIHI			cooling-maps {
36597f2fc184SBalsam CHIHI				map0 {
36607f2fc184SBalsam CHIHI					trip = <&cpu3_alert>;
36617f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36627f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36637f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36647f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36657f2fc184SBalsam CHIHI				};
36667f2fc184SBalsam CHIHI			};
3667fd1c6f13SBalsam CHIHI		};
3668fd1c6f13SBalsam CHIHI
3669fd1c6f13SBalsam CHIHI		cpu4-thermal {
36707f2fc184SBalsam CHIHI			polling-delay = <1000>;
36717f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3672fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>;
36737f2fc184SBalsam CHIHI
3674fd1c6f13SBalsam CHIHI			trips {
36757f2fc184SBalsam CHIHI				cpu4_alert: trip-alert {
36767f2fc184SBalsam CHIHI					temperature = <85000>;
36777f2fc184SBalsam CHIHI					hysteresis = <2000>;
36787f2fc184SBalsam CHIHI					type = "passive";
36797f2fc184SBalsam CHIHI				};
36807f2fc184SBalsam CHIHI
3681fd1c6f13SBalsam CHIHI				cpu4_crit: trip-crit {
3682fd1c6f13SBalsam CHIHI					temperature = <100000>;
3683fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3684fd1c6f13SBalsam CHIHI					type = "critical";
3685fd1c6f13SBalsam CHIHI				};
3686fd1c6f13SBalsam CHIHI			};
36877f2fc184SBalsam CHIHI
36887f2fc184SBalsam CHIHI			cooling-maps {
36897f2fc184SBalsam CHIHI				map0 {
36907f2fc184SBalsam CHIHI					trip = <&cpu4_alert>;
36917f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36927f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36937f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
36947f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
36957f2fc184SBalsam CHIHI				};
36967f2fc184SBalsam CHIHI			};
3697fd1c6f13SBalsam CHIHI		};
3698fd1c6f13SBalsam CHIHI
3699fd1c6f13SBalsam CHIHI		cpu5-thermal {
37007f2fc184SBalsam CHIHI			polling-delay = <1000>;
37017f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3702fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>;
37037f2fc184SBalsam CHIHI
3704fd1c6f13SBalsam CHIHI			trips {
37057f2fc184SBalsam CHIHI				cpu5_alert: trip-alert {
37067f2fc184SBalsam CHIHI					temperature = <85000>;
37077f2fc184SBalsam CHIHI					hysteresis = <2000>;
37087f2fc184SBalsam CHIHI					type = "passive";
37097f2fc184SBalsam CHIHI				};
37107f2fc184SBalsam CHIHI
3711fd1c6f13SBalsam CHIHI				cpu5_crit: trip-crit {
3712fd1c6f13SBalsam CHIHI					temperature = <100000>;
3713fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3714fd1c6f13SBalsam CHIHI					type = "critical";
3715fd1c6f13SBalsam CHIHI				};
3716fd1c6f13SBalsam CHIHI			};
37177f2fc184SBalsam CHIHI
37187f2fc184SBalsam CHIHI			cooling-maps {
37197f2fc184SBalsam CHIHI				map0 {
37207f2fc184SBalsam CHIHI					trip = <&cpu5_alert>;
37217f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37227f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37237f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37247f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37257f2fc184SBalsam CHIHI				};
37267f2fc184SBalsam CHIHI			};
3727fd1c6f13SBalsam CHIHI		};
3728fd1c6f13SBalsam CHIHI
3729fd1c6f13SBalsam CHIHI		cpu6-thermal {
37307f2fc184SBalsam CHIHI			polling-delay = <1000>;
37317f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3732fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>;
37337f2fc184SBalsam CHIHI
3734fd1c6f13SBalsam CHIHI			trips {
37357f2fc184SBalsam CHIHI				cpu6_alert: trip-alert {
37367f2fc184SBalsam CHIHI					temperature = <85000>;
37377f2fc184SBalsam CHIHI					hysteresis = <2000>;
37387f2fc184SBalsam CHIHI					type = "passive";
37397f2fc184SBalsam CHIHI				};
37407f2fc184SBalsam CHIHI
3741fd1c6f13SBalsam CHIHI				cpu6_crit: trip-crit {
3742fd1c6f13SBalsam CHIHI					temperature = <100000>;
3743fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3744fd1c6f13SBalsam CHIHI					type = "critical";
3745fd1c6f13SBalsam CHIHI				};
3746fd1c6f13SBalsam CHIHI			};
37477f2fc184SBalsam CHIHI
37487f2fc184SBalsam CHIHI			cooling-maps {
37497f2fc184SBalsam CHIHI				map0 {
37507f2fc184SBalsam CHIHI					trip = <&cpu6_alert>;
37517f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37527f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37537f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37547f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37557f2fc184SBalsam CHIHI				};
37567f2fc184SBalsam CHIHI			};
3757fd1c6f13SBalsam CHIHI		};
3758fd1c6f13SBalsam CHIHI
3759fd1c6f13SBalsam CHIHI		cpu7-thermal {
37607f2fc184SBalsam CHIHI			polling-delay = <1000>;
37617f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3762fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>;
37637f2fc184SBalsam CHIHI
3764fd1c6f13SBalsam CHIHI			trips {
37657f2fc184SBalsam CHIHI				cpu7_alert: trip-alert {
37667f2fc184SBalsam CHIHI					temperature = <85000>;
37677f2fc184SBalsam CHIHI					hysteresis = <2000>;
37687f2fc184SBalsam CHIHI					type = "passive";
37697f2fc184SBalsam CHIHI				};
37707f2fc184SBalsam CHIHI
3771fd1c6f13SBalsam CHIHI				cpu7_crit: trip-crit {
3772fd1c6f13SBalsam CHIHI					temperature = <100000>;
3773fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3774fd1c6f13SBalsam CHIHI					type = "critical";
3775fd1c6f13SBalsam CHIHI				};
3776fd1c6f13SBalsam CHIHI			};
37777f2fc184SBalsam CHIHI
37787f2fc184SBalsam CHIHI			cooling-maps {
37797f2fc184SBalsam CHIHI				map0 {
37807f2fc184SBalsam CHIHI					trip = <&cpu7_alert>;
37817f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37827f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37837f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
37847f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
37857f2fc184SBalsam CHIHI				};
37867f2fc184SBalsam CHIHI			};
3787fd1c6f13SBalsam CHIHI		};
37881e5b6725SBalsam CHIHI
37891e5b6725SBalsam CHIHI		vpu0-thermal {
37901e5b6725SBalsam CHIHI			polling-delay = <1000>;
37911e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
37921e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VPU0>;
37931e5b6725SBalsam CHIHI
37941e5b6725SBalsam CHIHI			trips {
37951e5b6725SBalsam CHIHI				vpu0_alert: trip-alert {
37961e5b6725SBalsam CHIHI					temperature = <85000>;
37971e5b6725SBalsam CHIHI					hysteresis = <2000>;
37981e5b6725SBalsam CHIHI					type = "passive";
37991e5b6725SBalsam CHIHI				};
38001e5b6725SBalsam CHIHI
38011e5b6725SBalsam CHIHI				vpu0_crit: trip-crit {
38021e5b6725SBalsam CHIHI					temperature = <100000>;
38031e5b6725SBalsam CHIHI					hysteresis = <2000>;
38041e5b6725SBalsam CHIHI					type = "critical";
38051e5b6725SBalsam CHIHI				};
38061e5b6725SBalsam CHIHI			};
38071e5b6725SBalsam CHIHI		};
38081e5b6725SBalsam CHIHI
38091e5b6725SBalsam CHIHI		vpu1-thermal {
38101e5b6725SBalsam CHIHI			polling-delay = <1000>;
38111e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38121e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VPU1>;
38131e5b6725SBalsam CHIHI
38141e5b6725SBalsam CHIHI			trips {
38151e5b6725SBalsam CHIHI				vpu1_alert: trip-alert {
38161e5b6725SBalsam CHIHI					temperature = <85000>;
38171e5b6725SBalsam CHIHI					hysteresis = <2000>;
38181e5b6725SBalsam CHIHI					type = "passive";
38191e5b6725SBalsam CHIHI				};
38201e5b6725SBalsam CHIHI
38211e5b6725SBalsam CHIHI				vpu1_crit: trip-crit {
38221e5b6725SBalsam CHIHI					temperature = <100000>;
38231e5b6725SBalsam CHIHI					hysteresis = <2000>;
38241e5b6725SBalsam CHIHI					type = "critical";
38251e5b6725SBalsam CHIHI				};
38261e5b6725SBalsam CHIHI			};
38271e5b6725SBalsam CHIHI		};
38281e5b6725SBalsam CHIHI
38291e5b6725SBalsam CHIHI		gpu0-thermal {
38301e5b6725SBalsam CHIHI			polling-delay = <1000>;
38311e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38321e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_GPU0>;
38331e5b6725SBalsam CHIHI
38341e5b6725SBalsam CHIHI			trips {
38351e5b6725SBalsam CHIHI				gpu0_alert: trip-alert {
38361e5b6725SBalsam CHIHI					temperature = <85000>;
38371e5b6725SBalsam CHIHI					hysteresis = <2000>;
38381e5b6725SBalsam CHIHI					type = "passive";
38391e5b6725SBalsam CHIHI				};
38401e5b6725SBalsam CHIHI
38411e5b6725SBalsam CHIHI				gpu0_crit: trip-crit {
38421e5b6725SBalsam CHIHI					temperature = <100000>;
38431e5b6725SBalsam CHIHI					hysteresis = <2000>;
38441e5b6725SBalsam CHIHI					type = "critical";
38451e5b6725SBalsam CHIHI				};
38461e5b6725SBalsam CHIHI			};
38471e5b6725SBalsam CHIHI		};
38481e5b6725SBalsam CHIHI
38491e5b6725SBalsam CHIHI		gpu1-thermal {
38501e5b6725SBalsam CHIHI			polling-delay = <1000>;
38511e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38521e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_GPU1>;
38531e5b6725SBalsam CHIHI
38541e5b6725SBalsam CHIHI			trips {
38551e5b6725SBalsam CHIHI				gpu1_alert: trip-alert {
38561e5b6725SBalsam CHIHI					temperature = <85000>;
38571e5b6725SBalsam CHIHI					hysteresis = <2000>;
38581e5b6725SBalsam CHIHI					type = "passive";
38591e5b6725SBalsam CHIHI				};
38601e5b6725SBalsam CHIHI
38611e5b6725SBalsam CHIHI				gpu1_crit: trip-crit {
38621e5b6725SBalsam CHIHI					temperature = <100000>;
38631e5b6725SBalsam CHIHI					hysteresis = <2000>;
38641e5b6725SBalsam CHIHI					type = "critical";
38651e5b6725SBalsam CHIHI				};
38661e5b6725SBalsam CHIHI			};
38671e5b6725SBalsam CHIHI		};
38681e5b6725SBalsam CHIHI
38691e5b6725SBalsam CHIHI		vdec-thermal {
38701e5b6725SBalsam CHIHI			polling-delay = <1000>;
38711e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38721e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_VDEC>;
38731e5b6725SBalsam CHIHI
38741e5b6725SBalsam CHIHI			trips {
38751e5b6725SBalsam CHIHI				vdec_alert: trip-alert {
38761e5b6725SBalsam CHIHI					temperature = <85000>;
38771e5b6725SBalsam CHIHI					hysteresis = <2000>;
38781e5b6725SBalsam CHIHI					type = "passive";
38791e5b6725SBalsam CHIHI				};
38801e5b6725SBalsam CHIHI
38811e5b6725SBalsam CHIHI				vdec_crit: trip-crit {
38821e5b6725SBalsam CHIHI					temperature = <100000>;
38831e5b6725SBalsam CHIHI					hysteresis = <2000>;
38841e5b6725SBalsam CHIHI					type = "critical";
38851e5b6725SBalsam CHIHI				};
38861e5b6725SBalsam CHIHI			};
38871e5b6725SBalsam CHIHI		};
38881e5b6725SBalsam CHIHI
38891e5b6725SBalsam CHIHI		img-thermal {
38901e5b6725SBalsam CHIHI			polling-delay = <1000>;
38911e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
38921e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_IMG>;
38931e5b6725SBalsam CHIHI
38941e5b6725SBalsam CHIHI			trips {
38951e5b6725SBalsam CHIHI				img_alert: trip-alert {
38961e5b6725SBalsam CHIHI					temperature = <85000>;
38971e5b6725SBalsam CHIHI					hysteresis = <2000>;
38981e5b6725SBalsam CHIHI					type = "passive";
38991e5b6725SBalsam CHIHI				};
39001e5b6725SBalsam CHIHI
39011e5b6725SBalsam CHIHI				img_crit: trip-crit {
39021e5b6725SBalsam CHIHI					temperature = <100000>;
39031e5b6725SBalsam CHIHI					hysteresis = <2000>;
39041e5b6725SBalsam CHIHI					type = "critical";
39051e5b6725SBalsam CHIHI				};
39061e5b6725SBalsam CHIHI			};
39071e5b6725SBalsam CHIHI		};
39081e5b6725SBalsam CHIHI
39091e5b6725SBalsam CHIHI		infra-thermal {
39101e5b6725SBalsam CHIHI			polling-delay = <1000>;
39111e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39121e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_INFRA>;
39131e5b6725SBalsam CHIHI
39141e5b6725SBalsam CHIHI			trips {
39151e5b6725SBalsam CHIHI				infra_alert: trip-alert {
39161e5b6725SBalsam CHIHI					temperature = <85000>;
39171e5b6725SBalsam CHIHI					hysteresis = <2000>;
39181e5b6725SBalsam CHIHI					type = "passive";
39191e5b6725SBalsam CHIHI				};
39201e5b6725SBalsam CHIHI
39211e5b6725SBalsam CHIHI				infra_crit: trip-crit {
39221e5b6725SBalsam CHIHI					temperature = <100000>;
39231e5b6725SBalsam CHIHI					hysteresis = <2000>;
39241e5b6725SBalsam CHIHI					type = "critical";
39251e5b6725SBalsam CHIHI				};
39261e5b6725SBalsam CHIHI			};
39271e5b6725SBalsam CHIHI		};
39281e5b6725SBalsam CHIHI
39291e5b6725SBalsam CHIHI		cam0-thermal {
39301e5b6725SBalsam CHIHI			polling-delay = <1000>;
39311e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39321e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_CAM0>;
39331e5b6725SBalsam CHIHI
39341e5b6725SBalsam CHIHI			trips {
39351e5b6725SBalsam CHIHI				cam0_alert: trip-alert {
39361e5b6725SBalsam CHIHI					temperature = <85000>;
39371e5b6725SBalsam CHIHI					hysteresis = <2000>;
39381e5b6725SBalsam CHIHI					type = "passive";
39391e5b6725SBalsam CHIHI				};
39401e5b6725SBalsam CHIHI
39411e5b6725SBalsam CHIHI				cam0_crit: trip-crit {
39421e5b6725SBalsam CHIHI					temperature = <100000>;
39431e5b6725SBalsam CHIHI					hysteresis = <2000>;
39441e5b6725SBalsam CHIHI					type = "critical";
39451e5b6725SBalsam CHIHI				};
39461e5b6725SBalsam CHIHI			};
39471e5b6725SBalsam CHIHI		};
39481e5b6725SBalsam CHIHI
39491e5b6725SBalsam CHIHI		cam1-thermal {
39501e5b6725SBalsam CHIHI			polling-delay = <1000>;
39511e5b6725SBalsam CHIHI			polling-delay-passive = <250>;
39521e5b6725SBalsam CHIHI			thermal-sensors = <&lvts_ap MT8195_AP_CAM1>;
39531e5b6725SBalsam CHIHI
39541e5b6725SBalsam CHIHI			trips {
39551e5b6725SBalsam CHIHI				cam1_alert: trip-alert {
39561e5b6725SBalsam CHIHI					temperature = <85000>;
39571e5b6725SBalsam CHIHI					hysteresis = <2000>;
39581e5b6725SBalsam CHIHI					type = "passive";
39591e5b6725SBalsam CHIHI				};
39601e5b6725SBalsam CHIHI
39611e5b6725SBalsam CHIHI				cam1_crit: trip-crit {
39621e5b6725SBalsam CHIHI					temperature = <100000>;
39631e5b6725SBalsam CHIHI					hysteresis = <2000>;
39641e5b6725SBalsam CHIHI					type = "critical";
39651e5b6725SBalsam CHIHI				};
39661e5b6725SBalsam CHIHI			};
39671e5b6725SBalsam CHIHI		};
3968fd1c6f13SBalsam CHIHI	};
396937f25828STinghan Shen};
3970