137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 1737f25828STinghan Shen 1837f25828STinghan Shen/ { 1937f25828STinghan Shen compatible = "mediatek,mt8195"; 2037f25828STinghan Shen interrupt-parent = <&gic>; 2137f25828STinghan Shen #address-cells = <2>; 2237f25828STinghan Shen #size-cells = <2>; 2337f25828STinghan Shen 24329239a1SJason-JH.Lin aliases { 25329239a1SJason-JH.Lin gce0 = &gce0; 26329239a1SJason-JH.Lin gce1 = &gce1; 27329239a1SJason-JH.Lin }; 28329239a1SJason-JH.Lin 2937f25828STinghan Shen cpus { 3037f25828STinghan Shen #address-cells = <1>; 3137f25828STinghan Shen #size-cells = <0>; 3237f25828STinghan Shen 3337f25828STinghan Shen cpu0: cpu@0 { 3437f25828STinghan Shen device_type = "cpu"; 3537f25828STinghan Shen compatible = "arm,cortex-a55"; 3637f25828STinghan Shen reg = <0x000>; 3737f25828STinghan Shen enable-method = "psci"; 38e39e72cfSYT Lee performance-domains = <&performance 0>; 3937f25828STinghan Shen clock-frequency = <1701000000>; 40513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 4137f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 42*b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 43*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 44*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 45*b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 46*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 47*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 4837f25828STinghan Shen next-level-cache = <&l2_0>; 4937f25828STinghan Shen #cooling-cells = <2>; 5037f25828STinghan Shen }; 5137f25828STinghan Shen 5237f25828STinghan Shen cpu1: cpu@100 { 5337f25828STinghan Shen device_type = "cpu"; 5437f25828STinghan Shen compatible = "arm,cortex-a55"; 5537f25828STinghan Shen reg = <0x100>; 5637f25828STinghan Shen enable-method = "psci"; 57e39e72cfSYT Lee performance-domains = <&performance 0>; 5837f25828STinghan Shen clock-frequency = <1701000000>; 59513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 6037f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 61*b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 62*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 63*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 64*b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 65*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 66*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6737f25828STinghan Shen next-level-cache = <&l2_0>; 6837f25828STinghan Shen #cooling-cells = <2>; 6937f25828STinghan Shen }; 7037f25828STinghan Shen 7137f25828STinghan Shen cpu2: cpu@200 { 7237f25828STinghan Shen device_type = "cpu"; 7337f25828STinghan Shen compatible = "arm,cortex-a55"; 7437f25828STinghan Shen reg = <0x200>; 7537f25828STinghan Shen enable-method = "psci"; 76e39e72cfSYT Lee performance-domains = <&performance 0>; 7737f25828STinghan Shen clock-frequency = <1701000000>; 78513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 7937f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 80*b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 81*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 82*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 83*b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 84*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 85*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8637f25828STinghan Shen next-level-cache = <&l2_0>; 8737f25828STinghan Shen #cooling-cells = <2>; 8837f25828STinghan Shen }; 8937f25828STinghan Shen 9037f25828STinghan Shen cpu3: cpu@300 { 9137f25828STinghan Shen device_type = "cpu"; 9237f25828STinghan Shen compatible = "arm,cortex-a55"; 9337f25828STinghan Shen reg = <0x300>; 9437f25828STinghan Shen enable-method = "psci"; 95e39e72cfSYT Lee performance-domains = <&performance 0>; 9637f25828STinghan Shen clock-frequency = <1701000000>; 97513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9837f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 99*b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 100*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 101*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 102*b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 103*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 104*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10537f25828STinghan Shen next-level-cache = <&l2_0>; 10637f25828STinghan Shen #cooling-cells = <2>; 10737f25828STinghan Shen }; 10837f25828STinghan Shen 10937f25828STinghan Shen cpu4: cpu@400 { 11037f25828STinghan Shen device_type = "cpu"; 11137f25828STinghan Shen compatible = "arm,cortex-a78"; 11237f25828STinghan Shen reg = <0x400>; 11337f25828STinghan Shen enable-method = "psci"; 114e39e72cfSYT Lee performance-domains = <&performance 1>; 11537f25828STinghan Shen clock-frequency = <2171000000>; 11637f25828STinghan Shen capacity-dmips-mhz = <1024>; 11737f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 118*b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 119*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 120*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 121*b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 122*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 123*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 12437f25828STinghan Shen next-level-cache = <&l2_1>; 12537f25828STinghan Shen #cooling-cells = <2>; 12637f25828STinghan Shen }; 12737f25828STinghan Shen 12837f25828STinghan Shen cpu5: cpu@500 { 12937f25828STinghan Shen device_type = "cpu"; 13037f25828STinghan Shen compatible = "arm,cortex-a78"; 13137f25828STinghan Shen reg = <0x500>; 13237f25828STinghan Shen enable-method = "psci"; 133e39e72cfSYT Lee performance-domains = <&performance 1>; 13437f25828STinghan Shen clock-frequency = <2171000000>; 13537f25828STinghan Shen capacity-dmips-mhz = <1024>; 13637f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 137*b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 138*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 139*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 140*b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 141*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 142*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14337f25828STinghan Shen next-level-cache = <&l2_1>; 14437f25828STinghan Shen #cooling-cells = <2>; 14537f25828STinghan Shen }; 14637f25828STinghan Shen 14737f25828STinghan Shen cpu6: cpu@600 { 14837f25828STinghan Shen device_type = "cpu"; 14937f25828STinghan Shen compatible = "arm,cortex-a78"; 15037f25828STinghan Shen reg = <0x600>; 15137f25828STinghan Shen enable-method = "psci"; 152e39e72cfSYT Lee performance-domains = <&performance 1>; 15337f25828STinghan Shen clock-frequency = <2171000000>; 15437f25828STinghan Shen capacity-dmips-mhz = <1024>; 15537f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 156*b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 157*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 158*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 159*b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 160*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 161*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16237f25828STinghan Shen next-level-cache = <&l2_1>; 16337f25828STinghan Shen #cooling-cells = <2>; 16437f25828STinghan Shen }; 16537f25828STinghan Shen 16637f25828STinghan Shen cpu7: cpu@700 { 16737f25828STinghan Shen device_type = "cpu"; 16837f25828STinghan Shen compatible = "arm,cortex-a78"; 16937f25828STinghan Shen reg = <0x700>; 17037f25828STinghan Shen enable-method = "psci"; 171e39e72cfSYT Lee performance-domains = <&performance 1>; 17237f25828STinghan Shen clock-frequency = <2171000000>; 17337f25828STinghan Shen capacity-dmips-mhz = <1024>; 17437f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 175*b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 176*b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 177*b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 178*b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 179*b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 180*b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 18137f25828STinghan Shen next-level-cache = <&l2_1>; 18237f25828STinghan Shen #cooling-cells = <2>; 18337f25828STinghan Shen }; 18437f25828STinghan Shen 18537f25828STinghan Shen cpu-map { 18637f25828STinghan Shen cluster0 { 18737f25828STinghan Shen core0 { 18837f25828STinghan Shen cpu = <&cpu0>; 18937f25828STinghan Shen }; 19037f25828STinghan Shen 19137f25828STinghan Shen core1 { 19237f25828STinghan Shen cpu = <&cpu1>; 19337f25828STinghan Shen }; 19437f25828STinghan Shen 19537f25828STinghan Shen core2 { 19637f25828STinghan Shen cpu = <&cpu2>; 19737f25828STinghan Shen }; 19837f25828STinghan Shen 19937f25828STinghan Shen core3 { 20037f25828STinghan Shen cpu = <&cpu3>; 20137f25828STinghan Shen }; 20237f25828STinghan Shen }; 20337f25828STinghan Shen 20437f25828STinghan Shen cluster1 { 20537f25828STinghan Shen core0 { 20637f25828STinghan Shen cpu = <&cpu4>; 20737f25828STinghan Shen }; 20837f25828STinghan Shen 20937f25828STinghan Shen core1 { 21037f25828STinghan Shen cpu = <&cpu5>; 21137f25828STinghan Shen }; 21237f25828STinghan Shen 21337f25828STinghan Shen core2 { 21437f25828STinghan Shen cpu = <&cpu6>; 21537f25828STinghan Shen }; 21637f25828STinghan Shen 21737f25828STinghan Shen core3 { 21837f25828STinghan Shen cpu = <&cpu7>; 21937f25828STinghan Shen }; 22037f25828STinghan Shen }; 22137f25828STinghan Shen }; 22237f25828STinghan Shen 22337f25828STinghan Shen idle-states { 22437f25828STinghan Shen entry-method = "psci"; 22537f25828STinghan Shen 22637f25828STinghan Shen cpu_off_l: cpu-off-l { 22737f25828STinghan Shen compatible = "arm,idle-state"; 22837f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 22937f25828STinghan Shen local-timer-stop; 23037f25828STinghan Shen entry-latency-us = <50>; 23137f25828STinghan Shen exit-latency-us = <95>; 23237f25828STinghan Shen min-residency-us = <580>; 23337f25828STinghan Shen }; 23437f25828STinghan Shen 23537f25828STinghan Shen cpu_off_b: cpu-off-b { 23637f25828STinghan Shen compatible = "arm,idle-state"; 23737f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 23837f25828STinghan Shen local-timer-stop; 23937f25828STinghan Shen entry-latency-us = <45>; 24037f25828STinghan Shen exit-latency-us = <140>; 24137f25828STinghan Shen min-residency-us = <740>; 24237f25828STinghan Shen }; 24337f25828STinghan Shen 24437f25828STinghan Shen cluster_off_l: cluster-off-l { 24537f25828STinghan Shen compatible = "arm,idle-state"; 24637f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 24737f25828STinghan Shen local-timer-stop; 24837f25828STinghan Shen entry-latency-us = <55>; 24937f25828STinghan Shen exit-latency-us = <155>; 25037f25828STinghan Shen min-residency-us = <840>; 25137f25828STinghan Shen }; 25237f25828STinghan Shen 25337f25828STinghan Shen cluster_off_b: cluster-off-b { 25437f25828STinghan Shen compatible = "arm,idle-state"; 25537f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 25637f25828STinghan Shen local-timer-stop; 25737f25828STinghan Shen entry-latency-us = <50>; 25837f25828STinghan Shen exit-latency-us = <200>; 25937f25828STinghan Shen min-residency-us = <1000>; 26037f25828STinghan Shen }; 26137f25828STinghan Shen }; 26237f25828STinghan Shen 26337f25828STinghan Shen l2_0: l2-cache0 { 26437f25828STinghan Shen compatible = "cache"; 265ce459b1dSPierre Gondois cache-level = <2>; 266*b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 267*b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 268*b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 26937f25828STinghan Shen next-level-cache = <&l3_0>; 27037f25828STinghan Shen }; 27137f25828STinghan Shen 27237f25828STinghan Shen l2_1: l2-cache1 { 27337f25828STinghan Shen compatible = "cache"; 274ce459b1dSPierre Gondois cache-level = <2>; 275*b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 276*b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 277*b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 27837f25828STinghan Shen next-level-cache = <&l3_0>; 27937f25828STinghan Shen }; 28037f25828STinghan Shen 28137f25828STinghan Shen l3_0: l3-cache { 28237f25828STinghan Shen compatible = "cache"; 283ce459b1dSPierre Gondois cache-level = <3>; 284*b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 285*b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 286*b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 287*b68188a7SAngeloGioacchino Del Regno cache-unified; 28837f25828STinghan Shen }; 28937f25828STinghan Shen }; 29037f25828STinghan Shen 29137f25828STinghan Shen dsu-pmu { 29237f25828STinghan Shen compatible = "arm,dsu-pmu"; 29337f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 29437f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 29537f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 29637f25828STinghan Shen }; 29737f25828STinghan Shen 2988903821cSTinghan Shen dmic_codec: dmic-codec { 2998903821cSTinghan Shen compatible = "dmic-codec"; 3008903821cSTinghan Shen num-channels = <2>; 3018903821cSTinghan Shen wakeup-delay-ms = <50>; 3028903821cSTinghan Shen }; 3038903821cSTinghan Shen 3048903821cSTinghan Shen sound: mt8195-sound { 3058903821cSTinghan Shen mediatek,platform = <&afe>; 3068903821cSTinghan Shen status = "disabled"; 3078903821cSTinghan Shen }; 3088903821cSTinghan Shen 3090f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3100f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3110f1c806bSChen-Yu Tsai #clock-cells = <0>; 3120f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3130f1c806bSChen-Yu Tsai clock-div = <2>; 3140f1c806bSChen-Yu Tsai clock-mult = <1>; 3150f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3160f1c806bSChen-Yu Tsai }; 3170f1c806bSChen-Yu Tsai 31837f25828STinghan Shen clk26m: oscillator-26m { 31937f25828STinghan Shen compatible = "fixed-clock"; 32037f25828STinghan Shen #clock-cells = <0>; 32137f25828STinghan Shen clock-frequency = <26000000>; 32237f25828STinghan Shen clock-output-names = "clk26m"; 32337f25828STinghan Shen }; 32437f25828STinghan Shen 32537f25828STinghan Shen clk32k: oscillator-32k { 32637f25828STinghan Shen compatible = "fixed-clock"; 32737f25828STinghan Shen #clock-cells = <0>; 32837f25828STinghan Shen clock-frequency = <32768>; 32937f25828STinghan Shen clock-output-names = "clk32k"; 33037f25828STinghan Shen }; 33137f25828STinghan Shen 332e39e72cfSYT Lee performance: performance-controller@11bc10 { 333e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 334e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 335e39e72cfSYT Lee #performance-domain-cells = <1>; 336e39e72cfSYT Lee }; 337e39e72cfSYT Lee 33837f25828STinghan Shen pmu-a55 { 33937f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 34037f25828STinghan Shen interrupt-parent = <&gic>; 34137f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 34237f25828STinghan Shen }; 34337f25828STinghan Shen 34437f25828STinghan Shen pmu-a78 { 34537f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 34637f25828STinghan Shen interrupt-parent = <&gic>; 34737f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 34837f25828STinghan Shen }; 34937f25828STinghan Shen 35037f25828STinghan Shen psci { 35137f25828STinghan Shen compatible = "arm,psci-1.0"; 35237f25828STinghan Shen method = "smc"; 35337f25828STinghan Shen }; 35437f25828STinghan Shen 35537f25828STinghan Shen timer: timer { 35637f25828STinghan Shen compatible = "arm,armv8-timer"; 35737f25828STinghan Shen interrupt-parent = <&gic>; 35837f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 35937f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 36037f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 36137f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 36237f25828STinghan Shen }; 36337f25828STinghan Shen 36437f25828STinghan Shen soc { 36537f25828STinghan Shen #address-cells = <2>; 36637f25828STinghan Shen #size-cells = <2>; 36737f25828STinghan Shen compatible = "simple-bus"; 36837f25828STinghan Shen ranges; 36937f25828STinghan Shen 37037f25828STinghan Shen gic: interrupt-controller@c000000 { 37137f25828STinghan Shen compatible = "arm,gic-v3"; 37237f25828STinghan Shen #interrupt-cells = <4>; 37337f25828STinghan Shen #redistributor-regions = <1>; 37437f25828STinghan Shen interrupt-parent = <&gic>; 37537f25828STinghan Shen interrupt-controller; 37637f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 37737f25828STinghan Shen <0 0x0c040000 0 0x200000>; 37837f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 37937f25828STinghan Shen 38037f25828STinghan Shen ppi-partitions { 38137f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 38237f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 38337f25828STinghan Shen }; 38437f25828STinghan Shen 38537f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 38637f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 38737f25828STinghan Shen }; 38837f25828STinghan Shen }; 38937f25828STinghan Shen }; 39037f25828STinghan Shen 39137f25828STinghan Shen topckgen: syscon@10000000 { 39237f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 39337f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 39437f25828STinghan Shen #clock-cells = <1>; 39537f25828STinghan Shen }; 39637f25828STinghan Shen 39737f25828STinghan Shen infracfg_ao: syscon@10001000 { 39837f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 39937f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 40037f25828STinghan Shen #clock-cells = <1>; 40137f25828STinghan Shen #reset-cells = <1>; 40237f25828STinghan Shen }; 40337f25828STinghan Shen 40437f25828STinghan Shen pericfg: syscon@10003000 { 40537f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 40637f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 40737f25828STinghan Shen #clock-cells = <1>; 40837f25828STinghan Shen }; 40937f25828STinghan Shen 41037f25828STinghan Shen pio: pinctrl@10005000 { 41137f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 41237f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 41337f25828STinghan Shen <0 0x11d10000 0 0x1000>, 41437f25828STinghan Shen <0 0x11d30000 0 0x1000>, 41537f25828STinghan Shen <0 0x11d40000 0 0x1000>, 41637f25828STinghan Shen <0 0x11e20000 0 0x1000>, 41737f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 41837f25828STinghan Shen <0 0x11f40000 0 0x1000>, 41937f25828STinghan Shen <0 0x1000b000 0 0x1000>; 42037f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 42137f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 42237f25828STinghan Shen "iocfg_tl", "eint"; 42337f25828STinghan Shen gpio-controller; 42437f25828STinghan Shen #gpio-cells = <2>; 42537f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 42637f25828STinghan Shen interrupt-controller; 42737f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 42837f25828STinghan Shen #interrupt-cells = <2>; 42937f25828STinghan Shen }; 43037f25828STinghan Shen 4312b515194STinghan Shen scpsys: syscon@10006000 { 4322b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 4332b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 4342b515194STinghan Shen 4352b515194STinghan Shen /* System Power Manager */ 4362b515194STinghan Shen spm: power-controller { 4372b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 4382b515194STinghan Shen #address-cells = <1>; 4392b515194STinghan Shen #size-cells = <0>; 4402b515194STinghan Shen #power-domain-cells = <1>; 4412b515194STinghan Shen 4422b515194STinghan Shen /* power domain of the SoC */ 4432b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 4442b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 4452b515194STinghan Shen #address-cells = <1>; 4462b515194STinghan Shen #size-cells = <0>; 4472b515194STinghan Shen #power-domain-cells = <1>; 4482b515194STinghan Shen 4492b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 4502b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 4512b515194STinghan Shen clocks = <&apmixedsys CLK_APMIXED_MFGPLL>; 4522b515194STinghan Shen clock-names = "mfg"; 4532b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4542b515194STinghan Shen #address-cells = <1>; 4552b515194STinghan Shen #size-cells = <0>; 4562b515194STinghan Shen #power-domain-cells = <1>; 4572b515194STinghan Shen 4582b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 4592b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 4602b515194STinghan Shen #power-domain-cells = <0>; 4612b515194STinghan Shen }; 4622b515194STinghan Shen 4632b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 4642b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 4652b515194STinghan Shen #power-domain-cells = <0>; 4662b515194STinghan Shen }; 4672b515194STinghan Shen 4682b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 4692b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 4702b515194STinghan Shen #power-domain-cells = <0>; 4712b515194STinghan Shen }; 4722b515194STinghan Shen 4732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 4742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 4752b515194STinghan Shen #power-domain-cells = <0>; 4762b515194STinghan Shen }; 4772b515194STinghan Shen 4782b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 4792b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 4802b515194STinghan Shen #power-domain-cells = <0>; 4812b515194STinghan Shen }; 4822b515194STinghan Shen }; 4832b515194STinghan Shen }; 4842b515194STinghan Shen 4852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 4862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 4872b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 4882b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 4892b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 4902b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 4912b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 4922b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 4932b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 4942b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 4952b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 4962b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 4972b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 4982b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 4992b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5002b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5012b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5022b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5032b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5042b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5052b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5062b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 5072b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 5082b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 5092b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 5102b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 5112b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 5122b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 5132b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 5142b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 5152b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 5162b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 5172b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 5182b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 5192b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 5202b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 5212b515194STinghan Shen "vppsys0-18"; 5222b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5232b515194STinghan Shen #address-cells = <1>; 5242b515194STinghan Shen #size-cells = <0>; 5252b515194STinghan Shen #power-domain-cells = <1>; 5262b515194STinghan Shen 5272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 5282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 5292b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 5302b515194STinghan Shen clock-names = "vdec1-0"; 5312b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5322b515194STinghan Shen #power-domain-cells = <0>; 5332b515194STinghan Shen }; 5342b515194STinghan Shen 5352b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 5362b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 5372b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5382b515194STinghan Shen #power-domain-cells = <0>; 5392b515194STinghan Shen }; 5402b515194STinghan Shen 5412b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 5422b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 5432b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 5442b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 5452b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 5462b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 5472b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 5482b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 5492b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 5502b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 5512b515194STinghan Shen "vdosys0-2", "vdosys0-3", 5522b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 5532b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5542b515194STinghan Shen #address-cells = <1>; 5552b515194STinghan Shen #size-cells = <0>; 5562b515194STinghan Shen #power-domain-cells = <1>; 5572b515194STinghan Shen 5582b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 5592b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 5602b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 5612b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 5622b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 5632b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 5642b515194STinghan Shen "vppsys1-1"; 5652b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5662b515194STinghan Shen #power-domain-cells = <0>; 5672b515194STinghan Shen }; 5682b515194STinghan Shen 5692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 5702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 5712b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 5722b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 5732b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 5742b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 5752b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 5762b515194STinghan Shen "wepsys-3"; 5772b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5782b515194STinghan Shen #power-domain-cells = <0>; 5792b515194STinghan Shen }; 5802b515194STinghan Shen 5812b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 5822b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 5832b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 5842b515194STinghan Shen clock-names = "vdec0-0"; 5852b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5862b515194STinghan Shen #power-domain-cells = <0>; 5872b515194STinghan Shen }; 5882b515194STinghan Shen 5892b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 5902b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 5912b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 5922b515194STinghan Shen clock-names = "vdec2-0"; 5932b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5942b515194STinghan Shen #power-domain-cells = <0>; 5952b515194STinghan Shen }; 5962b515194STinghan Shen 5972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 5982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 5992b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6002b515194STinghan Shen #power-domain-cells = <0>; 6012b515194STinghan Shen }; 6022b515194STinghan Shen 6032b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 6042b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 6052b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 6062b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 6072b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 6082b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 6092b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 6102b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 6112b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6122b515194STinghan Shen #address-cells = <1>; 6132b515194STinghan Shen #size-cells = <0>; 6142b515194STinghan Shen #power-domain-cells = <1>; 6152b515194STinghan Shen 6162b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 6172b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 6182b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6192b515194STinghan Shen #power-domain-cells = <0>; 6202b515194STinghan Shen }; 6212b515194STinghan Shen 6222b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 6232b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 6242b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6252b515194STinghan Shen #power-domain-cells = <0>; 6262b515194STinghan Shen }; 6272b515194STinghan Shen 6282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 6292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 6302b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 6312b515194STinghan Shen clock-names = "hdmi_tx"; 6322b515194STinghan Shen #power-domain-cells = <0>; 6332b515194STinghan Shen }; 6342b515194STinghan Shen }; 6352b515194STinghan Shen 6362b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 6372b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 6382b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 6392b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 6402b515194STinghan Shen clock-names = "img-0", "img-1"; 6412b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6422b515194STinghan Shen #address-cells = <1>; 6432b515194STinghan Shen #size-cells = <0>; 6442b515194STinghan Shen #power-domain-cells = <1>; 6452b515194STinghan Shen 6462b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 6472b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 6482b515194STinghan Shen #power-domain-cells = <0>; 6492b515194STinghan Shen }; 6502b515194STinghan Shen 6512b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 6522b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 6532b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 6542b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 6552b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 6562b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 6572b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6582b515194STinghan Shen #power-domain-cells = <0>; 6592b515194STinghan Shen }; 6602b515194STinghan Shen }; 6612b515194STinghan Shen 6622b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 6632b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 6642b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 6652b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 6662b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 6672b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 6682b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 6692b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 6702b515194STinghan Shen "cam-4"; 6712b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6722b515194STinghan Shen #address-cells = <1>; 6732b515194STinghan Shen #size-cells = <0>; 6742b515194STinghan Shen #power-domain-cells = <1>; 6752b515194STinghan Shen 6762b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 6772b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 6782b515194STinghan Shen #power-domain-cells = <0>; 6792b515194STinghan Shen }; 6802b515194STinghan Shen 6812b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 6822b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 6832b515194STinghan Shen #power-domain-cells = <0>; 6842b515194STinghan Shen }; 6852b515194STinghan Shen 6862b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 6872b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 6882b515194STinghan Shen #power-domain-cells = <0>; 6892b515194STinghan Shen }; 6902b515194STinghan Shen }; 6912b515194STinghan Shen }; 6922b515194STinghan Shen }; 6932b515194STinghan Shen 6942b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 6952b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 6962b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6972b515194STinghan Shen #power-domain-cells = <0>; 6982b515194STinghan Shen }; 6992b515194STinghan Shen 7002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7022b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7032b515194STinghan Shen #power-domain-cells = <0>; 7042b515194STinghan Shen }; 7052b515194STinghan Shen 7062b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 7072b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 7082b515194STinghan Shen #power-domain-cells = <0>; 7092b515194STinghan Shen }; 7102b515194STinghan Shen 7112b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 7122b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 7132b515194STinghan Shen #power-domain-cells = <0>; 7142b515194STinghan Shen }; 7152b515194STinghan Shen 7162b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 7172b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 7182b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 7192b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 7202b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 7212b515194STinghan Shen #power-domain-cells = <0>; 7222b515194STinghan Shen }; 7232b515194STinghan Shen 7242b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 7252b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 7262b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 7272b515194STinghan Shen clock-names = "ether"; 7282b515194STinghan Shen #power-domain-cells = <0>; 7292b515194STinghan Shen }; 7302b515194STinghan Shen 7312b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 7322b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 7332b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 7342b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 7352b515194STinghan Shen clock-names = "adsp", "adsp1"; 7362b515194STinghan Shen #address-cells = <1>; 7372b515194STinghan Shen #size-cells = <0>; 7382b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7392b515194STinghan Shen #power-domain-cells = <1>; 7402b515194STinghan Shen 7412b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 7422b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 7432b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 7442b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 7452b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 7462b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 7472b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 7482b515194STinghan Shen "audio3"; 7492b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7502b515194STinghan Shen #power-domain-cells = <0>; 7512b515194STinghan Shen }; 7522b515194STinghan Shen }; 7532b515194STinghan Shen }; 7542b515194STinghan Shen }; 7552b515194STinghan Shen 75637f25828STinghan Shen watchdog: watchdog@10007000 { 75737f25828STinghan Shen compatible = "mediatek,mt8195-wdt", 75837f25828STinghan Shen "mediatek,mt6589-wdt"; 759a376a9a6STinghan Shen mediatek,disable-extrst; 76037f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 76104cd9783STrevor Wu #reset-cells = <1>; 76237f25828STinghan Shen }; 76337f25828STinghan Shen 76437f25828STinghan Shen apmixedsys: syscon@1000c000 { 76537f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 76637f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 76737f25828STinghan Shen #clock-cells = <1>; 76837f25828STinghan Shen }; 76937f25828STinghan Shen 77037f25828STinghan Shen systimer: timer@10017000 { 77137f25828STinghan Shen compatible = "mediatek,mt8195-timer", 77237f25828STinghan Shen "mediatek,mt6765-timer"; 77337f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 77437f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 7750f1c806bSChen-Yu Tsai clocks = <&clk13m>; 77637f25828STinghan Shen }; 77737f25828STinghan Shen 77837f25828STinghan Shen pwrap: pwrap@10024000 { 77937f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 78037f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 78137f25828STinghan Shen reg-names = "pwrap"; 78237f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 78337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 78437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 78537f25828STinghan Shen clock-names = "spi", "wrap"; 78637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 78737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 78837f25828STinghan Shen }; 78937f25828STinghan Shen 790385e0eedSTinghan Shen spmi: spmi@10027000 { 791385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 792385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 793385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 794385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 795385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 796385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 797385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 798385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 799385e0eedSTinghan Shen "pmif_tmr_ck", 800385e0eedSTinghan Shen "spmimst_clk_mux"; 801385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 802385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 803385e0eedSTinghan Shen }; 804385e0eedSTinghan Shen 8053b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 8063b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 8073b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 8083b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 8093b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 8103b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 8113b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 8123b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 8133b5838d1STinghan Shen #iommu-cells = <1>; 8143b5838d1STinghan Shen }; 8153b5838d1STinghan Shen 816329239a1SJason-JH.Lin gce0: mailbox@10320000 { 817329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 818329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 819329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 820329239a1SJason-JH.Lin #mbox-cells = <2>; 821329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 822329239a1SJason-JH.Lin }; 823329239a1SJason-JH.Lin 824329239a1SJason-JH.Lin gce1: mailbox@10330000 { 825329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 826329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 827329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 828329239a1SJason-JH.Lin #mbox-cells = <2>; 829329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 830329239a1SJason-JH.Lin }; 831329239a1SJason-JH.Lin 832867477a5STinghan Shen scp: scp@10500000 { 833867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 834867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 835867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 836867477a5STinghan Shen <0 0x10700000 0 0x8000>; 837867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 838867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 839867477a5STinghan Shen status = "disabled"; 840867477a5STinghan Shen }; 841867477a5STinghan Shen 84237f25828STinghan Shen scp_adsp: clock-controller@10720000 { 84337f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 84437f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 84537f25828STinghan Shen #clock-cells = <1>; 84637f25828STinghan Shen }; 84737f25828STinghan Shen 8487dd5bc57SYC Hung adsp: dsp@10803000 { 8497dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 8507dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 8517dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 8527dd5bc57SYC Hung reg-names = "cfg", "sram"; 8537dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 8547dd5bc57SYC Hung <&clk26m>, 8557dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8567dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 8577dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 8587dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 8597dd5bc57SYC Hung clock-names = "adsp_sel", 8607dd5bc57SYC Hung "clk26m_ck", 8617dd5bc57SYC Hung "audio_local_bus", 8627dd5bc57SYC Hung "mainpll_d7_d2", 8637dd5bc57SYC Hung "scp_adsp_audiodsp", 8647dd5bc57SYC Hung "audio_h"; 8657dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 8667dd5bc57SYC Hung mbox-names = "rx", "tx"; 8677dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 8687dd5bc57SYC Hung status = "disabled"; 8697dd5bc57SYC Hung }; 8707dd5bc57SYC Hung 8717dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 8727dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 8737dd5bc57SYC Hung #mbox-cells = <0>; 8747dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 8757dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 8767dd5bc57SYC Hung }; 8777dd5bc57SYC Hung 8787dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 8797dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 8807dd5bc57SYC Hung #mbox-cells = <0>; 8817dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 8827dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 8837dd5bc57SYC Hung }; 8847dd5bc57SYC Hung 8858903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 8868903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 8878903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 8888903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 8898903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 8908903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 89104cd9783STrevor Wu resets = <&watchdog 14>; 89204cd9783STrevor Wu reset-names = "audiosys"; 8938903821cSTinghan Shen clocks = <&clk26m>, 8948903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 8958903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 8968903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 8978903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 8988903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 8998903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9008903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9018903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9028903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9038903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 9048903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9058903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 9068903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 9078903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 9088903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 9098903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 9108903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 9118903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 9128903821cSTinghan Shen clock-names = "clk26m", 9138903821cSTinghan Shen "apll1_ck", 9148903821cSTinghan Shen "apll2_ck", 9158903821cSTinghan Shen "apll12_div0", 9168903821cSTinghan Shen "apll12_div1", 9178903821cSTinghan Shen "apll12_div2", 9188903821cSTinghan Shen "apll12_div3", 9198903821cSTinghan Shen "apll12_div9", 9208903821cSTinghan Shen "a1sys_hp_sel", 9218903821cSTinghan Shen "aud_intbus_sel", 9228903821cSTinghan Shen "audio_h_sel", 9238903821cSTinghan Shen "audio_local_bus_sel", 9248903821cSTinghan Shen "dptx_m_sel", 9258903821cSTinghan Shen "i2so1_m_sel", 9268903821cSTinghan Shen "i2so2_m_sel", 9278903821cSTinghan Shen "i2si1_m_sel", 9288903821cSTinghan Shen "i2si2_m_sel", 9298903821cSTinghan Shen "infra_ao_audio_26m_b", 9308903821cSTinghan Shen "scp_adsp_audiodsp"; 9318903821cSTinghan Shen status = "disabled"; 9328903821cSTinghan Shen }; 9338903821cSTinghan Shen 93437f25828STinghan Shen uart0: serial@11001100 { 93537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 93637f25828STinghan Shen "mediatek,mt6577-uart"; 93737f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 93837f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 93937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 94037f25828STinghan Shen clock-names = "baud", "bus"; 94137f25828STinghan Shen status = "disabled"; 94237f25828STinghan Shen }; 94337f25828STinghan Shen 94437f25828STinghan Shen uart1: serial@11001200 { 94537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 94637f25828STinghan Shen "mediatek,mt6577-uart"; 94737f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 94837f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 94937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 95037f25828STinghan Shen clock-names = "baud", "bus"; 95137f25828STinghan Shen status = "disabled"; 95237f25828STinghan Shen }; 95337f25828STinghan Shen 95437f25828STinghan Shen uart2: serial@11001300 { 95537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 95637f25828STinghan Shen "mediatek,mt6577-uart"; 95737f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 95837f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 95937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 96037f25828STinghan Shen clock-names = "baud", "bus"; 96137f25828STinghan Shen status = "disabled"; 96237f25828STinghan Shen }; 96337f25828STinghan Shen 96437f25828STinghan Shen uart3: serial@11001400 { 96537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 96637f25828STinghan Shen "mediatek,mt6577-uart"; 96737f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 96837f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 96937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 97037f25828STinghan Shen clock-names = "baud", "bus"; 97137f25828STinghan Shen status = "disabled"; 97237f25828STinghan Shen }; 97337f25828STinghan Shen 97437f25828STinghan Shen uart4: serial@11001500 { 97537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 97637f25828STinghan Shen "mediatek,mt6577-uart"; 97737f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 97837f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 97937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 98037f25828STinghan Shen clock-names = "baud", "bus"; 98137f25828STinghan Shen status = "disabled"; 98237f25828STinghan Shen }; 98337f25828STinghan Shen 98437f25828STinghan Shen uart5: serial@11001600 { 98537f25828STinghan Shen compatible = "mediatek,mt8195-uart", 98637f25828STinghan Shen "mediatek,mt6577-uart"; 98737f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 98837f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 98937f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 99037f25828STinghan Shen clock-names = "baud", "bus"; 99137f25828STinghan Shen status = "disabled"; 99237f25828STinghan Shen }; 99337f25828STinghan Shen 99437f25828STinghan Shen auxadc: auxadc@11002000 { 99537f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 99637f25828STinghan Shen "mediatek,mt8173-auxadc"; 99737f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 99837f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 99937f25828STinghan Shen clock-names = "main"; 100037f25828STinghan Shen #io-channel-cells = <1>; 100137f25828STinghan Shen status = "disabled"; 100237f25828STinghan Shen }; 100337f25828STinghan Shen 100437f25828STinghan Shen pericfg_ao: syscon@11003000 { 100537f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 100637f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 100737f25828STinghan Shen #clock-cells = <1>; 100837f25828STinghan Shen }; 100937f25828STinghan Shen 101037f25828STinghan Shen spi0: spi@1100a000 { 101137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 101237f25828STinghan Shen "mediatek,mt6765-spi"; 101337f25828STinghan Shen #address-cells = <1>; 101437f25828STinghan Shen #size-cells = <0>; 101537f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 101637f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 101737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 101837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 101937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 102037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 102137f25828STinghan Shen status = "disabled"; 102237f25828STinghan Shen }; 102337f25828STinghan Shen 102437f25828STinghan Shen spi1: spi@11010000 { 102537f25828STinghan Shen compatible = "mediatek,mt8195-spi", 102637f25828STinghan Shen "mediatek,mt6765-spi"; 102737f25828STinghan Shen #address-cells = <1>; 102837f25828STinghan Shen #size-cells = <0>; 102937f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 103037f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 103137f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 103237f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 103337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 103437f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 103537f25828STinghan Shen status = "disabled"; 103637f25828STinghan Shen }; 103737f25828STinghan Shen 103837f25828STinghan Shen spi2: spi@11012000 { 103937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 104037f25828STinghan Shen "mediatek,mt6765-spi"; 104137f25828STinghan Shen #address-cells = <1>; 104237f25828STinghan Shen #size-cells = <0>; 104337f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 104437f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 104537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 104637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 104737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 104837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 104937f25828STinghan Shen status = "disabled"; 105037f25828STinghan Shen }; 105137f25828STinghan Shen 105237f25828STinghan Shen spi3: spi@11013000 { 105337f25828STinghan Shen compatible = "mediatek,mt8195-spi", 105437f25828STinghan Shen "mediatek,mt6765-spi"; 105537f25828STinghan Shen #address-cells = <1>; 105637f25828STinghan Shen #size-cells = <0>; 105737f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 105837f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 105937f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 106037f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 106137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 106237f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 106337f25828STinghan Shen status = "disabled"; 106437f25828STinghan Shen }; 106537f25828STinghan Shen 106637f25828STinghan Shen spi4: spi@11018000 { 106737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 106837f25828STinghan Shen "mediatek,mt6765-spi"; 106937f25828STinghan Shen #address-cells = <1>; 107037f25828STinghan Shen #size-cells = <0>; 107137f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 107237f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 107337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 107437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 107537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 107637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 107737f25828STinghan Shen status = "disabled"; 107837f25828STinghan Shen }; 107937f25828STinghan Shen 108037f25828STinghan Shen spi5: spi@11019000 { 108137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 108237f25828STinghan Shen "mediatek,mt6765-spi"; 108337f25828STinghan Shen #address-cells = <1>; 108437f25828STinghan Shen #size-cells = <0>; 108537f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 108637f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 108737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 108837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 108937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 109037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 109137f25828STinghan Shen status = "disabled"; 109237f25828STinghan Shen }; 109337f25828STinghan Shen 109437f25828STinghan Shen spis0: spi@1101d000 { 109537f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 109637f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 109737f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 109837f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 109937f25828STinghan Shen clock-names = "spi"; 110037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 110137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 110237f25828STinghan Shen status = "disabled"; 110337f25828STinghan Shen }; 110437f25828STinghan Shen 110537f25828STinghan Shen spis1: spi@1101e000 { 110637f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 110737f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 110837f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 110937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 111037f25828STinghan Shen clock-names = "spi"; 111137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 111237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 111337f25828STinghan Shen status = "disabled"; 111437f25828STinghan Shen }; 111537f25828STinghan Shen 111637f25828STinghan Shen xhci0: usb@11200000 { 111737f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 111837f25828STinghan Shen "mediatek,mtk-xhci"; 111937f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 112037f25828STinghan Shen <0 0x11203e00 0 0x0100>; 112137f25828STinghan Shen reg-names = "mac", "ippc"; 112237f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 112337f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 112437f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 112537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 112637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 112737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 112837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 112937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 113037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 113137f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 11326210fc2eSNícolas F. R. A. Prado <&clk26m>, 113337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 11346210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 11356210fc2eSNícolas F. R. A. Prado "xhci_ck"; 113677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 113777d30613SChunfeng Yun wakeup-source; 113837f25828STinghan Shen status = "disabled"; 113937f25828STinghan Shen }; 114037f25828STinghan Shen 114137f25828STinghan Shen mmc0: mmc@11230000 { 114237f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 114337f25828STinghan Shen "mediatek,mt8183-mmc"; 114437f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 114537f25828STinghan Shen <0 0x11f50000 0 0x1000>; 114637f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 114737f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 114837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 114937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 115037f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 115137f25828STinghan Shen status = "disabled"; 115237f25828STinghan Shen }; 115337f25828STinghan Shen 115437f25828STinghan Shen mmc1: mmc@11240000 { 115537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 115637f25828STinghan Shen "mediatek,mt8183-mmc"; 115737f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 115837f25828STinghan Shen <0 0x11c70000 0 0x1000>; 115937f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 116037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 116137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 116237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 116337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 116437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 116537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 116637f25828STinghan Shen status = "disabled"; 116737f25828STinghan Shen }; 116837f25828STinghan Shen 116937f25828STinghan Shen mmc2: mmc@11250000 { 117037f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 117137f25828STinghan Shen "mediatek,mt8183-mmc"; 117237f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 117337f25828STinghan Shen <0 0x11e60000 0 0x1000>; 117437f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 117537f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 117637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 117737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 117837f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 117937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 118037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 118137f25828STinghan Shen status = "disabled"; 118237f25828STinghan Shen }; 118337f25828STinghan Shen 118437f25828STinghan Shen xhci1: usb@11290000 { 118537f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 118637f25828STinghan Shen "mediatek,mtk-xhci"; 118737f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 118837f25828STinghan Shen <0 0x11293e00 0 0x0100>; 118937f25828STinghan Shen reg-names = "mac", "ippc"; 119037f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 119137f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 119237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 119337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 119437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 119537f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 119637f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 119737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 119837f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 11996210fc2eSNícolas F. R. A. Prado <&clk26m>, 120037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 12016210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 12026210fc2eSNícolas F. R. A. Prado "xhci_ck"; 120377d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 120477d30613SChunfeng Yun wakeup-source; 120537f25828STinghan Shen status = "disabled"; 120637f25828STinghan Shen }; 120737f25828STinghan Shen 120837f25828STinghan Shen xhci2: usb@112a0000 { 120937f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 121037f25828STinghan Shen "mediatek,mtk-xhci"; 121137f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 121237f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 121337f25828STinghan Shen reg-names = "mac", "ippc"; 121437f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 121537f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 121637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 121737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 121837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 121937f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 122037f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 122137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 12226210fc2eSNícolas F. R. A. Prado <&clk26m>, 12236210fc2eSNícolas F. R. A. Prado <&clk26m>, 122437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 12256210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 12266210fc2eSNícolas F. R. A. Prado "xhci_ck"; 122777d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 122877d30613SChunfeng Yun wakeup-source; 122937f25828STinghan Shen status = "disabled"; 123037f25828STinghan Shen }; 123137f25828STinghan Shen 123237f25828STinghan Shen xhci3: usb@112b0000 { 123337f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 123437f25828STinghan Shen "mediatek,mtk-xhci"; 123537f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 123637f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 123737f25828STinghan Shen reg-names = "mac", "ippc"; 123837f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 123937f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 124037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 124137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 124237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 124337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 124437f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 124537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 12466210fc2eSNícolas F. R. A. Prado <&clk26m>, 12476210fc2eSNícolas F. R. A. Prado <&clk26m>, 124837f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 12496210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 12506210fc2eSNícolas F. R. A. Prado "xhci_ck"; 125177d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 125277d30613SChunfeng Yun wakeup-source; 125337f25828STinghan Shen status = "disabled"; 125437f25828STinghan Shen }; 125537f25828STinghan Shen 1256ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1257ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1258ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1259ecc0af6aSTinghan Shen device_type = "pci"; 1260ecc0af6aSTinghan Shen #address-cells = <3>; 1261ecc0af6aSTinghan Shen #size-cells = <2>; 1262ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1263ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1264ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1265ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1266ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1267ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1268ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1269ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1270ecc0af6aSTinghan Shen 1271ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1272ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1273ecc0af6aSTinghan Shen 1274ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1275ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1276ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1277ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1278ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1279ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1280ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1281ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1282ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1283ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1284ecc0af6aSTinghan Shen 1285ecc0af6aSTinghan Shen phys = <&pciephy>; 1286ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1287ecc0af6aSTinghan Shen 1288ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1289ecc0af6aSTinghan Shen 1290ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1291ecc0af6aSTinghan Shen reset-names = "mac"; 1292ecc0af6aSTinghan Shen 1293ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1294ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1295ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1296ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1297ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1298ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1299ecc0af6aSTinghan Shen status = "disabled"; 1300ecc0af6aSTinghan Shen 1301ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1302ecc0af6aSTinghan Shen interrupt-controller; 1303ecc0af6aSTinghan Shen #address-cells = <0>; 1304ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1305ecc0af6aSTinghan Shen }; 1306ecc0af6aSTinghan Shen }; 1307ecc0af6aSTinghan Shen 1308ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1309ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1310ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1311ecc0af6aSTinghan Shen device_type = "pci"; 1312ecc0af6aSTinghan Shen #address-cells = <3>; 1313ecc0af6aSTinghan Shen #size-cells = <2>; 1314ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1315ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1316ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1317ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1318ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1319ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1320ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1321ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1322ecc0af6aSTinghan Shen 1323ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1324ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1325ecc0af6aSTinghan Shen 1326ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1327ecc0af6aSTinghan Shen <&clk26m>, 13281bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1329ecc0af6aSTinghan Shen <&clk26m>, 13301bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1331ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1332ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1333ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1334ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1335ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1336ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1337ecc0af6aSTinghan Shen 1338ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1339ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1340ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1341ecc0af6aSTinghan Shen 1342ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1343ecc0af6aSTinghan Shen reset-names = "mac"; 1344ecc0af6aSTinghan Shen 1345ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1346ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1347ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1348ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1349ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1350ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1351ecc0af6aSTinghan Shen status = "disabled"; 1352ecc0af6aSTinghan Shen 1353ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1354ecc0af6aSTinghan Shen interrupt-controller; 1355ecc0af6aSTinghan Shen #address-cells = <0>; 1356ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1357ecc0af6aSTinghan Shen }; 1358ecc0af6aSTinghan Shen }; 1359ecc0af6aSTinghan Shen 136037f25828STinghan Shen nor_flash: spi@1132c000 { 136137f25828STinghan Shen compatible = "mediatek,mt8195-nor", 136237f25828STinghan Shen "mediatek,mt8173-nor"; 136337f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 136437f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 136537f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 136637f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 136737f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 136837f25828STinghan Shen clock-names = "spi", "sf", "axi"; 136937f25828STinghan Shen #address-cells = <1>; 137037f25828STinghan Shen #size-cells = <0>; 137137f25828STinghan Shen status = "disabled"; 137237f25828STinghan Shen }; 137337f25828STinghan Shen 1374ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1375ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1376ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1377ab43a84cSChunfeng Yun #address-cells = <1>; 1378ab43a84cSChunfeng Yun #size-cells = <1>; 1379ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1380ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1381ab43a84cSChunfeng Yun bits = <0 5>; 1382ab43a84cSChunfeng Yun }; 1383ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1384ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1385ab43a84cSChunfeng Yun bits = <5 5>; 1386ab43a84cSChunfeng Yun }; 1387ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1388ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1389ab43a84cSChunfeng Yun bits = <2 6>; 1390ab43a84cSChunfeng Yun }; 1391ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1392ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1393ab43a84cSChunfeng Yun bits = <0 5>; 1394ab43a84cSChunfeng Yun }; 1395ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1396ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1397ab43a84cSChunfeng Yun bits = <5 5>; 1398ab43a84cSChunfeng Yun }; 1399ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1400ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1401ab43a84cSChunfeng Yun bits = <2 6>; 1402ab43a84cSChunfeng Yun }; 1403ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1404ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1405ab43a84cSChunfeng Yun bits = <0 5>; 1406ab43a84cSChunfeng Yun }; 1407ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1408ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1409ab43a84cSChunfeng Yun bits = <5 5>; 1410ab43a84cSChunfeng Yun }; 1411ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1412ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1413ab43a84cSChunfeng Yun bits = <2 5>; 1414ab43a84cSChunfeng Yun }; 1415ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1416ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1417ab43a84cSChunfeng Yun bits = <7 5>; 1418ab43a84cSChunfeng Yun }; 1419ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1420ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1421ecc0af6aSTinghan Shen bits = <0 4>; 1422ecc0af6aSTinghan Shen }; 1423ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1424ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1425ecc0af6aSTinghan Shen bits = <4 4>; 1426ecc0af6aSTinghan Shen }; 1427ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1428ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1429ecc0af6aSTinghan Shen bits = <0 4>; 1430ecc0af6aSTinghan Shen }; 1431ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1432ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1433ecc0af6aSTinghan Shen bits = <4 4>; 1434ecc0af6aSTinghan Shen }; 1435ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1436ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1437ecc0af6aSTinghan Shen bits = <0 4>; 1438ecc0af6aSTinghan Shen }; 1439ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1440ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1441ecc0af6aSTinghan Shen bits = <4 4>; 1442ecc0af6aSTinghan Shen }; 1443ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1444ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1445ecc0af6aSTinghan Shen bits = <0 4>; 1446ecc0af6aSTinghan Shen }; 144764196979SBo-Chen Chen dp_calibration: dp-data@1ac { 144864196979SBo-Chen Chen reg = <0x1ac 0x10>; 144964196979SBo-Chen Chen }; 1450ab43a84cSChunfeng Yun }; 1451ab43a84cSChunfeng Yun 145237f25828STinghan Shen u3phy2: t-phy@11c40000 { 145337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 145437f25828STinghan Shen #address-cells = <1>; 145537f25828STinghan Shen #size-cells = <1>; 145637f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 145737f25828STinghan Shen status = "disabled"; 145837f25828STinghan Shen 145937f25828STinghan Shen u2port2: usb-phy@0 { 146037f25828STinghan Shen reg = <0x0 0x700>; 146137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 146237f25828STinghan Shen clock-names = "ref"; 146337f25828STinghan Shen #phy-cells = <1>; 146437f25828STinghan Shen }; 146537f25828STinghan Shen }; 146637f25828STinghan Shen 146737f25828STinghan Shen u3phy3: t-phy@11c50000 { 146837f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 146937f25828STinghan Shen #address-cells = <1>; 147037f25828STinghan Shen #size-cells = <1>; 147137f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 147237f25828STinghan Shen status = "disabled"; 147337f25828STinghan Shen 147437f25828STinghan Shen u2port3: usb-phy@0 { 147537f25828STinghan Shen reg = <0x0 0x700>; 147637f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 147737f25828STinghan Shen clock-names = "ref"; 147837f25828STinghan Shen #phy-cells = <1>; 147937f25828STinghan Shen }; 148037f25828STinghan Shen }; 148137f25828STinghan Shen 148237f25828STinghan Shen i2c5: i2c@11d00000 { 148337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 148437f25828STinghan Shen "mediatek,mt8192-i2c"; 148537f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 148637f25828STinghan Shen <0 0x10220580 0 0x80>; 148737f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 148837f25828STinghan Shen clock-div = <1>; 148937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 149037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 149137f25828STinghan Shen clock-names = "main", "dma"; 149237f25828STinghan Shen #address-cells = <1>; 149337f25828STinghan Shen #size-cells = <0>; 149437f25828STinghan Shen status = "disabled"; 149537f25828STinghan Shen }; 149637f25828STinghan Shen 149737f25828STinghan Shen i2c6: i2c@11d01000 { 149837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 149937f25828STinghan Shen "mediatek,mt8192-i2c"; 150037f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 150137f25828STinghan Shen <0 0x10220600 0 0x80>; 150237f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 150337f25828STinghan Shen clock-div = <1>; 150437f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 150537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 150637f25828STinghan Shen clock-names = "main", "dma"; 150737f25828STinghan Shen #address-cells = <1>; 150837f25828STinghan Shen #size-cells = <0>; 150937f25828STinghan Shen status = "disabled"; 151037f25828STinghan Shen }; 151137f25828STinghan Shen 151237f25828STinghan Shen i2c7: i2c@11d02000 { 151337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 151437f25828STinghan Shen "mediatek,mt8192-i2c"; 151537f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 151637f25828STinghan Shen <0 0x10220680 0 0x80>; 151737f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 151837f25828STinghan Shen clock-div = <1>; 151937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 152037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 152137f25828STinghan Shen clock-names = "main", "dma"; 152237f25828STinghan Shen #address-cells = <1>; 152337f25828STinghan Shen #size-cells = <0>; 152437f25828STinghan Shen status = "disabled"; 152537f25828STinghan Shen }; 152637f25828STinghan Shen 152737f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 152837f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 152937f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 153037f25828STinghan Shen #clock-cells = <1>; 153137f25828STinghan Shen }; 153237f25828STinghan Shen 153337f25828STinghan Shen i2c0: i2c@11e00000 { 153437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 153537f25828STinghan Shen "mediatek,mt8192-i2c"; 153637f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 153737f25828STinghan Shen <0 0x10220080 0 0x80>; 153837f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 153937f25828STinghan Shen clock-div = <1>; 154037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 154137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 154237f25828STinghan Shen clock-names = "main", "dma"; 154337f25828STinghan Shen #address-cells = <1>; 154437f25828STinghan Shen #size-cells = <0>; 1545a93f071aSTzung-Bi Shih status = "disabled"; 154637f25828STinghan Shen }; 154737f25828STinghan Shen 154837f25828STinghan Shen i2c1: i2c@11e01000 { 154937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 155037f25828STinghan Shen "mediatek,mt8192-i2c"; 155137f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 155237f25828STinghan Shen <0 0x10220200 0 0x80>; 155337f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 155437f25828STinghan Shen clock-div = <1>; 155537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 155637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 155737f25828STinghan Shen clock-names = "main", "dma"; 155837f25828STinghan Shen #address-cells = <1>; 155937f25828STinghan Shen #size-cells = <0>; 156037f25828STinghan Shen status = "disabled"; 156137f25828STinghan Shen }; 156237f25828STinghan Shen 156337f25828STinghan Shen i2c2: i2c@11e02000 { 156437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 156537f25828STinghan Shen "mediatek,mt8192-i2c"; 156637f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 156737f25828STinghan Shen <0 0x10220380 0 0x80>; 156837f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 156937f25828STinghan Shen clock-div = <1>; 157037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 157137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 157237f25828STinghan Shen clock-names = "main", "dma"; 157337f25828STinghan Shen #address-cells = <1>; 157437f25828STinghan Shen #size-cells = <0>; 157537f25828STinghan Shen status = "disabled"; 157637f25828STinghan Shen }; 157737f25828STinghan Shen 157837f25828STinghan Shen i2c3: i2c@11e03000 { 157937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 158037f25828STinghan Shen "mediatek,mt8192-i2c"; 158137f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 158237f25828STinghan Shen <0 0x10220480 0 0x80>; 158337f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 158437f25828STinghan Shen clock-div = <1>; 158537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 158637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 158737f25828STinghan Shen clock-names = "main", "dma"; 158837f25828STinghan Shen #address-cells = <1>; 158937f25828STinghan Shen #size-cells = <0>; 159037f25828STinghan Shen status = "disabled"; 159137f25828STinghan Shen }; 159237f25828STinghan Shen 159337f25828STinghan Shen i2c4: i2c@11e04000 { 159437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 159537f25828STinghan Shen "mediatek,mt8192-i2c"; 159637f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 159737f25828STinghan Shen <0 0x10220500 0 0x80>; 159837f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 159937f25828STinghan Shen clock-div = <1>; 160037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 160137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 160237f25828STinghan Shen clock-names = "main", "dma"; 160337f25828STinghan Shen #address-cells = <1>; 160437f25828STinghan Shen #size-cells = <0>; 160537f25828STinghan Shen status = "disabled"; 160637f25828STinghan Shen }; 160737f25828STinghan Shen 160837f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 160937f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 161037f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 161137f25828STinghan Shen #clock-cells = <1>; 161237f25828STinghan Shen }; 161337f25828STinghan Shen 161437f25828STinghan Shen u3phy1: t-phy@11e30000 { 161537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 161637f25828STinghan Shen #address-cells = <1>; 161737f25828STinghan Shen #size-cells = <1>; 161837f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1619a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 162037f25828STinghan Shen status = "disabled"; 162137f25828STinghan Shen 162237f25828STinghan Shen u2port1: usb-phy@0 { 162337f25828STinghan Shen reg = <0x0 0x700>; 162437f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 162537f25828STinghan Shen <&clk26m>; 162637f25828STinghan Shen clock-names = "ref", "da_ref"; 162737f25828STinghan Shen #phy-cells = <1>; 162837f25828STinghan Shen }; 162937f25828STinghan Shen 163037f25828STinghan Shen u3port1: usb-phy@700 { 163137f25828STinghan Shen reg = <0x700 0x700>; 163237f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 163337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 163437f25828STinghan Shen clock-names = "ref", "da_ref"; 1635ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1636ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1637ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1638ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 163937f25828STinghan Shen #phy-cells = <1>; 164037f25828STinghan Shen }; 164137f25828STinghan Shen }; 164237f25828STinghan Shen 164337f25828STinghan Shen u3phy0: t-phy@11e40000 { 164437f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 164537f25828STinghan Shen #address-cells = <1>; 164637f25828STinghan Shen #size-cells = <1>; 164737f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 164837f25828STinghan Shen status = "disabled"; 164937f25828STinghan Shen 165037f25828STinghan Shen u2port0: usb-phy@0 { 165137f25828STinghan Shen reg = <0x0 0x700>; 165237f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 165337f25828STinghan Shen <&clk26m>; 165437f25828STinghan Shen clock-names = "ref", "da_ref"; 165537f25828STinghan Shen #phy-cells = <1>; 165637f25828STinghan Shen }; 165737f25828STinghan Shen 165837f25828STinghan Shen u3port0: usb-phy@700 { 165937f25828STinghan Shen reg = <0x700 0x700>; 166037f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 166137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 166237f25828STinghan Shen clock-names = "ref", "da_ref"; 1663ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1664ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1665ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1666ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 166737f25828STinghan Shen #phy-cells = <1>; 166837f25828STinghan Shen }; 166937f25828STinghan Shen }; 167037f25828STinghan Shen 1671ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1672ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1673ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1674ecc0af6aSTinghan Shen reg-names = "sif"; 1675ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1676ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1677ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1678ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1679ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1680ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1681ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1682ecc0af6aSTinghan Shen "rx_ln1"; 1683ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1684ecc0af6aSTinghan Shen #phy-cells = <0>; 1685ecc0af6aSTinghan Shen status = "disabled"; 1686ecc0af6aSTinghan Shen }; 1687ecc0af6aSTinghan Shen 168837f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 168937f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 169037f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 169137f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 169237f25828STinghan Shen clock-names = "unipro", "mp"; 169337f25828STinghan Shen #phy-cells = <0>; 169437f25828STinghan Shen status = "disabled"; 169537f25828STinghan Shen }; 169637f25828STinghan Shen 169737f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 169837f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 169937f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 170037f25828STinghan Shen #clock-cells = <1>; 170137f25828STinghan Shen }; 170237f25828STinghan Shen 17036aa5b46dSTinghan Shen vppsys0: clock-controller@14000000 { 17046aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys0"; 17056aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 17066aa5b46dSTinghan Shen #clock-cells = <1>; 17076aa5b46dSTinghan Shen }; 17086aa5b46dSTinghan Shen 17093b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 17103b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 17113b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 17123b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 17133b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 17143b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 17153b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 17163b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 17173b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 17183b5838d1STinghan Shen }; 17193b5838d1STinghan Shen 17203b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 17213b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 17223b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 17233b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 17243b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 17253b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 17263b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 17273b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 17283b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 17293b5838d1STinghan Shen }; 17303b5838d1STinghan Shen 17313b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 17323b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 17333b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 17343b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 17353b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 17363b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 17373b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 17383b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 17393b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 17403b5838d1STinghan Shen }; 17413b5838d1STinghan Shen 17423b5838d1STinghan Shen larb4: larb@14013000 { 17433b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 17443b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 17453b5838d1STinghan Shen mediatek,larb-id = <4>; 17463b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 17473b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 17483b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 17493b5838d1STinghan Shen clock-names = "apb", "smi"; 17503b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 17513b5838d1STinghan Shen }; 17523b5838d1STinghan Shen 17533b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 17543b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 17553b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 17563b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 17573b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 17583b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 17593b5838d1STinghan Shen &larb27>; 17603b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 17613b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 17623b5838d1STinghan Shen clock-names = "bclk"; 17633b5838d1STinghan Shen #iommu-cells = <1>; 17643b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 17653b5838d1STinghan Shen }; 17663b5838d1STinghan Shen 176737f25828STinghan Shen wpesys: clock-controller@14e00000 { 176837f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 176937f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 177037f25828STinghan Shen #clock-cells = <1>; 177137f25828STinghan Shen }; 177237f25828STinghan Shen 177337f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 177437f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 177537f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 177637f25828STinghan Shen #clock-cells = <1>; 177737f25828STinghan Shen }; 177837f25828STinghan Shen 177937f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 178037f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 178137f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 178237f25828STinghan Shen #clock-cells = <1>; 178337f25828STinghan Shen }; 178437f25828STinghan Shen 17853b5838d1STinghan Shen larb7: larb@14e04000 { 17863b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 17873b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 17883b5838d1STinghan Shen mediatek,larb-id = <7>; 17893b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 17903b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 17913b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 17923b5838d1STinghan Shen clock-names = "apb", "smi"; 17933b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 17943b5838d1STinghan Shen }; 17953b5838d1STinghan Shen 17963b5838d1STinghan Shen larb8: larb@14e05000 { 17973b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 17983b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 17993b5838d1STinghan Shen mediatek,larb-id = <8>; 18003b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 18013b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 18023b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 18033b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 18043b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 18053b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 18063b5838d1STinghan Shen }; 18073b5838d1STinghan Shen 18086aa5b46dSTinghan Shen vppsys1: clock-controller@14f00000 { 18096aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys1"; 18106aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 18116aa5b46dSTinghan Shen #clock-cells = <1>; 18126aa5b46dSTinghan Shen }; 18136aa5b46dSTinghan Shen 18143b5838d1STinghan Shen larb5: larb@14f02000 { 18153b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 18163b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 18173b5838d1STinghan Shen mediatek,larb-id = <5>; 18183b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 18193b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 18203b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 18213b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 18223b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 18233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 18243b5838d1STinghan Shen }; 18253b5838d1STinghan Shen 18263b5838d1STinghan Shen larb6: larb@14f03000 { 18273b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 18283b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 18293b5838d1STinghan Shen mediatek,larb-id = <6>; 18303b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 18313b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 18323b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 18333b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 18343b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 18353b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 18363b5838d1STinghan Shen }; 18373b5838d1STinghan Shen 183837f25828STinghan Shen imgsys: clock-controller@15000000 { 183937f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 184037f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 184137f25828STinghan Shen #clock-cells = <1>; 184237f25828STinghan Shen }; 184337f25828STinghan Shen 18443b5838d1STinghan Shen larb9: larb@15001000 { 18453b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 18463b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 18473b5838d1STinghan Shen mediatek,larb-id = <9>; 18483b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 18493b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 18503b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 18513b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 18523b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 18533b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 18543b5838d1STinghan Shen }; 18553b5838d1STinghan Shen 18563b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 18573b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 18583b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 18593b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 18603b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 18613b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 18623b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 18633b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 18643b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 18653b5838d1STinghan Shen }; 18663b5838d1STinghan Shen 18673b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 18683b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 18693b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 18703b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 18713b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 18723b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 18733b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 18743b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 18753b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 18763b5838d1STinghan Shen }; 18773b5838d1STinghan Shen 187837f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 187937f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 188037f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 188137f25828STinghan Shen #clock-cells = <1>; 188237f25828STinghan Shen }; 188337f25828STinghan Shen 18843b5838d1STinghan Shen larb10: larb@15120000 { 18853b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 18863b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 18873b5838d1STinghan Shen mediatek,larb-id = <10>; 18883b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 18893b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 18903b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 18913b5838d1STinghan Shen clock-names = "apb", "smi"; 18923b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 18933b5838d1STinghan Shen }; 18943b5838d1STinghan Shen 189537f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 189637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 189737f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 189837f25828STinghan Shen #clock-cells = <1>; 189937f25828STinghan Shen }; 190037f25828STinghan Shen 190137f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 190237f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 190337f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 190437f25828STinghan Shen #clock-cells = <1>; 190537f25828STinghan Shen }; 190637f25828STinghan Shen 19073b5838d1STinghan Shen larb11: larb@15230000 { 19083b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19093b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 19103b5838d1STinghan Shen mediatek,larb-id = <11>; 19113b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 19123b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 19133b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 19143b5838d1STinghan Shen clock-names = "apb", "smi"; 19153b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 19163b5838d1STinghan Shen }; 19173b5838d1STinghan Shen 191837f25828STinghan Shen ipesys: clock-controller@15330000 { 191937f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 192037f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 192137f25828STinghan Shen #clock-cells = <1>; 192237f25828STinghan Shen }; 192337f25828STinghan Shen 19243b5838d1STinghan Shen larb12: larb@15340000 { 19253b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19263b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 19273b5838d1STinghan Shen mediatek,larb-id = <12>; 19283b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 19293b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 19303b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 19313b5838d1STinghan Shen clock-names = "apb", "smi"; 19323b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 19333b5838d1STinghan Shen }; 19343b5838d1STinghan Shen 193537f25828STinghan Shen camsys: clock-controller@16000000 { 193637f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 193737f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 193837f25828STinghan Shen #clock-cells = <1>; 193937f25828STinghan Shen }; 194037f25828STinghan Shen 19413b5838d1STinghan Shen larb13: larb@16001000 { 19423b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19433b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 19443b5838d1STinghan Shen mediatek,larb-id = <13>; 19453b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 19463b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 19473b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 19483b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 19493b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 19503b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 19513b5838d1STinghan Shen }; 19523b5838d1STinghan Shen 19533b5838d1STinghan Shen larb14: larb@16002000 { 19543b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19553b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 19563b5838d1STinghan Shen mediatek,larb-id = <14>; 19573b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 19583b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 19593b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 19603b5838d1STinghan Shen clock-names = "apb", "smi"; 19613b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 19623b5838d1STinghan Shen }; 19633b5838d1STinghan Shen 19643b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 19653b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19663b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 19673b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 19683b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 19693b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 19703b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19713b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 19723b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 19733b5838d1STinghan Shen }; 19743b5838d1STinghan Shen 19753b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 19763b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19773b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 19783b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 19793b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 19803b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 19813b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19823b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19833b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 19843b5838d1STinghan Shen }; 19853b5838d1STinghan Shen 19863b5838d1STinghan Shen larb16: larb@16012000 { 19873b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19883b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 19893b5838d1STinghan Shen mediatek,larb-id = <16>; 19903b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 19913b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 19923b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 19933b5838d1STinghan Shen clock-names = "apb", "smi"; 19943b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 19953b5838d1STinghan Shen }; 19963b5838d1STinghan Shen 19973b5838d1STinghan Shen larb17: larb@16013000 { 19983b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19993b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 20003b5838d1STinghan Shen mediatek,larb-id = <17>; 20013b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 20023b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 20033b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 20043b5838d1STinghan Shen clock-names = "apb", "smi"; 20053b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 20063b5838d1STinghan Shen }; 20073b5838d1STinghan Shen 20083b5838d1STinghan Shen larb27: larb@16014000 { 20093b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20103b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 20113b5838d1STinghan Shen mediatek,larb-id = <27>; 20123b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 20133b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 20143b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 20153b5838d1STinghan Shen clock-names = "apb", "smi"; 20163b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 20173b5838d1STinghan Shen }; 20183b5838d1STinghan Shen 20193b5838d1STinghan Shen larb28: larb@16015000 { 20203b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20213b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 20223b5838d1STinghan Shen mediatek,larb-id = <28>; 20233b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 20243b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 20253b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 20263b5838d1STinghan Shen clock-names = "apb", "smi"; 20273b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 20283b5838d1STinghan Shen }; 20293b5838d1STinghan Shen 203037f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 203137f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 203237f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 203337f25828STinghan Shen #clock-cells = <1>; 203437f25828STinghan Shen }; 203537f25828STinghan Shen 203637f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 203737f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 203837f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 203937f25828STinghan Shen #clock-cells = <1>; 204037f25828STinghan Shen }; 204137f25828STinghan Shen 204237f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 204337f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 204437f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 204537f25828STinghan Shen #clock-cells = <1>; 204637f25828STinghan Shen }; 204737f25828STinghan Shen 204837f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 204937f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 205037f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 205137f25828STinghan Shen #clock-cells = <1>; 205237f25828STinghan Shen }; 205337f25828STinghan Shen 205437f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 205537f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 205637f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 205737f25828STinghan Shen #clock-cells = <1>; 205837f25828STinghan Shen }; 205937f25828STinghan Shen 20603b5838d1STinghan Shen larb25: larb@16141000 { 20613b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20623b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 20633b5838d1STinghan Shen mediatek,larb-id = <25>; 20643b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 20653b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 20663b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 20673b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 20683b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20693b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 20703b5838d1STinghan Shen }; 20713b5838d1STinghan Shen 20723b5838d1STinghan Shen larb26: larb@16142000 { 20733b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20743b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 20753b5838d1STinghan Shen mediatek,larb-id = <26>; 20763b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 20773b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 20783b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 20793b5838d1STinghan Shen clock-names = "apb", "smi"; 20803b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 20813b5838d1STinghan Shen 20823b5838d1STinghan Shen }; 20833b5838d1STinghan Shen 208437f25828STinghan Shen ccusys: clock-controller@17200000 { 208537f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 208637f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 208737f25828STinghan Shen #clock-cells = <1>; 208837f25828STinghan Shen }; 208937f25828STinghan Shen 20903b5838d1STinghan Shen larb18: larb@17201000 { 20913b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20923b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 20933b5838d1STinghan Shen mediatek,larb-id = <18>; 20943b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 20953b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 20963b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 20973b5838d1STinghan Shen clock-names = "apb", "smi"; 20983b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 20993b5838d1STinghan Shen }; 21003b5838d1STinghan Shen 21013b5838d1STinghan Shen larb24: larb@1800d000 { 21023b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21033b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 21043b5838d1STinghan Shen mediatek,larb-id = <24>; 21053b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21063b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 21073b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 21083b5838d1STinghan Shen clock-names = "apb", "smi"; 21093b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 21103b5838d1STinghan Shen }; 21113b5838d1STinghan Shen 21123b5838d1STinghan Shen larb23: larb@1800e000 { 21133b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21143b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 21153b5838d1STinghan Shen mediatek,larb-id = <23>; 21163b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 21173b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 21183b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 21193b5838d1STinghan Shen clock-names = "apb", "smi"; 21203b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 21213b5838d1STinghan Shen }; 21223b5838d1STinghan Shen 212337f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 212437f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 212537f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 212637f25828STinghan Shen #clock-cells = <1>; 212737f25828STinghan Shen }; 212837f25828STinghan Shen 21293b5838d1STinghan Shen larb21: larb@1802e000 { 21303b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21313b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 21323b5838d1STinghan Shen mediatek,larb-id = <21>; 21333b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21343b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 21353b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 21363b5838d1STinghan Shen clock-names = "apb", "smi"; 21373b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 21383b5838d1STinghan Shen }; 21393b5838d1STinghan Shen 214037f25828STinghan Shen vdecsys: clock-controller@1802f000 { 214137f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 214237f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 214337f25828STinghan Shen #clock-cells = <1>; 214437f25828STinghan Shen }; 214537f25828STinghan Shen 21463b5838d1STinghan Shen larb22: larb@1803e000 { 21473b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21483b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 21493b5838d1STinghan Shen mediatek,larb-id = <22>; 21503b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 21513b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 21523b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 21533b5838d1STinghan Shen clock-names = "apb", "smi"; 21543b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 21553b5838d1STinghan Shen }; 21563b5838d1STinghan Shen 215737f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 215837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 215937f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 216037f25828STinghan Shen #clock-cells = <1>; 216137f25828STinghan Shen }; 216237f25828STinghan Shen 216337f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 216437f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 216537f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 216637f25828STinghan Shen #clock-cells = <1>; 216737f25828STinghan Shen }; 216837f25828STinghan Shen 216937f25828STinghan Shen vencsys: clock-controller@1a000000 { 217037f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 217137f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 217237f25828STinghan Shen #clock-cells = <1>; 217337f25828STinghan Shen }; 217437f25828STinghan Shen 21753b5838d1STinghan Shen larb19: larb@1a010000 { 21763b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21773b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 21783b5838d1STinghan Shen mediatek,larb-id = <19>; 21793b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21803b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 21813b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 21823b5838d1STinghan Shen clock-names = "apb", "smi"; 21833b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 21843b5838d1STinghan Shen }; 21853b5838d1STinghan Shen 2186ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2187ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2188ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2189ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2190ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2191ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2192ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2193ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2194ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2195ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2196ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2197ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2198ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2199ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2200ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2201ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2202ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2203ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2204ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2205ee3f54cfSTinghan Shen #address-cells = <2>; 2206ee3f54cfSTinghan Shen #size-cells = <2>; 2207ee3f54cfSTinghan Shen dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2208ee3f54cfSTinghan Shen }; 2209ee3f54cfSTinghan Shen 221037f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 221137f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 221237f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 221337f25828STinghan Shen #clock-cells = <1>; 221437f25828STinghan Shen }; 22156aa5b46dSTinghan Shen 22166aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 22176aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 22186aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 2219b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 22206aa5b46dSTinghan Shen #clock-cells = <1>; 22216aa5b46dSTinghan Shen }; 22226aa5b46dSTinghan Shen 22233b5838d1STinghan Shen larb20: larb@1b010000 { 22243b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22253b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 22263b5838d1STinghan Shen mediatek,larb-id = <20>; 22273b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 22283b5838d1STinghan Shen clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>, 22293b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 22303b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 22313b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22323b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 22333b5838d1STinghan Shen }; 22343b5838d1STinghan Shen 2235b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 2236b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 2237b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 2238b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 2239b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2240b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 2241b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 2242b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 2243b852ee68SJason-JH.Lin }; 2244b852ee68SJason-JH.Lin 2245b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 2246b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 2247b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 2248b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 2249b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2250b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 2251b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 2252b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 2253b852ee68SJason-JH.Lin }; 2254b852ee68SJason-JH.Lin 2255b852ee68SJason-JH.Lin color0: color@1c003000 { 2256b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 2257b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 2258b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 2259b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2260b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 2261b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 2262b852ee68SJason-JH.Lin }; 2263b852ee68SJason-JH.Lin 2264b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 2265b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 2266b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 2267b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 2268b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2269b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 2270b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 2271b852ee68SJason-JH.Lin }; 2272b852ee68SJason-JH.Lin 2273b852ee68SJason-JH.Lin aal0: aal@1c005000 { 2274b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 2275b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 2276b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 2277b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2278b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 2279b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 2280b852ee68SJason-JH.Lin }; 2281b852ee68SJason-JH.Lin 2282b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 2283b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 2284b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 2285b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 2286b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2287b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 2288b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 2289b852ee68SJason-JH.Lin }; 2290b852ee68SJason-JH.Lin 2291b852ee68SJason-JH.Lin dither0: dither@1c007000 { 2292b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 2293b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 2294b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 2295b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2296b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 2297b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 2298b852ee68SJason-JH.Lin }; 2299b852ee68SJason-JH.Lin 2300b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 2301b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 2302b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 2303b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 2304b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2305b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 2306b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 2307b852ee68SJason-JH.Lin }; 2308b852ee68SJason-JH.Lin 2309b852ee68SJason-JH.Lin merge0: merge@1c014000 { 2310b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 2311b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 2312b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 2313b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2314b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 2315b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 2316b852ee68SJason-JH.Lin }; 2317b852ee68SJason-JH.Lin 23186c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 23196c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 23206c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 23216c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 23226c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 23236c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 23246c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 23256c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 23266c2503b5SBo-Chen Chen status = "disabled"; 23276c2503b5SBo-Chen Chen }; 23286c2503b5SBo-Chen Chen 2329b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 2330b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 2331b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 2332b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 2333b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2334b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 2335b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 2336b852ee68SJason-JH.Lin }; 2337b852ee68SJason-JH.Lin 23383b5838d1STinghan Shen larb0: larb@1c018000 { 23393b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23403b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 23413b5838d1STinghan Shen mediatek,larb-id = <0>; 23423b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23433b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 23443b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 23453b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 23463b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 23473b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 23483b5838d1STinghan Shen }; 23493b5838d1STinghan Shen 23503b5838d1STinghan Shen larb1: larb@1c019000 { 23513b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23523b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 23533b5838d1STinghan Shen mediatek,larb-id = <1>; 23543b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 23553b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 23563b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 23573b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 23583b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 23593b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 23603b5838d1STinghan Shen }; 23613b5838d1STinghan Shen 23626aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 23636aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 23646aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 23656aa5b46dSTinghan Shen #clock-cells = <1>; 23666aa5b46dSTinghan Shen }; 23673b5838d1STinghan Shen 23683b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 23693b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 23703b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 23713b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 23723b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 23733b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 23743b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 23753b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 23763b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 23773b5838d1STinghan Shen 23783b5838d1STinghan Shen }; 23793b5838d1STinghan Shen 23803b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 23813b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 23823b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 23833b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 23843b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 23853b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 23863b5838d1STinghan Shen &larb28>; 23873b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 23883b5838d1STinghan Shen #iommu-cells = <1>; 23893b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 23903b5838d1STinghan Shen clock-names = "bclk"; 23913b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 23923b5838d1STinghan Shen }; 23933b5838d1STinghan Shen 23943b5838d1STinghan Shen larb2: larb@1c102000 { 23953b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23963b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 23973b5838d1STinghan Shen mediatek,larb-id = <2>; 23983b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23993b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 24003b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 24013b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 24023b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 24033b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 24043b5838d1STinghan Shen }; 24053b5838d1STinghan Shen 24063b5838d1STinghan Shen larb3: larb@1c103000 { 24073b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24083b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 24093b5838d1STinghan Shen mediatek,larb-id = <3>; 24103b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 24113b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 24123b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 24133b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 24143b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 24153b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 24163b5838d1STinghan Shen }; 24176c2503b5SBo-Chen Chen 24186c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 24196c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 24206c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 24216c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 24226c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 24236c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 24246c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 24256c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 24266c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 24276c2503b5SBo-Chen Chen status = "disabled"; 24286c2503b5SBo-Chen Chen }; 242964196979SBo-Chen Chen 243064196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 243164196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 243264196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 243364196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 243464196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 243564196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 243664196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 243764196979SBo-Chen Chen max-linkrate-mhz = <8100>; 243864196979SBo-Chen Chen status = "disabled"; 243964196979SBo-Chen Chen }; 244064196979SBo-Chen Chen 244164196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 244264196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 244364196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 244464196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 244564196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 244664196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 244764196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 244864196979SBo-Chen Chen max-linkrate-mhz = <8100>; 244964196979SBo-Chen Chen status = "disabled"; 245064196979SBo-Chen Chen }; 245137f25828STinghan Shen }; 245237f25828STinghan Shen}; 2453