137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 1737f25828STinghan Shen 1837f25828STinghan Shen/ { 1937f25828STinghan Shen compatible = "mediatek,mt8195"; 2037f25828STinghan Shen interrupt-parent = <&gic>; 2137f25828STinghan Shen #address-cells = <2>; 2237f25828STinghan Shen #size-cells = <2>; 2337f25828STinghan Shen 24329239a1SJason-JH.Lin aliases { 25329239a1SJason-JH.Lin gce0 = &gce0; 26329239a1SJason-JH.Lin gce1 = &gce1; 27329239a1SJason-JH.Lin }; 28329239a1SJason-JH.Lin 2937f25828STinghan Shen cpus { 3037f25828STinghan Shen #address-cells = <1>; 3137f25828STinghan Shen #size-cells = <0>; 3237f25828STinghan Shen 3337f25828STinghan Shen cpu0: cpu@0 { 3437f25828STinghan Shen device_type = "cpu"; 3537f25828STinghan Shen compatible = "arm,cortex-a55"; 3637f25828STinghan Shen reg = <0x000>; 3737f25828STinghan Shen enable-method = "psci"; 38e39e72cfSYT Lee performance-domains = <&performance 0>; 3937f25828STinghan Shen clock-frequency = <1701000000>; 40513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 4166fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 42b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 43b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 44b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 45b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 46b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 47b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 4837f25828STinghan Shen next-level-cache = <&l2_0>; 4937f25828STinghan Shen #cooling-cells = <2>; 5037f25828STinghan Shen }; 5137f25828STinghan Shen 5237f25828STinghan Shen cpu1: cpu@100 { 5337f25828STinghan Shen device_type = "cpu"; 5437f25828STinghan Shen compatible = "arm,cortex-a55"; 5537f25828STinghan Shen reg = <0x100>; 5637f25828STinghan Shen enable-method = "psci"; 57e39e72cfSYT Lee performance-domains = <&performance 0>; 5837f25828STinghan Shen clock-frequency = <1701000000>; 59513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 6066fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 61b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 62b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 63b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 64b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 65b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 66b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6737f25828STinghan Shen next-level-cache = <&l2_0>; 6837f25828STinghan Shen #cooling-cells = <2>; 6937f25828STinghan Shen }; 7037f25828STinghan Shen 7137f25828STinghan Shen cpu2: cpu@200 { 7237f25828STinghan Shen device_type = "cpu"; 7337f25828STinghan Shen compatible = "arm,cortex-a55"; 7437f25828STinghan Shen reg = <0x200>; 7537f25828STinghan Shen enable-method = "psci"; 76e39e72cfSYT Lee performance-domains = <&performance 0>; 7737f25828STinghan Shen clock-frequency = <1701000000>; 78513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 7966fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 80b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 81b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 82b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 83b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 84b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 85b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8637f25828STinghan Shen next-level-cache = <&l2_0>; 8737f25828STinghan Shen #cooling-cells = <2>; 8837f25828STinghan Shen }; 8937f25828STinghan Shen 9037f25828STinghan Shen cpu3: cpu@300 { 9137f25828STinghan Shen device_type = "cpu"; 9237f25828STinghan Shen compatible = "arm,cortex-a55"; 9337f25828STinghan Shen reg = <0x300>; 9437f25828STinghan Shen enable-method = "psci"; 95e39e72cfSYT Lee performance-domains = <&performance 0>; 9637f25828STinghan Shen clock-frequency = <1701000000>; 97513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9866fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 99b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 100b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 101b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 102b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 103b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 104b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10537f25828STinghan Shen next-level-cache = <&l2_0>; 10637f25828STinghan Shen #cooling-cells = <2>; 10737f25828STinghan Shen }; 10837f25828STinghan Shen 10937f25828STinghan Shen cpu4: cpu@400 { 11037f25828STinghan Shen device_type = "cpu"; 11137f25828STinghan Shen compatible = "arm,cortex-a78"; 11237f25828STinghan Shen reg = <0x400>; 11337f25828STinghan Shen enable-method = "psci"; 114e39e72cfSYT Lee performance-domains = <&performance 1>; 11537f25828STinghan Shen clock-frequency = <2171000000>; 11637f25828STinghan Shen capacity-dmips-mhz = <1024>; 11766fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 118b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 119b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 120b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 121b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 122b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 123b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 12437f25828STinghan Shen next-level-cache = <&l2_1>; 12537f25828STinghan Shen #cooling-cells = <2>; 12637f25828STinghan Shen }; 12737f25828STinghan Shen 12837f25828STinghan Shen cpu5: cpu@500 { 12937f25828STinghan Shen device_type = "cpu"; 13037f25828STinghan Shen compatible = "arm,cortex-a78"; 13137f25828STinghan Shen reg = <0x500>; 13237f25828STinghan Shen enable-method = "psci"; 133e39e72cfSYT Lee performance-domains = <&performance 1>; 13437f25828STinghan Shen clock-frequency = <2171000000>; 13537f25828STinghan Shen capacity-dmips-mhz = <1024>; 13666fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 137b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 138b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 139b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 140b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 141b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 142b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14337f25828STinghan Shen next-level-cache = <&l2_1>; 14437f25828STinghan Shen #cooling-cells = <2>; 14537f25828STinghan Shen }; 14637f25828STinghan Shen 14737f25828STinghan Shen cpu6: cpu@600 { 14837f25828STinghan Shen device_type = "cpu"; 14937f25828STinghan Shen compatible = "arm,cortex-a78"; 15037f25828STinghan Shen reg = <0x600>; 15137f25828STinghan Shen enable-method = "psci"; 152e39e72cfSYT Lee performance-domains = <&performance 1>; 15337f25828STinghan Shen clock-frequency = <2171000000>; 15437f25828STinghan Shen capacity-dmips-mhz = <1024>; 15566fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 156b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 157b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 158b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 159b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 160b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 161b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16237f25828STinghan Shen next-level-cache = <&l2_1>; 16337f25828STinghan Shen #cooling-cells = <2>; 16437f25828STinghan Shen }; 16537f25828STinghan Shen 16637f25828STinghan Shen cpu7: cpu@700 { 16737f25828STinghan Shen device_type = "cpu"; 16837f25828STinghan Shen compatible = "arm,cortex-a78"; 16937f25828STinghan Shen reg = <0x700>; 17037f25828STinghan Shen enable-method = "psci"; 171e39e72cfSYT Lee performance-domains = <&performance 1>; 17237f25828STinghan Shen clock-frequency = <2171000000>; 17337f25828STinghan Shen capacity-dmips-mhz = <1024>; 17466fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 175b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 176b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 177b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 178b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 179b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 180b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 18137f25828STinghan Shen next-level-cache = <&l2_1>; 18237f25828STinghan Shen #cooling-cells = <2>; 18337f25828STinghan Shen }; 18437f25828STinghan Shen 18537f25828STinghan Shen cpu-map { 18637f25828STinghan Shen cluster0 { 18737f25828STinghan Shen core0 { 18837f25828STinghan Shen cpu = <&cpu0>; 18937f25828STinghan Shen }; 19037f25828STinghan Shen 19137f25828STinghan Shen core1 { 19237f25828STinghan Shen cpu = <&cpu1>; 19337f25828STinghan Shen }; 19437f25828STinghan Shen 19537f25828STinghan Shen core2 { 19637f25828STinghan Shen cpu = <&cpu2>; 19737f25828STinghan Shen }; 19837f25828STinghan Shen 19937f25828STinghan Shen core3 { 20037f25828STinghan Shen cpu = <&cpu3>; 20137f25828STinghan Shen }; 20237f25828STinghan Shen 203cc4f0b13SAngeloGioacchino Del Regno core4 { 20437f25828STinghan Shen cpu = <&cpu4>; 20537f25828STinghan Shen }; 20637f25828STinghan Shen 207cc4f0b13SAngeloGioacchino Del Regno core5 { 20837f25828STinghan Shen cpu = <&cpu5>; 20937f25828STinghan Shen }; 21037f25828STinghan Shen 211cc4f0b13SAngeloGioacchino Del Regno core6 { 21237f25828STinghan Shen cpu = <&cpu6>; 21337f25828STinghan Shen }; 21437f25828STinghan Shen 215cc4f0b13SAngeloGioacchino Del Regno core7 { 21637f25828STinghan Shen cpu = <&cpu7>; 21737f25828STinghan Shen }; 21837f25828STinghan Shen }; 21937f25828STinghan Shen }; 22037f25828STinghan Shen 22137f25828STinghan Shen idle-states { 22237f25828STinghan Shen entry-method = "psci"; 22337f25828STinghan Shen 22466fe2431SAngeloGioacchino Del Regno cpu_ret_l: cpu-retention-l { 22537f25828STinghan Shen compatible = "arm,idle-state"; 22637f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 22737f25828STinghan Shen local-timer-stop; 22837f25828STinghan Shen entry-latency-us = <50>; 22937f25828STinghan Shen exit-latency-us = <95>; 23037f25828STinghan Shen min-residency-us = <580>; 23137f25828STinghan Shen }; 23237f25828STinghan Shen 23366fe2431SAngeloGioacchino Del Regno cpu_ret_b: cpu-retention-b { 23437f25828STinghan Shen compatible = "arm,idle-state"; 23537f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 23637f25828STinghan Shen local-timer-stop; 23737f25828STinghan Shen entry-latency-us = <45>; 23837f25828STinghan Shen exit-latency-us = <140>; 23937f25828STinghan Shen min-residency-us = <740>; 24037f25828STinghan Shen }; 24137f25828STinghan Shen 24266fe2431SAngeloGioacchino Del Regno cpu_off_l: cpu-off-l { 24337f25828STinghan Shen compatible = "arm,idle-state"; 24437f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 24537f25828STinghan Shen local-timer-stop; 24637f25828STinghan Shen entry-latency-us = <55>; 24737f25828STinghan Shen exit-latency-us = <155>; 24837f25828STinghan Shen min-residency-us = <840>; 24937f25828STinghan Shen }; 25037f25828STinghan Shen 25166fe2431SAngeloGioacchino Del Regno cpu_off_b: cpu-off-b { 25237f25828STinghan Shen compatible = "arm,idle-state"; 25337f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 25437f25828STinghan Shen local-timer-stop; 25537f25828STinghan Shen entry-latency-us = <50>; 25637f25828STinghan Shen exit-latency-us = <200>; 25737f25828STinghan Shen min-residency-us = <1000>; 25837f25828STinghan Shen }; 25937f25828STinghan Shen }; 26037f25828STinghan Shen 26137f25828STinghan Shen l2_0: l2-cache0 { 26237f25828STinghan Shen compatible = "cache"; 263ce459b1dSPierre Gondois cache-level = <2>; 264b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 265b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 266b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 26737f25828STinghan Shen next-level-cache = <&l3_0>; 26837f25828STinghan Shen }; 26937f25828STinghan Shen 27037f25828STinghan Shen l2_1: l2-cache1 { 27137f25828STinghan Shen compatible = "cache"; 272ce459b1dSPierre Gondois cache-level = <2>; 273b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 274b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 275b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 27637f25828STinghan Shen next-level-cache = <&l3_0>; 27737f25828STinghan Shen }; 27837f25828STinghan Shen 27937f25828STinghan Shen l3_0: l3-cache { 28037f25828STinghan Shen compatible = "cache"; 281ce459b1dSPierre Gondois cache-level = <3>; 282b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 283b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 284b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 285b68188a7SAngeloGioacchino Del Regno cache-unified; 28637f25828STinghan Shen }; 28737f25828STinghan Shen }; 28837f25828STinghan Shen 28937f25828STinghan Shen dsu-pmu { 29037f25828STinghan Shen compatible = "arm,dsu-pmu"; 29137f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 29237f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 29337f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 29437f25828STinghan Shen }; 29537f25828STinghan Shen 2968903821cSTinghan Shen dmic_codec: dmic-codec { 2978903821cSTinghan Shen compatible = "dmic-codec"; 2988903821cSTinghan Shen num-channels = <2>; 2998903821cSTinghan Shen wakeup-delay-ms = <50>; 3008903821cSTinghan Shen }; 3018903821cSTinghan Shen 3028903821cSTinghan Shen sound: mt8195-sound { 3038903821cSTinghan Shen mediatek,platform = <&afe>; 3048903821cSTinghan Shen status = "disabled"; 3058903821cSTinghan Shen }; 3068903821cSTinghan Shen 3070f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3080f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3090f1c806bSChen-Yu Tsai #clock-cells = <0>; 3100f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3110f1c806bSChen-Yu Tsai clock-div = <2>; 3120f1c806bSChen-Yu Tsai clock-mult = <1>; 3130f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3140f1c806bSChen-Yu Tsai }; 3150f1c806bSChen-Yu Tsai 31637f25828STinghan Shen clk26m: oscillator-26m { 31737f25828STinghan Shen compatible = "fixed-clock"; 31837f25828STinghan Shen #clock-cells = <0>; 31937f25828STinghan Shen clock-frequency = <26000000>; 32037f25828STinghan Shen clock-output-names = "clk26m"; 32137f25828STinghan Shen }; 32237f25828STinghan Shen 32337f25828STinghan Shen clk32k: oscillator-32k { 32437f25828STinghan Shen compatible = "fixed-clock"; 32537f25828STinghan Shen #clock-cells = <0>; 32637f25828STinghan Shen clock-frequency = <32768>; 32737f25828STinghan Shen clock-output-names = "clk32k"; 32837f25828STinghan Shen }; 32937f25828STinghan Shen 330e39e72cfSYT Lee performance: performance-controller@11bc10 { 331e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 332e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 333e39e72cfSYT Lee #performance-domain-cells = <1>; 334e39e72cfSYT Lee }; 335e39e72cfSYT Lee 336*9a512b4dSAngeloGioacchino Del Regno gpu_opp_table: opp-table-gpu { 337*9a512b4dSAngeloGioacchino Del Regno compatible = "operating-points-v2"; 338*9a512b4dSAngeloGioacchino Del Regno opp-shared; 339*9a512b4dSAngeloGioacchino Del Regno 340*9a512b4dSAngeloGioacchino Del Regno opp-390000000 { 341*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <390000000>; 342*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <625000>; 343*9a512b4dSAngeloGioacchino Del Regno }; 344*9a512b4dSAngeloGioacchino Del Regno opp-410000000 { 345*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <410000000>; 346*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 347*9a512b4dSAngeloGioacchino Del Regno }; 348*9a512b4dSAngeloGioacchino Del Regno opp-431000000 { 349*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <431000000>; 350*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 351*9a512b4dSAngeloGioacchino Del Regno }; 352*9a512b4dSAngeloGioacchino Del Regno opp-473000000 { 353*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <473000000>; 354*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 355*9a512b4dSAngeloGioacchino Del Regno }; 356*9a512b4dSAngeloGioacchino Del Regno opp-515000000 { 357*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <515000000>; 358*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 359*9a512b4dSAngeloGioacchino Del Regno }; 360*9a512b4dSAngeloGioacchino Del Regno opp-556000000 { 361*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <556000000>; 362*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <643750>; 363*9a512b4dSAngeloGioacchino Del Regno }; 364*9a512b4dSAngeloGioacchino Del Regno opp-598000000 { 365*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <598000000>; 366*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 367*9a512b4dSAngeloGioacchino Del Regno }; 368*9a512b4dSAngeloGioacchino Del Regno opp-640000000 { 369*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <640000000>; 370*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 371*9a512b4dSAngeloGioacchino Del Regno }; 372*9a512b4dSAngeloGioacchino Del Regno opp-670000000 { 373*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <670000000>; 374*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <662500>; 375*9a512b4dSAngeloGioacchino Del Regno }; 376*9a512b4dSAngeloGioacchino Del Regno opp-700000000 { 377*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <700000000>; 378*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <675000>; 379*9a512b4dSAngeloGioacchino Del Regno }; 380*9a512b4dSAngeloGioacchino Del Regno opp-730000000 { 381*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <730000000>; 382*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <687500>; 383*9a512b4dSAngeloGioacchino Del Regno }; 384*9a512b4dSAngeloGioacchino Del Regno opp-760000000 { 385*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <760000000>; 386*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <700000>; 387*9a512b4dSAngeloGioacchino Del Regno }; 388*9a512b4dSAngeloGioacchino Del Regno opp-790000000 { 389*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <790000000>; 390*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <712500>; 391*9a512b4dSAngeloGioacchino Del Regno }; 392*9a512b4dSAngeloGioacchino Del Regno opp-820000000 { 393*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <820000000>; 394*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <725000>; 395*9a512b4dSAngeloGioacchino Del Regno }; 396*9a512b4dSAngeloGioacchino Del Regno opp-850000000 { 397*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <850000000>; 398*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <737500>; 399*9a512b4dSAngeloGioacchino Del Regno }; 400*9a512b4dSAngeloGioacchino Del Regno opp-880000000 { 401*9a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <880000000>; 402*9a512b4dSAngeloGioacchino Del Regno opp-microvolt = <750000>; 403*9a512b4dSAngeloGioacchino Del Regno }; 404*9a512b4dSAngeloGioacchino Del Regno }; 405*9a512b4dSAngeloGioacchino Del Regno 40637f25828STinghan Shen pmu-a55 { 40737f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 40837f25828STinghan Shen interrupt-parent = <&gic>; 40937f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 41037f25828STinghan Shen }; 41137f25828STinghan Shen 41237f25828STinghan Shen pmu-a78 { 41337f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 41437f25828STinghan Shen interrupt-parent = <&gic>; 41537f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 41637f25828STinghan Shen }; 41737f25828STinghan Shen 41837f25828STinghan Shen psci { 41937f25828STinghan Shen compatible = "arm,psci-1.0"; 42037f25828STinghan Shen method = "smc"; 42137f25828STinghan Shen }; 42237f25828STinghan Shen 42337f25828STinghan Shen timer: timer { 42437f25828STinghan Shen compatible = "arm,armv8-timer"; 42537f25828STinghan Shen interrupt-parent = <&gic>; 42637f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 42737f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 42837f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 42937f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 43037f25828STinghan Shen }; 43137f25828STinghan Shen 43237f25828STinghan Shen soc { 43337f25828STinghan Shen #address-cells = <2>; 43437f25828STinghan Shen #size-cells = <2>; 43537f25828STinghan Shen compatible = "simple-bus"; 43637f25828STinghan Shen ranges; 43737f25828STinghan Shen 43837f25828STinghan Shen gic: interrupt-controller@c000000 { 43937f25828STinghan Shen compatible = "arm,gic-v3"; 44037f25828STinghan Shen #interrupt-cells = <4>; 44137f25828STinghan Shen #redistributor-regions = <1>; 44237f25828STinghan Shen interrupt-parent = <&gic>; 44337f25828STinghan Shen interrupt-controller; 44437f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 44537f25828STinghan Shen <0 0x0c040000 0 0x200000>; 44637f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 44737f25828STinghan Shen 44837f25828STinghan Shen ppi-partitions { 44937f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 45037f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 45137f25828STinghan Shen }; 45237f25828STinghan Shen 45337f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 45437f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 45537f25828STinghan Shen }; 45637f25828STinghan Shen }; 45737f25828STinghan Shen }; 45837f25828STinghan Shen 45937f25828STinghan Shen topckgen: syscon@10000000 { 46037f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 46137f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 46237f25828STinghan Shen #clock-cells = <1>; 46337f25828STinghan Shen }; 46437f25828STinghan Shen 46537f25828STinghan Shen infracfg_ao: syscon@10001000 { 46637f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 46737f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 46837f25828STinghan Shen #clock-cells = <1>; 46937f25828STinghan Shen #reset-cells = <1>; 47037f25828STinghan Shen }; 47137f25828STinghan Shen 47237f25828STinghan Shen pericfg: syscon@10003000 { 47337f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 47437f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 47537f25828STinghan Shen #clock-cells = <1>; 47637f25828STinghan Shen }; 47737f25828STinghan Shen 47837f25828STinghan Shen pio: pinctrl@10005000 { 47937f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 48037f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 48137f25828STinghan Shen <0 0x11d10000 0 0x1000>, 48237f25828STinghan Shen <0 0x11d30000 0 0x1000>, 48337f25828STinghan Shen <0 0x11d40000 0 0x1000>, 48437f25828STinghan Shen <0 0x11e20000 0 0x1000>, 48537f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 48637f25828STinghan Shen <0 0x11f40000 0 0x1000>, 48737f25828STinghan Shen <0 0x1000b000 0 0x1000>; 48837f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 48937f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 49037f25828STinghan Shen "iocfg_tl", "eint"; 49137f25828STinghan Shen gpio-controller; 49237f25828STinghan Shen #gpio-cells = <2>; 49337f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 49437f25828STinghan Shen interrupt-controller; 49537f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 49637f25828STinghan Shen #interrupt-cells = <2>; 49737f25828STinghan Shen }; 49837f25828STinghan Shen 4992b515194STinghan Shen scpsys: syscon@10006000 { 5002b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 5012b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 5022b515194STinghan Shen 5032b515194STinghan Shen /* System Power Manager */ 5042b515194STinghan Shen spm: power-controller { 5052b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 5062b515194STinghan Shen #address-cells = <1>; 5072b515194STinghan Shen #size-cells = <0>; 5082b515194STinghan Shen #power-domain-cells = <1>; 5092b515194STinghan Shen 5102b515194STinghan Shen /* power domain of the SoC */ 5112b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 5122b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 5132b515194STinghan Shen #address-cells = <1>; 5142b515194STinghan Shen #size-cells = <0>; 5152b515194STinghan Shen #power-domain-cells = <1>; 5162b515194STinghan Shen 5172b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 5182b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 519d434abbbSAngeloGioacchino Del Regno clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, 520d434abbbSAngeloGioacchino Del Regno <&topckgen CLK_TOP_MFG_CORE_TMP>; 521d434abbbSAngeloGioacchino Del Regno clock-names = "mfg", "alt"; 5222b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5232b515194STinghan Shen #address-cells = <1>; 5242b515194STinghan Shen #size-cells = <0>; 5252b515194STinghan Shen #power-domain-cells = <1>; 5262b515194STinghan Shen 5272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 5282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 5292b515194STinghan Shen #power-domain-cells = <0>; 5302b515194STinghan Shen }; 5312b515194STinghan Shen 5322b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 5332b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 5342b515194STinghan Shen #power-domain-cells = <0>; 5352b515194STinghan Shen }; 5362b515194STinghan Shen 5372b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 5382b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 5392b515194STinghan Shen #power-domain-cells = <0>; 5402b515194STinghan Shen }; 5412b515194STinghan Shen 5422b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 5432b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 5442b515194STinghan Shen #power-domain-cells = <0>; 5452b515194STinghan Shen }; 5462b515194STinghan Shen 5472b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 5482b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 5492b515194STinghan Shen #power-domain-cells = <0>; 5502b515194STinghan Shen }; 5512b515194STinghan Shen }; 5522b515194STinghan Shen }; 5532b515194STinghan Shen 5542b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 5552b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 5562b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 5572b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 5582b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 5592b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 5602b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 5612b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 5622b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 5632b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 5642b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 5652b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 5662b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 5672b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 5682b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5692b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5702b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5712b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5722b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5732b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5742b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5752b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 5762b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 5772b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 5782b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 5792b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 5802b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 5812b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 5822b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 5832b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 5842b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 5852b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 5862b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 5872b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 5882b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 5892b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 5902b515194STinghan Shen "vppsys0-18"; 5912b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5922b515194STinghan Shen #address-cells = <1>; 5932b515194STinghan Shen #size-cells = <0>; 5942b515194STinghan Shen #power-domain-cells = <1>; 5952b515194STinghan Shen 5962b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 5972b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 5982b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 5992b515194STinghan Shen clock-names = "vdec1-0"; 6002b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6012b515194STinghan Shen #power-domain-cells = <0>; 6022b515194STinghan Shen }; 6032b515194STinghan Shen 6042b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 6052b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 6062b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6072b515194STinghan Shen #power-domain-cells = <0>; 6082b515194STinghan Shen }; 6092b515194STinghan Shen 6102b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 6112b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 6122b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 6132b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 6142b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 6152b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 6162b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 6172b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 6182b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 6192b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 6202b515194STinghan Shen "vdosys0-2", "vdosys0-3", 6212b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 6222b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6232b515194STinghan Shen #address-cells = <1>; 6242b515194STinghan Shen #size-cells = <0>; 6252b515194STinghan Shen #power-domain-cells = <1>; 6262b515194STinghan Shen 6272b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 6282b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 6292b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 6302b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 6312b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 6322b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 6332b515194STinghan Shen "vppsys1-1"; 6342b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6352b515194STinghan Shen #power-domain-cells = <0>; 6362b515194STinghan Shen }; 6372b515194STinghan Shen 6382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 6392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 6402b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 6412b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 6422b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 6432b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 6442b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 6452b515194STinghan Shen "wepsys-3"; 6462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6472b515194STinghan Shen #power-domain-cells = <0>; 6482b515194STinghan Shen }; 6492b515194STinghan Shen 6502b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 6512b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 6522b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 6532b515194STinghan Shen clock-names = "vdec0-0"; 6542b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6552b515194STinghan Shen #power-domain-cells = <0>; 6562b515194STinghan Shen }; 6572b515194STinghan Shen 6582b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 6592b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 6602b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 6612b515194STinghan Shen clock-names = "vdec2-0"; 6622b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6632b515194STinghan Shen #power-domain-cells = <0>; 6642b515194STinghan Shen }; 6652b515194STinghan Shen 6662b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 6672b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 6682b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6692b515194STinghan Shen #power-domain-cells = <0>; 6702b515194STinghan Shen }; 6712b515194STinghan Shen 6722b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 6732b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 6742b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 6752b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 6762b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 6772b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 6782b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 6792b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 6802b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6812b515194STinghan Shen #address-cells = <1>; 6822b515194STinghan Shen #size-cells = <0>; 6832b515194STinghan Shen #power-domain-cells = <1>; 6842b515194STinghan Shen 6852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 6862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 6872b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6882b515194STinghan Shen #power-domain-cells = <0>; 6892b515194STinghan Shen }; 6902b515194STinghan Shen 6912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 6922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 6932b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6942b515194STinghan Shen #power-domain-cells = <0>; 6952b515194STinghan Shen }; 6962b515194STinghan Shen 6972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 6982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 6992b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 7002b515194STinghan Shen clock-names = "hdmi_tx"; 7012b515194STinghan Shen #power-domain-cells = <0>; 7022b515194STinghan Shen }; 7032b515194STinghan Shen }; 7042b515194STinghan Shen 7052b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 7062b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 7072b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 7082b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 7092b515194STinghan Shen clock-names = "img-0", "img-1"; 7102b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7112b515194STinghan Shen #address-cells = <1>; 7122b515194STinghan Shen #size-cells = <0>; 7132b515194STinghan Shen #power-domain-cells = <1>; 7142b515194STinghan Shen 7152b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 7162b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 7172b515194STinghan Shen #power-domain-cells = <0>; 7182b515194STinghan Shen }; 7192b515194STinghan Shen 7202b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 7212b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 7222b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 7232b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 7242b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 7252b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 7262b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7272b515194STinghan Shen #power-domain-cells = <0>; 7282b515194STinghan Shen }; 7292b515194STinghan Shen }; 7302b515194STinghan Shen 7312b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 7322b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 7332b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 7342b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 7352b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 7362b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 7372b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 7382b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 7392b515194STinghan Shen "cam-4"; 7402b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7412b515194STinghan Shen #address-cells = <1>; 7422b515194STinghan Shen #size-cells = <0>; 7432b515194STinghan Shen #power-domain-cells = <1>; 7442b515194STinghan Shen 7452b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 7462b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 7472b515194STinghan Shen #power-domain-cells = <0>; 7482b515194STinghan Shen }; 7492b515194STinghan Shen 7502b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 7512b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 7522b515194STinghan Shen #power-domain-cells = <0>; 7532b515194STinghan Shen }; 7542b515194STinghan Shen 7552b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 7562b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 7572b515194STinghan Shen #power-domain-cells = <0>; 7582b515194STinghan Shen }; 7592b515194STinghan Shen }; 7602b515194STinghan Shen }; 7612b515194STinghan Shen }; 7622b515194STinghan Shen 7632b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 7642b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 7652b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7662b515194STinghan Shen #power-domain-cells = <0>; 7672b515194STinghan Shen }; 7682b515194STinghan Shen 7692b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7702b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7712b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7722b515194STinghan Shen #power-domain-cells = <0>; 7732b515194STinghan Shen }; 7742b515194STinghan Shen 7752b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 7762b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 7772b515194STinghan Shen #power-domain-cells = <0>; 7782b515194STinghan Shen }; 7792b515194STinghan Shen 7802b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 7812b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 7822b515194STinghan Shen #power-domain-cells = <0>; 7832b515194STinghan Shen }; 7842b515194STinghan Shen 7852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 7862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 7872b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 7882b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 7892b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 7902b515194STinghan Shen #power-domain-cells = <0>; 7912b515194STinghan Shen }; 7922b515194STinghan Shen 7932b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 7942b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 7952b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 7962b515194STinghan Shen clock-names = "ether"; 7972b515194STinghan Shen #power-domain-cells = <0>; 7982b515194STinghan Shen }; 7992b515194STinghan Shen 8002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 8012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 8022b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 8032b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 8042b515194STinghan Shen clock-names = "adsp", "adsp1"; 8052b515194STinghan Shen #address-cells = <1>; 8062b515194STinghan Shen #size-cells = <0>; 8072b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8082b515194STinghan Shen #power-domain-cells = <1>; 8092b515194STinghan Shen 8102b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 8112b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 8122b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 8132b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8142b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8152b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 8162b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 8172b515194STinghan Shen "audio3"; 8182b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8192b515194STinghan Shen #power-domain-cells = <0>; 8202b515194STinghan Shen }; 8212b515194STinghan Shen }; 8222b515194STinghan Shen }; 8232b515194STinghan Shen }; 8242b515194STinghan Shen 82537f25828STinghan Shen watchdog: watchdog@10007000 { 82602938f46SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-wdt"; 827a376a9a6STinghan Shen mediatek,disable-extrst; 82837f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 82904cd9783STrevor Wu #reset-cells = <1>; 83037f25828STinghan Shen }; 83137f25828STinghan Shen 83237f25828STinghan Shen apmixedsys: syscon@1000c000 { 83337f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 83437f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 83537f25828STinghan Shen #clock-cells = <1>; 83637f25828STinghan Shen }; 83737f25828STinghan Shen 83837f25828STinghan Shen systimer: timer@10017000 { 83937f25828STinghan Shen compatible = "mediatek,mt8195-timer", 84037f25828STinghan Shen "mediatek,mt6765-timer"; 84137f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 84237f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 8430f1c806bSChen-Yu Tsai clocks = <&clk13m>; 84437f25828STinghan Shen }; 84537f25828STinghan Shen 84637f25828STinghan Shen pwrap: pwrap@10024000 { 84737f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 84837f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 84937f25828STinghan Shen reg-names = "pwrap"; 85037f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 85137f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 85237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 85337f25828STinghan Shen clock-names = "spi", "wrap"; 85437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 85537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 85637f25828STinghan Shen }; 85737f25828STinghan Shen 858385e0eedSTinghan Shen spmi: spmi@10027000 { 859385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 860385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 861385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 862385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 863385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 864385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 865385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 866385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 867385e0eedSTinghan Shen "pmif_tmr_ck", 868385e0eedSTinghan Shen "spmimst_clk_mux"; 869385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 870385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 871385e0eedSTinghan Shen }; 872385e0eedSTinghan Shen 8733b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 8743b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 8753b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 8763b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 8773b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 8783b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 8793b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 8803b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 8813b5838d1STinghan Shen #iommu-cells = <1>; 8823b5838d1STinghan Shen }; 8833b5838d1STinghan Shen 884329239a1SJason-JH.Lin gce0: mailbox@10320000 { 885329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 886329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 887329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 888329239a1SJason-JH.Lin #mbox-cells = <2>; 889329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 890329239a1SJason-JH.Lin }; 891329239a1SJason-JH.Lin 892329239a1SJason-JH.Lin gce1: mailbox@10330000 { 893329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 894329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 895329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 896329239a1SJason-JH.Lin #mbox-cells = <2>; 897329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 898329239a1SJason-JH.Lin }; 899329239a1SJason-JH.Lin 900867477a5STinghan Shen scp: scp@10500000 { 901867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 902867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 903867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 904867477a5STinghan Shen <0 0x10700000 0 0x8000>; 905867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 906867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 907867477a5STinghan Shen status = "disabled"; 908867477a5STinghan Shen }; 909867477a5STinghan Shen 91037f25828STinghan Shen scp_adsp: clock-controller@10720000 { 91137f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 91237f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 91337f25828STinghan Shen #clock-cells = <1>; 91437f25828STinghan Shen }; 91537f25828STinghan Shen 9167dd5bc57SYC Hung adsp: dsp@10803000 { 9177dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 9187dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 9197dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 9207dd5bc57SYC Hung reg-names = "cfg", "sram"; 9217dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 9227dd5bc57SYC Hung <&clk26m>, 9237dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9247dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 9257dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 9267dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 9277dd5bc57SYC Hung clock-names = "adsp_sel", 9287dd5bc57SYC Hung "clk26m_ck", 9297dd5bc57SYC Hung "audio_local_bus", 9307dd5bc57SYC Hung "mainpll_d7_d2", 9317dd5bc57SYC Hung "scp_adsp_audiodsp", 9327dd5bc57SYC Hung "audio_h"; 9337dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 9347dd5bc57SYC Hung mbox-names = "rx", "tx"; 9357dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 9367dd5bc57SYC Hung status = "disabled"; 9377dd5bc57SYC Hung }; 9387dd5bc57SYC Hung 9397dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 9407dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9417dd5bc57SYC Hung #mbox-cells = <0>; 9427dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 9437dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 9447dd5bc57SYC Hung }; 9457dd5bc57SYC Hung 9467dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 9477dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9487dd5bc57SYC Hung #mbox-cells = <0>; 9497dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 9507dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 9517dd5bc57SYC Hung }; 9527dd5bc57SYC Hung 9538903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 9548903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 9558903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 9568903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 9578903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 9588903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 95904cd9783STrevor Wu resets = <&watchdog 14>; 96004cd9783STrevor Wu reset-names = "audiosys"; 9618903821cSTinghan Shen clocks = <&clk26m>, 9628903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 9638903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 9648903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 9658903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 9668903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 9678903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9688903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9698903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9708903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9718903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 9728903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9738903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 9748903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 9758903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 9768903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 9778903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 9788903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 9798903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 9808903821cSTinghan Shen clock-names = "clk26m", 9818903821cSTinghan Shen "apll1_ck", 9828903821cSTinghan Shen "apll2_ck", 9838903821cSTinghan Shen "apll12_div0", 9848903821cSTinghan Shen "apll12_div1", 9858903821cSTinghan Shen "apll12_div2", 9868903821cSTinghan Shen "apll12_div3", 9878903821cSTinghan Shen "apll12_div9", 9888903821cSTinghan Shen "a1sys_hp_sel", 9898903821cSTinghan Shen "aud_intbus_sel", 9908903821cSTinghan Shen "audio_h_sel", 9918903821cSTinghan Shen "audio_local_bus_sel", 9928903821cSTinghan Shen "dptx_m_sel", 9938903821cSTinghan Shen "i2so1_m_sel", 9948903821cSTinghan Shen "i2so2_m_sel", 9958903821cSTinghan Shen "i2si1_m_sel", 9968903821cSTinghan Shen "i2si2_m_sel", 9978903821cSTinghan Shen "infra_ao_audio_26m_b", 9988903821cSTinghan Shen "scp_adsp_audiodsp"; 9998903821cSTinghan Shen status = "disabled"; 10008903821cSTinghan Shen }; 10018903821cSTinghan Shen 100237f25828STinghan Shen uart0: serial@11001100 { 100337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 100437f25828STinghan Shen "mediatek,mt6577-uart"; 100537f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 100637f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 100737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 100837f25828STinghan Shen clock-names = "baud", "bus"; 100937f25828STinghan Shen status = "disabled"; 101037f25828STinghan Shen }; 101137f25828STinghan Shen 101237f25828STinghan Shen uart1: serial@11001200 { 101337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 101437f25828STinghan Shen "mediatek,mt6577-uart"; 101537f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 101637f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 101737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 101837f25828STinghan Shen clock-names = "baud", "bus"; 101937f25828STinghan Shen status = "disabled"; 102037f25828STinghan Shen }; 102137f25828STinghan Shen 102237f25828STinghan Shen uart2: serial@11001300 { 102337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 102437f25828STinghan Shen "mediatek,mt6577-uart"; 102537f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 102637f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 102737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 102837f25828STinghan Shen clock-names = "baud", "bus"; 102937f25828STinghan Shen status = "disabled"; 103037f25828STinghan Shen }; 103137f25828STinghan Shen 103237f25828STinghan Shen uart3: serial@11001400 { 103337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 103437f25828STinghan Shen "mediatek,mt6577-uart"; 103537f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 103637f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 103737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 103837f25828STinghan Shen clock-names = "baud", "bus"; 103937f25828STinghan Shen status = "disabled"; 104037f25828STinghan Shen }; 104137f25828STinghan Shen 104237f25828STinghan Shen uart4: serial@11001500 { 104337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 104437f25828STinghan Shen "mediatek,mt6577-uart"; 104537f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 104637f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 104737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 104837f25828STinghan Shen clock-names = "baud", "bus"; 104937f25828STinghan Shen status = "disabled"; 105037f25828STinghan Shen }; 105137f25828STinghan Shen 105237f25828STinghan Shen uart5: serial@11001600 { 105337f25828STinghan Shen compatible = "mediatek,mt8195-uart", 105437f25828STinghan Shen "mediatek,mt6577-uart"; 105537f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 105637f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 105737f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 105837f25828STinghan Shen clock-names = "baud", "bus"; 105937f25828STinghan Shen status = "disabled"; 106037f25828STinghan Shen }; 106137f25828STinghan Shen 106237f25828STinghan Shen auxadc: auxadc@11002000 { 106337f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 106437f25828STinghan Shen "mediatek,mt8173-auxadc"; 106537f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 106637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 106737f25828STinghan Shen clock-names = "main"; 106837f25828STinghan Shen #io-channel-cells = <1>; 106937f25828STinghan Shen status = "disabled"; 107037f25828STinghan Shen }; 107137f25828STinghan Shen 107237f25828STinghan Shen pericfg_ao: syscon@11003000 { 107337f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 107437f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 107537f25828STinghan Shen #clock-cells = <1>; 107637f25828STinghan Shen }; 107737f25828STinghan Shen 107837f25828STinghan Shen spi0: spi@1100a000 { 107937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 108037f25828STinghan Shen "mediatek,mt6765-spi"; 108137f25828STinghan Shen #address-cells = <1>; 108237f25828STinghan Shen #size-cells = <0>; 108337f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 108437f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 108537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 108637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 108737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 108837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 108937f25828STinghan Shen status = "disabled"; 109037f25828STinghan Shen }; 109137f25828STinghan Shen 109237f25828STinghan Shen spi1: spi@11010000 { 109337f25828STinghan Shen compatible = "mediatek,mt8195-spi", 109437f25828STinghan Shen "mediatek,mt6765-spi"; 109537f25828STinghan Shen #address-cells = <1>; 109637f25828STinghan Shen #size-cells = <0>; 109737f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 109837f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 109937f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 110037f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 110137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 110237f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 110337f25828STinghan Shen status = "disabled"; 110437f25828STinghan Shen }; 110537f25828STinghan Shen 110637f25828STinghan Shen spi2: spi@11012000 { 110737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 110837f25828STinghan Shen "mediatek,mt6765-spi"; 110937f25828STinghan Shen #address-cells = <1>; 111037f25828STinghan Shen #size-cells = <0>; 111137f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 111237f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 111337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 111437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 111537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 111637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 111737f25828STinghan Shen status = "disabled"; 111837f25828STinghan Shen }; 111937f25828STinghan Shen 112037f25828STinghan Shen spi3: spi@11013000 { 112137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 112237f25828STinghan Shen "mediatek,mt6765-spi"; 112337f25828STinghan Shen #address-cells = <1>; 112437f25828STinghan Shen #size-cells = <0>; 112537f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 112637f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 112737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 112837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 112937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 113037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 113137f25828STinghan Shen status = "disabled"; 113237f25828STinghan Shen }; 113337f25828STinghan Shen 113437f25828STinghan Shen spi4: spi@11018000 { 113537f25828STinghan Shen compatible = "mediatek,mt8195-spi", 113637f25828STinghan Shen "mediatek,mt6765-spi"; 113737f25828STinghan Shen #address-cells = <1>; 113837f25828STinghan Shen #size-cells = <0>; 113937f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 114037f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 114137f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 114237f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 114337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 114437f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 114537f25828STinghan Shen status = "disabled"; 114637f25828STinghan Shen }; 114737f25828STinghan Shen 114837f25828STinghan Shen spi5: spi@11019000 { 114937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 115037f25828STinghan Shen "mediatek,mt6765-spi"; 115137f25828STinghan Shen #address-cells = <1>; 115237f25828STinghan Shen #size-cells = <0>; 115337f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 115437f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 115537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 115637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 115737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 115837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 115937f25828STinghan Shen status = "disabled"; 116037f25828STinghan Shen }; 116137f25828STinghan Shen 116237f25828STinghan Shen spis0: spi@1101d000 { 116337f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 116437f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 116537f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 116637f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 116737f25828STinghan Shen clock-names = "spi"; 116837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 116937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 117037f25828STinghan Shen status = "disabled"; 117137f25828STinghan Shen }; 117237f25828STinghan Shen 117337f25828STinghan Shen spis1: spi@1101e000 { 117437f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 117537f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 117637f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 117737f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 117837f25828STinghan Shen clock-names = "spi"; 117937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 118037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 118137f25828STinghan Shen status = "disabled"; 118237f25828STinghan Shen }; 118337f25828STinghan Shen 1184c5fe37e8SBiao Huang eth: ethernet@11021000 { 1185c5fe37e8SBiao Huang compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; 1186c5fe37e8SBiao Huang reg = <0 0x11021000 0 0x4000>; 1187c5fe37e8SBiao Huang interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>; 1188c5fe37e8SBiao Huang interrupt-names = "macirq"; 1189c5fe37e8SBiao Huang clock-names = "axi", 1190c5fe37e8SBiao Huang "apb", 1191c5fe37e8SBiao Huang "mac_main", 1192c5fe37e8SBiao Huang "ptp_ref", 1193c5fe37e8SBiao Huang "rmii_internal", 1194c5fe37e8SBiao Huang "mac_cg"; 1195c5fe37e8SBiao Huang clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, 1196c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, 1197c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_250M>, 1198c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1199c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, 1200c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 1201c5fe37e8SBiao Huang assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, 1202c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1203c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; 1204c5fe37e8SBiao Huang assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, 1205c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D8>, 1206c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D10>; 1207c5fe37e8SBiao Huang power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>; 1208c5fe37e8SBiao Huang mediatek,pericfg = <&infracfg_ao>; 1209c5fe37e8SBiao Huang snps,axi-config = <&stmmac_axi_setup>; 1210c5fe37e8SBiao Huang snps,mtl-rx-config = <&mtl_rx_setup>; 1211c5fe37e8SBiao Huang snps,mtl-tx-config = <&mtl_tx_setup>; 1212c5fe37e8SBiao Huang snps,txpbl = <16>; 1213c5fe37e8SBiao Huang snps,rxpbl = <16>; 1214c5fe37e8SBiao Huang snps,clk-csr = <0>; 1215c5fe37e8SBiao Huang status = "disabled"; 1216c5fe37e8SBiao Huang 1217c5fe37e8SBiao Huang mdio { 1218c5fe37e8SBiao Huang compatible = "snps,dwmac-mdio"; 1219c5fe37e8SBiao Huang #address-cells = <1>; 1220c5fe37e8SBiao Huang #size-cells = <0>; 1221c5fe37e8SBiao Huang }; 1222c5fe37e8SBiao Huang 1223c5fe37e8SBiao Huang stmmac_axi_setup: stmmac-axi-config { 1224c5fe37e8SBiao Huang snps,wr_osr_lmt = <0x7>; 1225c5fe37e8SBiao Huang snps,rd_osr_lmt = <0x7>; 1226c5fe37e8SBiao Huang snps,blen = <0 0 0 0 16 8 4>; 1227c5fe37e8SBiao Huang }; 1228c5fe37e8SBiao Huang 1229c5fe37e8SBiao Huang mtl_rx_setup: rx-queues-config { 1230c5fe37e8SBiao Huang snps,rx-queues-to-use = <4>; 1231c5fe37e8SBiao Huang snps,rx-sched-sp; 1232c5fe37e8SBiao Huang queue0 { 1233c5fe37e8SBiao Huang snps,dcb-algorithm; 1234c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1235c5fe37e8SBiao Huang }; 1236c5fe37e8SBiao Huang queue1 { 1237c5fe37e8SBiao Huang snps,dcb-algorithm; 1238c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1239c5fe37e8SBiao Huang }; 1240c5fe37e8SBiao Huang queue2 { 1241c5fe37e8SBiao Huang snps,dcb-algorithm; 1242c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1243c5fe37e8SBiao Huang }; 1244c5fe37e8SBiao Huang queue3 { 1245c5fe37e8SBiao Huang snps,dcb-algorithm; 1246c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1247c5fe37e8SBiao Huang }; 1248c5fe37e8SBiao Huang }; 1249c5fe37e8SBiao Huang 1250c5fe37e8SBiao Huang mtl_tx_setup: tx-queues-config { 1251c5fe37e8SBiao Huang snps,tx-queues-to-use = <4>; 1252c5fe37e8SBiao Huang snps,tx-sched-wrr; 1253c5fe37e8SBiao Huang queue0 { 1254c5fe37e8SBiao Huang snps,weight = <0x10>; 1255c5fe37e8SBiao Huang snps,dcb-algorithm; 1256c5fe37e8SBiao Huang snps,priority = <0x0>; 1257c5fe37e8SBiao Huang }; 1258c5fe37e8SBiao Huang queue1 { 1259c5fe37e8SBiao Huang snps,weight = <0x11>; 1260c5fe37e8SBiao Huang snps,dcb-algorithm; 1261c5fe37e8SBiao Huang snps,priority = <0x1>; 1262c5fe37e8SBiao Huang }; 1263c5fe37e8SBiao Huang queue2 { 1264c5fe37e8SBiao Huang snps,weight = <0x12>; 1265c5fe37e8SBiao Huang snps,dcb-algorithm; 1266c5fe37e8SBiao Huang snps,priority = <0x2>; 1267c5fe37e8SBiao Huang }; 1268c5fe37e8SBiao Huang queue3 { 1269c5fe37e8SBiao Huang snps,weight = <0x13>; 1270c5fe37e8SBiao Huang snps,dcb-algorithm; 1271c5fe37e8SBiao Huang snps,priority = <0x3>; 1272c5fe37e8SBiao Huang }; 1273c5fe37e8SBiao Huang }; 1274c5fe37e8SBiao Huang }; 1275c5fe37e8SBiao Huang 127637f25828STinghan Shen xhci0: usb@11200000 { 127737f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 127837f25828STinghan Shen "mediatek,mtk-xhci"; 127937f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 128037f25828STinghan Shen <0 0x11203e00 0 0x0100>; 128137f25828STinghan Shen reg-names = "mac", "ippc"; 128237f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 128337f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 128437f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 128537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 128637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 128737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 128837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 128937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 129037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 129137f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 12926210fc2eSNícolas F. R. A. Prado <&clk26m>, 129337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 12946210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 12956210fc2eSNícolas F. R. A. Prado "xhci_ck"; 129677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 129777d30613SChunfeng Yun wakeup-source; 129837f25828STinghan Shen status = "disabled"; 129937f25828STinghan Shen }; 130037f25828STinghan Shen 130137f25828STinghan Shen mmc0: mmc@11230000 { 130237f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 130337f25828STinghan Shen "mediatek,mt8183-mmc"; 130437f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 130537f25828STinghan Shen <0 0x11f50000 0 0x1000>; 130637f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 130737f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 130837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 130937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 131037f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 131137f25828STinghan Shen status = "disabled"; 131237f25828STinghan Shen }; 131337f25828STinghan Shen 131437f25828STinghan Shen mmc1: mmc@11240000 { 131537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 131637f25828STinghan Shen "mediatek,mt8183-mmc"; 131737f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 131837f25828STinghan Shen <0 0x11c70000 0 0x1000>; 131937f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 132037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 132137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 132237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 132337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 132437f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 132537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 132637f25828STinghan Shen status = "disabled"; 132737f25828STinghan Shen }; 132837f25828STinghan Shen 132937f25828STinghan Shen mmc2: mmc@11250000 { 133037f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 133137f25828STinghan Shen "mediatek,mt8183-mmc"; 133237f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 133337f25828STinghan Shen <0 0x11e60000 0 0x1000>; 133437f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 133537f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 133637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 133737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 133837f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 133937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 134037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 134137f25828STinghan Shen status = "disabled"; 134237f25828STinghan Shen }; 134337f25828STinghan Shen 134437f25828STinghan Shen xhci1: usb@11290000 { 134537f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 134637f25828STinghan Shen "mediatek,mtk-xhci"; 134737f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 134837f25828STinghan Shen <0 0x11293e00 0 0x0100>; 134937f25828STinghan Shen reg-names = "mac", "ippc"; 135037f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 135137f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 135237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 135337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 135437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 135537f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 135637f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 135737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 135837f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13596210fc2eSNícolas F. R. A. Prado <&clk26m>, 136037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 13616210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13626210fc2eSNícolas F. R. A. Prado "xhci_ck"; 136377d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 136477d30613SChunfeng Yun wakeup-source; 136537f25828STinghan Shen status = "disabled"; 136637f25828STinghan Shen }; 136737f25828STinghan Shen 136837f25828STinghan Shen xhci2: usb@112a0000 { 136937f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 137037f25828STinghan Shen "mediatek,mtk-xhci"; 137137f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 137237f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 137337f25828STinghan Shen reg-names = "mac", "ippc"; 137437f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 137537f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 137637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 137737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 137837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 137937f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 138037f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 138137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 13826210fc2eSNícolas F. R. A. Prado <&clk26m>, 13836210fc2eSNícolas F. R. A. Prado <&clk26m>, 138437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 13856210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13866210fc2eSNícolas F. R. A. Prado "xhci_ck"; 138777d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 138877d30613SChunfeng Yun wakeup-source; 138937f25828STinghan Shen status = "disabled"; 139037f25828STinghan Shen }; 139137f25828STinghan Shen 139237f25828STinghan Shen xhci3: usb@112b0000 { 139337f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 139437f25828STinghan Shen "mediatek,mtk-xhci"; 139537f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 139637f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 139737f25828STinghan Shen reg-names = "mac", "ippc"; 139837f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 139937f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 140037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 140137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 140237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 140337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 140437f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 140537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 14066210fc2eSNícolas F. R. A. Prado <&clk26m>, 14076210fc2eSNícolas F. R. A. Prado <&clk26m>, 140837f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 14096210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14106210fc2eSNícolas F. R. A. Prado "xhci_ck"; 141177d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 141277d30613SChunfeng Yun wakeup-source; 141337f25828STinghan Shen status = "disabled"; 141437f25828STinghan Shen }; 141537f25828STinghan Shen 1416ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1417ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1418ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1419ecc0af6aSTinghan Shen device_type = "pci"; 1420ecc0af6aSTinghan Shen #address-cells = <3>; 1421ecc0af6aSTinghan Shen #size-cells = <2>; 1422ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1423ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1424ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1425ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1426ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1427ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1428ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1429ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1430ecc0af6aSTinghan Shen 1431ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1432ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1433ecc0af6aSTinghan Shen 1434ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1435ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1436ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1437ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1438ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1439ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1440ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1441ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1442ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1443ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1444ecc0af6aSTinghan Shen 1445ecc0af6aSTinghan Shen phys = <&pciephy>; 1446ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1447ecc0af6aSTinghan Shen 1448ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1449ecc0af6aSTinghan Shen 1450ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1451ecc0af6aSTinghan Shen reset-names = "mac"; 1452ecc0af6aSTinghan Shen 1453ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1454ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1455ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1456ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1457ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1458ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1459ecc0af6aSTinghan Shen status = "disabled"; 1460ecc0af6aSTinghan Shen 1461ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1462ecc0af6aSTinghan Shen interrupt-controller; 1463ecc0af6aSTinghan Shen #address-cells = <0>; 1464ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1465ecc0af6aSTinghan Shen }; 1466ecc0af6aSTinghan Shen }; 1467ecc0af6aSTinghan Shen 1468ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1469ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1470ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1471ecc0af6aSTinghan Shen device_type = "pci"; 1472ecc0af6aSTinghan Shen #address-cells = <3>; 1473ecc0af6aSTinghan Shen #size-cells = <2>; 1474ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1475ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1476ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1477ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1478ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1479ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1480ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1481ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1482ecc0af6aSTinghan Shen 1483ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1484ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1485ecc0af6aSTinghan Shen 1486ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1487ecc0af6aSTinghan Shen <&clk26m>, 14881bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1489ecc0af6aSTinghan Shen <&clk26m>, 14901bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1491ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1492ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1493ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1494ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1495ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1496ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1497ecc0af6aSTinghan Shen 1498ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1499ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1500ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1501ecc0af6aSTinghan Shen 1502ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1503ecc0af6aSTinghan Shen reset-names = "mac"; 1504ecc0af6aSTinghan Shen 1505ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1506ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1507ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1508ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1509ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1510ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1511ecc0af6aSTinghan Shen status = "disabled"; 1512ecc0af6aSTinghan Shen 1513ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1514ecc0af6aSTinghan Shen interrupt-controller; 1515ecc0af6aSTinghan Shen #address-cells = <0>; 1516ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1517ecc0af6aSTinghan Shen }; 1518ecc0af6aSTinghan Shen }; 1519ecc0af6aSTinghan Shen 152037f25828STinghan Shen nor_flash: spi@1132c000 { 152137f25828STinghan Shen compatible = "mediatek,mt8195-nor", 152237f25828STinghan Shen "mediatek,mt8173-nor"; 152337f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 152437f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 152537f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 152637f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 152737f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 152837f25828STinghan Shen clock-names = "spi", "sf", "axi"; 152937f25828STinghan Shen #address-cells = <1>; 153037f25828STinghan Shen #size-cells = <0>; 153137f25828STinghan Shen status = "disabled"; 153237f25828STinghan Shen }; 153337f25828STinghan Shen 1534ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1535ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1536ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1537ab43a84cSChunfeng Yun #address-cells = <1>; 1538ab43a84cSChunfeng Yun #size-cells = <1>; 1539ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1540ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1541ab43a84cSChunfeng Yun bits = <0 5>; 1542ab43a84cSChunfeng Yun }; 1543ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1544ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1545ab43a84cSChunfeng Yun bits = <5 5>; 1546ab43a84cSChunfeng Yun }; 1547ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1548ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1549ab43a84cSChunfeng Yun bits = <2 6>; 1550ab43a84cSChunfeng Yun }; 1551ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1552ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1553ab43a84cSChunfeng Yun bits = <0 5>; 1554ab43a84cSChunfeng Yun }; 1555ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1556ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1557ab43a84cSChunfeng Yun bits = <5 5>; 1558ab43a84cSChunfeng Yun }; 1559ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1560ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1561ab43a84cSChunfeng Yun bits = <2 6>; 1562ab43a84cSChunfeng Yun }; 1563ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1564ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1565ab43a84cSChunfeng Yun bits = <0 5>; 1566ab43a84cSChunfeng Yun }; 1567ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1568ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1569ab43a84cSChunfeng Yun bits = <5 5>; 1570ab43a84cSChunfeng Yun }; 1571ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1572ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1573ab43a84cSChunfeng Yun bits = <2 5>; 1574ab43a84cSChunfeng Yun }; 1575ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1576ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1577ab43a84cSChunfeng Yun bits = <7 5>; 1578ab43a84cSChunfeng Yun }; 1579ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1580ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1581ecc0af6aSTinghan Shen bits = <0 4>; 1582ecc0af6aSTinghan Shen }; 1583ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1584ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1585ecc0af6aSTinghan Shen bits = <4 4>; 1586ecc0af6aSTinghan Shen }; 1587ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1588ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1589ecc0af6aSTinghan Shen bits = <0 4>; 1590ecc0af6aSTinghan Shen }; 1591ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1592ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1593ecc0af6aSTinghan Shen bits = <4 4>; 1594ecc0af6aSTinghan Shen }; 1595ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1596ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1597ecc0af6aSTinghan Shen bits = <0 4>; 1598ecc0af6aSTinghan Shen }; 1599ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1600ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1601ecc0af6aSTinghan Shen bits = <4 4>; 1602ecc0af6aSTinghan Shen }; 1603ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1604ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1605ecc0af6aSTinghan Shen bits = <0 4>; 1606ecc0af6aSTinghan Shen }; 160764196979SBo-Chen Chen dp_calibration: dp-data@1ac { 160864196979SBo-Chen Chen reg = <0x1ac 0x10>; 160964196979SBo-Chen Chen }; 161089b045d3SBalsam CHIHI lvts_efuse_data1: lvts1-calib@1bc { 161189b045d3SBalsam CHIHI reg = <0x1bc 0x14>; 161289b045d3SBalsam CHIHI }; 161389b045d3SBalsam CHIHI lvts_efuse_data2: lvts2-calib@1d0 { 161489b045d3SBalsam CHIHI reg = <0x1d0 0x38>; 161589b045d3SBalsam CHIHI }; 1616ab43a84cSChunfeng Yun }; 1617ab43a84cSChunfeng Yun 161837f25828STinghan Shen u3phy2: t-phy@11c40000 { 161937f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 162037f25828STinghan Shen #address-cells = <1>; 162137f25828STinghan Shen #size-cells = <1>; 162237f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 162337f25828STinghan Shen status = "disabled"; 162437f25828STinghan Shen 162537f25828STinghan Shen u2port2: usb-phy@0 { 162637f25828STinghan Shen reg = <0x0 0x700>; 162737f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 162837f25828STinghan Shen clock-names = "ref"; 162937f25828STinghan Shen #phy-cells = <1>; 163037f25828STinghan Shen }; 163137f25828STinghan Shen }; 163237f25828STinghan Shen 163337f25828STinghan Shen u3phy3: t-phy@11c50000 { 163437f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 163537f25828STinghan Shen #address-cells = <1>; 163637f25828STinghan Shen #size-cells = <1>; 163737f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 163837f25828STinghan Shen status = "disabled"; 163937f25828STinghan Shen 164037f25828STinghan Shen u2port3: usb-phy@0 { 164137f25828STinghan Shen reg = <0x0 0x700>; 164237f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 164337f25828STinghan Shen clock-names = "ref"; 164437f25828STinghan Shen #phy-cells = <1>; 164537f25828STinghan Shen }; 164637f25828STinghan Shen }; 164737f25828STinghan Shen 164837f25828STinghan Shen i2c5: i2c@11d00000 { 164937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 165037f25828STinghan Shen "mediatek,mt8192-i2c"; 165137f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 165237f25828STinghan Shen <0 0x10220580 0 0x80>; 165337f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 165437f25828STinghan Shen clock-div = <1>; 165537f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 165637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 165737f25828STinghan Shen clock-names = "main", "dma"; 165837f25828STinghan Shen #address-cells = <1>; 165937f25828STinghan Shen #size-cells = <0>; 166037f25828STinghan Shen status = "disabled"; 166137f25828STinghan Shen }; 166237f25828STinghan Shen 166337f25828STinghan Shen i2c6: i2c@11d01000 { 166437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 166537f25828STinghan Shen "mediatek,mt8192-i2c"; 166637f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 166737f25828STinghan Shen <0 0x10220600 0 0x80>; 166837f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 166937f25828STinghan Shen clock-div = <1>; 167037f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 167137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 167237f25828STinghan Shen clock-names = "main", "dma"; 167337f25828STinghan Shen #address-cells = <1>; 167437f25828STinghan Shen #size-cells = <0>; 167537f25828STinghan Shen status = "disabled"; 167637f25828STinghan Shen }; 167737f25828STinghan Shen 167837f25828STinghan Shen i2c7: i2c@11d02000 { 167937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 168037f25828STinghan Shen "mediatek,mt8192-i2c"; 168137f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 168237f25828STinghan Shen <0 0x10220680 0 0x80>; 168337f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 168437f25828STinghan Shen clock-div = <1>; 168537f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 168637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 168737f25828STinghan Shen clock-names = "main", "dma"; 168837f25828STinghan Shen #address-cells = <1>; 168937f25828STinghan Shen #size-cells = <0>; 169037f25828STinghan Shen status = "disabled"; 169137f25828STinghan Shen }; 169237f25828STinghan Shen 169337f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 169437f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 169537f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 169637f25828STinghan Shen #clock-cells = <1>; 169737f25828STinghan Shen }; 169837f25828STinghan Shen 169937f25828STinghan Shen i2c0: i2c@11e00000 { 170037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 170137f25828STinghan Shen "mediatek,mt8192-i2c"; 170237f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 170337f25828STinghan Shen <0 0x10220080 0 0x80>; 170437f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 170537f25828STinghan Shen clock-div = <1>; 170637f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 170737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 170837f25828STinghan Shen clock-names = "main", "dma"; 170937f25828STinghan Shen #address-cells = <1>; 171037f25828STinghan Shen #size-cells = <0>; 1711a93f071aSTzung-Bi Shih status = "disabled"; 171237f25828STinghan Shen }; 171337f25828STinghan Shen 171437f25828STinghan Shen i2c1: i2c@11e01000 { 171537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 171637f25828STinghan Shen "mediatek,mt8192-i2c"; 171737f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 171837f25828STinghan Shen <0 0x10220200 0 0x80>; 171937f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 172037f25828STinghan Shen clock-div = <1>; 172137f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 172237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 172337f25828STinghan Shen clock-names = "main", "dma"; 172437f25828STinghan Shen #address-cells = <1>; 172537f25828STinghan Shen #size-cells = <0>; 172637f25828STinghan Shen status = "disabled"; 172737f25828STinghan Shen }; 172837f25828STinghan Shen 172937f25828STinghan Shen i2c2: i2c@11e02000 { 173037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 173137f25828STinghan Shen "mediatek,mt8192-i2c"; 173237f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 173337f25828STinghan Shen <0 0x10220380 0 0x80>; 173437f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 173537f25828STinghan Shen clock-div = <1>; 173637f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 173737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 173837f25828STinghan Shen clock-names = "main", "dma"; 173937f25828STinghan Shen #address-cells = <1>; 174037f25828STinghan Shen #size-cells = <0>; 174137f25828STinghan Shen status = "disabled"; 174237f25828STinghan Shen }; 174337f25828STinghan Shen 174437f25828STinghan Shen i2c3: i2c@11e03000 { 174537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 174637f25828STinghan Shen "mediatek,mt8192-i2c"; 174737f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 174837f25828STinghan Shen <0 0x10220480 0 0x80>; 174937f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 175037f25828STinghan Shen clock-div = <1>; 175137f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 175237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 175337f25828STinghan Shen clock-names = "main", "dma"; 175437f25828STinghan Shen #address-cells = <1>; 175537f25828STinghan Shen #size-cells = <0>; 175637f25828STinghan Shen status = "disabled"; 175737f25828STinghan Shen }; 175837f25828STinghan Shen 175937f25828STinghan Shen i2c4: i2c@11e04000 { 176037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 176137f25828STinghan Shen "mediatek,mt8192-i2c"; 176237f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 176337f25828STinghan Shen <0 0x10220500 0 0x80>; 176437f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 176537f25828STinghan Shen clock-div = <1>; 176637f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 176737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 176837f25828STinghan Shen clock-names = "main", "dma"; 176937f25828STinghan Shen #address-cells = <1>; 177037f25828STinghan Shen #size-cells = <0>; 177137f25828STinghan Shen status = "disabled"; 177237f25828STinghan Shen }; 177337f25828STinghan Shen 177437f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 177537f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 177637f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 177737f25828STinghan Shen #clock-cells = <1>; 177837f25828STinghan Shen }; 177937f25828STinghan Shen 178037f25828STinghan Shen u3phy1: t-phy@11e30000 { 178137f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 178237f25828STinghan Shen #address-cells = <1>; 178337f25828STinghan Shen #size-cells = <1>; 178437f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1785a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 178637f25828STinghan Shen status = "disabled"; 178737f25828STinghan Shen 178837f25828STinghan Shen u2port1: usb-phy@0 { 178937f25828STinghan Shen reg = <0x0 0x700>; 179037f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 179137f25828STinghan Shen <&clk26m>; 179237f25828STinghan Shen clock-names = "ref", "da_ref"; 179337f25828STinghan Shen #phy-cells = <1>; 179437f25828STinghan Shen }; 179537f25828STinghan Shen 179637f25828STinghan Shen u3port1: usb-phy@700 { 179737f25828STinghan Shen reg = <0x700 0x700>; 179837f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 179937f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 180037f25828STinghan Shen clock-names = "ref", "da_ref"; 1801ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1802ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1803ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1804ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 180537f25828STinghan Shen #phy-cells = <1>; 180637f25828STinghan Shen }; 180737f25828STinghan Shen }; 180837f25828STinghan Shen 180937f25828STinghan Shen u3phy0: t-phy@11e40000 { 181037f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 181137f25828STinghan Shen #address-cells = <1>; 181237f25828STinghan Shen #size-cells = <1>; 181337f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 181437f25828STinghan Shen status = "disabled"; 181537f25828STinghan Shen 181637f25828STinghan Shen u2port0: usb-phy@0 { 181737f25828STinghan Shen reg = <0x0 0x700>; 181837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 181937f25828STinghan Shen <&clk26m>; 182037f25828STinghan Shen clock-names = "ref", "da_ref"; 182137f25828STinghan Shen #phy-cells = <1>; 182237f25828STinghan Shen }; 182337f25828STinghan Shen 182437f25828STinghan Shen u3port0: usb-phy@700 { 182537f25828STinghan Shen reg = <0x700 0x700>; 182637f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 182737f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 182837f25828STinghan Shen clock-names = "ref", "da_ref"; 1829ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1830ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1831ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1832ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 183337f25828STinghan Shen #phy-cells = <1>; 183437f25828STinghan Shen }; 183537f25828STinghan Shen }; 183637f25828STinghan Shen 1837ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1838ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1839ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1840ecc0af6aSTinghan Shen reg-names = "sif"; 1841ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1842ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1843ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1844ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1845ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1846ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1847ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1848ecc0af6aSTinghan Shen "rx_ln1"; 1849ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1850ecc0af6aSTinghan Shen #phy-cells = <0>; 1851ecc0af6aSTinghan Shen status = "disabled"; 1852ecc0af6aSTinghan Shen }; 1853ecc0af6aSTinghan Shen 185437f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 185537f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 185637f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 185737f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 185837f25828STinghan Shen clock-names = "unipro", "mp"; 185937f25828STinghan Shen #phy-cells = <0>; 186037f25828STinghan Shen status = "disabled"; 186137f25828STinghan Shen }; 186237f25828STinghan Shen 1863*9a512b4dSAngeloGioacchino Del Regno gpu: gpu@13000000 { 1864*9a512b4dSAngeloGioacchino Del Regno compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali", 1865*9a512b4dSAngeloGioacchino Del Regno "arm,mali-valhall-jm"; 1866*9a512b4dSAngeloGioacchino Del Regno reg = <0 0x13000000 0 0x4000>; 1867*9a512b4dSAngeloGioacchino Del Regno 1868*9a512b4dSAngeloGioacchino Del Regno clocks = <&mfgcfg CLK_MFG_BG3D>; 1869*9a512b4dSAngeloGioacchino Del Regno interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>, 1870*9a512b4dSAngeloGioacchino Del Regno <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>, 1871*9a512b4dSAngeloGioacchino Del Regno <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>; 1872*9a512b4dSAngeloGioacchino Del Regno interrupt-names = "job", "mmu", "gpu"; 1873*9a512b4dSAngeloGioacchino Del Regno operating-points-v2 = <&gpu_opp_table>; 1874*9a512b4dSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>, 1875*9a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG3>, 1876*9a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG4>, 1877*9a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG5>, 1878*9a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG6>; 1879*9a512b4dSAngeloGioacchino Del Regno power-domain-names = "core0", "core1", "core2", "core3", "core4"; 1880*9a512b4dSAngeloGioacchino Del Regno status = "disabled"; 1881*9a512b4dSAngeloGioacchino Del Regno }; 1882*9a512b4dSAngeloGioacchino Del Regno 188337f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 188437f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 188537f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 188637f25828STinghan Shen #clock-cells = <1>; 188737f25828STinghan Shen }; 188837f25828STinghan Shen 1889981f808eSRoy-CW.Yeh vppsys0: syscon@14000000 { 1890981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys0", "syscon"; 18916aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 18926aa5b46dSTinghan Shen #clock-cells = <1>; 18936aa5b46dSTinghan Shen }; 18946aa5b46dSTinghan Shen 1895018f1d4fSMoudy Ho mutex@1400f000 { 1896018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 1897018f1d4fSMoudy Ho reg = <0 0x1400f000 0 0x1000>; 1898018f1d4fSMoudy Ho interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>; 1899018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>; 1900018f1d4fSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MUTEX>; 1901018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1902018f1d4fSMoudy Ho }; 1903018f1d4fSMoudy Ho 19043b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 19053b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19063b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 19073b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19083b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19093b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 19103b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19113b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19123b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19133b5838d1STinghan Shen }; 19143b5838d1STinghan Shen 19153b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 19163b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19173b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 19183b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19193b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19203b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 19213b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19223b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19243b5838d1STinghan Shen }; 19253b5838d1STinghan Shen 19263b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 19273b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 19283b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 19293b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19303b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 19313b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 19323b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 19333b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 19343b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19353b5838d1STinghan Shen }; 19363b5838d1STinghan Shen 19373b5838d1STinghan Shen larb4: larb@14013000 { 19383b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19393b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 19403b5838d1STinghan Shen mediatek,larb-id = <4>; 19413b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 19423b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19433b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 19443b5838d1STinghan Shen clock-names = "apb", "smi"; 19453b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19463b5838d1STinghan Shen }; 19473b5838d1STinghan Shen 19483b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 19493b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 19503b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 19513b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 19523b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 19533b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 19543b5838d1STinghan Shen &larb27>; 19553b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 19563b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 19573b5838d1STinghan Shen clock-names = "bclk"; 19583b5838d1STinghan Shen #iommu-cells = <1>; 19593b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19603b5838d1STinghan Shen }; 19613b5838d1STinghan Shen 196237f25828STinghan Shen wpesys: clock-controller@14e00000 { 196337f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 196437f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 196537f25828STinghan Shen #clock-cells = <1>; 196637f25828STinghan Shen }; 196737f25828STinghan Shen 196837f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 196937f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 197037f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 197137f25828STinghan Shen #clock-cells = <1>; 197237f25828STinghan Shen }; 197337f25828STinghan Shen 197437f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 197537f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 197637f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 197737f25828STinghan Shen #clock-cells = <1>; 197837f25828STinghan Shen }; 197937f25828STinghan Shen 19803b5838d1STinghan Shen larb7: larb@14e04000 { 19813b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19823b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 19833b5838d1STinghan Shen mediatek,larb-id = <7>; 19843b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 19853b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 19863b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 19873b5838d1STinghan Shen clock-names = "apb", "smi"; 19883b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 19893b5838d1STinghan Shen }; 19903b5838d1STinghan Shen 19913b5838d1STinghan Shen larb8: larb@14e05000 { 19923b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 19933b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 19943b5838d1STinghan Shen mediatek,larb-id = <8>; 19953b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19963b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 19973b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 19983b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 19993b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20003b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20013b5838d1STinghan Shen }; 20023b5838d1STinghan Shen 2003981f808eSRoy-CW.Yeh vppsys1: syscon@14f00000 { 2004981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys1", "syscon"; 20056aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 20066aa5b46dSTinghan Shen #clock-cells = <1>; 20076aa5b46dSTinghan Shen }; 20086aa5b46dSTinghan Shen 2009018f1d4fSMoudy Ho mutex@14f01000 { 2010018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2011018f1d4fSMoudy Ho reg = <0 0x14f01000 0 0x1000>; 2012018f1d4fSMoudy Ho interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>; 2013018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>; 2014018f1d4fSMoudy Ho clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>; 2015018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 2016018f1d4fSMoudy Ho }; 2017018f1d4fSMoudy Ho 20183b5838d1STinghan Shen larb5: larb@14f02000 { 20193b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20203b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 20213b5838d1STinghan Shen mediatek,larb-id = <5>; 20223b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20233b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20243b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20253b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 20263b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20273b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 20283b5838d1STinghan Shen }; 20293b5838d1STinghan Shen 20303b5838d1STinghan Shen larb6: larb@14f03000 { 20313b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20323b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 20333b5838d1STinghan Shen mediatek,larb-id = <6>; 20343b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 20353b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20363b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20373b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 20383b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20393b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 20403b5838d1STinghan Shen }; 20413b5838d1STinghan Shen 204237f25828STinghan Shen imgsys: clock-controller@15000000 { 204337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 204437f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 204537f25828STinghan Shen #clock-cells = <1>; 204637f25828STinghan Shen }; 204737f25828STinghan Shen 20483b5838d1STinghan Shen larb9: larb@15001000 { 20493b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20503b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 20513b5838d1STinghan Shen mediatek,larb-id = <9>; 20523b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 20533b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 20543b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 20553b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 20563b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20573b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 20583b5838d1STinghan Shen }; 20593b5838d1STinghan Shen 20603b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 20613b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 20623b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 20633b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 20643b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 20653b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 20663b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 20673b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 20683b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 20693b5838d1STinghan Shen }; 20703b5838d1STinghan Shen 20713b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 20723b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 20733b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 20743b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 20753b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 20763b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 20773b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 20783b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20793b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 20803b5838d1STinghan Shen }; 20813b5838d1STinghan Shen 208237f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 208337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 208437f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 208537f25828STinghan Shen #clock-cells = <1>; 208637f25828STinghan Shen }; 208737f25828STinghan Shen 20883b5838d1STinghan Shen larb10: larb@15120000 { 20893b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20903b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 20913b5838d1STinghan Shen mediatek,larb-id = <10>; 20923b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 20933b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 20943b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 20953b5838d1STinghan Shen clock-names = "apb", "smi"; 20963b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 20973b5838d1STinghan Shen }; 20983b5838d1STinghan Shen 209937f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 210037f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 210137f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 210237f25828STinghan Shen #clock-cells = <1>; 210337f25828STinghan Shen }; 210437f25828STinghan Shen 210537f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 210637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 210737f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 210837f25828STinghan Shen #clock-cells = <1>; 210937f25828STinghan Shen }; 211037f25828STinghan Shen 21113b5838d1STinghan Shen larb11: larb@15230000 { 21123b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21133b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 21143b5838d1STinghan Shen mediatek,larb-id = <11>; 21153b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21163b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 21173b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 21183b5838d1STinghan Shen clock-names = "apb", "smi"; 21193b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21203b5838d1STinghan Shen }; 21213b5838d1STinghan Shen 212237f25828STinghan Shen ipesys: clock-controller@15330000 { 212337f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 212437f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 212537f25828STinghan Shen #clock-cells = <1>; 212637f25828STinghan Shen }; 212737f25828STinghan Shen 21283b5838d1STinghan Shen larb12: larb@15340000 { 21293b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21303b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 21313b5838d1STinghan Shen mediatek,larb-id = <12>; 21323b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 21333b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 21343b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 21353b5838d1STinghan Shen clock-names = "apb", "smi"; 21363b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 21373b5838d1STinghan Shen }; 21383b5838d1STinghan Shen 213937f25828STinghan Shen camsys: clock-controller@16000000 { 214037f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 214137f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 214237f25828STinghan Shen #clock-cells = <1>; 214337f25828STinghan Shen }; 214437f25828STinghan Shen 21453b5838d1STinghan Shen larb13: larb@16001000 { 21463b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21473b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 21483b5838d1STinghan Shen mediatek,larb-id = <13>; 21493b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 21503b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 21513b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 21523b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 21533b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21543b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 21553b5838d1STinghan Shen }; 21563b5838d1STinghan Shen 21573b5838d1STinghan Shen larb14: larb@16002000 { 21583b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21593b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 21603b5838d1STinghan Shen mediatek,larb-id = <14>; 21613b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 21623b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 21633b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 21643b5838d1STinghan Shen clock-names = "apb", "smi"; 21653b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 21663b5838d1STinghan Shen }; 21673b5838d1STinghan Shen 21683b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 21693b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21703b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 21713b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 21723b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 21733b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 21743b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21753b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21763b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 21773b5838d1STinghan Shen }; 21783b5838d1STinghan Shen 21793b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 21803b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21813b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 21823b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 21833b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 21843b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 21853b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21863b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21873b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 21883b5838d1STinghan Shen }; 21893b5838d1STinghan Shen 21903b5838d1STinghan Shen larb16: larb@16012000 { 21913b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21923b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 21933b5838d1STinghan Shen mediatek,larb-id = <16>; 21943b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 21953b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 21963b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 21973b5838d1STinghan Shen clock-names = "apb", "smi"; 21983b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 21993b5838d1STinghan Shen }; 22003b5838d1STinghan Shen 22013b5838d1STinghan Shen larb17: larb@16013000 { 22023b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22033b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 22043b5838d1STinghan Shen mediatek,larb-id = <17>; 22053b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22063b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 22073b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 22083b5838d1STinghan Shen clock-names = "apb", "smi"; 22093b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22103b5838d1STinghan Shen }; 22113b5838d1STinghan Shen 22123b5838d1STinghan Shen larb27: larb@16014000 { 22133b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22143b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 22153b5838d1STinghan Shen mediatek,larb-id = <27>; 22163b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22173b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 22183b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 22193b5838d1STinghan Shen clock-names = "apb", "smi"; 22203b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22213b5838d1STinghan Shen }; 22223b5838d1STinghan Shen 22233b5838d1STinghan Shen larb28: larb@16015000 { 22243b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22253b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 22263b5838d1STinghan Shen mediatek,larb-id = <28>; 22273b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22283b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 22293b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 22303b5838d1STinghan Shen clock-names = "apb", "smi"; 22313b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22323b5838d1STinghan Shen }; 22333b5838d1STinghan Shen 223437f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 223537f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 223637f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 223737f25828STinghan Shen #clock-cells = <1>; 223837f25828STinghan Shen }; 223937f25828STinghan Shen 224037f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 224137f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 224237f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 224337f25828STinghan Shen #clock-cells = <1>; 224437f25828STinghan Shen }; 224537f25828STinghan Shen 224637f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 224737f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 224837f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 224937f25828STinghan Shen #clock-cells = <1>; 225037f25828STinghan Shen }; 225137f25828STinghan Shen 225237f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 225337f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 225437f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 225537f25828STinghan Shen #clock-cells = <1>; 225637f25828STinghan Shen }; 225737f25828STinghan Shen 225837f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 225937f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 226037f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 226137f25828STinghan Shen #clock-cells = <1>; 226237f25828STinghan Shen }; 226337f25828STinghan Shen 22643b5838d1STinghan Shen larb25: larb@16141000 { 22653b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22663b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 22673b5838d1STinghan Shen mediatek,larb-id = <25>; 22683b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22693b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22703b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 22713b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22723b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22733b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 22743b5838d1STinghan Shen }; 22753b5838d1STinghan Shen 22763b5838d1STinghan Shen larb26: larb@16142000 { 22773b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22783b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 22793b5838d1STinghan Shen mediatek,larb-id = <26>; 22803b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22813b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 22823b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 22833b5838d1STinghan Shen clock-names = "apb", "smi"; 22843b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 22853b5838d1STinghan Shen 22863b5838d1STinghan Shen }; 22873b5838d1STinghan Shen 228837f25828STinghan Shen ccusys: clock-controller@17200000 { 228937f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 229037f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 229137f25828STinghan Shen #clock-cells = <1>; 229237f25828STinghan Shen }; 229337f25828STinghan Shen 22943b5838d1STinghan Shen larb18: larb@17201000 { 22953b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22963b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 22973b5838d1STinghan Shen mediatek,larb-id = <18>; 22983b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22993b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 23003b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 23013b5838d1STinghan Shen clock-names = "apb", "smi"; 23023b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 23033b5838d1STinghan Shen }; 23043b5838d1STinghan Shen 23053b5838d1STinghan Shen larb24: larb@1800d000 { 23063b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23073b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 23083b5838d1STinghan Shen mediatek,larb-id = <24>; 23093b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23103b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 23113b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23123b5838d1STinghan Shen clock-names = "apb", "smi"; 23133b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23143b5838d1STinghan Shen }; 23153b5838d1STinghan Shen 23163b5838d1STinghan Shen larb23: larb@1800e000 { 23173b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23183b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 23193b5838d1STinghan Shen mediatek,larb-id = <23>; 23203b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 23213b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 23223b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 23233b5838d1STinghan Shen clock-names = "apb", "smi"; 23243b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 23253b5838d1STinghan Shen }; 23263b5838d1STinghan Shen 232737f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 232837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 232937f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 233037f25828STinghan Shen #clock-cells = <1>; 233137f25828STinghan Shen }; 233237f25828STinghan Shen 23333b5838d1STinghan Shen larb21: larb@1802e000 { 23343b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23353b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 23363b5838d1STinghan Shen mediatek,larb-id = <21>; 23373b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23383b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 23393b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 23403b5838d1STinghan Shen clock-names = "apb", "smi"; 23413b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 23423b5838d1STinghan Shen }; 23433b5838d1STinghan Shen 234437f25828STinghan Shen vdecsys: clock-controller@1802f000 { 234537f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 234637f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 234737f25828STinghan Shen #clock-cells = <1>; 234837f25828STinghan Shen }; 234937f25828STinghan Shen 23503b5838d1STinghan Shen larb22: larb@1803e000 { 23513b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23523b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 23533b5838d1STinghan Shen mediatek,larb-id = <22>; 23543b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 23553b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 23563b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 23573b5838d1STinghan Shen clock-names = "apb", "smi"; 23583b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 23593b5838d1STinghan Shen }; 23603b5838d1STinghan Shen 236137f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 236237f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 236337f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 236437f25828STinghan Shen #clock-cells = <1>; 236537f25828STinghan Shen }; 236637f25828STinghan Shen 236737f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 236837f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 236937f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 237037f25828STinghan Shen #clock-cells = <1>; 237137f25828STinghan Shen }; 237237f25828STinghan Shen 237337f25828STinghan Shen vencsys: clock-controller@1a000000 { 237437f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 237537f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 237637f25828STinghan Shen #clock-cells = <1>; 237737f25828STinghan Shen }; 237837f25828STinghan Shen 23793b5838d1STinghan Shen larb19: larb@1a010000 { 23803b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23813b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 23823b5838d1STinghan Shen mediatek,larb-id = <19>; 23833b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 23843b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 23853b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 23863b5838d1STinghan Shen clock-names = "apb", "smi"; 23873b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 23883b5838d1STinghan Shen }; 23893b5838d1STinghan Shen 2390ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2391ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2392ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2393ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2394ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2395ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2396ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2397ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2398ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2399ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2400ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2401ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2402ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2403ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2404ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2405ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2406ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2407ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2408ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2409ee3f54cfSTinghan Shen #address-cells = <2>; 2410ee3f54cfSTinghan Shen #size-cells = <2>; 2411ee3f54cfSTinghan Shen dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2412ee3f54cfSTinghan Shen }; 2413ee3f54cfSTinghan Shen 2414936f9741Skyrie wu jpgdec-master { 2415936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec"; 2416936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2417936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2418936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2419936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2420936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2421936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2422936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2423936f9741Skyrie wu dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2424936f9741Skyrie wu #address-cells = <2>; 2425936f9741Skyrie wu #size-cells = <2>; 2426936f9741Skyrie wu ranges; 2427936f9741Skyrie wu 2428936f9741Skyrie wu jpgdec@1a040000 { 2429936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2430936f9741Skyrie wu reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */ 2431936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2432936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2433936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2434936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2435936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2436936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2437936f9741Skyrie wu interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>; 2438936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC>; 2439936f9741Skyrie wu clock-names = "jpgdec"; 2440936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 2441936f9741Skyrie wu }; 2442936f9741Skyrie wu 2443936f9741Skyrie wu jpgdec@1a050000 { 2444936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2445936f9741Skyrie wu reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */ 2446936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2447936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2448936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2449936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2450936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2451936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2452936f9741Skyrie wu interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>; 2453936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC_C1>; 2454936f9741Skyrie wu clock-names = "jpgdec"; 2455936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2456936f9741Skyrie wu }; 2457936f9741Skyrie wu 2458936f9741Skyrie wu jpgdec@1b040000 { 2459936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2460936f9741Skyrie wu reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */ 2461936f9741Skyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>, 2462936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>, 2463936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>, 2464936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>, 2465936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>, 2466936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>; 2467936f9741Skyrie wu interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>; 2468936f9741Skyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>; 2469936f9741Skyrie wu clock-names = "jpgdec"; 2470936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 2471936f9741Skyrie wu }; 2472936f9741Skyrie wu }; 2473936f9741Skyrie wu 247437f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 247537f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 247637f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 247737f25828STinghan Shen #clock-cells = <1>; 247837f25828STinghan Shen }; 24796aa5b46dSTinghan Shen 24806aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 248197801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon"; 24826aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 2483b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 24846aa5b46dSTinghan Shen #clock-cells = <1>; 24856aa5b46dSTinghan Shen }; 24866aa5b46dSTinghan Shen 2487a32a371fSkyrie wu 2488a32a371fSkyrie wu jpgenc-master { 2489a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc"; 2490a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2491a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2492a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2493a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2494a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2495a32a371fSkyrie wu dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>; 2496a32a371fSkyrie wu #address-cells = <2>; 2497a32a371fSkyrie wu #size-cells = <2>; 2498a32a371fSkyrie wu ranges; 2499a32a371fSkyrie wu 2500a32a371fSkyrie wu jpgenc@1a030000 { 2501a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2502a32a371fSkyrie wu reg = <0 0x1a030000 0 0x10000>; 2503a32a371fSkyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>, 2504a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>, 2505a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>, 2506a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>; 2507a32a371fSkyrie wu interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>; 2508a32a371fSkyrie wu clocks = <&vencsys CLK_VENC_JPGENC>; 2509a32a371fSkyrie wu clock-names = "jpgenc"; 2510a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2511a32a371fSkyrie wu }; 2512a32a371fSkyrie wu 2513a32a371fSkyrie wu jpgenc@1b030000 { 2514a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2515a32a371fSkyrie wu reg = <0 0x1b030000 0 0x10000>; 2516a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2517a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2518a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2519a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2520a32a371fSkyrie wu interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>; 2521a32a371fSkyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>; 2522a32a371fSkyrie wu clock-names = "jpgenc"; 2523a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2524a32a371fSkyrie wu }; 2525a32a371fSkyrie wu }; 2526a32a371fSkyrie wu 25273b5838d1STinghan Shen larb20: larb@1b010000 { 25283b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25293b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 25303b5838d1STinghan Shen mediatek,larb-id = <20>; 25313b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 25323b5838d1STinghan Shen clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>, 25333b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 25343b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 25353b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 25363b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 25373b5838d1STinghan Shen }; 25383b5838d1STinghan Shen 2539b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 2540b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 2541b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 2542b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 2543b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2544b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 2545b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 2546b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 2547b852ee68SJason-JH.Lin }; 2548b852ee68SJason-JH.Lin 2549b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 2550b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 2551b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 2552b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 2553b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2554b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 2555b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 2556b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 2557b852ee68SJason-JH.Lin }; 2558b852ee68SJason-JH.Lin 2559b852ee68SJason-JH.Lin color0: color@1c003000 { 2560b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 2561b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 2562b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 2563b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2564b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 2565b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 2566b852ee68SJason-JH.Lin }; 2567b852ee68SJason-JH.Lin 2568b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 2569b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 2570b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 2571b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 2572b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2573b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 2574b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 2575b852ee68SJason-JH.Lin }; 2576b852ee68SJason-JH.Lin 2577b852ee68SJason-JH.Lin aal0: aal@1c005000 { 2578b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 2579b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 2580b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 2581b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2582b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 2583b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 2584b852ee68SJason-JH.Lin }; 2585b852ee68SJason-JH.Lin 2586b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 2587b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 2588b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 2589b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 2590b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2591b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 2592b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 2593b852ee68SJason-JH.Lin }; 2594b852ee68SJason-JH.Lin 2595b852ee68SJason-JH.Lin dither0: dither@1c007000 { 2596b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 2597b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 2598b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 2599b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2600b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 2601b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 2602b852ee68SJason-JH.Lin }; 2603b852ee68SJason-JH.Lin 2604b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 2605b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 2606b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 2607b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 2608b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2609b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 2610b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 2611b852ee68SJason-JH.Lin }; 2612b852ee68SJason-JH.Lin 2613b852ee68SJason-JH.Lin merge0: merge@1c014000 { 2614b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 2615b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 2616b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 2617b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2618b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 2619b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 2620b852ee68SJason-JH.Lin }; 2621b852ee68SJason-JH.Lin 26226c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 26236c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 26246c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 26256c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 26266c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 26276c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 26286c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 26296c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 26306c2503b5SBo-Chen Chen status = "disabled"; 26316c2503b5SBo-Chen Chen }; 26326c2503b5SBo-Chen Chen 2633b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 2634b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 2635b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 2636b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 2637b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2638b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 2639b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 2640b852ee68SJason-JH.Lin }; 2641b852ee68SJason-JH.Lin 26423b5838d1STinghan Shen larb0: larb@1c018000 { 26433b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26443b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 26453b5838d1STinghan Shen mediatek,larb-id = <0>; 26463b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 26473b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 26483b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 26493b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 26503b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 26513b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 26523b5838d1STinghan Shen }; 26533b5838d1STinghan Shen 26543b5838d1STinghan Shen larb1: larb@1c019000 { 26553b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26563b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 26573b5838d1STinghan Shen mediatek,larb-id = <1>; 26583b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 26593b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 26603b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 26613b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 26623b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 26633b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 26643b5838d1STinghan Shen }; 26653b5838d1STinghan Shen 26666aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 266797801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys1", "syscon"; 26686aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 26696aa5b46dSTinghan Shen #clock-cells = <1>; 26706aa5b46dSTinghan Shen }; 26713b5838d1STinghan Shen 26723b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 26733b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 26743b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 26753b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 26763b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 26773b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 26783b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 26793b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 26803b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 26813b5838d1STinghan Shen 26823b5838d1STinghan Shen }; 26833b5838d1STinghan Shen 26843b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 26853b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 26863b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 26873b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 26883b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 26893b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 26903b5838d1STinghan Shen &larb28>; 26913b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 26923b5838d1STinghan Shen #iommu-cells = <1>; 26933b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 26943b5838d1STinghan Shen clock-names = "bclk"; 26953b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 26963b5838d1STinghan Shen }; 26973b5838d1STinghan Shen 26983b5838d1STinghan Shen larb2: larb@1c102000 { 26993b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27003b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 27013b5838d1STinghan Shen mediatek,larb-id = <2>; 27023b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 27033b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 27043b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 27053b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 27063b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27073b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27083b5838d1STinghan Shen }; 27093b5838d1STinghan Shen 27103b5838d1STinghan Shen larb3: larb@1c103000 { 27113b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27123b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 27133b5838d1STinghan Shen mediatek,larb-id = <3>; 27143b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 27153b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 27163b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 27173b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 27183b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27193b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27203b5838d1STinghan Shen }; 27216c2503b5SBo-Chen Chen 27226c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 27236c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 27246c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 27256c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 27266c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 27276c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 27286c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 27296c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 27306c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 27316c2503b5SBo-Chen Chen status = "disabled"; 27326c2503b5SBo-Chen Chen }; 273364196979SBo-Chen Chen 273464196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 273564196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 273664196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 273764196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 273864196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 273964196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 274064196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 274164196979SBo-Chen Chen max-linkrate-mhz = <8100>; 274264196979SBo-Chen Chen status = "disabled"; 274364196979SBo-Chen Chen }; 274464196979SBo-Chen Chen 274564196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 274664196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 274764196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 274864196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 274964196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 275064196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 275164196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 275264196979SBo-Chen Chen max-linkrate-mhz = <8100>; 275364196979SBo-Chen Chen status = "disabled"; 275464196979SBo-Chen Chen }; 275537f25828STinghan Shen }; 275637f25828STinghan Shen}; 2757