137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 177f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h> 18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h> 1937f25828STinghan Shen 2037f25828STinghan Shen/ { 2137f25828STinghan Shen compatible = "mediatek,mt8195"; 2237f25828STinghan Shen interrupt-parent = <&gic>; 2337f25828STinghan Shen #address-cells = <2>; 2437f25828STinghan Shen #size-cells = <2>; 2537f25828STinghan Shen 26329239a1SJason-JH.Lin aliases { 27f8fdf9edSAngeloGioacchino Del Regno dp-intf0 = &dp_intf0; 28f8fdf9edSAngeloGioacchino Del Regno dp-intf1 = &dp_intf1; 29329239a1SJason-JH.Lin gce0 = &gce0; 30329239a1SJason-JH.Lin gce1 = &gce1; 3192d2c23dSNancy.Lin ethdr0 = ðdr0; 3292d2c23dSNancy.Lin mutex0 = &mutex; 3392d2c23dSNancy.Lin mutex1 = &mutex1; 3492d2c23dSNancy.Lin merge1 = &merge1; 3592d2c23dSNancy.Lin merge2 = &merge2; 3692d2c23dSNancy.Lin merge3 = &merge3; 3792d2c23dSNancy.Lin merge4 = &merge4; 3892d2c23dSNancy.Lin merge5 = &merge5; 3992d2c23dSNancy.Lin vdo1-rdma0 = &vdo1_rdma0; 4092d2c23dSNancy.Lin vdo1-rdma1 = &vdo1_rdma1; 4192d2c23dSNancy.Lin vdo1-rdma2 = &vdo1_rdma2; 4292d2c23dSNancy.Lin vdo1-rdma3 = &vdo1_rdma3; 4392d2c23dSNancy.Lin vdo1-rdma4 = &vdo1_rdma4; 4492d2c23dSNancy.Lin vdo1-rdma5 = &vdo1_rdma5; 4592d2c23dSNancy.Lin vdo1-rdma6 = &vdo1_rdma6; 4692d2c23dSNancy.Lin vdo1-rdma7 = &vdo1_rdma7; 47329239a1SJason-JH.Lin }; 48329239a1SJason-JH.Lin 4937f25828STinghan Shen cpus { 5037f25828STinghan Shen #address-cells = <1>; 5137f25828STinghan Shen #size-cells = <0>; 5237f25828STinghan Shen 5337f25828STinghan Shen cpu0: cpu@0 { 5437f25828STinghan Shen device_type = "cpu"; 5537f25828STinghan Shen compatible = "arm,cortex-a55"; 5637f25828STinghan Shen reg = <0x000>; 5737f25828STinghan Shen enable-method = "psci"; 58e39e72cfSYT Lee performance-domains = <&performance 0>; 5937f25828STinghan Shen clock-frequency = <1701000000>; 60513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 6166fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 62b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 63b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 64b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 65b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 66b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 67b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6837f25828STinghan Shen next-level-cache = <&l2_0>; 6937f25828STinghan Shen #cooling-cells = <2>; 7037f25828STinghan Shen }; 7137f25828STinghan Shen 7237f25828STinghan Shen cpu1: cpu@100 { 7337f25828STinghan Shen device_type = "cpu"; 7437f25828STinghan Shen compatible = "arm,cortex-a55"; 7537f25828STinghan Shen reg = <0x100>; 7637f25828STinghan Shen enable-method = "psci"; 77e39e72cfSYT Lee performance-domains = <&performance 0>; 7837f25828STinghan Shen clock-frequency = <1701000000>; 79513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 8066fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 81b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 82b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 83b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 84b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 85b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 86b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8737f25828STinghan Shen next-level-cache = <&l2_0>; 8837f25828STinghan Shen #cooling-cells = <2>; 8937f25828STinghan Shen }; 9037f25828STinghan Shen 9137f25828STinghan Shen cpu2: cpu@200 { 9237f25828STinghan Shen device_type = "cpu"; 9337f25828STinghan Shen compatible = "arm,cortex-a55"; 9437f25828STinghan Shen reg = <0x200>; 9537f25828STinghan Shen enable-method = "psci"; 96e39e72cfSYT Lee performance-domains = <&performance 0>; 9737f25828STinghan Shen clock-frequency = <1701000000>; 98513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9966fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 100b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 101b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 102b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 103b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 104b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 105b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10637f25828STinghan Shen next-level-cache = <&l2_0>; 10737f25828STinghan Shen #cooling-cells = <2>; 10837f25828STinghan Shen }; 10937f25828STinghan Shen 11037f25828STinghan Shen cpu3: cpu@300 { 11137f25828STinghan Shen device_type = "cpu"; 11237f25828STinghan Shen compatible = "arm,cortex-a55"; 11337f25828STinghan Shen reg = <0x300>; 11437f25828STinghan Shen enable-method = "psci"; 115e39e72cfSYT Lee performance-domains = <&performance 0>; 11637f25828STinghan Shen clock-frequency = <1701000000>; 117513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 11866fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 119b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 120b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 121b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 122b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 123b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 124b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 12537f25828STinghan Shen next-level-cache = <&l2_0>; 12637f25828STinghan Shen #cooling-cells = <2>; 12737f25828STinghan Shen }; 12837f25828STinghan Shen 12937f25828STinghan Shen cpu4: cpu@400 { 13037f25828STinghan Shen device_type = "cpu"; 13137f25828STinghan Shen compatible = "arm,cortex-a78"; 13237f25828STinghan Shen reg = <0x400>; 13337f25828STinghan Shen enable-method = "psci"; 134e39e72cfSYT Lee performance-domains = <&performance 1>; 13537f25828STinghan Shen clock-frequency = <2171000000>; 13637f25828STinghan Shen capacity-dmips-mhz = <1024>; 13766fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 138b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 139b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 140b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 141b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 142b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 143b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14437f25828STinghan Shen next-level-cache = <&l2_1>; 14537f25828STinghan Shen #cooling-cells = <2>; 14637f25828STinghan Shen }; 14737f25828STinghan Shen 14837f25828STinghan Shen cpu5: cpu@500 { 14937f25828STinghan Shen device_type = "cpu"; 15037f25828STinghan Shen compatible = "arm,cortex-a78"; 15137f25828STinghan Shen reg = <0x500>; 15237f25828STinghan Shen enable-method = "psci"; 153e39e72cfSYT Lee performance-domains = <&performance 1>; 15437f25828STinghan Shen clock-frequency = <2171000000>; 15537f25828STinghan Shen capacity-dmips-mhz = <1024>; 15666fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 157b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 158b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 159b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 160b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 161b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 162b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16337f25828STinghan Shen next-level-cache = <&l2_1>; 16437f25828STinghan Shen #cooling-cells = <2>; 16537f25828STinghan Shen }; 16637f25828STinghan Shen 16737f25828STinghan Shen cpu6: cpu@600 { 16837f25828STinghan Shen device_type = "cpu"; 16937f25828STinghan Shen compatible = "arm,cortex-a78"; 17037f25828STinghan Shen reg = <0x600>; 17137f25828STinghan Shen enable-method = "psci"; 172e39e72cfSYT Lee performance-domains = <&performance 1>; 17337f25828STinghan Shen clock-frequency = <2171000000>; 17437f25828STinghan Shen capacity-dmips-mhz = <1024>; 17566fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 176b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 177b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 178b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 179b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 180b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 181b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 18237f25828STinghan Shen next-level-cache = <&l2_1>; 18337f25828STinghan Shen #cooling-cells = <2>; 18437f25828STinghan Shen }; 18537f25828STinghan Shen 18637f25828STinghan Shen cpu7: cpu@700 { 18737f25828STinghan Shen device_type = "cpu"; 18837f25828STinghan Shen compatible = "arm,cortex-a78"; 18937f25828STinghan Shen reg = <0x700>; 19037f25828STinghan Shen enable-method = "psci"; 191e39e72cfSYT Lee performance-domains = <&performance 1>; 19237f25828STinghan Shen clock-frequency = <2171000000>; 19337f25828STinghan Shen capacity-dmips-mhz = <1024>; 19466fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 195b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 196b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 197b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 198b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 199b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 200b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 20137f25828STinghan Shen next-level-cache = <&l2_1>; 20237f25828STinghan Shen #cooling-cells = <2>; 20337f25828STinghan Shen }; 20437f25828STinghan Shen 20537f25828STinghan Shen cpu-map { 20637f25828STinghan Shen cluster0 { 20737f25828STinghan Shen core0 { 20837f25828STinghan Shen cpu = <&cpu0>; 20937f25828STinghan Shen }; 21037f25828STinghan Shen 21137f25828STinghan Shen core1 { 21237f25828STinghan Shen cpu = <&cpu1>; 21337f25828STinghan Shen }; 21437f25828STinghan Shen 21537f25828STinghan Shen core2 { 21637f25828STinghan Shen cpu = <&cpu2>; 21737f25828STinghan Shen }; 21837f25828STinghan Shen 21937f25828STinghan Shen core3 { 22037f25828STinghan Shen cpu = <&cpu3>; 22137f25828STinghan Shen }; 22237f25828STinghan Shen 223cc4f0b13SAngeloGioacchino Del Regno core4 { 22437f25828STinghan Shen cpu = <&cpu4>; 22537f25828STinghan Shen }; 22637f25828STinghan Shen 227cc4f0b13SAngeloGioacchino Del Regno core5 { 22837f25828STinghan Shen cpu = <&cpu5>; 22937f25828STinghan Shen }; 23037f25828STinghan Shen 231cc4f0b13SAngeloGioacchino Del Regno core6 { 23237f25828STinghan Shen cpu = <&cpu6>; 23337f25828STinghan Shen }; 23437f25828STinghan Shen 235cc4f0b13SAngeloGioacchino Del Regno core7 { 23637f25828STinghan Shen cpu = <&cpu7>; 23737f25828STinghan Shen }; 23837f25828STinghan Shen }; 23937f25828STinghan Shen }; 24037f25828STinghan Shen 24137f25828STinghan Shen idle-states { 24237f25828STinghan Shen entry-method = "psci"; 24337f25828STinghan Shen 24466fe2431SAngeloGioacchino Del Regno cpu_ret_l: cpu-retention-l { 24537f25828STinghan Shen compatible = "arm,idle-state"; 24637f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 24737f25828STinghan Shen local-timer-stop; 24837f25828STinghan Shen entry-latency-us = <50>; 24937f25828STinghan Shen exit-latency-us = <95>; 25037f25828STinghan Shen min-residency-us = <580>; 25137f25828STinghan Shen }; 25237f25828STinghan Shen 25366fe2431SAngeloGioacchino Del Regno cpu_ret_b: cpu-retention-b { 25437f25828STinghan Shen compatible = "arm,idle-state"; 25537f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 25637f25828STinghan Shen local-timer-stop; 25737f25828STinghan Shen entry-latency-us = <45>; 25837f25828STinghan Shen exit-latency-us = <140>; 25937f25828STinghan Shen min-residency-us = <740>; 26037f25828STinghan Shen }; 26137f25828STinghan Shen 26266fe2431SAngeloGioacchino Del Regno cpu_off_l: cpu-off-l { 26337f25828STinghan Shen compatible = "arm,idle-state"; 26437f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 26537f25828STinghan Shen local-timer-stop; 26637f25828STinghan Shen entry-latency-us = <55>; 26737f25828STinghan Shen exit-latency-us = <155>; 26837f25828STinghan Shen min-residency-us = <840>; 26937f25828STinghan Shen }; 27037f25828STinghan Shen 27166fe2431SAngeloGioacchino Del Regno cpu_off_b: cpu-off-b { 27237f25828STinghan Shen compatible = "arm,idle-state"; 27337f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 27437f25828STinghan Shen local-timer-stop; 27537f25828STinghan Shen entry-latency-us = <50>; 27637f25828STinghan Shen exit-latency-us = <200>; 27737f25828STinghan Shen min-residency-us = <1000>; 27837f25828STinghan Shen }; 27937f25828STinghan Shen }; 28037f25828STinghan Shen 28137f25828STinghan Shen l2_0: l2-cache0 { 28237f25828STinghan Shen compatible = "cache"; 283ce459b1dSPierre Gondois cache-level = <2>; 284b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 285b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 286b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 28737f25828STinghan Shen next-level-cache = <&l3_0>; 288492061bfSKrzysztof Kozlowski cache-unified; 28937f25828STinghan Shen }; 29037f25828STinghan Shen 29137f25828STinghan Shen l2_1: l2-cache1 { 29237f25828STinghan Shen compatible = "cache"; 293ce459b1dSPierre Gondois cache-level = <2>; 294b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 295b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 296b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 29737f25828STinghan Shen next-level-cache = <&l3_0>; 298492061bfSKrzysztof Kozlowski cache-unified; 29937f25828STinghan Shen }; 30037f25828STinghan Shen 30137f25828STinghan Shen l3_0: l3-cache { 30237f25828STinghan Shen compatible = "cache"; 303ce459b1dSPierre Gondois cache-level = <3>; 304b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 305b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 306b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 307b68188a7SAngeloGioacchino Del Regno cache-unified; 30837f25828STinghan Shen }; 30937f25828STinghan Shen }; 31037f25828STinghan Shen 31137f25828STinghan Shen dsu-pmu { 31237f25828STinghan Shen compatible = "arm,dsu-pmu"; 31337f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 31437f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 31537f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 316d192615cSNícolas F. R. A. Prado status = "fail"; 31737f25828STinghan Shen }; 31837f25828STinghan Shen 3198903821cSTinghan Shen dmic_codec: dmic-codec { 3208903821cSTinghan Shen compatible = "dmic-codec"; 3218903821cSTinghan Shen num-channels = <2>; 3228903821cSTinghan Shen wakeup-delay-ms = <50>; 3238903821cSTinghan Shen }; 3248903821cSTinghan Shen 3258903821cSTinghan Shen sound: mt8195-sound { 3268903821cSTinghan Shen mediatek,platform = <&afe>; 3278903821cSTinghan Shen status = "disabled"; 3288903821cSTinghan Shen }; 3298903821cSTinghan Shen 3300f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3310f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3320f1c806bSChen-Yu Tsai #clock-cells = <0>; 3330f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3340f1c806bSChen-Yu Tsai clock-div = <2>; 3350f1c806bSChen-Yu Tsai clock-mult = <1>; 3360f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3370f1c806bSChen-Yu Tsai }; 3380f1c806bSChen-Yu Tsai 33937f25828STinghan Shen clk26m: oscillator-26m { 34037f25828STinghan Shen compatible = "fixed-clock"; 34137f25828STinghan Shen #clock-cells = <0>; 34237f25828STinghan Shen clock-frequency = <26000000>; 34337f25828STinghan Shen clock-output-names = "clk26m"; 34437f25828STinghan Shen }; 34537f25828STinghan Shen 34637f25828STinghan Shen clk32k: oscillator-32k { 34737f25828STinghan Shen compatible = "fixed-clock"; 34837f25828STinghan Shen #clock-cells = <0>; 34937f25828STinghan Shen clock-frequency = <32768>; 35037f25828STinghan Shen clock-output-names = "clk32k"; 35137f25828STinghan Shen }; 35237f25828STinghan Shen 353e39e72cfSYT Lee performance: performance-controller@11bc10 { 354e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 355e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 356e39e72cfSYT Lee #performance-domain-cells = <1>; 357e39e72cfSYT Lee }; 358e39e72cfSYT Lee 3599a512b4dSAngeloGioacchino Del Regno gpu_opp_table: opp-table-gpu { 3609a512b4dSAngeloGioacchino Del Regno compatible = "operating-points-v2"; 3619a512b4dSAngeloGioacchino Del Regno opp-shared; 3629a512b4dSAngeloGioacchino Del Regno 3639a512b4dSAngeloGioacchino Del Regno opp-390000000 { 3649a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <390000000>; 3659a512b4dSAngeloGioacchino Del Regno opp-microvolt = <625000>; 3669a512b4dSAngeloGioacchino Del Regno }; 3679a512b4dSAngeloGioacchino Del Regno opp-410000000 { 3689a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <410000000>; 3699a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3709a512b4dSAngeloGioacchino Del Regno }; 3719a512b4dSAngeloGioacchino Del Regno opp-431000000 { 3729a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <431000000>; 3739a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3749a512b4dSAngeloGioacchino Del Regno }; 3759a512b4dSAngeloGioacchino Del Regno opp-473000000 { 3769a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <473000000>; 3779a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3789a512b4dSAngeloGioacchino Del Regno }; 3799a512b4dSAngeloGioacchino Del Regno opp-515000000 { 3809a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <515000000>; 3819a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3829a512b4dSAngeloGioacchino Del Regno }; 3839a512b4dSAngeloGioacchino Del Regno opp-556000000 { 3849a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <556000000>; 3859a512b4dSAngeloGioacchino Del Regno opp-microvolt = <643750>; 3869a512b4dSAngeloGioacchino Del Regno }; 3879a512b4dSAngeloGioacchino Del Regno opp-598000000 { 3889a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <598000000>; 3899a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3909a512b4dSAngeloGioacchino Del Regno }; 3919a512b4dSAngeloGioacchino Del Regno opp-640000000 { 3929a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <640000000>; 3939a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3949a512b4dSAngeloGioacchino Del Regno }; 3959a512b4dSAngeloGioacchino Del Regno opp-670000000 { 3969a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <670000000>; 3979a512b4dSAngeloGioacchino Del Regno opp-microvolt = <662500>; 3989a512b4dSAngeloGioacchino Del Regno }; 3999a512b4dSAngeloGioacchino Del Regno opp-700000000 { 4009a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <700000000>; 4019a512b4dSAngeloGioacchino Del Regno opp-microvolt = <675000>; 4029a512b4dSAngeloGioacchino Del Regno }; 4039a512b4dSAngeloGioacchino Del Regno opp-730000000 { 4049a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <730000000>; 4059a512b4dSAngeloGioacchino Del Regno opp-microvolt = <687500>; 4069a512b4dSAngeloGioacchino Del Regno }; 4079a512b4dSAngeloGioacchino Del Regno opp-760000000 { 4089a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <760000000>; 4099a512b4dSAngeloGioacchino Del Regno opp-microvolt = <700000>; 4109a512b4dSAngeloGioacchino Del Regno }; 4119a512b4dSAngeloGioacchino Del Regno opp-790000000 { 4129a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <790000000>; 4139a512b4dSAngeloGioacchino Del Regno opp-microvolt = <712500>; 4149a512b4dSAngeloGioacchino Del Regno }; 4159a512b4dSAngeloGioacchino Del Regno opp-820000000 { 4169a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <820000000>; 4179a512b4dSAngeloGioacchino Del Regno opp-microvolt = <725000>; 4189a512b4dSAngeloGioacchino Del Regno }; 4199a512b4dSAngeloGioacchino Del Regno opp-850000000 { 4209a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <850000000>; 4219a512b4dSAngeloGioacchino Del Regno opp-microvolt = <737500>; 4229a512b4dSAngeloGioacchino Del Regno }; 4239a512b4dSAngeloGioacchino Del Regno opp-880000000 { 4249a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <880000000>; 4259a512b4dSAngeloGioacchino Del Regno opp-microvolt = <750000>; 4269a512b4dSAngeloGioacchino Del Regno }; 4279a512b4dSAngeloGioacchino Del Regno }; 4289a512b4dSAngeloGioacchino Del Regno 42937f25828STinghan Shen pmu-a55 { 43037f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 43137f25828STinghan Shen interrupt-parent = <&gic>; 43237f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 43337f25828STinghan Shen }; 43437f25828STinghan Shen 43537f25828STinghan Shen pmu-a78 { 43637f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 43737f25828STinghan Shen interrupt-parent = <&gic>; 43837f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 43937f25828STinghan Shen }; 44037f25828STinghan Shen 44137f25828STinghan Shen psci { 44237f25828STinghan Shen compatible = "arm,psci-1.0"; 44337f25828STinghan Shen method = "smc"; 44437f25828STinghan Shen }; 44537f25828STinghan Shen 44637f25828STinghan Shen timer: timer { 44737f25828STinghan Shen compatible = "arm,armv8-timer"; 44837f25828STinghan Shen interrupt-parent = <&gic>; 44937f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 45037f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 45137f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 45237f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 45337f25828STinghan Shen }; 45437f25828STinghan Shen 45537f25828STinghan Shen soc { 45637f25828STinghan Shen #address-cells = <2>; 45737f25828STinghan Shen #size-cells = <2>; 45837f25828STinghan Shen compatible = "simple-bus"; 45937f25828STinghan Shen ranges; 46088c531b4SYong Wu dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>; 46137f25828STinghan Shen 46237f25828STinghan Shen gic: interrupt-controller@c000000 { 46337f25828STinghan Shen compatible = "arm,gic-v3"; 46437f25828STinghan Shen #interrupt-cells = <4>; 46537f25828STinghan Shen #redistributor-regions = <1>; 46637f25828STinghan Shen interrupt-parent = <&gic>; 46737f25828STinghan Shen interrupt-controller; 46837f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 46937f25828STinghan Shen <0 0x0c040000 0 0x200000>; 47037f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 47137f25828STinghan Shen 47237f25828STinghan Shen ppi-partitions { 47337f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 47437f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 47537f25828STinghan Shen }; 47637f25828STinghan Shen 47737f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 47837f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 47937f25828STinghan Shen }; 48037f25828STinghan Shen }; 48137f25828STinghan Shen }; 48237f25828STinghan Shen 48337f25828STinghan Shen topckgen: syscon@10000000 { 48437f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 48537f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 48637f25828STinghan Shen #clock-cells = <1>; 48737f25828STinghan Shen }; 48837f25828STinghan Shen 48937f25828STinghan Shen infracfg_ao: syscon@10001000 { 49037f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 49137f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 49237f25828STinghan Shen #clock-cells = <1>; 49337f25828STinghan Shen #reset-cells = <1>; 49437f25828STinghan Shen }; 49537f25828STinghan Shen 49637f25828STinghan Shen pericfg: syscon@10003000 { 49737f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 49837f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 49937f25828STinghan Shen #clock-cells = <1>; 50037f25828STinghan Shen }; 50137f25828STinghan Shen 50237f25828STinghan Shen pio: pinctrl@10005000 { 50337f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 50437f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 50537f25828STinghan Shen <0 0x11d10000 0 0x1000>, 50637f25828STinghan Shen <0 0x11d30000 0 0x1000>, 50737f25828STinghan Shen <0 0x11d40000 0 0x1000>, 50837f25828STinghan Shen <0 0x11e20000 0 0x1000>, 50937f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 51037f25828STinghan Shen <0 0x11f40000 0 0x1000>, 51137f25828STinghan Shen <0 0x1000b000 0 0x1000>; 51237f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 51337f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 51437f25828STinghan Shen "iocfg_tl", "eint"; 51537f25828STinghan Shen gpio-controller; 51637f25828STinghan Shen #gpio-cells = <2>; 51737f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 51837f25828STinghan Shen interrupt-controller; 51937f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 52037f25828STinghan Shen #interrupt-cells = <2>; 52137f25828STinghan Shen }; 52237f25828STinghan Shen 5232b515194STinghan Shen scpsys: syscon@10006000 { 5242b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 5252b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 5262b515194STinghan Shen 5272b515194STinghan Shen /* System Power Manager */ 5282b515194STinghan Shen spm: power-controller { 5292b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 5302b515194STinghan Shen #address-cells = <1>; 5312b515194STinghan Shen #size-cells = <0>; 5322b515194STinghan Shen #power-domain-cells = <1>; 5332b515194STinghan Shen 5342b515194STinghan Shen /* power domain of the SoC */ 5352b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 5362b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 5372b515194STinghan Shen #address-cells = <1>; 5382b515194STinghan Shen #size-cells = <0>; 5392b515194STinghan Shen #power-domain-cells = <1>; 5402b515194STinghan Shen 5413106b14cSAngeloGioacchino Del Regno mfg1: power-domain@MT8195_POWER_DOMAIN_MFG1 { 5422b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 543d434abbbSAngeloGioacchino Del Regno clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, 544d434abbbSAngeloGioacchino Del Regno <&topckgen CLK_TOP_MFG_CORE_TMP>; 545d434abbbSAngeloGioacchino Del Regno clock-names = "mfg", "alt"; 5462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5472b515194STinghan Shen #address-cells = <1>; 5482b515194STinghan Shen #size-cells = <0>; 5492b515194STinghan Shen #power-domain-cells = <1>; 5502b515194STinghan Shen 5512b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 5522b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 5532b515194STinghan Shen #power-domain-cells = <0>; 5542b515194STinghan Shen }; 5552b515194STinghan Shen 5562b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 5572b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 5582b515194STinghan Shen #power-domain-cells = <0>; 5592b515194STinghan Shen }; 5602b515194STinghan Shen 5612b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 5622b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 5632b515194STinghan Shen #power-domain-cells = <0>; 5642b515194STinghan Shen }; 5652b515194STinghan Shen 5662b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 5672b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 5682b515194STinghan Shen #power-domain-cells = <0>; 5692b515194STinghan Shen }; 5702b515194STinghan Shen 5712b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 5722b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 5732b515194STinghan Shen #power-domain-cells = <0>; 5742b515194STinghan Shen }; 5752b515194STinghan Shen }; 5762b515194STinghan Shen }; 5772b515194STinghan Shen 5782b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 5792b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 5802b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 5812b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 5822b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 5832b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 5842b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 5852b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 5862b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 5872b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 5882b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 5892b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 5902b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 5912b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 5922b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5932b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5942b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5952b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5962b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5972b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5982b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5992b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 6002b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 6012b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 6022b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 6032b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 6042b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 6052b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 6062b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 6072b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 6082b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 6092b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 6102b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 6112b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 6122b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 6132b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 6142b515194STinghan Shen "vppsys0-18"; 6152b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6162b515194STinghan Shen #address-cells = <1>; 6172b515194STinghan Shen #size-cells = <0>; 6182b515194STinghan Shen #power-domain-cells = <1>; 6192b515194STinghan Shen 6202b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 6212b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 6222b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 6232b515194STinghan Shen clock-names = "vdec1-0"; 6242b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6252b515194STinghan Shen #power-domain-cells = <0>; 6262b515194STinghan Shen }; 6272b515194STinghan Shen 6282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 6292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 63061b94d54SAngeloGioacchino Del Regno clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>; 63161b94d54SAngeloGioacchino Del Regno clock-names = "venc1-larb"; 6322b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6332b515194STinghan Shen #power-domain-cells = <0>; 6342b515194STinghan Shen }; 6352b515194STinghan Shen 6362b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 6372b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 6382b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 6392b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 6402b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 6412b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 6422b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 6432b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 6442b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 6452b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 6462b515194STinghan Shen "vdosys0-2", "vdosys0-3", 6472b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 6482b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6492b515194STinghan Shen #address-cells = <1>; 6502b515194STinghan Shen #size-cells = <0>; 6512b515194STinghan Shen #power-domain-cells = <1>; 6522b515194STinghan Shen 6532b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 6542b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 6552b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 6562b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 6572b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 6582b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 6592b515194STinghan Shen "vppsys1-1"; 6602b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6612b515194STinghan Shen #power-domain-cells = <0>; 6622b515194STinghan Shen }; 6632b515194STinghan Shen 6642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 6652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 6662b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 6672b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 6682b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 6692b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 6702b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 6712b515194STinghan Shen "wepsys-3"; 6722b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6732b515194STinghan Shen #power-domain-cells = <0>; 6742b515194STinghan Shen }; 6752b515194STinghan Shen 6762b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 6772b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 6782b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 6792b515194STinghan Shen clock-names = "vdec0-0"; 6802b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6812b515194STinghan Shen #power-domain-cells = <0>; 6822b515194STinghan Shen }; 6832b515194STinghan Shen 6842b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 6852b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 6862b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 6872b515194STinghan Shen clock-names = "vdec2-0"; 6882b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6892b515194STinghan Shen #power-domain-cells = <0>; 6902b515194STinghan Shen }; 6912b515194STinghan Shen 6922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 6932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 69461b94d54SAngeloGioacchino Del Regno clocks = <&vencsys CLK_VENC_LARB>; 69561b94d54SAngeloGioacchino Del Regno clock-names = "venc0-larb"; 6962b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6972b515194STinghan Shen #power-domain-cells = <0>; 6982b515194STinghan Shen }; 6992b515194STinghan Shen 7002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 7012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 7022b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 7032b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 7042b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 7052b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 7062b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 7072b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 7082b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7092b515194STinghan Shen #address-cells = <1>; 7102b515194STinghan Shen #size-cells = <0>; 7112b515194STinghan Shen #power-domain-cells = <1>; 7122b515194STinghan Shen 7132b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 7142b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 7152b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7162b515194STinghan Shen #power-domain-cells = <0>; 7172b515194STinghan Shen }; 7182b515194STinghan Shen 7192b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 7202b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 7212b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7222b515194STinghan Shen #power-domain-cells = <0>; 7232b515194STinghan Shen }; 7242b515194STinghan Shen 7252b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 7262b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 7272b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 7282b515194STinghan Shen clock-names = "hdmi_tx"; 7292b515194STinghan Shen #power-domain-cells = <0>; 7302b515194STinghan Shen }; 7312b515194STinghan Shen }; 7322b515194STinghan Shen 7332b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 7342b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 7352b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 7362b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 7372b515194STinghan Shen clock-names = "img-0", "img-1"; 7382b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7392b515194STinghan Shen #address-cells = <1>; 7402b515194STinghan Shen #size-cells = <0>; 7412b515194STinghan Shen #power-domain-cells = <1>; 7422b515194STinghan Shen 7432b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 7442b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 7452b515194STinghan Shen #power-domain-cells = <0>; 7462b515194STinghan Shen }; 7472b515194STinghan Shen 7482b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 7492b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 7502b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 7512b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 7522b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 7532b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 7542b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7552b515194STinghan Shen #power-domain-cells = <0>; 7562b515194STinghan Shen }; 7572b515194STinghan Shen }; 7582b515194STinghan Shen 7592b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 7602b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 7612b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 7622b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 7632b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 7642b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 7652b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 7662b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 7672b515194STinghan Shen "cam-4"; 7682b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7692b515194STinghan Shen #address-cells = <1>; 7702b515194STinghan Shen #size-cells = <0>; 7712b515194STinghan Shen #power-domain-cells = <1>; 7722b515194STinghan Shen 7732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 7742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 7752b515194STinghan Shen #power-domain-cells = <0>; 7762b515194STinghan Shen }; 7772b515194STinghan Shen 7782b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 7792b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 7802b515194STinghan Shen #power-domain-cells = <0>; 7812b515194STinghan Shen }; 7822b515194STinghan Shen 7832b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 7842b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 7852b515194STinghan Shen #power-domain-cells = <0>; 7862b515194STinghan Shen }; 7872b515194STinghan Shen }; 7882b515194STinghan Shen }; 7892b515194STinghan Shen }; 7902b515194STinghan Shen 7912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 7922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 7932b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7942b515194STinghan Shen #power-domain-cells = <0>; 7952b515194STinghan Shen }; 7962b515194STinghan Shen 7972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7992b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8002b515194STinghan Shen #power-domain-cells = <0>; 8012b515194STinghan Shen }; 8022b515194STinghan Shen 8032b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 8042b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 8052b515194STinghan Shen #power-domain-cells = <0>; 8062b515194STinghan Shen }; 8072b515194STinghan Shen 8082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 8092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 8102b515194STinghan Shen #power-domain-cells = <0>; 8112b515194STinghan Shen }; 8122b515194STinghan Shen 8132b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 8142b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 8152b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 8162b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 8172b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 8182b515194STinghan Shen #power-domain-cells = <0>; 8192b515194STinghan Shen }; 8202b515194STinghan Shen 8212b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 8222b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 8232b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 8242b515194STinghan Shen clock-names = "ether"; 8252b515194STinghan Shen #power-domain-cells = <0>; 8262b515194STinghan Shen }; 8272b515194STinghan Shen 8282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 8292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 8302b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 8312b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 8322b515194STinghan Shen clock-names = "adsp", "adsp1"; 8332b515194STinghan Shen #address-cells = <1>; 8342b515194STinghan Shen #size-cells = <0>; 8352b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8362b515194STinghan Shen #power-domain-cells = <1>; 8372b515194STinghan Shen 8382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 8392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 8402b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 8412b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8422b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8432b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 8442b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 8452b515194STinghan Shen "audio3"; 8462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8472b515194STinghan Shen #power-domain-cells = <0>; 8482b515194STinghan Shen }; 8492b515194STinghan Shen }; 8502b515194STinghan Shen }; 8512b515194STinghan Shen }; 8522b515194STinghan Shen 85337f25828STinghan Shen watchdog: watchdog@10007000 { 85402938f46SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-wdt"; 855a376a9a6STinghan Shen mediatek,disable-extrst; 85637f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 85704cd9783STrevor Wu #reset-cells = <1>; 85837f25828STinghan Shen }; 85937f25828STinghan Shen 86037f25828STinghan Shen apmixedsys: syscon@1000c000 { 86137f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 86237f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 86337f25828STinghan Shen #clock-cells = <1>; 86437f25828STinghan Shen }; 86537f25828STinghan Shen 86637f25828STinghan Shen systimer: timer@10017000 { 86737f25828STinghan Shen compatible = "mediatek,mt8195-timer", 86837f25828STinghan Shen "mediatek,mt6765-timer"; 86937f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 87037f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 8710f1c806bSChen-Yu Tsai clocks = <&clk13m>; 87237f25828STinghan Shen }; 87337f25828STinghan Shen 87437f25828STinghan Shen pwrap: pwrap@10024000 { 87537f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 87637f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 87737f25828STinghan Shen reg-names = "pwrap"; 87837f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 87937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 88037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 88137f25828STinghan Shen clock-names = "spi", "wrap"; 88237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 88337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 88437f25828STinghan Shen }; 88537f25828STinghan Shen 886385e0eedSTinghan Shen spmi: spmi@10027000 { 887385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 888385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 889385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 890385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 891385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 892385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 893385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 894385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 895385e0eedSTinghan Shen "pmif_tmr_ck", 896385e0eedSTinghan Shen "spmimst_clk_mux"; 897385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 898385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 899385e0eedSTinghan Shen }; 900385e0eedSTinghan Shen 9013b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 9023b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 9033b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 9043b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 9053b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 9063b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 9073b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 9083b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 9093b5838d1STinghan Shen #iommu-cells = <1>; 9103b5838d1STinghan Shen }; 9113b5838d1STinghan Shen 912329239a1SJason-JH.Lin gce0: mailbox@10320000 { 913329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 914329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 915329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 916329239a1SJason-JH.Lin #mbox-cells = <2>; 917329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 918329239a1SJason-JH.Lin }; 919329239a1SJason-JH.Lin 920329239a1SJason-JH.Lin gce1: mailbox@10330000 { 921329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 922329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 923329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 924329239a1SJason-JH.Lin #mbox-cells = <2>; 925329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 926329239a1SJason-JH.Lin }; 927329239a1SJason-JH.Lin 928867477a5STinghan Shen scp: scp@10500000 { 929867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 930867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 931867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 932867477a5STinghan Shen <0 0x10700000 0 0x8000>; 933867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 934867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 935867477a5STinghan Shen status = "disabled"; 936867477a5STinghan Shen }; 937867477a5STinghan Shen 93837f25828STinghan Shen scp_adsp: clock-controller@10720000 { 93937f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 94037f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 94137f25828STinghan Shen #clock-cells = <1>; 94237f25828STinghan Shen }; 94337f25828STinghan Shen 9447dd5bc57SYC Hung adsp: dsp@10803000 { 9457dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 9467dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 9477dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 9487dd5bc57SYC Hung reg-names = "cfg", "sram"; 9497dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 9507dd5bc57SYC Hung <&clk26m>, 9517dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9527dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 9537dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 9547dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 9557dd5bc57SYC Hung clock-names = "adsp_sel", 9567dd5bc57SYC Hung "clk26m_ck", 9577dd5bc57SYC Hung "audio_local_bus", 9587dd5bc57SYC Hung "mainpll_d7_d2", 9597dd5bc57SYC Hung "scp_adsp_audiodsp", 9607dd5bc57SYC Hung "audio_h"; 9617dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 9627dd5bc57SYC Hung mbox-names = "rx", "tx"; 9637dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 9647dd5bc57SYC Hung status = "disabled"; 9657dd5bc57SYC Hung }; 9667dd5bc57SYC Hung 9677dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 9687dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9697dd5bc57SYC Hung #mbox-cells = <0>; 9707dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 9717dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 9727dd5bc57SYC Hung }; 9737dd5bc57SYC Hung 9747dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 9757dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9767dd5bc57SYC Hung #mbox-cells = <0>; 9777dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 9787dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 9797dd5bc57SYC Hung }; 9807dd5bc57SYC Hung 9818903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 9828903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 9838903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 9848903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 9858903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 9868903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 98704cd9783STrevor Wu resets = <&watchdog 14>; 98804cd9783STrevor Wu reset-names = "audiosys"; 9898903821cSTinghan Shen clocks = <&clk26m>, 9908903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 9918903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 9928903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 9938903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 9948903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 9958903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9968903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9978903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9988903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9998903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 10008903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 10018903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 10028903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 10038903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 10048903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 10058903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 10068903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 10078903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 10088903821cSTinghan Shen clock-names = "clk26m", 10098903821cSTinghan Shen "apll1_ck", 10108903821cSTinghan Shen "apll2_ck", 10118903821cSTinghan Shen "apll12_div0", 10128903821cSTinghan Shen "apll12_div1", 10138903821cSTinghan Shen "apll12_div2", 10148903821cSTinghan Shen "apll12_div3", 10158903821cSTinghan Shen "apll12_div9", 10168903821cSTinghan Shen "a1sys_hp_sel", 10178903821cSTinghan Shen "aud_intbus_sel", 10188903821cSTinghan Shen "audio_h_sel", 10198903821cSTinghan Shen "audio_local_bus_sel", 10208903821cSTinghan Shen "dptx_m_sel", 10218903821cSTinghan Shen "i2so1_m_sel", 10228903821cSTinghan Shen "i2so2_m_sel", 10238903821cSTinghan Shen "i2si1_m_sel", 10248903821cSTinghan Shen "i2si2_m_sel", 10258903821cSTinghan Shen "infra_ao_audio_26m_b", 10268903821cSTinghan Shen "scp_adsp_audiodsp"; 10278903821cSTinghan Shen status = "disabled"; 10288903821cSTinghan Shen }; 10298903821cSTinghan Shen 103037f25828STinghan Shen uart0: serial@11001100 { 103137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 103237f25828STinghan Shen "mediatek,mt6577-uart"; 103337f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 103437f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 103537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 103637f25828STinghan Shen clock-names = "baud", "bus"; 103737f25828STinghan Shen status = "disabled"; 103837f25828STinghan Shen }; 103937f25828STinghan Shen 104037f25828STinghan Shen uart1: serial@11001200 { 104137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 104237f25828STinghan Shen "mediatek,mt6577-uart"; 104337f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 104437f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 104537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 104637f25828STinghan Shen clock-names = "baud", "bus"; 104737f25828STinghan Shen status = "disabled"; 104837f25828STinghan Shen }; 104937f25828STinghan Shen 105037f25828STinghan Shen uart2: serial@11001300 { 105137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 105237f25828STinghan Shen "mediatek,mt6577-uart"; 105337f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 105437f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 105537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 105637f25828STinghan Shen clock-names = "baud", "bus"; 105737f25828STinghan Shen status = "disabled"; 105837f25828STinghan Shen }; 105937f25828STinghan Shen 106037f25828STinghan Shen uart3: serial@11001400 { 106137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 106237f25828STinghan Shen "mediatek,mt6577-uart"; 106337f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 106437f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 106537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 106637f25828STinghan Shen clock-names = "baud", "bus"; 106737f25828STinghan Shen status = "disabled"; 106837f25828STinghan Shen }; 106937f25828STinghan Shen 107037f25828STinghan Shen uart4: serial@11001500 { 107137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 107237f25828STinghan Shen "mediatek,mt6577-uart"; 107337f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 107437f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 107537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 107637f25828STinghan Shen clock-names = "baud", "bus"; 107737f25828STinghan Shen status = "disabled"; 107837f25828STinghan Shen }; 107937f25828STinghan Shen 108037f25828STinghan Shen uart5: serial@11001600 { 108137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 108237f25828STinghan Shen "mediatek,mt6577-uart"; 108337f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 108437f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 108537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 108637f25828STinghan Shen clock-names = "baud", "bus"; 108737f25828STinghan Shen status = "disabled"; 108837f25828STinghan Shen }; 108937f25828STinghan Shen 109037f25828STinghan Shen auxadc: auxadc@11002000 { 109137f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 109237f25828STinghan Shen "mediatek,mt8173-auxadc"; 109337f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 109437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 109537f25828STinghan Shen clock-names = "main"; 109637f25828STinghan Shen #io-channel-cells = <1>; 109737f25828STinghan Shen status = "disabled"; 109837f25828STinghan Shen }; 109937f25828STinghan Shen 110037f25828STinghan Shen pericfg_ao: syscon@11003000 { 110137f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 110237f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 110337f25828STinghan Shen #clock-cells = <1>; 110437f25828STinghan Shen }; 110537f25828STinghan Shen 110637f25828STinghan Shen spi0: spi@1100a000 { 110737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 110837f25828STinghan Shen "mediatek,mt6765-spi"; 110937f25828STinghan Shen #address-cells = <1>; 111037f25828STinghan Shen #size-cells = <0>; 111137f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 111237f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 111337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 111437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 111537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 111637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 111737f25828STinghan Shen status = "disabled"; 111837f25828STinghan Shen }; 111937f25828STinghan Shen 1120fd1c6f13SBalsam CHIHI lvts_ap: thermal-sensor@1100b000 { 1121fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-ap"; 1122f4747b91SAngeloGioacchino Del Regno reg = <0 0x1100b000 0 0xc00>; 1123fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>; 1124fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1125fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>; 1126fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1127fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1128fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1129fd1c6f13SBalsam CHIHI }; 1130fd1c6f13SBalsam CHIHI 1131f4747b91SAngeloGioacchino Del Regno svs: svs@1100bc00 { 1132f4747b91SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-svs"; 1133f4747b91SAngeloGioacchino Del Regno reg = <0 0x1100bc00 0 0x400>; 1134f4747b91SAngeloGioacchino Del Regno interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH 0>; 1135f4747b91SAngeloGioacchino Del Regno clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1136f4747b91SAngeloGioacchino Del Regno clock-names = "main"; 1137f4747b91SAngeloGioacchino Del Regno nvmem-cells = <&svs_calib_data &lvts_efuse_data1>; 1138f4747b91SAngeloGioacchino Del Regno nvmem-cell-names = "svs-calibration-data", "t-calibration-data"; 1139f4747b91SAngeloGioacchino Del Regno resets = <&infracfg_ao MT8195_INFRA_RST3_THERM_CTRL_PTP_SWRST>; 1140f4747b91SAngeloGioacchino Del Regno reset-names = "svs_rst"; 1141f4747b91SAngeloGioacchino Del Regno }; 1142f4747b91SAngeloGioacchino Del Regno 1143b86b9464SAngeloGioacchino Del Regno disp_pwm0: pwm@1100e000 { 1144b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1145b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100e000 0 0x1000>; 1146b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW 0>; 1147b86b9464SAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1148b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1149b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM0>, 1150b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM>; 1151b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1152b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1153b86b9464SAngeloGioacchino Del Regno }; 1154b86b9464SAngeloGioacchino Del Regno 1155b86b9464SAngeloGioacchino Del Regno disp_pwm1: pwm@1100f000 { 1156b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1157b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100f000 0 0x1000>; 1158b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 793 IRQ_TYPE_LEVEL_HIGH 0>; 1159b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1160b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM1>, 1161b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>; 1162b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1163b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1164b86b9464SAngeloGioacchino Del Regno }; 1165b86b9464SAngeloGioacchino Del Regno 116637f25828STinghan Shen spi1: spi@11010000 { 116737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 116837f25828STinghan Shen "mediatek,mt6765-spi"; 116937f25828STinghan Shen #address-cells = <1>; 117037f25828STinghan Shen #size-cells = <0>; 117137f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 117237f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 117337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 117437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 117537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 117637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 117737f25828STinghan Shen status = "disabled"; 117837f25828STinghan Shen }; 117937f25828STinghan Shen 118037f25828STinghan Shen spi2: spi@11012000 { 118137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 118237f25828STinghan Shen "mediatek,mt6765-spi"; 118337f25828STinghan Shen #address-cells = <1>; 118437f25828STinghan Shen #size-cells = <0>; 118537f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 118637f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 118737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 118837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 118937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 119037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 119137f25828STinghan Shen status = "disabled"; 119237f25828STinghan Shen }; 119337f25828STinghan Shen 119437f25828STinghan Shen spi3: spi@11013000 { 119537f25828STinghan Shen compatible = "mediatek,mt8195-spi", 119637f25828STinghan Shen "mediatek,mt6765-spi"; 119737f25828STinghan Shen #address-cells = <1>; 119837f25828STinghan Shen #size-cells = <0>; 119937f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 120037f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 120137f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 120237f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 120337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 120437f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 120537f25828STinghan Shen status = "disabled"; 120637f25828STinghan Shen }; 120737f25828STinghan Shen 120837f25828STinghan Shen spi4: spi@11018000 { 120937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 121037f25828STinghan Shen "mediatek,mt6765-spi"; 121137f25828STinghan Shen #address-cells = <1>; 121237f25828STinghan Shen #size-cells = <0>; 121337f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 121437f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 121537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 121637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 121737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 121837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 121937f25828STinghan Shen status = "disabled"; 122037f25828STinghan Shen }; 122137f25828STinghan Shen 122237f25828STinghan Shen spi5: spi@11019000 { 122337f25828STinghan Shen compatible = "mediatek,mt8195-spi", 122437f25828STinghan Shen "mediatek,mt6765-spi"; 122537f25828STinghan Shen #address-cells = <1>; 122637f25828STinghan Shen #size-cells = <0>; 122737f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 122837f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 122937f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 123037f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 123137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 123237f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 123337f25828STinghan Shen status = "disabled"; 123437f25828STinghan Shen }; 123537f25828STinghan Shen 123637f25828STinghan Shen spis0: spi@1101d000 { 123737f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 123837f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 123937f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 124037f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 124137f25828STinghan Shen clock-names = "spi"; 124237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 124337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 124437f25828STinghan Shen status = "disabled"; 124537f25828STinghan Shen }; 124637f25828STinghan Shen 124737f25828STinghan Shen spis1: spi@1101e000 { 124837f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 124937f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 125037f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 125137f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 125237f25828STinghan Shen clock-names = "spi"; 125337f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 125437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 125537f25828STinghan Shen status = "disabled"; 125637f25828STinghan Shen }; 125737f25828STinghan Shen 1258c5fe37e8SBiao Huang eth: ethernet@11021000 { 1259c5fe37e8SBiao Huang compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; 1260c5fe37e8SBiao Huang reg = <0 0x11021000 0 0x4000>; 1261c5fe37e8SBiao Huang interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>; 1262c5fe37e8SBiao Huang interrupt-names = "macirq"; 1263c5fe37e8SBiao Huang clock-names = "axi", 1264c5fe37e8SBiao Huang "apb", 1265c5fe37e8SBiao Huang "mac_main", 1266c5fe37e8SBiao Huang "ptp_ref", 1267c5fe37e8SBiao Huang "rmii_internal", 1268c5fe37e8SBiao Huang "mac_cg"; 1269c5fe37e8SBiao Huang clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, 1270c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, 1271c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_250M>, 1272c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1273c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, 1274c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 1275c5fe37e8SBiao Huang assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, 1276c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1277c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; 1278c5fe37e8SBiao Huang assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, 1279c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D8>, 1280c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D10>; 1281c5fe37e8SBiao Huang power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>; 1282c5fe37e8SBiao Huang mediatek,pericfg = <&infracfg_ao>; 1283c5fe37e8SBiao Huang snps,axi-config = <&stmmac_axi_setup>; 1284c5fe37e8SBiao Huang snps,mtl-rx-config = <&mtl_rx_setup>; 1285c5fe37e8SBiao Huang snps,mtl-tx-config = <&mtl_tx_setup>; 1286c5fe37e8SBiao Huang snps,txpbl = <16>; 1287c5fe37e8SBiao Huang snps,rxpbl = <16>; 1288c5fe37e8SBiao Huang snps,clk-csr = <0>; 1289c5fe37e8SBiao Huang status = "disabled"; 1290c5fe37e8SBiao Huang 1291c5fe37e8SBiao Huang mdio { 1292c5fe37e8SBiao Huang compatible = "snps,dwmac-mdio"; 1293c5fe37e8SBiao Huang #address-cells = <1>; 1294c5fe37e8SBiao Huang #size-cells = <0>; 1295c5fe37e8SBiao Huang }; 1296c5fe37e8SBiao Huang 1297c5fe37e8SBiao Huang stmmac_axi_setup: stmmac-axi-config { 1298c5fe37e8SBiao Huang snps,wr_osr_lmt = <0x7>; 1299c5fe37e8SBiao Huang snps,rd_osr_lmt = <0x7>; 1300c5fe37e8SBiao Huang snps,blen = <0 0 0 0 16 8 4>; 1301c5fe37e8SBiao Huang }; 1302c5fe37e8SBiao Huang 1303c5fe37e8SBiao Huang mtl_rx_setup: rx-queues-config { 1304c5fe37e8SBiao Huang snps,rx-queues-to-use = <4>; 1305c5fe37e8SBiao Huang snps,rx-sched-sp; 1306c5fe37e8SBiao Huang queue0 { 1307c5fe37e8SBiao Huang snps,dcb-algorithm; 1308c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1309c5fe37e8SBiao Huang }; 1310c5fe37e8SBiao Huang queue1 { 1311c5fe37e8SBiao Huang snps,dcb-algorithm; 1312c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1313c5fe37e8SBiao Huang }; 1314c5fe37e8SBiao Huang queue2 { 1315c5fe37e8SBiao Huang snps,dcb-algorithm; 1316c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1317c5fe37e8SBiao Huang }; 1318c5fe37e8SBiao Huang queue3 { 1319c5fe37e8SBiao Huang snps,dcb-algorithm; 1320c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1321c5fe37e8SBiao Huang }; 1322c5fe37e8SBiao Huang }; 1323c5fe37e8SBiao Huang 1324c5fe37e8SBiao Huang mtl_tx_setup: tx-queues-config { 1325c5fe37e8SBiao Huang snps,tx-queues-to-use = <4>; 1326c5fe37e8SBiao Huang snps,tx-sched-wrr; 1327c5fe37e8SBiao Huang queue0 { 1328c5fe37e8SBiao Huang snps,weight = <0x10>; 1329c5fe37e8SBiao Huang snps,dcb-algorithm; 1330c5fe37e8SBiao Huang snps,priority = <0x0>; 1331c5fe37e8SBiao Huang }; 1332c5fe37e8SBiao Huang queue1 { 1333c5fe37e8SBiao Huang snps,weight = <0x11>; 1334c5fe37e8SBiao Huang snps,dcb-algorithm; 1335c5fe37e8SBiao Huang snps,priority = <0x1>; 1336c5fe37e8SBiao Huang }; 1337c5fe37e8SBiao Huang queue2 { 1338c5fe37e8SBiao Huang snps,weight = <0x12>; 1339c5fe37e8SBiao Huang snps,dcb-algorithm; 1340c5fe37e8SBiao Huang snps,priority = <0x2>; 1341c5fe37e8SBiao Huang }; 1342c5fe37e8SBiao Huang queue3 { 1343c5fe37e8SBiao Huang snps,weight = <0x13>; 1344c5fe37e8SBiao Huang snps,dcb-algorithm; 1345c5fe37e8SBiao Huang snps,priority = <0x3>; 1346c5fe37e8SBiao Huang }; 1347c5fe37e8SBiao Huang }; 1348c5fe37e8SBiao Huang }; 1349c5fe37e8SBiao Huang 135037f25828STinghan Shen xhci0: usb@11200000 { 135137f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 135237f25828STinghan Shen "mediatek,mtk-xhci"; 135337f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 135437f25828STinghan Shen <0 0x11203e00 0 0x0100>; 135537f25828STinghan Shen reg-names = "mac", "ippc"; 135637f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 135737f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 135837f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 135937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 136037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 136137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 136237f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 136337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 136437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 136537f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13666210fc2eSNícolas F. R. A. Prado <&clk26m>, 136737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 13686210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13696210fc2eSNícolas F. R. A. Prado "xhci_ck"; 137077d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 137177d30613SChunfeng Yun wakeup-source; 137237f25828STinghan Shen status = "disabled"; 137337f25828STinghan Shen }; 137437f25828STinghan Shen 137537f25828STinghan Shen mmc0: mmc@11230000 { 137637f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 137737f25828STinghan Shen "mediatek,mt8183-mmc"; 137837f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 137937f25828STinghan Shen <0 0x11f50000 0 0x1000>; 138037f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 138137f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 138237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 138337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 138437f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 138537f25828STinghan Shen status = "disabled"; 138637f25828STinghan Shen }; 138737f25828STinghan Shen 138837f25828STinghan Shen mmc1: mmc@11240000 { 138937f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 139037f25828STinghan Shen "mediatek,mt8183-mmc"; 139137f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 139237f25828STinghan Shen <0 0x11c70000 0 0x1000>; 139337f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 139437f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 139537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 139637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 139737f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 139837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 139937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 140037f25828STinghan Shen status = "disabled"; 140137f25828STinghan Shen }; 140237f25828STinghan Shen 140337f25828STinghan Shen mmc2: mmc@11250000 { 140437f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 140537f25828STinghan Shen "mediatek,mt8183-mmc"; 140637f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 140737f25828STinghan Shen <0 0x11e60000 0 0x1000>; 140837f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 140937f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 141037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 141137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 141237f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 141337f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 141437f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 141537f25828STinghan Shen status = "disabled"; 141637f25828STinghan Shen }; 141737f25828STinghan Shen 1418fd1c6f13SBalsam CHIHI lvts_mcu: thermal-sensor@11278000 { 1419fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-mcu"; 1420fd1c6f13SBalsam CHIHI reg = <0 0x11278000 0 0x1000>; 1421fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>; 1422fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1423fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>; 1424fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1425fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1426fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1427fd1c6f13SBalsam CHIHI }; 1428fd1c6f13SBalsam CHIHI 142937f25828STinghan Shen xhci1: usb@11290000 { 143037f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 143137f25828STinghan Shen "mediatek,mtk-xhci"; 143237f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 143337f25828STinghan Shen <0 0x11293e00 0 0x0100>; 143437f25828STinghan Shen reg-names = "mac", "ippc"; 143537f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 143637f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 143737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 143837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 143937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 144037f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 144137f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 144237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 144337f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 14446210fc2eSNícolas F. R. A. Prado <&clk26m>, 144537f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 14466210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14476210fc2eSNícolas F. R. A. Prado "xhci_ck"; 144877d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 144977d30613SChunfeng Yun wakeup-source; 145037f25828STinghan Shen status = "disabled"; 145137f25828STinghan Shen }; 145237f25828STinghan Shen 145337f25828STinghan Shen xhci2: usb@112a0000 { 145437f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 145537f25828STinghan Shen "mediatek,mtk-xhci"; 145637f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 145737f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 145837f25828STinghan Shen reg-names = "mac", "ippc"; 145937f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 146037f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 146137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 146237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 146337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 146437f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 146537f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 146637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 14676210fc2eSNícolas F. R. A. Prado <&clk26m>, 14686210fc2eSNícolas F. R. A. Prado <&clk26m>, 146937f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 14706210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14716210fc2eSNícolas F. R. A. Prado "xhci_ck"; 147277d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 147377d30613SChunfeng Yun wakeup-source; 147437f25828STinghan Shen status = "disabled"; 147537f25828STinghan Shen }; 147637f25828STinghan Shen 147737f25828STinghan Shen xhci3: usb@112b0000 { 147837f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 147937f25828STinghan Shen "mediatek,mtk-xhci"; 148037f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 148137f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 148237f25828STinghan Shen reg-names = "mac", "ippc"; 148337f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 148437f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 148537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 148637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 148737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 148837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 148937f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 149037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 14916210fc2eSNícolas F. R. A. Prado <&clk26m>, 14926210fc2eSNícolas F. R. A. Prado <&clk26m>, 149337f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 14946210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14956210fc2eSNícolas F. R. A. Prado "xhci_ck"; 149677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 149777d30613SChunfeng Yun wakeup-source; 149837f25828STinghan Shen status = "disabled"; 149937f25828STinghan Shen }; 150037f25828STinghan Shen 1501ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1502ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1503ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1504ecc0af6aSTinghan Shen device_type = "pci"; 1505ecc0af6aSTinghan Shen #address-cells = <3>; 1506ecc0af6aSTinghan Shen #size-cells = <2>; 1507ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1508ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1509ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1510ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1511ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1512ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1513ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1514ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1515ecc0af6aSTinghan Shen 1516ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1517ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1518ecc0af6aSTinghan Shen 1519ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1520ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1521ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1522ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1523ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1524ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1525ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1526ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1527ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1528ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1529ecc0af6aSTinghan Shen 1530ecc0af6aSTinghan Shen phys = <&pciephy>; 1531ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1532ecc0af6aSTinghan Shen 1533ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1534ecc0af6aSTinghan Shen 1535ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1536ecc0af6aSTinghan Shen reset-names = "mac"; 1537ecc0af6aSTinghan Shen 1538ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1539ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1540ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1541ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1542ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1543ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1544ecc0af6aSTinghan Shen status = "disabled"; 1545ecc0af6aSTinghan Shen 1546ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1547ecc0af6aSTinghan Shen interrupt-controller; 1548ecc0af6aSTinghan Shen #address-cells = <0>; 1549ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1550ecc0af6aSTinghan Shen }; 1551ecc0af6aSTinghan Shen }; 1552ecc0af6aSTinghan Shen 1553ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1554ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1555ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1556ecc0af6aSTinghan Shen device_type = "pci"; 1557ecc0af6aSTinghan Shen #address-cells = <3>; 1558ecc0af6aSTinghan Shen #size-cells = <2>; 1559ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1560ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1561ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1562ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1563ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1564ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1565ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1566ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1567ecc0af6aSTinghan Shen 1568ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1569ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1570ecc0af6aSTinghan Shen 1571ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1572ecc0af6aSTinghan Shen <&clk26m>, 15731bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1574ecc0af6aSTinghan Shen <&clk26m>, 15751bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1576ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1577ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1578ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1579ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1580ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1581ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1582ecc0af6aSTinghan Shen 1583ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1584ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1585ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1586ecc0af6aSTinghan Shen 1587ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1588ecc0af6aSTinghan Shen reset-names = "mac"; 1589ecc0af6aSTinghan Shen 1590ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1591ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1592ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1593ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1594ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1595ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1596ecc0af6aSTinghan Shen status = "disabled"; 1597ecc0af6aSTinghan Shen 1598ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1599ecc0af6aSTinghan Shen interrupt-controller; 1600ecc0af6aSTinghan Shen #address-cells = <0>; 1601ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1602ecc0af6aSTinghan Shen }; 1603ecc0af6aSTinghan Shen }; 1604ecc0af6aSTinghan Shen 160537f25828STinghan Shen nor_flash: spi@1132c000 { 160637f25828STinghan Shen compatible = "mediatek,mt8195-nor", 160737f25828STinghan Shen "mediatek,mt8173-nor"; 160837f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 160937f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 161037f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 161137f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 161237f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 161337f25828STinghan Shen clock-names = "spi", "sf", "axi"; 161437f25828STinghan Shen #address-cells = <1>; 161537f25828STinghan Shen #size-cells = <0>; 161637f25828STinghan Shen status = "disabled"; 161737f25828STinghan Shen }; 161837f25828STinghan Shen 1619ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1620ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1621ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1622ab43a84cSChunfeng Yun #address-cells = <1>; 1623ab43a84cSChunfeng Yun #size-cells = <1>; 1624ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1625ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1626ab43a84cSChunfeng Yun bits = <0 5>; 1627ab43a84cSChunfeng Yun }; 1628ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1629ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1630ab43a84cSChunfeng Yun bits = <5 5>; 1631ab43a84cSChunfeng Yun }; 1632ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1633ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1634ab43a84cSChunfeng Yun bits = <2 6>; 1635ab43a84cSChunfeng Yun }; 1636ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1637ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1638ab43a84cSChunfeng Yun bits = <0 5>; 1639ab43a84cSChunfeng Yun }; 1640ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1641ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1642ab43a84cSChunfeng Yun bits = <5 5>; 1643ab43a84cSChunfeng Yun }; 1644ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1645ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1646ab43a84cSChunfeng Yun bits = <2 6>; 1647ab43a84cSChunfeng Yun }; 1648ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1649ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1650ab43a84cSChunfeng Yun bits = <0 5>; 1651ab43a84cSChunfeng Yun }; 1652ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1653ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1654ab43a84cSChunfeng Yun bits = <5 5>; 1655ab43a84cSChunfeng Yun }; 1656ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1657ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1658ab43a84cSChunfeng Yun bits = <2 5>; 1659ab43a84cSChunfeng Yun }; 1660ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1661ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1662ab43a84cSChunfeng Yun bits = <7 5>; 1663ab43a84cSChunfeng Yun }; 1664ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1665ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1666ecc0af6aSTinghan Shen bits = <0 4>; 1667ecc0af6aSTinghan Shen }; 1668ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1669ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1670ecc0af6aSTinghan Shen bits = <4 4>; 1671ecc0af6aSTinghan Shen }; 1672ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1673ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1674ecc0af6aSTinghan Shen bits = <0 4>; 1675ecc0af6aSTinghan Shen }; 1676ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1677ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1678ecc0af6aSTinghan Shen bits = <4 4>; 1679ecc0af6aSTinghan Shen }; 1680ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1681ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1682ecc0af6aSTinghan Shen bits = <0 4>; 1683ecc0af6aSTinghan Shen }; 1684ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1685ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1686ecc0af6aSTinghan Shen bits = <4 4>; 1687ecc0af6aSTinghan Shen }; 1688ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1689ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1690ecc0af6aSTinghan Shen bits = <0 4>; 1691ecc0af6aSTinghan Shen }; 169264196979SBo-Chen Chen dp_calibration: dp-data@1ac { 169364196979SBo-Chen Chen reg = <0x1ac 0x10>; 169464196979SBo-Chen Chen }; 169589b045d3SBalsam CHIHI lvts_efuse_data1: lvts1-calib@1bc { 169689b045d3SBalsam CHIHI reg = <0x1bc 0x14>; 169789b045d3SBalsam CHIHI }; 169889b045d3SBalsam CHIHI lvts_efuse_data2: lvts2-calib@1d0 { 169989b045d3SBalsam CHIHI reg = <0x1d0 0x38>; 170089b045d3SBalsam CHIHI }; 1701f4747b91SAngeloGioacchino Del Regno svs_calib_data: svs-calib@580 { 1702f4747b91SAngeloGioacchino Del Regno reg = <0x580 0x64>; 1703f4747b91SAngeloGioacchino Del Regno }; 1704*94e4dd09SWilliam-tw Lin socinfo-data1@7a0 { 1705*94e4dd09SWilliam-tw Lin reg = <0x7a0 0x4>; 1706*94e4dd09SWilliam-tw Lin }; 1707ab43a84cSChunfeng Yun }; 1708ab43a84cSChunfeng Yun 170937f25828STinghan Shen u3phy2: t-phy@11c40000 { 171037f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 171137f25828STinghan Shen #address-cells = <1>; 171237f25828STinghan Shen #size-cells = <1>; 171337f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 171437f25828STinghan Shen status = "disabled"; 171537f25828STinghan Shen 171637f25828STinghan Shen u2port2: usb-phy@0 { 171737f25828STinghan Shen reg = <0x0 0x700>; 171837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 171937f25828STinghan Shen clock-names = "ref"; 172037f25828STinghan Shen #phy-cells = <1>; 172137f25828STinghan Shen }; 172237f25828STinghan Shen }; 172337f25828STinghan Shen 172437f25828STinghan Shen u3phy3: t-phy@11c50000 { 172537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 172637f25828STinghan Shen #address-cells = <1>; 172737f25828STinghan Shen #size-cells = <1>; 172837f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 172937f25828STinghan Shen status = "disabled"; 173037f25828STinghan Shen 173137f25828STinghan Shen u2port3: usb-phy@0 { 173237f25828STinghan Shen reg = <0x0 0x700>; 173337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 173437f25828STinghan Shen clock-names = "ref"; 173537f25828STinghan Shen #phy-cells = <1>; 173637f25828STinghan Shen }; 173737f25828STinghan Shen }; 173837f25828STinghan Shen 1739b7f638d6SMichael Walle mipi_tx0: dsi-phy@11c80000 { 1740b7f638d6SMichael Walle compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx"; 1741b7f638d6SMichael Walle reg = <0 0x11c80000 0 0x1000>; 1742b7f638d6SMichael Walle clocks = <&clk26m>; 1743b7f638d6SMichael Walle clock-output-names = "mipi_tx0_pll"; 1744b7f638d6SMichael Walle #clock-cells = <0>; 1745b7f638d6SMichael Walle #phy-cells = <0>; 1746b7f638d6SMichael Walle status = "disabled"; 1747b7f638d6SMichael Walle }; 1748b7f638d6SMichael Walle 1749b7f638d6SMichael Walle mipi_tx1: dsi-phy@11c90000 { 1750b7f638d6SMichael Walle compatible = "mediatek,mt8195-mipi-tx", "mediatek,mt8183-mipi-tx"; 1751b7f638d6SMichael Walle reg = <0 0x11c90000 0 0x1000>; 1752b7f638d6SMichael Walle clocks = <&clk26m>; 1753b7f638d6SMichael Walle clock-output-names = "mipi_tx1_pll"; 1754b7f638d6SMichael Walle #clock-cells = <0>; 1755b7f638d6SMichael Walle #phy-cells = <0>; 1756b7f638d6SMichael Walle status = "disabled"; 1757b7f638d6SMichael Walle }; 1758b7f638d6SMichael Walle 175937f25828STinghan Shen i2c5: i2c@11d00000 { 176037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 176137f25828STinghan Shen "mediatek,mt8192-i2c"; 176237f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 176337f25828STinghan Shen <0 0x10220580 0 0x80>; 176437f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 176537f25828STinghan Shen clock-div = <1>; 176637f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 176737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 176837f25828STinghan Shen clock-names = "main", "dma"; 176937f25828STinghan Shen #address-cells = <1>; 177037f25828STinghan Shen #size-cells = <0>; 177137f25828STinghan Shen status = "disabled"; 177237f25828STinghan Shen }; 177337f25828STinghan Shen 177437f25828STinghan Shen i2c6: i2c@11d01000 { 177537f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 177637f25828STinghan Shen "mediatek,mt8192-i2c"; 177737f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 177837f25828STinghan Shen <0 0x10220600 0 0x80>; 177937f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 178037f25828STinghan Shen clock-div = <1>; 178137f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 178237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 178337f25828STinghan Shen clock-names = "main", "dma"; 178437f25828STinghan Shen #address-cells = <1>; 178537f25828STinghan Shen #size-cells = <0>; 178637f25828STinghan Shen status = "disabled"; 178737f25828STinghan Shen }; 178837f25828STinghan Shen 178937f25828STinghan Shen i2c7: i2c@11d02000 { 179037f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 179137f25828STinghan Shen "mediatek,mt8192-i2c"; 179237f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 179337f25828STinghan Shen <0 0x10220680 0 0x80>; 179437f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 179537f25828STinghan Shen clock-div = <1>; 179637f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 179737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 179837f25828STinghan Shen clock-names = "main", "dma"; 179937f25828STinghan Shen #address-cells = <1>; 180037f25828STinghan Shen #size-cells = <0>; 180137f25828STinghan Shen status = "disabled"; 180237f25828STinghan Shen }; 180337f25828STinghan Shen 180437f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 180537f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 180637f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 180737f25828STinghan Shen #clock-cells = <1>; 180837f25828STinghan Shen }; 180937f25828STinghan Shen 181037f25828STinghan Shen i2c0: i2c@11e00000 { 181137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 181237f25828STinghan Shen "mediatek,mt8192-i2c"; 181337f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 181437f25828STinghan Shen <0 0x10220080 0 0x80>; 181537f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 181637f25828STinghan Shen clock-div = <1>; 181737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 181837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 181937f25828STinghan Shen clock-names = "main", "dma"; 182037f25828STinghan Shen #address-cells = <1>; 182137f25828STinghan Shen #size-cells = <0>; 1822a93f071aSTzung-Bi Shih status = "disabled"; 182337f25828STinghan Shen }; 182437f25828STinghan Shen 182537f25828STinghan Shen i2c1: i2c@11e01000 { 182637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 182737f25828STinghan Shen "mediatek,mt8192-i2c"; 182837f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 182937f25828STinghan Shen <0 0x10220200 0 0x80>; 183037f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 183137f25828STinghan Shen clock-div = <1>; 183237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 183337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 183437f25828STinghan Shen clock-names = "main", "dma"; 183537f25828STinghan Shen #address-cells = <1>; 183637f25828STinghan Shen #size-cells = <0>; 183737f25828STinghan Shen status = "disabled"; 183837f25828STinghan Shen }; 183937f25828STinghan Shen 184037f25828STinghan Shen i2c2: i2c@11e02000 { 184137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 184237f25828STinghan Shen "mediatek,mt8192-i2c"; 184337f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 184437f25828STinghan Shen <0 0x10220380 0 0x80>; 184537f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 184637f25828STinghan Shen clock-div = <1>; 184737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 184837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 184937f25828STinghan Shen clock-names = "main", "dma"; 185037f25828STinghan Shen #address-cells = <1>; 185137f25828STinghan Shen #size-cells = <0>; 185237f25828STinghan Shen status = "disabled"; 185337f25828STinghan Shen }; 185437f25828STinghan Shen 185537f25828STinghan Shen i2c3: i2c@11e03000 { 185637f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 185737f25828STinghan Shen "mediatek,mt8192-i2c"; 185837f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 185937f25828STinghan Shen <0 0x10220480 0 0x80>; 186037f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 186137f25828STinghan Shen clock-div = <1>; 186237f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 186337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 186437f25828STinghan Shen clock-names = "main", "dma"; 186537f25828STinghan Shen #address-cells = <1>; 186637f25828STinghan Shen #size-cells = <0>; 186737f25828STinghan Shen status = "disabled"; 186837f25828STinghan Shen }; 186937f25828STinghan Shen 187037f25828STinghan Shen i2c4: i2c@11e04000 { 187137f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 187237f25828STinghan Shen "mediatek,mt8192-i2c"; 187337f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 187437f25828STinghan Shen <0 0x10220500 0 0x80>; 187537f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 187637f25828STinghan Shen clock-div = <1>; 187737f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 187837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 187937f25828STinghan Shen clock-names = "main", "dma"; 188037f25828STinghan Shen #address-cells = <1>; 188137f25828STinghan Shen #size-cells = <0>; 188237f25828STinghan Shen status = "disabled"; 188337f25828STinghan Shen }; 188437f25828STinghan Shen 188537f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 188637f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 188737f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 188837f25828STinghan Shen #clock-cells = <1>; 188937f25828STinghan Shen }; 189037f25828STinghan Shen 189137f25828STinghan Shen u3phy1: t-phy@11e30000 { 189237f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 189337f25828STinghan Shen #address-cells = <1>; 189437f25828STinghan Shen #size-cells = <1>; 189537f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1896a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 189737f25828STinghan Shen status = "disabled"; 189837f25828STinghan Shen 189937f25828STinghan Shen u2port1: usb-phy@0 { 190037f25828STinghan Shen reg = <0x0 0x700>; 190137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 190237f25828STinghan Shen <&clk26m>; 190337f25828STinghan Shen clock-names = "ref", "da_ref"; 190437f25828STinghan Shen #phy-cells = <1>; 190537f25828STinghan Shen }; 190637f25828STinghan Shen 190737f25828STinghan Shen u3port1: usb-phy@700 { 190837f25828STinghan Shen reg = <0x700 0x700>; 190937f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 191037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 191137f25828STinghan Shen clock-names = "ref", "da_ref"; 1912ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1913ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1914ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1915ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 191637f25828STinghan Shen #phy-cells = <1>; 191737f25828STinghan Shen }; 191837f25828STinghan Shen }; 191937f25828STinghan Shen 192037f25828STinghan Shen u3phy0: t-phy@11e40000 { 192137f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 192237f25828STinghan Shen #address-cells = <1>; 192337f25828STinghan Shen #size-cells = <1>; 192437f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 192537f25828STinghan Shen status = "disabled"; 192637f25828STinghan Shen 192737f25828STinghan Shen u2port0: usb-phy@0 { 192837f25828STinghan Shen reg = <0x0 0x700>; 192937f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 193037f25828STinghan Shen <&clk26m>; 193137f25828STinghan Shen clock-names = "ref", "da_ref"; 193237f25828STinghan Shen #phy-cells = <1>; 193337f25828STinghan Shen }; 193437f25828STinghan Shen 193537f25828STinghan Shen u3port0: usb-phy@700 { 193637f25828STinghan Shen reg = <0x700 0x700>; 193737f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 193837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 193937f25828STinghan Shen clock-names = "ref", "da_ref"; 1940ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1941ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1942ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1943ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 194437f25828STinghan Shen #phy-cells = <1>; 194537f25828STinghan Shen }; 194637f25828STinghan Shen }; 194737f25828STinghan Shen 1948ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1949ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1950ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1951ecc0af6aSTinghan Shen reg-names = "sif"; 1952ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1953ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1954ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1955ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1956ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1957ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1958ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1959ecc0af6aSTinghan Shen "rx_ln1"; 1960ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1961ecc0af6aSTinghan Shen #phy-cells = <0>; 1962ecc0af6aSTinghan Shen status = "disabled"; 1963ecc0af6aSTinghan Shen }; 1964ecc0af6aSTinghan Shen 196537f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 196637f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 196737f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 196837f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 196937f25828STinghan Shen clock-names = "unipro", "mp"; 197037f25828STinghan Shen #phy-cells = <0>; 197137f25828STinghan Shen status = "disabled"; 197237f25828STinghan Shen }; 197337f25828STinghan Shen 19749a512b4dSAngeloGioacchino Del Regno gpu: gpu@13000000 { 19759a512b4dSAngeloGioacchino Del Regno compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali", 19769a512b4dSAngeloGioacchino Del Regno "arm,mali-valhall-jm"; 19779a512b4dSAngeloGioacchino Del Regno reg = <0 0x13000000 0 0x4000>; 19789a512b4dSAngeloGioacchino Del Regno 19799a512b4dSAngeloGioacchino Del Regno clocks = <&mfgcfg CLK_MFG_BG3D>; 19809a512b4dSAngeloGioacchino Del Regno interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>, 19819a512b4dSAngeloGioacchino Del Regno <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>, 19829a512b4dSAngeloGioacchino Del Regno <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>; 19839a512b4dSAngeloGioacchino Del Regno interrupt-names = "job", "mmu", "gpu"; 19849a512b4dSAngeloGioacchino Del Regno operating-points-v2 = <&gpu_opp_table>; 19859a512b4dSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>, 19869a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG3>, 19879a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG4>, 19889a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG5>, 19899a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG6>; 19909a512b4dSAngeloGioacchino Del Regno power-domain-names = "core0", "core1", "core2", "core3", "core4"; 19919a512b4dSAngeloGioacchino Del Regno status = "disabled"; 19929a512b4dSAngeloGioacchino Del Regno }; 19939a512b4dSAngeloGioacchino Del Regno 199437f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 199537f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 199637f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 199737f25828STinghan Shen #clock-cells = <1>; 199837f25828STinghan Shen }; 199937f25828STinghan Shen 2000981f808eSRoy-CW.Yeh vppsys0: syscon@14000000 { 2001981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys0", "syscon"; 20026aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 20036aa5b46dSTinghan Shen #clock-cells = <1>; 20046aa5b46dSTinghan Shen }; 20056aa5b46dSTinghan Shen 20065710462aSMoudy Ho dma-controller@14001000 { 20075710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rdma"; 20085710462aSMoudy Ho reg = <0 0x14001000 0 0x1000>; 20095710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x1000 0x1000>; 20105710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RDMA_SOF>, 20115710462aSMoudy Ho <CMDQ_EVENT_VPP0_MDP_RDMA_FRAME_DONE>; 20125710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20135710462aSMoudy Ho iommus = <&iommu_vpp M4U_PORT_L4_MDP_RDMA>; 20145710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_RDMA>; 20155710462aSMoudy Ho mboxes = <&gce1 12 CMDQ_THR_PRIO_1>, 20165710462aSMoudy Ho <&gce1 13 CMDQ_THR_PRIO_1>, 20175710462aSMoudy Ho <&gce1 14 CMDQ_THR_PRIO_1>, 20185710462aSMoudy Ho <&gce1 21 CMDQ_THR_PRIO_1>, 20195710462aSMoudy Ho <&gce1 22 CMDQ_THR_PRIO_1>; 20205710462aSMoudy Ho #dma-cells = <1>; 20215710462aSMoudy Ho }; 20225710462aSMoudy Ho 20235710462aSMoudy Ho display@14002000 { 20245710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-fg"; 20255710462aSMoudy Ho reg = <0 0x14002000 0 0x1000>; 20265710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x2000 0x1000>; 20275710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_FG>; 20285710462aSMoudy Ho }; 20295710462aSMoudy Ho 20305710462aSMoudy Ho display@14003000 { 20315710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-stitch"; 20325710462aSMoudy Ho reg = <0 0x14003000 0 0x1000>; 20335710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x3000 0x1000>; 20345710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_STITCH>; 20355710462aSMoudy Ho }; 20365710462aSMoudy Ho 20375710462aSMoudy Ho display@14004000 { 20385710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-hdr"; 20395710462aSMoudy Ho reg = <0 0x14004000 0 0x1000>; 20405710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x4000 0x1000>; 20415710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_HDR>; 20425710462aSMoudy Ho }; 20435710462aSMoudy Ho 20445710462aSMoudy Ho display@14005000 { 20455710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-aal"; 20465710462aSMoudy Ho reg = <0 0x14005000 0 0x1000>; 20475710462aSMoudy Ho interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH 0>; 20485710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x5000 0x1000>; 20495710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_AAL>; 20505710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20515710462aSMoudy Ho }; 20525710462aSMoudy Ho 20535710462aSMoudy Ho display@14006000 { 20545710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz"; 20555710462aSMoudy Ho reg = <0 0x14006000 0 0x1000>; 20565710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x6000 0x1000>; 20575710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_RSZ_IN_RSZ_SOF>, 20585710462aSMoudy Ho <CMDQ_EVENT_VPP0_MDP_RSZ_FRAME_DONE>; 20595710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_RSZ>; 20605710462aSMoudy Ho }; 20615710462aSMoudy Ho 20625710462aSMoudy Ho display@14007000 { 20635710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tdshp"; 20645710462aSMoudy Ho reg = <0 0x14007000 0 0x1000>; 20655710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x7000 0x1000>; 20665710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_TDSHP>; 20675710462aSMoudy Ho }; 20685710462aSMoudy Ho 20695710462aSMoudy Ho display@14008000 { 20705710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-color"; 20715710462aSMoudy Ho reg = <0 0x14008000 0 0x1000>; 20725710462aSMoudy Ho interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH 0>; 20735710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x8000 0x1000>; 20745710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_COLOR>; 20755710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20765710462aSMoudy Ho }; 20775710462aSMoudy Ho 20785710462aSMoudy Ho display@14009000 { 20795710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-ovl"; 20805710462aSMoudy Ho reg = <0 0x14009000 0 0x1000>; 20815710462aSMoudy Ho interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH 0>; 20825710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0x9000 0x1000>; 20835710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_OVL>; 20845710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20855710462aSMoudy Ho iommus = <&iommu_vpp M4U_PORT_L4_MDP_OVL>; 20865710462aSMoudy Ho }; 20875710462aSMoudy Ho 20885710462aSMoudy Ho display@1400a000 { 20895710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-padding"; 20905710462aSMoudy Ho reg = <0 0x1400a000 0 0x1000>; 20915710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xa000 0x1000>; 20925710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_PADDING>; 20935710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20945710462aSMoudy Ho }; 20955710462aSMoudy Ho 20965710462aSMoudy Ho display@1400b000 { 20975710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tcc"; 20985710462aSMoudy Ho reg = <0 0x1400b000 0 0x1000>; 20995710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xb000 0x1000>; 21005710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_TCC>; 21015710462aSMoudy Ho }; 21025710462aSMoudy Ho 21035710462aSMoudy Ho dma-controller@1400c000 { 21045710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot"; 21055710462aSMoudy Ho reg = <0 0x1400c000 0 0x1000>; 21065710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xc000 0x1000>; 21075710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP0_MDP_WROT_SOF>, 21085710462aSMoudy Ho <CMDQ_EVENT_VPP0_MDP_WROT_VIDO_WDONE>; 21095710462aSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MDP_WROT>; 21105710462aSMoudy Ho iommus = <&iommu_vpp M4U_PORT_L4_MDP_WROT>; 21115710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21125710462aSMoudy Ho #dma-cells = <1>; 21135710462aSMoudy Ho }; 21145710462aSMoudy Ho 2115018f1d4fSMoudy Ho mutex@1400f000 { 2116018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2117018f1d4fSMoudy Ho reg = <0 0x1400f000 0 0x1000>; 2118018f1d4fSMoudy Ho interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>; 2119018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>; 2120018f1d4fSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MUTEX>; 2121018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 2122018f1d4fSMoudy Ho }; 2123018f1d4fSMoudy Ho 21243b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 21253b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21263b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 21273b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 21283b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 21293b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 21303b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21313b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21323b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21333b5838d1STinghan Shen }; 21343b5838d1STinghan Shen 21353b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 21363b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21373b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 21383b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 21393b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 21403b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 21413b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21423b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21433b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21443b5838d1STinghan Shen }; 21453b5838d1STinghan Shen 21463b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 21473b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 21483b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 21493b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 21503b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 21513b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 21523b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 21533b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 21543b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21553b5838d1STinghan Shen }; 21563b5838d1STinghan Shen 21573b5838d1STinghan Shen larb4: larb@14013000 { 21583b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21593b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 21603b5838d1STinghan Shen mediatek,larb-id = <4>; 21613b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 21623b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 21633b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 21643b5838d1STinghan Shen clock-names = "apb", "smi"; 21653b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21663b5838d1STinghan Shen }; 21673b5838d1STinghan Shen 21683b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 21693b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 21703b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 21713b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 21723b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 21733b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 21743b5838d1STinghan Shen &larb27>; 21753b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 21763b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 21773b5838d1STinghan Shen clock-names = "bclk"; 21783b5838d1STinghan Shen #iommu-cells = <1>; 21793b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 21803b5838d1STinghan Shen }; 21813b5838d1STinghan Shen 218237f25828STinghan Shen wpesys: clock-controller@14e00000 { 218337f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 218437f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 218537f25828STinghan Shen #clock-cells = <1>; 218637f25828STinghan Shen }; 218737f25828STinghan Shen 218837f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 218937f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 219037f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 219137f25828STinghan Shen #clock-cells = <1>; 219237f25828STinghan Shen }; 219337f25828STinghan Shen 219437f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 219537f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 219637f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 219737f25828STinghan Shen #clock-cells = <1>; 219837f25828STinghan Shen }; 219937f25828STinghan Shen 22003b5838d1STinghan Shen larb7: larb@14e04000 { 22013b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22023b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 22033b5838d1STinghan Shen mediatek,larb-id = <7>; 22043b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 22053b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 22063b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 22073b5838d1STinghan Shen clock-names = "apb", "smi"; 22083b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 22093b5838d1STinghan Shen }; 22103b5838d1STinghan Shen 22113b5838d1STinghan Shen larb8: larb@14e05000 { 22123b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22133b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 22143b5838d1STinghan Shen mediatek,larb-id = <8>; 22153b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 22163b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 22173b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 22183b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 22193b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22203b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 22213b5838d1STinghan Shen }; 22223b5838d1STinghan Shen 2223981f808eSRoy-CW.Yeh vppsys1: syscon@14f00000 { 2224981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys1", "syscon"; 22256aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 22266aa5b46dSTinghan Shen #clock-cells = <1>; 22276aa5b46dSTinghan Shen }; 22286aa5b46dSTinghan Shen 2229018f1d4fSMoudy Ho mutex@14f01000 { 2230018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2231018f1d4fSMoudy Ho reg = <0 0x14f01000 0 0x1000>; 2232018f1d4fSMoudy Ho interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>; 2233018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>; 2234018f1d4fSMoudy Ho clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>; 2235018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 2236018f1d4fSMoudy Ho }; 2237018f1d4fSMoudy Ho 22383b5838d1STinghan Shen larb5: larb@14f02000 { 22393b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22403b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 22413b5838d1STinghan Shen mediatek,larb-id = <5>; 22423b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 22433b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 22443b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 22453b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 22463b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22473b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 22483b5838d1STinghan Shen }; 22493b5838d1STinghan Shen 22503b5838d1STinghan Shen larb6: larb@14f03000 { 22513b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22523b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 22533b5838d1STinghan Shen mediatek,larb-id = <6>; 22543b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 22553b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 22563b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 22573b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 22583b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22593b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 22603b5838d1STinghan Shen }; 22613b5838d1STinghan Shen 22625710462aSMoudy Ho display@14f06000 { 22635710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-split"; 22645710462aSMoudy Ho reg = <0 0x14f06000 0 0x1000>; 22655710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x6000 0x1000>; 22665710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_VPP_SPLIT>, 22675710462aSMoudy Ho <&vppsys1 CLK_VPP1_HDMI_META>, 22685710462aSMoudy Ho <&vppsys1 CLK_VPP1_VPP_SPLIT_HDMI>; 22695710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 22705710462aSMoudy Ho }; 22715710462aSMoudy Ho 22725710462aSMoudy Ho display@14f07000 { 22735710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tcc"; 22745710462aSMoudy Ho reg = <0 0x14f07000 0 0x1000>; 22755710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x7000 0x1000>; 22765710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TCC>; 22775710462aSMoudy Ho }; 22785710462aSMoudy Ho 22795710462aSMoudy Ho dma-controller@14f08000 { 22805710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rdma"; 22815710462aSMoudy Ho reg = <0 0x14f08000 0 0x1000>; 22825710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x8000 0x1000>; 22835710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_SOF>, 22845710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_FRAME_DONE>; 22855710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RDMA>; 22865710462aSMoudy Ho iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_RDMA>; 22875710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 22885710462aSMoudy Ho #dma-cells = <1>; 22895710462aSMoudy Ho }; 22905710462aSMoudy Ho 22915710462aSMoudy Ho dma-controller@14f09000 { 22925710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rdma"; 22935710462aSMoudy Ho reg = <0 0x14f09000 0 0x1000>; 22945710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x9000 0x1000>; 22955710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_SOF>, 22965710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_FRAME_DONE>; 22975710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RDMA>; 22985710462aSMoudy Ho iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_RDMA>; 22995710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 23005710462aSMoudy Ho #dma-cells = <1>; 23015710462aSMoudy Ho }; 23025710462aSMoudy Ho 23035710462aSMoudy Ho dma-controller@14f0a000 { 23045710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rdma"; 23055710462aSMoudy Ho reg = <0 0x14f0a000 0 0x1000>; 23065710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xa000 0x1000>; 23075710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_SOF>, 23085710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_FRAME_DONE>; 23095710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RDMA>; 23105710462aSMoudy Ho iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_RDMA>; 23115710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 23125710462aSMoudy Ho #dma-cells = <1>; 23135710462aSMoudy Ho }; 23145710462aSMoudy Ho 23155710462aSMoudy Ho display@14f0b000 { 23165710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-fg"; 23175710462aSMoudy Ho reg = <0 0x14f0b000 0 0x1000>; 23185710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xb000 0x1000>; 23195710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_FG>; 23205710462aSMoudy Ho }; 23215710462aSMoudy Ho 23225710462aSMoudy Ho display@14f0c000 { 23235710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-fg"; 23245710462aSMoudy Ho reg = <0 0x14f0c000 0 0x1000>; 23255710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xc000 0x1000>; 23265710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_FG>; 23275710462aSMoudy Ho }; 23285710462aSMoudy Ho 23295710462aSMoudy Ho display@14f0d000 { 23305710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-fg"; 23315710462aSMoudy Ho reg = <0 0x14f0d000 0 0x1000>; 23325710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xd000 0x1000>; 23335710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_FG>; 23345710462aSMoudy Ho }; 23355710462aSMoudy Ho 23365710462aSMoudy Ho display@14f0e000 { 23375710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-hdr"; 23385710462aSMoudy Ho reg = <0 0x14f0e000 0 0x1000>; 23395710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xe000 0x1000>; 23405710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_HDR>; 23415710462aSMoudy Ho }; 23425710462aSMoudy Ho 23435710462aSMoudy Ho display@14f0f000 { 23445710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-hdr"; 23455710462aSMoudy Ho reg = <0 0x14f0f000 0 0x1000>; 23465710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0xf000 0x1000>; 23475710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_HDR>; 23485710462aSMoudy Ho }; 23495710462aSMoudy Ho 23505710462aSMoudy Ho display@14f10000 { 23515710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-hdr"; 23525710462aSMoudy Ho reg = <0 0x14f10000 0 0x1000>; 23535710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0 0x1000>; 23545710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_HDR>; 23555710462aSMoudy Ho }; 23565710462aSMoudy Ho 23575710462aSMoudy Ho display@14f11000 { 23585710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-aal"; 23595710462aSMoudy Ho reg = <0 0x14f11000 0 0x1000>; 23605710462aSMoudy Ho interrupts = <GIC_SPI 617 IRQ_TYPE_LEVEL_HIGH 0>; 23615710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x1000 0x1000>; 23625710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_AAL>; 23635710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 23645710462aSMoudy Ho }; 23655710462aSMoudy Ho 23665710462aSMoudy Ho display@14f12000 { 23675710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-aal"; 23685710462aSMoudy Ho reg = <0 0x14f12000 0 0x1000>; 23695710462aSMoudy Ho interrupts = <GIC_SPI 618 IRQ_TYPE_LEVEL_HIGH 0>; 23705710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x2000 0x1000>; 23715710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_AAL>; 23725710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 23735710462aSMoudy Ho }; 23745710462aSMoudy Ho 23755710462aSMoudy Ho display@14f13000 { 23765710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-aal"; 23775710462aSMoudy Ho reg = <0 0x14f13000 0 0x1000>; 23785710462aSMoudy Ho interrupts = <GIC_SPI 619 IRQ_TYPE_LEVEL_HIGH 0>; 23795710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x3000 0x1000>; 23805710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_AAL>; 23815710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 23825710462aSMoudy Ho }; 23835710462aSMoudy Ho 23845710462aSMoudy Ho display@14f14000 { 23855710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz"; 23865710462aSMoudy Ho reg = <0 0x14f14000 0 0x1000>; 23875710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x4000 0x1000>; 23885710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_SOF>, 23895710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_FRAME_DONE>; 23905710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_RSZ>; 23915710462aSMoudy Ho }; 23925710462aSMoudy Ho 23935710462aSMoudy Ho display@14f15000 { 23945710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz"; 23955710462aSMoudy Ho reg = <0 0x14f15000 0 0x1000>; 23965710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x5000 0x1000>; 23975710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_SOF>, 23985710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_FRAME_DONE>; 23995710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_RSZ>; 24005710462aSMoudy Ho }; 24015710462aSMoudy Ho 24025710462aSMoudy Ho display@14f16000 { 24035710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-rsz", "mediatek,mt8183-mdp3-rsz"; 24045710462aSMoudy Ho reg = <0 0x14f16000 0 0x1000>; 24055710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x6000 0x1000>; 24065710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_SOF>, 24075710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_FRAME_DONE>; 24085710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_RSZ>; 24095710462aSMoudy Ho }; 24105710462aSMoudy Ho 24115710462aSMoudy Ho display@14f17000 { 24125710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tdshp"; 24135710462aSMoudy Ho reg = <0 0x14f17000 0 0x1000>; 24145710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x7000 0x1000>; 24155710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_TDSHP>; 24165710462aSMoudy Ho }; 24175710462aSMoudy Ho 24185710462aSMoudy Ho display@14f18000 { 24195710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tdshp"; 24205710462aSMoudy Ho reg = <0 0x14f18000 0 0x1000>; 24215710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x8000 0x1000>; 24225710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_TDSHP>; 24235710462aSMoudy Ho }; 24245710462aSMoudy Ho 24255710462aSMoudy Ho display@14f19000 { 24265710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-tdshp"; 24275710462aSMoudy Ho reg = <0 0x14f19000 0 0x1000>; 24285710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0x9000 0x1000>; 24295710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_TDSHP>; 24305710462aSMoudy Ho }; 24315710462aSMoudy Ho 24325710462aSMoudy Ho display@14f1a000 { 24335710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-merge"; 24345710462aSMoudy Ho reg = <0 0x14f1a000 0 0x1000>; 24355710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xa000 0x1000>; 24365710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_MERGE>; 24375710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24385710462aSMoudy Ho }; 24395710462aSMoudy Ho 24405710462aSMoudy Ho display@14f1b000 { 24415710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-merge"; 24425710462aSMoudy Ho reg = <0 0x14f1b000 0 0x1000>; 24435710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xb000 0x1000>; 24445710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_MERGE>; 24455710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24465710462aSMoudy Ho }; 24475710462aSMoudy Ho 24485710462aSMoudy Ho display@14f1c000 { 24495710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-color"; 24505710462aSMoudy Ho reg = <0 0x14f1c000 0 0x1000>; 24515710462aSMoudy Ho interrupts = <GIC_SPI 628 IRQ_TYPE_LEVEL_HIGH 0>; 24525710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xc000 0x1000>; 24535710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_COLOR>; 24545710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24555710462aSMoudy Ho }; 24565710462aSMoudy Ho 24575710462aSMoudy Ho display@14f1d000 { 24585710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-color"; 24595710462aSMoudy Ho reg = <0 0x14f1d000 0 0x1000>; 24605710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xd000 0x1000>; 24615710462aSMoudy Ho interrupts = <GIC_SPI 629 IRQ_TYPE_LEVEL_HIGH 0>; 24625710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_COLOR>; 24635710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24645710462aSMoudy Ho }; 24655710462aSMoudy Ho 24665710462aSMoudy Ho display@14f1e000 { 24675710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-color"; 24685710462aSMoudy Ho reg = <0 0x14f1e000 0 0x1000>; 24695710462aSMoudy Ho interrupts = <GIC_SPI 630 IRQ_TYPE_LEVEL_HIGH 0>; 24705710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xe000 0x1000>; 24715710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_COLOR>; 24725710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24735710462aSMoudy Ho }; 24745710462aSMoudy Ho 24755710462aSMoudy Ho display@14f1f000 { 24765710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-ovl"; 24775710462aSMoudy Ho reg = <0 0x14f1f000 0 0x1000>; 24785710462aSMoudy Ho interrupts = <GIC_SPI 631 IRQ_TYPE_LEVEL_HIGH 0>; 24795710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f1XXXX 0xf000 0x1000>; 24805710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_OVL>; 24815710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24825710462aSMoudy Ho iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_OVL>; 24835710462aSMoudy Ho }; 24845710462aSMoudy Ho 24855710462aSMoudy Ho display@14f20000 { 24865710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-padding"; 24875710462aSMoudy Ho reg = <0 0x14f20000 0 0x1000>; 24885710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0 0x1000>; 24895710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_VPP_PAD>; 24905710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24915710462aSMoudy Ho }; 24925710462aSMoudy Ho 24935710462aSMoudy Ho display@14f21000 { 24945710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-padding"; 24955710462aSMoudy Ho reg = <0 0x14f21000 0 0x1000>; 24965710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x1000 0x1000>; 24975710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_VPP_PAD>; 24985710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 24995710462aSMoudy Ho }; 25005710462aSMoudy Ho 25015710462aSMoudy Ho display@14f22000 { 25025710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-padding"; 25035710462aSMoudy Ho reg = <0 0x14f22000 0 0x1000>; 25045710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x2000 0x1000>; 25055710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_VPP_PAD>; 25065710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 25075710462aSMoudy Ho }; 25085710462aSMoudy Ho 25095710462aSMoudy Ho dma-controller@14f23000 { 25105710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot"; 25115710462aSMoudy Ho reg = <0 0x14f23000 0 0x1000>; 25125710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x3000 0x1000>; 25135710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_SOF>, 25145710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_FRAME_DONE>; 25155710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP1_MDP_WROT>; 25165710462aSMoudy Ho iommus = <&iommu_vdo M4U_PORT_L5_SVPP1_MDP_WROT>; 25175710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 25185710462aSMoudy Ho #dma-cells = <1>; 25195710462aSMoudy Ho }; 25205710462aSMoudy Ho 25215710462aSMoudy Ho dma-controller@14f24000 { 25225710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot"; 25235710462aSMoudy Ho reg = <0 0x14f24000 0 0x1000>; 25245710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x4000 0x1000>; 25255710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_SOF>, 25265710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_FRAME_DONE>; 25275710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_WROT>; 25285710462aSMoudy Ho iommus = <&iommu_vdo M4U_PORT_L5_SVPP2_MDP_WROT>; 25295710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 25305710462aSMoudy Ho #dma-cells = <1>; 25315710462aSMoudy Ho }; 25325710462aSMoudy Ho 25335710462aSMoudy Ho dma-controller@14f25000 { 25345710462aSMoudy Ho compatible = "mediatek,mt8195-mdp3-wrot", "mediatek,mt8183-mdp3-wrot"; 25355710462aSMoudy Ho reg = <0 0x14f25000 0 0x1000>; 25365710462aSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f2XXXX 0x5000 0x1000>; 25375710462aSMoudy Ho mediatek,gce-events = <CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_SOF>, 25385710462aSMoudy Ho <CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_FRAME_DONE>; 25395710462aSMoudy Ho clocks = <&vppsys1 CLK_VPP1_SVPP3_MDP_WROT>; 25405710462aSMoudy Ho iommus = <&iommu_vpp M4U_PORT_L6_SVPP3_MDP_WROT>; 25415710462aSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 25425710462aSMoudy Ho #dma-cells = <1>; 25435710462aSMoudy Ho }; 25445710462aSMoudy Ho 254537f25828STinghan Shen imgsys: clock-controller@15000000 { 254637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 254737f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 254837f25828STinghan Shen #clock-cells = <1>; 254937f25828STinghan Shen }; 255037f25828STinghan Shen 25513b5838d1STinghan Shen larb9: larb@15001000 { 25523b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25533b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 25543b5838d1STinghan Shen mediatek,larb-id = <9>; 25553b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 25563b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 25573b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 25583b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 25593b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 25603b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 25613b5838d1STinghan Shen }; 25623b5838d1STinghan Shen 25633b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 25643b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 25653b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 25663b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 25673b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 25683b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 25693b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 25703b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 25713b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 25723b5838d1STinghan Shen }; 25733b5838d1STinghan Shen 25743b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 25753b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 25763b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 25773b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 25783b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 25793b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 25803b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 25813b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 25823b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 25833b5838d1STinghan Shen }; 25843b5838d1STinghan Shen 258537f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 258637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 258737f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 258837f25828STinghan Shen #clock-cells = <1>; 258937f25828STinghan Shen }; 259037f25828STinghan Shen 25913b5838d1STinghan Shen larb10: larb@15120000 { 25923b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25933b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 25943b5838d1STinghan Shen mediatek,larb-id = <10>; 25953b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 25963b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 25973b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 25983b5838d1STinghan Shen clock-names = "apb", "smi"; 25993b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 26003b5838d1STinghan Shen }; 26013b5838d1STinghan Shen 260237f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 260337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 260437f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 260537f25828STinghan Shen #clock-cells = <1>; 260637f25828STinghan Shen }; 260737f25828STinghan Shen 260837f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 260937f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 261037f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 261137f25828STinghan Shen #clock-cells = <1>; 261237f25828STinghan Shen }; 261337f25828STinghan Shen 26143b5838d1STinghan Shen larb11: larb@15230000 { 26153b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26163b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 26173b5838d1STinghan Shen mediatek,larb-id = <11>; 26183b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 26193b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 26203b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 26213b5838d1STinghan Shen clock-names = "apb", "smi"; 26223b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 26233b5838d1STinghan Shen }; 26243b5838d1STinghan Shen 262537f25828STinghan Shen ipesys: clock-controller@15330000 { 262637f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 262737f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 262837f25828STinghan Shen #clock-cells = <1>; 262937f25828STinghan Shen }; 263037f25828STinghan Shen 26313b5838d1STinghan Shen larb12: larb@15340000 { 26323b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26333b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 26343b5838d1STinghan Shen mediatek,larb-id = <12>; 26353b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 26363b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 26373b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 26383b5838d1STinghan Shen clock-names = "apb", "smi"; 26393b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 26403b5838d1STinghan Shen }; 26413b5838d1STinghan Shen 264237f25828STinghan Shen camsys: clock-controller@16000000 { 264337f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 264437f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 264537f25828STinghan Shen #clock-cells = <1>; 264637f25828STinghan Shen }; 264737f25828STinghan Shen 26483b5838d1STinghan Shen larb13: larb@16001000 { 26493b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26503b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 26513b5838d1STinghan Shen mediatek,larb-id = <13>; 26523b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 26533b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 26543b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 26553b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 26563b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 26573b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 26583b5838d1STinghan Shen }; 26593b5838d1STinghan Shen 26603b5838d1STinghan Shen larb14: larb@16002000 { 26613b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26623b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 26633b5838d1STinghan Shen mediatek,larb-id = <14>; 26643b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 26653b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 26663b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 26673b5838d1STinghan Shen clock-names = "apb", "smi"; 26683b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 26693b5838d1STinghan Shen }; 26703b5838d1STinghan Shen 26713b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 26723b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 26733b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 26743b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 26753b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 26763b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 26773b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 26783b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 26793b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 26803b5838d1STinghan Shen }; 26813b5838d1STinghan Shen 26823b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 26833b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 26843b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 26853b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 26863b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 26873b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 26883b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 26893b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 26903b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 26913b5838d1STinghan Shen }; 26923b5838d1STinghan Shen 26933b5838d1STinghan Shen larb16: larb@16012000 { 26943b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26953b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 26963b5838d1STinghan Shen mediatek,larb-id = <16>; 26973b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 26983b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 26993b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 27003b5838d1STinghan Shen clock-names = "apb", "smi"; 27013b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 27023b5838d1STinghan Shen }; 27033b5838d1STinghan Shen 27043b5838d1STinghan Shen larb17: larb@16013000 { 27053b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27063b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 27073b5838d1STinghan Shen mediatek,larb-id = <17>; 27083b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 27093b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 27103b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 27113b5838d1STinghan Shen clock-names = "apb", "smi"; 27123b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 27133b5838d1STinghan Shen }; 27143b5838d1STinghan Shen 27153b5838d1STinghan Shen larb27: larb@16014000 { 27163b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27173b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 27183b5838d1STinghan Shen mediatek,larb-id = <27>; 27193b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 27203b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 27213b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 27223b5838d1STinghan Shen clock-names = "apb", "smi"; 27233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 27243b5838d1STinghan Shen }; 27253b5838d1STinghan Shen 27263b5838d1STinghan Shen larb28: larb@16015000 { 27273b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27283b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 27293b5838d1STinghan Shen mediatek,larb-id = <28>; 27303b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 27313b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 27323b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 27333b5838d1STinghan Shen clock-names = "apb", "smi"; 27343b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 27353b5838d1STinghan Shen }; 27363b5838d1STinghan Shen 273737f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 273837f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 273937f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 274037f25828STinghan Shen #clock-cells = <1>; 274137f25828STinghan Shen }; 274237f25828STinghan Shen 274337f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 274437f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 274537f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 274637f25828STinghan Shen #clock-cells = <1>; 274737f25828STinghan Shen }; 274837f25828STinghan Shen 274937f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 275037f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 275137f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 275237f25828STinghan Shen #clock-cells = <1>; 275337f25828STinghan Shen }; 275437f25828STinghan Shen 275537f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 275637f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 275737f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 275837f25828STinghan Shen #clock-cells = <1>; 275937f25828STinghan Shen }; 276037f25828STinghan Shen 276137f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 276237f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 276337f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 276437f25828STinghan Shen #clock-cells = <1>; 276537f25828STinghan Shen }; 276637f25828STinghan Shen 27673b5838d1STinghan Shen larb25: larb@16141000 { 27683b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27693b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 27703b5838d1STinghan Shen mediatek,larb-id = <25>; 27713b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 27723b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 27733b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 27743b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 27753b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27763b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 27773b5838d1STinghan Shen }; 27783b5838d1STinghan Shen 27793b5838d1STinghan Shen larb26: larb@16142000 { 27803b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27813b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 27823b5838d1STinghan Shen mediatek,larb-id = <26>; 27833b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 27843b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 27853b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 27863b5838d1STinghan Shen clock-names = "apb", "smi"; 27873b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 27883b5838d1STinghan Shen 27893b5838d1STinghan Shen }; 27903b5838d1STinghan Shen 279137f25828STinghan Shen ccusys: clock-controller@17200000 { 279237f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 279337f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 279437f25828STinghan Shen #clock-cells = <1>; 279537f25828STinghan Shen }; 279637f25828STinghan Shen 27973b5838d1STinghan Shen larb18: larb@17201000 { 27983b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27993b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 28003b5838d1STinghan Shen mediatek,larb-id = <18>; 28013b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 28023b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 28033b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 28043b5838d1STinghan Shen clock-names = "apb", "smi"; 28053b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 28063b5838d1STinghan Shen }; 28073b5838d1STinghan Shen 280864bceed3SYunfei Dong video-codec@18000000 { 280964bceed3SYunfei Dong compatible = "mediatek,mt8195-vcodec-dec"; 281064bceed3SYunfei Dong mediatek,scp = <&scp>; 281164bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>; 281264bceed3SYunfei Dong #address-cells = <2>; 281364bceed3SYunfei Dong #size-cells = <2>; 281464bceed3SYunfei Dong reg = <0 0x18000000 0 0x1000>, 281564bceed3SYunfei Dong <0 0x18004000 0 0x1000>; 281664bceed3SYunfei Dong ranges = <0 0 0 0x18000000 0 0x26000>; 281764bceed3SYunfei Dong 281864bceed3SYunfei Dong video-codec@2000 { 281964bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-lat-soc"; 282064bceed3SYunfei Dong reg = <0 0x2000 0 0x800>; 282164bceed3SYunfei Dong iommus = <&iommu_vpp M4U_PORT_L23_VDEC_UFO_ENC_EXT>, 282264bceed3SYunfei Dong <&iommu_vpp M4U_PORT_L23_VDEC_RDMA_EXT>; 282364bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 282464bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_VDEC>, 282564bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_LAT>, 282664bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 282764bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 282864bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 282964bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 283064bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 283164bceed3SYunfei Dong }; 283264bceed3SYunfei Dong 283364bceed3SYunfei Dong video-codec@10000 { 283464bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-lat"; 283564bceed3SYunfei Dong reg = <0 0x10000 0 0x800>; 283664bceed3SYunfei Dong interrupts = <GIC_SPI 708 IRQ_TYPE_LEVEL_HIGH 0>; 283764bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD_EXT>, 283864bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD2_EXT>, 283964bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_AVC_MC_EXT>, 284064bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_PRED_RD_EXT>, 284164bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_TILE_EXT>, 284264bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_WDMA_EXT>; 284364bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 284464bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_VDEC>, 284564bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_LAT>, 284664bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 284764bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 284864bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 284964bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 285064bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 285164bceed3SYunfei Dong }; 285264bceed3SYunfei Dong 285364bceed3SYunfei Dong video-codec@25000 { 285464bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-core"; 285564bceed3SYunfei Dong reg = <0 0x25000 0 0x1000>; /* VDEC_CORE_MISC */ 285664bceed3SYunfei Dong interrupts = <GIC_SPI 707 IRQ_TYPE_LEVEL_HIGH 0>; 285764bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>, 285864bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_UFO_EXT>, 285964bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PP_EXT>, 286064bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PRED_RD_EXT>, 286164bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PRED_WR_EXT>, 286264bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PPWRAP_EXT>, 286364bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_TILE_EXT>, 286464bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_VLD_EXT>, 286564bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_VLD2_EXT>, 286664bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_AVC_MV_EXT>; 286764bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 286864bceed3SYunfei Dong <&vdecsys CLK_VDEC_VDEC>, 286964bceed3SYunfei Dong <&vdecsys CLK_VDEC_LAT>, 287064bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 287164bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 287264bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 287364bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 287464bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 287564bceed3SYunfei Dong }; 287664bceed3SYunfei Dong }; 287764bceed3SYunfei Dong 28783b5838d1STinghan Shen larb24: larb@1800d000 { 28793b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 28803b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 28813b5838d1STinghan Shen mediatek,larb-id = <24>; 28823b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 28833b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 28843b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 28853b5838d1STinghan Shen clock-names = "apb", "smi"; 28863b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 28873b5838d1STinghan Shen }; 28883b5838d1STinghan Shen 28893b5838d1STinghan Shen larb23: larb@1800e000 { 28903b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 28913b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 28923b5838d1STinghan Shen mediatek,larb-id = <23>; 28933b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 28943b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 28953b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 28963b5838d1STinghan Shen clock-names = "apb", "smi"; 28973b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 28983b5838d1STinghan Shen }; 28993b5838d1STinghan Shen 290037f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 290137f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 290237f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 290337f25828STinghan Shen #clock-cells = <1>; 290437f25828STinghan Shen }; 290537f25828STinghan Shen 29063b5838d1STinghan Shen larb21: larb@1802e000 { 29073b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 29083b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 29093b5838d1STinghan Shen mediatek,larb-id = <21>; 29103b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 29113b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 29123b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 29133b5838d1STinghan Shen clock-names = "apb", "smi"; 29143b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 29153b5838d1STinghan Shen }; 29163b5838d1STinghan Shen 291737f25828STinghan Shen vdecsys: clock-controller@1802f000 { 291837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 291937f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 292037f25828STinghan Shen #clock-cells = <1>; 292137f25828STinghan Shen }; 292237f25828STinghan Shen 29233b5838d1STinghan Shen larb22: larb@1803e000 { 29243b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 29253b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 29263b5838d1STinghan Shen mediatek,larb-id = <22>; 29273b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 29283b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 29293b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 29303b5838d1STinghan Shen clock-names = "apb", "smi"; 29313b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 29323b5838d1STinghan Shen }; 29333b5838d1STinghan Shen 293437f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 293537f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 293637f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 293737f25828STinghan Shen #clock-cells = <1>; 293837f25828STinghan Shen }; 293937f25828STinghan Shen 294037f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 294137f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 294237f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 294337f25828STinghan Shen #clock-cells = <1>; 294437f25828STinghan Shen }; 294537f25828STinghan Shen 294637f25828STinghan Shen vencsys: clock-controller@1a000000 { 294737f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 294837f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 294937f25828STinghan Shen #clock-cells = <1>; 295037f25828STinghan Shen }; 295137f25828STinghan Shen 29523b5838d1STinghan Shen larb19: larb@1a010000 { 29533b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 29543b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 29553b5838d1STinghan Shen mediatek,larb-id = <19>; 29563b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 29573b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 29583b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 29593b5838d1STinghan Shen clock-names = "apb", "smi"; 29603b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 29613b5838d1STinghan Shen }; 29623b5838d1STinghan Shen 2963ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2964ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2965ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2966ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2967ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2968ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2969ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2970ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2971ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2972ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2973ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2974ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2975ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2976ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2977ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2978ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2979ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2980ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2981ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2982ee3f54cfSTinghan Shen #address-cells = <2>; 2983ee3f54cfSTinghan Shen #size-cells = <2>; 2984ee3f54cfSTinghan Shen }; 2985ee3f54cfSTinghan Shen 2986936f9741Skyrie wu jpgdec-master { 2987936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec"; 2988936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2989936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2990936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2991936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2992936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2993936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2994936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2995936f9741Skyrie wu #address-cells = <2>; 2996936f9741Skyrie wu #size-cells = <2>; 2997936f9741Skyrie wu ranges; 2998936f9741Skyrie wu 2999936f9741Skyrie wu jpgdec@1a040000 { 3000936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 3001936f9741Skyrie wu reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */ 3002936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 3003936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 3004936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 3005936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 3006936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 3007936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 3008936f9741Skyrie wu interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>; 3009936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC>; 3010936f9741Skyrie wu clock-names = "jpgdec"; 3011936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 3012936f9741Skyrie wu }; 3013936f9741Skyrie wu 3014936f9741Skyrie wu jpgdec@1a050000 { 3015936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 3016936f9741Skyrie wu reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */ 3017936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 3018936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 3019936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 3020936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 3021936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 3022936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 3023936f9741Skyrie wu interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>; 3024936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC_C1>; 3025936f9741Skyrie wu clock-names = "jpgdec"; 3026936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 3027936f9741Skyrie wu }; 3028936f9741Skyrie wu 3029936f9741Skyrie wu jpgdec@1b040000 { 3030936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 3031936f9741Skyrie wu reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */ 3032936f9741Skyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>, 3033936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>, 3034936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>, 3035936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>, 3036936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>, 3037936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>; 3038936f9741Skyrie wu interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>; 3039936f9741Skyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>; 3040936f9741Skyrie wu clock-names = "jpgdec"; 3041936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 3042936f9741Skyrie wu }; 3043936f9741Skyrie wu }; 3044936f9741Skyrie wu 304537f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 304637f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 304737f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 304837f25828STinghan Shen #clock-cells = <1>; 304937f25828STinghan Shen }; 30506aa5b46dSTinghan Shen 30516aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 305297801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon"; 30536aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 3054b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 30556aa5b46dSTinghan Shen #clock-cells = <1>; 30566aa5b46dSTinghan Shen }; 30576aa5b46dSTinghan Shen 3058a32a371fSkyrie wu 3059a32a371fSkyrie wu jpgenc-master { 3060a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc"; 3061a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 3062a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 3063a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 3064a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 3065a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 3066a32a371fSkyrie wu #address-cells = <2>; 3067a32a371fSkyrie wu #size-cells = <2>; 3068a32a371fSkyrie wu ranges; 3069a32a371fSkyrie wu 3070a32a371fSkyrie wu jpgenc@1a030000 { 3071a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 3072a32a371fSkyrie wu reg = <0 0x1a030000 0 0x10000>; 3073a32a371fSkyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>, 3074a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>, 3075a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>, 3076a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>; 3077a32a371fSkyrie wu interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>; 3078a32a371fSkyrie wu clocks = <&vencsys CLK_VENC_JPGENC>; 3079a32a371fSkyrie wu clock-names = "jpgenc"; 3080a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 3081a32a371fSkyrie wu }; 3082a32a371fSkyrie wu 3083a32a371fSkyrie wu jpgenc@1b030000 { 3084a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 3085a32a371fSkyrie wu reg = <0 0x1b030000 0 0x10000>; 3086a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 3087a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 3088a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 3089a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 3090a32a371fSkyrie wu interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>; 3091a32a371fSkyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>; 3092a32a371fSkyrie wu clock-names = "jpgenc"; 3093a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 3094a32a371fSkyrie wu }; 3095a32a371fSkyrie wu }; 3096a32a371fSkyrie wu 30973b5838d1STinghan Shen larb20: larb@1b010000 { 30983b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 30993b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 31003b5838d1STinghan Shen mediatek,larb-id = <20>; 31013b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 310261b94d54SAngeloGioacchino Del Regno clocks = <&vencsys_core1 CLK_VENC_CORE1_VENC>, 31033b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 31043b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 31053b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 31063b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 31073b5838d1STinghan Shen }; 31083b5838d1STinghan Shen 3109b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 3110b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 3111b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 3112b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 3113b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3114b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 3115b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 3116b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 3117b852ee68SJason-JH.Lin }; 3118b852ee68SJason-JH.Lin 3119b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 3120b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 3121b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 3122b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 3123b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3124b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 3125b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 3126b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 3127b852ee68SJason-JH.Lin }; 3128b852ee68SJason-JH.Lin 3129b852ee68SJason-JH.Lin color0: color@1c003000 { 3130b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 3131b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 3132b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 3133b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3134b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 3135b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 3136b852ee68SJason-JH.Lin }; 3137b852ee68SJason-JH.Lin 3138b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 3139b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 3140b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 3141b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 3142b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3143b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 3144b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 3145b852ee68SJason-JH.Lin }; 3146b852ee68SJason-JH.Lin 3147b852ee68SJason-JH.Lin aal0: aal@1c005000 { 3148b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 3149b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 3150b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 3151b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3152b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 3153b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 3154b852ee68SJason-JH.Lin }; 3155b852ee68SJason-JH.Lin 3156b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 3157b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 3158b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 3159b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 3160b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3161b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 3162b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 3163b852ee68SJason-JH.Lin }; 3164b852ee68SJason-JH.Lin 3165b852ee68SJason-JH.Lin dither0: dither@1c007000 { 3166b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 3167b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 3168b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 3169b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3170b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 3171b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 3172b852ee68SJason-JH.Lin }; 3173b852ee68SJason-JH.Lin 3174b7f638d6SMichael Walle dsi0: dsi@1c008000 { 3175b7f638d6SMichael Walle compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi"; 3176b7f638d6SMichael Walle reg = <0 0x1c008000 0 0x1000>; 3177b7f638d6SMichael Walle interrupts = <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH 0>; 3178b7f638d6SMichael Walle power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3179b7f638d6SMichael Walle clocks = <&vdosys0 CLK_VDO0_DSI0>, 3180b7f638d6SMichael Walle <&vdosys0 CLK_VDO0_DSI0_DSI>, 3181b7f638d6SMichael Walle <&mipi_tx0>; 3182b7f638d6SMichael Walle clock-names = "engine", "digital", "hs"; 3183b7f638d6SMichael Walle phys = <&mipi_tx0>; 3184b7f638d6SMichael Walle phy-names = "dphy"; 3185b7f638d6SMichael Walle status = "disabled"; 3186b7f638d6SMichael Walle }; 3187b7f638d6SMichael Walle 3188b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 3189b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 3190b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 3191b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 3192b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3193b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 3194b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 3195b852ee68SJason-JH.Lin }; 3196b852ee68SJason-JH.Lin 3197b7f638d6SMichael Walle dsi1: dsi@1c012000 { 3198b7f638d6SMichael Walle compatible = "mediatek,mt8195-dsi", "mediatek,mt8183-dsi"; 3199b7f638d6SMichael Walle reg = <0 0x1c012000 0 0x1000>; 3200b7f638d6SMichael Walle interrupts = <GIC_SPI 654 IRQ_TYPE_LEVEL_HIGH 0>; 3201b7f638d6SMichael Walle power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3202b7f638d6SMichael Walle clocks = <&vdosys0 CLK_VDO0_DSI1>, 3203b7f638d6SMichael Walle <&vdosys0 CLK_VDO0_DSI1_DSI>, 3204b7f638d6SMichael Walle <&mipi_tx1>; 3205b7f638d6SMichael Walle clock-names = "engine", "digital", "hs"; 3206b7f638d6SMichael Walle phys = <&mipi_tx1>; 3207b7f638d6SMichael Walle phy-names = "dphy"; 3208b7f638d6SMichael Walle status = "disabled"; 3209b7f638d6SMichael Walle }; 3210b7f638d6SMichael Walle 3211b852ee68SJason-JH.Lin merge0: merge@1c014000 { 3212b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 3213b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 3214b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 3215b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3216b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 3217b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 3218b852ee68SJason-JH.Lin }; 3219b852ee68SJason-JH.Lin 32206c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 32216c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 32226c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 32236c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 32246c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 32256c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 32266c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 32276c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 32286c2503b5SBo-Chen Chen status = "disabled"; 32296c2503b5SBo-Chen Chen }; 32306c2503b5SBo-Chen Chen 3231b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 3232b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 3233b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 3234b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 3235b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 3236b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 3237b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 3238b852ee68SJason-JH.Lin }; 3239b852ee68SJason-JH.Lin 32403b5838d1STinghan Shen larb0: larb@1c018000 { 32413b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 32423b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 32433b5838d1STinghan Shen mediatek,larb-id = <0>; 32443b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 32453b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 32463b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 32473b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 32483b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 32493b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 32503b5838d1STinghan Shen }; 32513b5838d1STinghan Shen 32523b5838d1STinghan Shen larb1: larb@1c019000 { 32533b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 32543b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 32553b5838d1STinghan Shen mediatek,larb-id = <1>; 32563b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 32573b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 32583b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 32593b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 32603b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 32613b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 32623b5838d1STinghan Shen }; 32633b5838d1STinghan Shen 32646aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 326597801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys1", "syscon"; 32666aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 326792d2c23dSNancy.Lin mboxes = <&gce0 1 CMDQ_THR_PRIO_4>; 326892d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>; 32696aa5b46dSTinghan Shen #clock-cells = <1>; 327092d2c23dSNancy.Lin #reset-cells = <1>; 32716aa5b46dSTinghan Shen }; 32723b5838d1STinghan Shen 32733b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 32743b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 32753b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 32763b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 32773b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 32783b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 32793b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 32803b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 32813b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 32823b5838d1STinghan Shen 32833b5838d1STinghan Shen }; 32843b5838d1STinghan Shen 32853b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 32863b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 32873b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 32883b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 32893b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 32903b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 32913b5838d1STinghan Shen &larb28>; 32923b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 32933b5838d1STinghan Shen #iommu-cells = <1>; 32943b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 32953b5838d1STinghan Shen clock-names = "bclk"; 32963b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 32973b5838d1STinghan Shen }; 32983b5838d1STinghan Shen 329992d2c23dSNancy.Lin mutex1: mutex@1c101000 { 330092d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-mutex"; 330192d2c23dSNancy.Lin reg = <0 0x1c101000 0 0x1000>; 330292d2c23dSNancy.Lin reg-names = "vdo1_mutex"; 330392d2c23dSNancy.Lin interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>; 330492d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 330592d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>; 330692d2c23dSNancy.Lin clock-names = "vdo1_mutex"; 330792d2c23dSNancy.Lin mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>; 330892d2c23dSNancy.Lin }; 330992d2c23dSNancy.Lin 33103b5838d1STinghan Shen larb2: larb@1c102000 { 33113b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 33123b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 33133b5838d1STinghan Shen mediatek,larb-id = <2>; 33143b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 33153b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 33163b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 33173b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 33183b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 33193b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 33203b5838d1STinghan Shen }; 33213b5838d1STinghan Shen 33223b5838d1STinghan Shen larb3: larb@1c103000 { 33233b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 33243b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 33253b5838d1STinghan Shen mediatek,larb-id = <3>; 33263b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 33273b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 33283b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 33293b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 33303b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 33313b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 33323b5838d1STinghan Shen }; 33336c2503b5SBo-Chen Chen 333452f4a10fSMoudy Ho vdo1_rdma0: dma-controller@1c104000 { 333592d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 333692d2c23dSNancy.Lin reg = <0 0x1c104000 0 0x1000>; 333792d2c23dSNancy.Lin interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>; 333892d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>; 333992d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 334092d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>; 334192d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>; 334252f4a10fSMoudy Ho #dma-cells = <1>; 334392d2c23dSNancy.Lin }; 334492d2c23dSNancy.Lin 334552f4a10fSMoudy Ho vdo1_rdma1: dma-controller@1c105000 { 334692d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 334792d2c23dSNancy.Lin reg = <0 0x1c105000 0 0x1000>; 334892d2c23dSNancy.Lin interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>; 334992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>; 335092d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 335192d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>; 335292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>; 335352f4a10fSMoudy Ho #dma-cells = <1>; 335492d2c23dSNancy.Lin }; 335592d2c23dSNancy.Lin 335652f4a10fSMoudy Ho vdo1_rdma2: dma-controller@1c106000 { 335792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 335892d2c23dSNancy.Lin reg = <0 0x1c106000 0 0x1000>; 335992d2c23dSNancy.Lin interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>; 336092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>; 336192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 336292d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>; 336392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>; 336452f4a10fSMoudy Ho #dma-cells = <1>; 336592d2c23dSNancy.Lin }; 336692d2c23dSNancy.Lin 336752f4a10fSMoudy Ho vdo1_rdma3: dma-controller@1c107000 { 336892d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 336992d2c23dSNancy.Lin reg = <0 0x1c107000 0 0x1000>; 337092d2c23dSNancy.Lin interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>; 337192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>; 337292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 337392d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>; 337492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>; 337552f4a10fSMoudy Ho #dma-cells = <1>; 337692d2c23dSNancy.Lin }; 337792d2c23dSNancy.Lin 337852f4a10fSMoudy Ho vdo1_rdma4: dma-controller@1c108000 { 337992d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 338092d2c23dSNancy.Lin reg = <0 0x1c108000 0 0x1000>; 338192d2c23dSNancy.Lin interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>; 338292d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>; 338392d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 338492d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>; 338592d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>; 338652f4a10fSMoudy Ho #dma-cells = <1>; 338792d2c23dSNancy.Lin }; 338892d2c23dSNancy.Lin 338952f4a10fSMoudy Ho vdo1_rdma5: dma-controller@1c109000 { 339092d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 339192d2c23dSNancy.Lin reg = <0 0x1c109000 0 0x1000>; 339292d2c23dSNancy.Lin interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>; 339392d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>; 339492d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 339592d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>; 339692d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>; 339752f4a10fSMoudy Ho #dma-cells = <1>; 339892d2c23dSNancy.Lin }; 339992d2c23dSNancy.Lin 340052f4a10fSMoudy Ho vdo1_rdma6: dma-controller@1c10a000 { 340192d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 340292d2c23dSNancy.Lin reg = <0 0x1c10a000 0 0x1000>; 340392d2c23dSNancy.Lin interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>; 340492d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>; 340592d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 340692d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>; 340792d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>; 340852f4a10fSMoudy Ho #dma-cells = <1>; 340992d2c23dSNancy.Lin }; 341092d2c23dSNancy.Lin 341152f4a10fSMoudy Ho vdo1_rdma7: dma-controller@1c10b000 { 341292d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 341392d2c23dSNancy.Lin reg = <0 0x1c10b000 0 0x1000>; 341492d2c23dSNancy.Lin interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>; 341592d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>; 341692d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 341792d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>; 341892d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>; 341952f4a10fSMoudy Ho #dma-cells = <1>; 342092d2c23dSNancy.Lin }; 342192d2c23dSNancy.Lin 342292d2c23dSNancy.Lin merge1: vpp-merge@1c10c000 { 342392d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 342492d2c23dSNancy.Lin reg = <0 0x1c10c000 0 0x1000>; 342592d2c23dSNancy.Lin interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>; 342692d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>, 342792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>; 342892d2c23dSNancy.Lin clock-names = "merge","merge_async"; 342992d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 343092d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>; 34315f8456b1SRob Herring mediatek,merge-mute; 343292d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>; 343392d2c23dSNancy.Lin }; 343492d2c23dSNancy.Lin 343592d2c23dSNancy.Lin merge2: vpp-merge@1c10d000 { 343692d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 343792d2c23dSNancy.Lin reg = <0 0x1c10d000 0 0x1000>; 343892d2c23dSNancy.Lin interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>; 343992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>, 344092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>; 344192d2c23dSNancy.Lin clock-names = "merge","merge_async"; 344292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 344392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>; 34445f8456b1SRob Herring mediatek,merge-mute; 344592d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>; 344692d2c23dSNancy.Lin }; 344792d2c23dSNancy.Lin 344892d2c23dSNancy.Lin merge3: vpp-merge@1c10e000 { 344992d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 345092d2c23dSNancy.Lin reg = <0 0x1c10e000 0 0x1000>; 345192d2c23dSNancy.Lin interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>; 345292d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>, 345392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>; 345492d2c23dSNancy.Lin clock-names = "merge","merge_async"; 345592d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 345692d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>; 34575f8456b1SRob Herring mediatek,merge-mute; 345892d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>; 345992d2c23dSNancy.Lin }; 346092d2c23dSNancy.Lin 346192d2c23dSNancy.Lin merge4: vpp-merge@1c10f000 { 346292d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 346392d2c23dSNancy.Lin reg = <0 0x1c10f000 0 0x1000>; 346492d2c23dSNancy.Lin interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>; 346592d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>, 346692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>; 346792d2c23dSNancy.Lin clock-names = "merge","merge_async"; 346892d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 346992d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>; 34705f8456b1SRob Herring mediatek,merge-mute; 347192d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>; 347292d2c23dSNancy.Lin }; 347392d2c23dSNancy.Lin 347492d2c23dSNancy.Lin merge5: vpp-merge@1c110000 { 347592d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 347692d2c23dSNancy.Lin reg = <0 0x1c110000 0 0x1000>; 347792d2c23dSNancy.Lin interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>; 347892d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>, 347992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>; 348092d2c23dSNancy.Lin clock-names = "merge","merge_async"; 348192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 348292d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>; 34835f8456b1SRob Herring mediatek,merge-fifo-en; 348492d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>; 348592d2c23dSNancy.Lin }; 348692d2c23dSNancy.Lin 34876c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 34886c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 34896c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 34906c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 34916c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 34926c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 34936c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 34946c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 34956c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 34966c2503b5SBo-Chen Chen status = "disabled"; 34976c2503b5SBo-Chen Chen }; 349864196979SBo-Chen Chen 349992d2c23dSNancy.Lin ethdr0: hdr-engine@1c114000 { 350092d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-ethdr"; 350192d2c23dSNancy.Lin reg = <0 0x1c114000 0 0x1000>, 350292d2c23dSNancy.Lin <0 0x1c115000 0 0x1000>, 350392d2c23dSNancy.Lin <0 0x1c117000 0 0x1000>, 350492d2c23dSNancy.Lin <0 0x1c119000 0 0x1000>, 350592d2c23dSNancy.Lin <0 0x1c11a000 0 0x1000>, 350692d2c23dSNancy.Lin <0 0x1c11b000 0 0x1000>, 350792d2c23dSNancy.Lin <0 0x1c11c000 0 0x1000>; 350892d2c23dSNancy.Lin reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 350992d2c23dSNancy.Lin "vdo_be", "adl_ds"; 351092d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>, 351192d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>, 351292d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>, 351392d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>, 351492d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>, 351592d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>, 351692d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>; 351792d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>, 351892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0>, 351992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1>, 352092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0>, 352192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1>, 352292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE>, 352392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_26M_SLOW>, 352492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>, 352592d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>, 352692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>, 352792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>, 352892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>, 352992d2c23dSNancy.Lin <&topckgen CLK_TOP_ETHDR>; 353092d2c23dSNancy.Lin clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 353192d2c23dSNancy.Lin "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async", 353292d2c23dSNancy.Lin "gfx_fe0_async", "gfx_fe1_async","vdo_be_async", 353392d2c23dSNancy.Lin "ethdr_top"; 353492d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 353592d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>, 353692d2c23dSNancy.Lin <&iommu_vpp M4U_PORT_L3_HDR_ADL>; 353792d2c23dSNancy.Lin interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */ 353892d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>, 353992d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>, 354092d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>, 354192d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>, 354292d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>; 354392d2c23dSNancy.Lin reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async", 354492d2c23dSNancy.Lin "gfx_fe1_async", "vdo_be_async"; 354592d2c23dSNancy.Lin }; 354692d2c23dSNancy.Lin 354764196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 354864196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 354964196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 355064196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 355164196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 355264196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 355364196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 355464196979SBo-Chen Chen max-linkrate-mhz = <8100>; 355564196979SBo-Chen Chen status = "disabled"; 355664196979SBo-Chen Chen }; 355764196979SBo-Chen Chen 355864196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 355964196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 356064196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 356164196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 356264196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 356364196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 356464196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 356564196979SBo-Chen Chen max-linkrate-mhz = <8100>; 356664196979SBo-Chen Chen status = "disabled"; 356764196979SBo-Chen Chen }; 356837f25828STinghan Shen }; 3569fd1c6f13SBalsam CHIHI 3570fd1c6f13SBalsam CHIHI thermal_zones: thermal-zones { 3571fd1c6f13SBalsam CHIHI cpu0-thermal { 35727f2fc184SBalsam CHIHI polling-delay = <1000>; 35737f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3574fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>; 35757f2fc184SBalsam CHIHI 3576fd1c6f13SBalsam CHIHI trips { 35777f2fc184SBalsam CHIHI cpu0_alert: trip-alert { 35787f2fc184SBalsam CHIHI temperature = <85000>; 35797f2fc184SBalsam CHIHI hysteresis = <2000>; 35807f2fc184SBalsam CHIHI type = "passive"; 35817f2fc184SBalsam CHIHI }; 35827f2fc184SBalsam CHIHI 3583fd1c6f13SBalsam CHIHI cpu0_crit: trip-crit { 3584fd1c6f13SBalsam CHIHI temperature = <100000>; 3585fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3586fd1c6f13SBalsam CHIHI type = "critical"; 3587fd1c6f13SBalsam CHIHI }; 3588fd1c6f13SBalsam CHIHI }; 35897f2fc184SBalsam CHIHI 35907f2fc184SBalsam CHIHI cooling-maps { 35917f2fc184SBalsam CHIHI map0 { 35927f2fc184SBalsam CHIHI trip = <&cpu0_alert>; 35937f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 35947f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 35957f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 35967f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 35977f2fc184SBalsam CHIHI }; 35987f2fc184SBalsam CHIHI }; 3599fd1c6f13SBalsam CHIHI }; 3600fd1c6f13SBalsam CHIHI 3601fd1c6f13SBalsam CHIHI cpu1-thermal { 36027f2fc184SBalsam CHIHI polling-delay = <1000>; 36037f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3604fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>; 36057f2fc184SBalsam CHIHI 3606fd1c6f13SBalsam CHIHI trips { 36077f2fc184SBalsam CHIHI cpu1_alert: trip-alert { 36087f2fc184SBalsam CHIHI temperature = <85000>; 36097f2fc184SBalsam CHIHI hysteresis = <2000>; 36107f2fc184SBalsam CHIHI type = "passive"; 36117f2fc184SBalsam CHIHI }; 36127f2fc184SBalsam CHIHI 3613fd1c6f13SBalsam CHIHI cpu1_crit: trip-crit { 3614fd1c6f13SBalsam CHIHI temperature = <100000>; 3615fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3616fd1c6f13SBalsam CHIHI type = "critical"; 3617fd1c6f13SBalsam CHIHI }; 3618fd1c6f13SBalsam CHIHI }; 36197f2fc184SBalsam CHIHI 36207f2fc184SBalsam CHIHI cooling-maps { 36217f2fc184SBalsam CHIHI map0 { 36227f2fc184SBalsam CHIHI trip = <&cpu1_alert>; 36237f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36247f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36257f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36267f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36277f2fc184SBalsam CHIHI }; 36287f2fc184SBalsam CHIHI }; 3629fd1c6f13SBalsam CHIHI }; 3630fd1c6f13SBalsam CHIHI 3631fd1c6f13SBalsam CHIHI cpu2-thermal { 36327f2fc184SBalsam CHIHI polling-delay = <1000>; 36337f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3634fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>; 36357f2fc184SBalsam CHIHI 3636fd1c6f13SBalsam CHIHI trips { 36377f2fc184SBalsam CHIHI cpu2_alert: trip-alert { 36387f2fc184SBalsam CHIHI temperature = <85000>; 36397f2fc184SBalsam CHIHI hysteresis = <2000>; 36407f2fc184SBalsam CHIHI type = "passive"; 36417f2fc184SBalsam CHIHI }; 36427f2fc184SBalsam CHIHI 3643fd1c6f13SBalsam CHIHI cpu2_crit: trip-crit { 3644fd1c6f13SBalsam CHIHI temperature = <100000>; 3645fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3646fd1c6f13SBalsam CHIHI type = "critical"; 3647fd1c6f13SBalsam CHIHI }; 3648fd1c6f13SBalsam CHIHI }; 36497f2fc184SBalsam CHIHI 36507f2fc184SBalsam CHIHI cooling-maps { 36517f2fc184SBalsam CHIHI map0 { 36527f2fc184SBalsam CHIHI trip = <&cpu2_alert>; 36537f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36547f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36557f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36567f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36577f2fc184SBalsam CHIHI }; 36587f2fc184SBalsam CHIHI }; 3659fd1c6f13SBalsam CHIHI }; 3660fd1c6f13SBalsam CHIHI 3661fd1c6f13SBalsam CHIHI cpu3-thermal { 36627f2fc184SBalsam CHIHI polling-delay = <1000>; 36637f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3664fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>; 36657f2fc184SBalsam CHIHI 3666fd1c6f13SBalsam CHIHI trips { 36677f2fc184SBalsam CHIHI cpu3_alert: trip-alert { 36687f2fc184SBalsam CHIHI temperature = <85000>; 36697f2fc184SBalsam CHIHI hysteresis = <2000>; 36707f2fc184SBalsam CHIHI type = "passive"; 36717f2fc184SBalsam CHIHI }; 36727f2fc184SBalsam CHIHI 3673fd1c6f13SBalsam CHIHI cpu3_crit: trip-crit { 3674fd1c6f13SBalsam CHIHI temperature = <100000>; 3675fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3676fd1c6f13SBalsam CHIHI type = "critical"; 3677fd1c6f13SBalsam CHIHI }; 3678fd1c6f13SBalsam CHIHI }; 36797f2fc184SBalsam CHIHI 36807f2fc184SBalsam CHIHI cooling-maps { 36817f2fc184SBalsam CHIHI map0 { 36827f2fc184SBalsam CHIHI trip = <&cpu3_alert>; 36837f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36847f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36857f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36867f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36877f2fc184SBalsam CHIHI }; 36887f2fc184SBalsam CHIHI }; 3689fd1c6f13SBalsam CHIHI }; 3690fd1c6f13SBalsam CHIHI 3691fd1c6f13SBalsam CHIHI cpu4-thermal { 36927f2fc184SBalsam CHIHI polling-delay = <1000>; 36937f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3694fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>; 36957f2fc184SBalsam CHIHI 3696fd1c6f13SBalsam CHIHI trips { 36977f2fc184SBalsam CHIHI cpu4_alert: trip-alert { 36987f2fc184SBalsam CHIHI temperature = <85000>; 36997f2fc184SBalsam CHIHI hysteresis = <2000>; 37007f2fc184SBalsam CHIHI type = "passive"; 37017f2fc184SBalsam CHIHI }; 37027f2fc184SBalsam CHIHI 3703fd1c6f13SBalsam CHIHI cpu4_crit: trip-crit { 3704fd1c6f13SBalsam CHIHI temperature = <100000>; 3705fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3706fd1c6f13SBalsam CHIHI type = "critical"; 3707fd1c6f13SBalsam CHIHI }; 3708fd1c6f13SBalsam CHIHI }; 37097f2fc184SBalsam CHIHI 37107f2fc184SBalsam CHIHI cooling-maps { 37117f2fc184SBalsam CHIHI map0 { 37127f2fc184SBalsam CHIHI trip = <&cpu4_alert>; 37137f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37147f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37157f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37167f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37177f2fc184SBalsam CHIHI }; 37187f2fc184SBalsam CHIHI }; 3719fd1c6f13SBalsam CHIHI }; 3720fd1c6f13SBalsam CHIHI 3721fd1c6f13SBalsam CHIHI cpu5-thermal { 37227f2fc184SBalsam CHIHI polling-delay = <1000>; 37237f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3724fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>; 37257f2fc184SBalsam CHIHI 3726fd1c6f13SBalsam CHIHI trips { 37277f2fc184SBalsam CHIHI cpu5_alert: trip-alert { 37287f2fc184SBalsam CHIHI temperature = <85000>; 37297f2fc184SBalsam CHIHI hysteresis = <2000>; 37307f2fc184SBalsam CHIHI type = "passive"; 37317f2fc184SBalsam CHIHI }; 37327f2fc184SBalsam CHIHI 3733fd1c6f13SBalsam CHIHI cpu5_crit: trip-crit { 3734fd1c6f13SBalsam CHIHI temperature = <100000>; 3735fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3736fd1c6f13SBalsam CHIHI type = "critical"; 3737fd1c6f13SBalsam CHIHI }; 3738fd1c6f13SBalsam CHIHI }; 37397f2fc184SBalsam CHIHI 37407f2fc184SBalsam CHIHI cooling-maps { 37417f2fc184SBalsam CHIHI map0 { 37427f2fc184SBalsam CHIHI trip = <&cpu5_alert>; 37437f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37447f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37457f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37467f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37477f2fc184SBalsam CHIHI }; 37487f2fc184SBalsam CHIHI }; 3749fd1c6f13SBalsam CHIHI }; 3750fd1c6f13SBalsam CHIHI 3751fd1c6f13SBalsam CHIHI cpu6-thermal { 37527f2fc184SBalsam CHIHI polling-delay = <1000>; 37537f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3754fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>; 37557f2fc184SBalsam CHIHI 3756fd1c6f13SBalsam CHIHI trips { 37577f2fc184SBalsam CHIHI cpu6_alert: trip-alert { 37587f2fc184SBalsam CHIHI temperature = <85000>; 37597f2fc184SBalsam CHIHI hysteresis = <2000>; 37607f2fc184SBalsam CHIHI type = "passive"; 37617f2fc184SBalsam CHIHI }; 37627f2fc184SBalsam CHIHI 3763fd1c6f13SBalsam CHIHI cpu6_crit: trip-crit { 3764fd1c6f13SBalsam CHIHI temperature = <100000>; 3765fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3766fd1c6f13SBalsam CHIHI type = "critical"; 3767fd1c6f13SBalsam CHIHI }; 3768fd1c6f13SBalsam CHIHI }; 37697f2fc184SBalsam CHIHI 37707f2fc184SBalsam CHIHI cooling-maps { 37717f2fc184SBalsam CHIHI map0 { 37727f2fc184SBalsam CHIHI trip = <&cpu6_alert>; 37737f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37747f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37757f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37767f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37777f2fc184SBalsam CHIHI }; 37787f2fc184SBalsam CHIHI }; 3779fd1c6f13SBalsam CHIHI }; 3780fd1c6f13SBalsam CHIHI 3781fd1c6f13SBalsam CHIHI cpu7-thermal { 37827f2fc184SBalsam CHIHI polling-delay = <1000>; 37837f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3784fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>; 37857f2fc184SBalsam CHIHI 3786fd1c6f13SBalsam CHIHI trips { 37877f2fc184SBalsam CHIHI cpu7_alert: trip-alert { 37887f2fc184SBalsam CHIHI temperature = <85000>; 37897f2fc184SBalsam CHIHI hysteresis = <2000>; 37907f2fc184SBalsam CHIHI type = "passive"; 37917f2fc184SBalsam CHIHI }; 37927f2fc184SBalsam CHIHI 3793fd1c6f13SBalsam CHIHI cpu7_crit: trip-crit { 3794fd1c6f13SBalsam CHIHI temperature = <100000>; 3795fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3796fd1c6f13SBalsam CHIHI type = "critical"; 3797fd1c6f13SBalsam CHIHI }; 3798fd1c6f13SBalsam CHIHI }; 37997f2fc184SBalsam CHIHI 38007f2fc184SBalsam CHIHI cooling-maps { 38017f2fc184SBalsam CHIHI map0 { 38027f2fc184SBalsam CHIHI trip = <&cpu7_alert>; 38037f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38047f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38057f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38067f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38077f2fc184SBalsam CHIHI }; 38087f2fc184SBalsam CHIHI }; 3809fd1c6f13SBalsam CHIHI }; 38101e5b6725SBalsam CHIHI 38111e5b6725SBalsam CHIHI vpu0-thermal { 38121e5b6725SBalsam CHIHI polling-delay = <1000>; 38131e5b6725SBalsam CHIHI polling-delay-passive = <250>; 38141e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU0>; 38151e5b6725SBalsam CHIHI 38161e5b6725SBalsam CHIHI trips { 38171e5b6725SBalsam CHIHI vpu0_alert: trip-alert { 38181e5b6725SBalsam CHIHI temperature = <85000>; 38191e5b6725SBalsam CHIHI hysteresis = <2000>; 38201e5b6725SBalsam CHIHI type = "passive"; 38211e5b6725SBalsam CHIHI }; 38221e5b6725SBalsam CHIHI 38231e5b6725SBalsam CHIHI vpu0_crit: trip-crit { 38241e5b6725SBalsam CHIHI temperature = <100000>; 38251e5b6725SBalsam CHIHI hysteresis = <2000>; 38261e5b6725SBalsam CHIHI type = "critical"; 38271e5b6725SBalsam CHIHI }; 38281e5b6725SBalsam CHIHI }; 38291e5b6725SBalsam CHIHI }; 38301e5b6725SBalsam CHIHI 38311e5b6725SBalsam CHIHI vpu1-thermal { 38321e5b6725SBalsam CHIHI polling-delay = <1000>; 38331e5b6725SBalsam CHIHI polling-delay-passive = <250>; 38341e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU1>; 38351e5b6725SBalsam CHIHI 38361e5b6725SBalsam CHIHI trips { 38371e5b6725SBalsam CHIHI vpu1_alert: trip-alert { 38381e5b6725SBalsam CHIHI temperature = <85000>; 38391e5b6725SBalsam CHIHI hysteresis = <2000>; 38401e5b6725SBalsam CHIHI type = "passive"; 38411e5b6725SBalsam CHIHI }; 38421e5b6725SBalsam CHIHI 38431e5b6725SBalsam CHIHI vpu1_crit: trip-crit { 38441e5b6725SBalsam CHIHI temperature = <100000>; 38451e5b6725SBalsam CHIHI hysteresis = <2000>; 38461e5b6725SBalsam CHIHI type = "critical"; 38471e5b6725SBalsam CHIHI }; 38481e5b6725SBalsam CHIHI }; 38491e5b6725SBalsam CHIHI }; 38501e5b6725SBalsam CHIHI 38511e5b6725SBalsam CHIHI gpu0-thermal { 38521e5b6725SBalsam CHIHI polling-delay = <1000>; 38531e5b6725SBalsam CHIHI polling-delay-passive = <250>; 38541e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU0>; 38551e5b6725SBalsam CHIHI 38561e5b6725SBalsam CHIHI trips { 38571e5b6725SBalsam CHIHI gpu0_alert: trip-alert { 38581e5b6725SBalsam CHIHI temperature = <85000>; 38591e5b6725SBalsam CHIHI hysteresis = <2000>; 38601e5b6725SBalsam CHIHI type = "passive"; 38611e5b6725SBalsam CHIHI }; 38621e5b6725SBalsam CHIHI 38631e5b6725SBalsam CHIHI gpu0_crit: trip-crit { 38641e5b6725SBalsam CHIHI temperature = <100000>; 38651e5b6725SBalsam CHIHI hysteresis = <2000>; 38661e5b6725SBalsam CHIHI type = "critical"; 38671e5b6725SBalsam CHIHI }; 38681e5b6725SBalsam CHIHI }; 38691e5b6725SBalsam CHIHI }; 38701e5b6725SBalsam CHIHI 38711e5b6725SBalsam CHIHI gpu1-thermal { 38721e5b6725SBalsam CHIHI polling-delay = <1000>; 38731e5b6725SBalsam CHIHI polling-delay-passive = <250>; 38741e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU1>; 38751e5b6725SBalsam CHIHI 38761e5b6725SBalsam CHIHI trips { 38771e5b6725SBalsam CHIHI gpu1_alert: trip-alert { 38781e5b6725SBalsam CHIHI temperature = <85000>; 38791e5b6725SBalsam CHIHI hysteresis = <2000>; 38801e5b6725SBalsam CHIHI type = "passive"; 38811e5b6725SBalsam CHIHI }; 38821e5b6725SBalsam CHIHI 38831e5b6725SBalsam CHIHI gpu1_crit: trip-crit { 38841e5b6725SBalsam CHIHI temperature = <100000>; 38851e5b6725SBalsam CHIHI hysteresis = <2000>; 38861e5b6725SBalsam CHIHI type = "critical"; 38871e5b6725SBalsam CHIHI }; 38881e5b6725SBalsam CHIHI }; 38891e5b6725SBalsam CHIHI }; 38901e5b6725SBalsam CHIHI 38911e5b6725SBalsam CHIHI vdec-thermal { 38921e5b6725SBalsam CHIHI polling-delay = <1000>; 38931e5b6725SBalsam CHIHI polling-delay-passive = <250>; 38941e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VDEC>; 38951e5b6725SBalsam CHIHI 38961e5b6725SBalsam CHIHI trips { 38971e5b6725SBalsam CHIHI vdec_alert: trip-alert { 38981e5b6725SBalsam CHIHI temperature = <85000>; 38991e5b6725SBalsam CHIHI hysteresis = <2000>; 39001e5b6725SBalsam CHIHI type = "passive"; 39011e5b6725SBalsam CHIHI }; 39021e5b6725SBalsam CHIHI 39031e5b6725SBalsam CHIHI vdec_crit: trip-crit { 39041e5b6725SBalsam CHIHI temperature = <100000>; 39051e5b6725SBalsam CHIHI hysteresis = <2000>; 39061e5b6725SBalsam CHIHI type = "critical"; 39071e5b6725SBalsam CHIHI }; 39081e5b6725SBalsam CHIHI }; 39091e5b6725SBalsam CHIHI }; 39101e5b6725SBalsam CHIHI 39111e5b6725SBalsam CHIHI img-thermal { 39121e5b6725SBalsam CHIHI polling-delay = <1000>; 39131e5b6725SBalsam CHIHI polling-delay-passive = <250>; 39141e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_IMG>; 39151e5b6725SBalsam CHIHI 39161e5b6725SBalsam CHIHI trips { 39171e5b6725SBalsam CHIHI img_alert: trip-alert { 39181e5b6725SBalsam CHIHI temperature = <85000>; 39191e5b6725SBalsam CHIHI hysteresis = <2000>; 39201e5b6725SBalsam CHIHI type = "passive"; 39211e5b6725SBalsam CHIHI }; 39221e5b6725SBalsam CHIHI 39231e5b6725SBalsam CHIHI img_crit: trip-crit { 39241e5b6725SBalsam CHIHI temperature = <100000>; 39251e5b6725SBalsam CHIHI hysteresis = <2000>; 39261e5b6725SBalsam CHIHI type = "critical"; 39271e5b6725SBalsam CHIHI }; 39281e5b6725SBalsam CHIHI }; 39291e5b6725SBalsam CHIHI }; 39301e5b6725SBalsam CHIHI 39311e5b6725SBalsam CHIHI infra-thermal { 39321e5b6725SBalsam CHIHI polling-delay = <1000>; 39331e5b6725SBalsam CHIHI polling-delay-passive = <250>; 39341e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_INFRA>; 39351e5b6725SBalsam CHIHI 39361e5b6725SBalsam CHIHI trips { 39371e5b6725SBalsam CHIHI infra_alert: trip-alert { 39381e5b6725SBalsam CHIHI temperature = <85000>; 39391e5b6725SBalsam CHIHI hysteresis = <2000>; 39401e5b6725SBalsam CHIHI type = "passive"; 39411e5b6725SBalsam CHIHI }; 39421e5b6725SBalsam CHIHI 39431e5b6725SBalsam CHIHI infra_crit: trip-crit { 39441e5b6725SBalsam CHIHI temperature = <100000>; 39451e5b6725SBalsam CHIHI hysteresis = <2000>; 39461e5b6725SBalsam CHIHI type = "critical"; 39471e5b6725SBalsam CHIHI }; 39481e5b6725SBalsam CHIHI }; 39491e5b6725SBalsam CHIHI }; 39501e5b6725SBalsam CHIHI 39511e5b6725SBalsam CHIHI cam0-thermal { 39521e5b6725SBalsam CHIHI polling-delay = <1000>; 39531e5b6725SBalsam CHIHI polling-delay-passive = <250>; 39541e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM0>; 39551e5b6725SBalsam CHIHI 39561e5b6725SBalsam CHIHI trips { 39571e5b6725SBalsam CHIHI cam0_alert: trip-alert { 39581e5b6725SBalsam CHIHI temperature = <85000>; 39591e5b6725SBalsam CHIHI hysteresis = <2000>; 39601e5b6725SBalsam CHIHI type = "passive"; 39611e5b6725SBalsam CHIHI }; 39621e5b6725SBalsam CHIHI 39631e5b6725SBalsam CHIHI cam0_crit: trip-crit { 39641e5b6725SBalsam CHIHI temperature = <100000>; 39651e5b6725SBalsam CHIHI hysteresis = <2000>; 39661e5b6725SBalsam CHIHI type = "critical"; 39671e5b6725SBalsam CHIHI }; 39681e5b6725SBalsam CHIHI }; 39691e5b6725SBalsam CHIHI }; 39701e5b6725SBalsam CHIHI 39711e5b6725SBalsam CHIHI cam1-thermal { 39721e5b6725SBalsam CHIHI polling-delay = <1000>; 39731e5b6725SBalsam CHIHI polling-delay-passive = <250>; 39741e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM1>; 39751e5b6725SBalsam CHIHI 39761e5b6725SBalsam CHIHI trips { 39771e5b6725SBalsam CHIHI cam1_alert: trip-alert { 39781e5b6725SBalsam CHIHI temperature = <85000>; 39791e5b6725SBalsam CHIHI hysteresis = <2000>; 39801e5b6725SBalsam CHIHI type = "passive"; 39811e5b6725SBalsam CHIHI }; 39821e5b6725SBalsam CHIHI 39831e5b6725SBalsam CHIHI cam1_crit: trip-crit { 39841e5b6725SBalsam CHIHI temperature = <100000>; 39851e5b6725SBalsam CHIHI hysteresis = <2000>; 39861e5b6725SBalsam CHIHI type = "critical"; 39871e5b6725SBalsam CHIHI }; 39881e5b6725SBalsam CHIHI }; 39891e5b6725SBalsam CHIHI }; 3990fd1c6f13SBalsam CHIHI }; 399137f25828STinghan Shen}; 3992