xref: /linux/scripts/dtc/include-prefixes/arm64/mediatek/mt8195.dtsi (revision 92d2c23dc269985fdf098735710b2ac3f91801dd)
137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT)
237f25828STinghan Shen/*
337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc.
437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com>
537f25828STinghan Shen */
637f25828STinghan Shen
737f25828STinghan Shen/dts-v1/;
837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h>
9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h>
1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h>
1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h>
123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h>
1337f25828STinghan Shen#include <dt-bindings/phy/phy.h>
1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h>
152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h>
16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h>
1737f25828STinghan Shen
1837f25828STinghan Shen/ {
1937f25828STinghan Shen	compatible = "mediatek,mt8195";
2037f25828STinghan Shen	interrupt-parent = <&gic>;
2137f25828STinghan Shen	#address-cells = <2>;
2237f25828STinghan Shen	#size-cells = <2>;
2337f25828STinghan Shen
24329239a1SJason-JH.Lin	aliases {
25329239a1SJason-JH.Lin		gce0 = &gce0;
26329239a1SJason-JH.Lin		gce1 = &gce1;
27*92d2c23dSNancy.Lin		ethdr0 = &ethdr0;
28*92d2c23dSNancy.Lin		mutex0 = &mutex;
29*92d2c23dSNancy.Lin		mutex1 = &mutex1;
30*92d2c23dSNancy.Lin		merge1 = &merge1;
31*92d2c23dSNancy.Lin		merge2 = &merge2;
32*92d2c23dSNancy.Lin		merge3 = &merge3;
33*92d2c23dSNancy.Lin		merge4 = &merge4;
34*92d2c23dSNancy.Lin		merge5 = &merge5;
35*92d2c23dSNancy.Lin		vdo1-rdma0 = &vdo1_rdma0;
36*92d2c23dSNancy.Lin		vdo1-rdma1 = &vdo1_rdma1;
37*92d2c23dSNancy.Lin		vdo1-rdma2 = &vdo1_rdma2;
38*92d2c23dSNancy.Lin		vdo1-rdma3 = &vdo1_rdma3;
39*92d2c23dSNancy.Lin		vdo1-rdma4 = &vdo1_rdma4;
40*92d2c23dSNancy.Lin		vdo1-rdma5 = &vdo1_rdma5;
41*92d2c23dSNancy.Lin		vdo1-rdma6 = &vdo1_rdma6;
42*92d2c23dSNancy.Lin		vdo1-rdma7 = &vdo1_rdma7;
43329239a1SJason-JH.Lin	};
44329239a1SJason-JH.Lin
4537f25828STinghan Shen	cpus {
4637f25828STinghan Shen		#address-cells = <1>;
4737f25828STinghan Shen		#size-cells = <0>;
4837f25828STinghan Shen
4937f25828STinghan Shen		cpu0: cpu@0 {
5037f25828STinghan Shen			device_type = "cpu";
5137f25828STinghan Shen			compatible = "arm,cortex-a55";
5237f25828STinghan Shen			reg = <0x000>;
5337f25828STinghan Shen			enable-method = "psci";
54e39e72cfSYT Lee			performance-domains = <&performance 0>;
5537f25828STinghan Shen			clock-frequency = <1701000000>;
56513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
5766fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
58b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
59b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
60b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
61b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
62b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
63b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
6437f25828STinghan Shen			next-level-cache = <&l2_0>;
6537f25828STinghan Shen			#cooling-cells = <2>;
6637f25828STinghan Shen		};
6737f25828STinghan Shen
6837f25828STinghan Shen		cpu1: cpu@100 {
6937f25828STinghan Shen			device_type = "cpu";
7037f25828STinghan Shen			compatible = "arm,cortex-a55";
7137f25828STinghan Shen			reg = <0x100>;
7237f25828STinghan Shen			enable-method = "psci";
73e39e72cfSYT Lee			performance-domains = <&performance 0>;
7437f25828STinghan Shen			clock-frequency = <1701000000>;
75513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
7666fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
77b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
78b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
79b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
80b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
81b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
82b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
8337f25828STinghan Shen			next-level-cache = <&l2_0>;
8437f25828STinghan Shen			#cooling-cells = <2>;
8537f25828STinghan Shen		};
8637f25828STinghan Shen
8737f25828STinghan Shen		cpu2: cpu@200 {
8837f25828STinghan Shen			device_type = "cpu";
8937f25828STinghan Shen			compatible = "arm,cortex-a55";
9037f25828STinghan Shen			reg = <0x200>;
9137f25828STinghan Shen			enable-method = "psci";
92e39e72cfSYT Lee			performance-domains = <&performance 0>;
9337f25828STinghan Shen			clock-frequency = <1701000000>;
94513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
9566fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
96b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
97b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
98b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
99b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
100b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
101b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
10237f25828STinghan Shen			next-level-cache = <&l2_0>;
10337f25828STinghan Shen			#cooling-cells = <2>;
10437f25828STinghan Shen		};
10537f25828STinghan Shen
10637f25828STinghan Shen		cpu3: cpu@300 {
10737f25828STinghan Shen			device_type = "cpu";
10837f25828STinghan Shen			compatible = "arm,cortex-a55";
10937f25828STinghan Shen			reg = <0x300>;
11037f25828STinghan Shen			enable-method = "psci";
111e39e72cfSYT Lee			performance-domains = <&performance 0>;
11237f25828STinghan Shen			clock-frequency = <1701000000>;
113513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
11466fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
115b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
116b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
117b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
118b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
119b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
120b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
12137f25828STinghan Shen			next-level-cache = <&l2_0>;
12237f25828STinghan Shen			#cooling-cells = <2>;
12337f25828STinghan Shen		};
12437f25828STinghan Shen
12537f25828STinghan Shen		cpu4: cpu@400 {
12637f25828STinghan Shen			device_type = "cpu";
12737f25828STinghan Shen			compatible = "arm,cortex-a78";
12837f25828STinghan Shen			reg = <0x400>;
12937f25828STinghan Shen			enable-method = "psci";
130e39e72cfSYT Lee			performance-domains = <&performance 1>;
13137f25828STinghan Shen			clock-frequency = <2171000000>;
13237f25828STinghan Shen			capacity-dmips-mhz = <1024>;
13366fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
134b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
135b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
136b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
137b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
138b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
139b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
14037f25828STinghan Shen			next-level-cache = <&l2_1>;
14137f25828STinghan Shen			#cooling-cells = <2>;
14237f25828STinghan Shen		};
14337f25828STinghan Shen
14437f25828STinghan Shen		cpu5: cpu@500 {
14537f25828STinghan Shen			device_type = "cpu";
14637f25828STinghan Shen			compatible = "arm,cortex-a78";
14737f25828STinghan Shen			reg = <0x500>;
14837f25828STinghan Shen			enable-method = "psci";
149e39e72cfSYT Lee			performance-domains = <&performance 1>;
15037f25828STinghan Shen			clock-frequency = <2171000000>;
15137f25828STinghan Shen			capacity-dmips-mhz = <1024>;
15266fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
153b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
154b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
155b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
156b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
157b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
158b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
15937f25828STinghan Shen			next-level-cache = <&l2_1>;
16037f25828STinghan Shen			#cooling-cells = <2>;
16137f25828STinghan Shen		};
16237f25828STinghan Shen
16337f25828STinghan Shen		cpu6: cpu@600 {
16437f25828STinghan Shen			device_type = "cpu";
16537f25828STinghan Shen			compatible = "arm,cortex-a78";
16637f25828STinghan Shen			reg = <0x600>;
16737f25828STinghan Shen			enable-method = "psci";
168e39e72cfSYT Lee			performance-domains = <&performance 1>;
16937f25828STinghan Shen			clock-frequency = <2171000000>;
17037f25828STinghan Shen			capacity-dmips-mhz = <1024>;
17166fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
172b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
173b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
174b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
175b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
176b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
177b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
17837f25828STinghan Shen			next-level-cache = <&l2_1>;
17937f25828STinghan Shen			#cooling-cells = <2>;
18037f25828STinghan Shen		};
18137f25828STinghan Shen
18237f25828STinghan Shen		cpu7: cpu@700 {
18337f25828STinghan Shen			device_type = "cpu";
18437f25828STinghan Shen			compatible = "arm,cortex-a78";
18537f25828STinghan Shen			reg = <0x700>;
18637f25828STinghan Shen			enable-method = "psci";
187e39e72cfSYT Lee			performance-domains = <&performance 1>;
18837f25828STinghan Shen			clock-frequency = <2171000000>;
18937f25828STinghan Shen			capacity-dmips-mhz = <1024>;
19066fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
191b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
192b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
193b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
194b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
195b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
196b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
19737f25828STinghan Shen			next-level-cache = <&l2_1>;
19837f25828STinghan Shen			#cooling-cells = <2>;
19937f25828STinghan Shen		};
20037f25828STinghan Shen
20137f25828STinghan Shen		cpu-map {
20237f25828STinghan Shen			cluster0 {
20337f25828STinghan Shen				core0 {
20437f25828STinghan Shen					cpu = <&cpu0>;
20537f25828STinghan Shen				};
20637f25828STinghan Shen
20737f25828STinghan Shen				core1 {
20837f25828STinghan Shen					cpu = <&cpu1>;
20937f25828STinghan Shen				};
21037f25828STinghan Shen
21137f25828STinghan Shen				core2 {
21237f25828STinghan Shen					cpu = <&cpu2>;
21337f25828STinghan Shen				};
21437f25828STinghan Shen
21537f25828STinghan Shen				core3 {
21637f25828STinghan Shen					cpu = <&cpu3>;
21737f25828STinghan Shen				};
21837f25828STinghan Shen
219cc4f0b13SAngeloGioacchino Del Regno				core4 {
22037f25828STinghan Shen					cpu = <&cpu4>;
22137f25828STinghan Shen				};
22237f25828STinghan Shen
223cc4f0b13SAngeloGioacchino Del Regno				core5 {
22437f25828STinghan Shen					cpu = <&cpu5>;
22537f25828STinghan Shen				};
22637f25828STinghan Shen
227cc4f0b13SAngeloGioacchino Del Regno				core6 {
22837f25828STinghan Shen					cpu = <&cpu6>;
22937f25828STinghan Shen				};
23037f25828STinghan Shen
231cc4f0b13SAngeloGioacchino Del Regno				core7 {
23237f25828STinghan Shen					cpu = <&cpu7>;
23337f25828STinghan Shen				};
23437f25828STinghan Shen			};
23537f25828STinghan Shen		};
23637f25828STinghan Shen
23737f25828STinghan Shen		idle-states {
23837f25828STinghan Shen			entry-method = "psci";
23937f25828STinghan Shen
24066fe2431SAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
24137f25828STinghan Shen				compatible = "arm,idle-state";
24237f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
24337f25828STinghan Shen				local-timer-stop;
24437f25828STinghan Shen				entry-latency-us = <50>;
24537f25828STinghan Shen				exit-latency-us = <95>;
24637f25828STinghan Shen				min-residency-us = <580>;
24737f25828STinghan Shen			};
24837f25828STinghan Shen
24966fe2431SAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
25037f25828STinghan Shen				compatible = "arm,idle-state";
25137f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
25237f25828STinghan Shen				local-timer-stop;
25337f25828STinghan Shen				entry-latency-us = <45>;
25437f25828STinghan Shen				exit-latency-us = <140>;
25537f25828STinghan Shen				min-residency-us = <740>;
25637f25828STinghan Shen			};
25737f25828STinghan Shen
25866fe2431SAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
25937f25828STinghan Shen				compatible = "arm,idle-state";
26037f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
26137f25828STinghan Shen				local-timer-stop;
26237f25828STinghan Shen				entry-latency-us = <55>;
26337f25828STinghan Shen				exit-latency-us = <155>;
26437f25828STinghan Shen				min-residency-us = <840>;
26537f25828STinghan Shen			};
26637f25828STinghan Shen
26766fe2431SAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
26837f25828STinghan Shen				compatible = "arm,idle-state";
26937f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
27037f25828STinghan Shen				local-timer-stop;
27137f25828STinghan Shen				entry-latency-us = <50>;
27237f25828STinghan Shen				exit-latency-us = <200>;
27337f25828STinghan Shen				min-residency-us = <1000>;
27437f25828STinghan Shen			};
27537f25828STinghan Shen		};
27637f25828STinghan Shen
27737f25828STinghan Shen		l2_0: l2-cache0 {
27837f25828STinghan Shen			compatible = "cache";
279ce459b1dSPierre Gondois			cache-level = <2>;
280b68188a7SAngeloGioacchino Del Regno			cache-size = <131072>;
281b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
282b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
28337f25828STinghan Shen			next-level-cache = <&l3_0>;
28437f25828STinghan Shen		};
28537f25828STinghan Shen
28637f25828STinghan Shen		l2_1: l2-cache1 {
28737f25828STinghan Shen			compatible = "cache";
288ce459b1dSPierre Gondois			cache-level = <2>;
289b68188a7SAngeloGioacchino Del Regno			cache-size = <262144>;
290b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
291b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
29237f25828STinghan Shen			next-level-cache = <&l3_0>;
29337f25828STinghan Shen		};
29437f25828STinghan Shen
29537f25828STinghan Shen		l3_0: l3-cache {
29637f25828STinghan Shen			compatible = "cache";
297ce459b1dSPierre Gondois			cache-level = <3>;
298b68188a7SAngeloGioacchino Del Regno			cache-size = <2097152>;
299b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
300b68188a7SAngeloGioacchino Del Regno			cache-sets = <2048>;
301b68188a7SAngeloGioacchino Del Regno			cache-unified;
30237f25828STinghan Shen		};
30337f25828STinghan Shen	};
30437f25828STinghan Shen
30537f25828STinghan Shen	dsu-pmu {
30637f25828STinghan Shen		compatible = "arm,dsu-pmu";
30737f25828STinghan Shen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
30837f25828STinghan Shen		cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
30937f25828STinghan Shen		       <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
31037f25828STinghan Shen	};
31137f25828STinghan Shen
3128903821cSTinghan Shen	dmic_codec: dmic-codec {
3138903821cSTinghan Shen		compatible = "dmic-codec";
3148903821cSTinghan Shen		num-channels = <2>;
3158903821cSTinghan Shen		wakeup-delay-ms = <50>;
3168903821cSTinghan Shen	};
3178903821cSTinghan Shen
3188903821cSTinghan Shen	sound: mt8195-sound {
3198903821cSTinghan Shen		mediatek,platform = <&afe>;
3208903821cSTinghan Shen		status = "disabled";
3218903821cSTinghan Shen	};
3228903821cSTinghan Shen
3230f1c806bSChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
3240f1c806bSChen-Yu Tsai		compatible = "fixed-factor-clock";
3250f1c806bSChen-Yu Tsai		#clock-cells = <0>;
3260f1c806bSChen-Yu Tsai		clocks = <&clk26m>;
3270f1c806bSChen-Yu Tsai		clock-div = <2>;
3280f1c806bSChen-Yu Tsai		clock-mult = <1>;
3290f1c806bSChen-Yu Tsai		clock-output-names = "clk13m";
3300f1c806bSChen-Yu Tsai	};
3310f1c806bSChen-Yu Tsai
33237f25828STinghan Shen	clk26m: oscillator-26m {
33337f25828STinghan Shen		compatible = "fixed-clock";
33437f25828STinghan Shen		#clock-cells = <0>;
33537f25828STinghan Shen		clock-frequency = <26000000>;
33637f25828STinghan Shen		clock-output-names = "clk26m";
33737f25828STinghan Shen	};
33837f25828STinghan Shen
33937f25828STinghan Shen	clk32k: oscillator-32k {
34037f25828STinghan Shen		compatible = "fixed-clock";
34137f25828STinghan Shen		#clock-cells = <0>;
34237f25828STinghan Shen		clock-frequency = <32768>;
34337f25828STinghan Shen		clock-output-names = "clk32k";
34437f25828STinghan Shen	};
34537f25828STinghan Shen
346e39e72cfSYT Lee	performance: performance-controller@11bc10 {
347e39e72cfSYT Lee		compatible = "mediatek,cpufreq-hw";
348e39e72cfSYT Lee		reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>;
349e39e72cfSYT Lee		#performance-domain-cells = <1>;
350e39e72cfSYT Lee	};
351e39e72cfSYT Lee
3529a512b4dSAngeloGioacchino Del Regno	gpu_opp_table: opp-table-gpu {
3539a512b4dSAngeloGioacchino Del Regno		compatible = "operating-points-v2";
3549a512b4dSAngeloGioacchino Del Regno		opp-shared;
3559a512b4dSAngeloGioacchino Del Regno
3569a512b4dSAngeloGioacchino Del Regno		opp-390000000 {
3579a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <390000000>;
3589a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <625000>;
3599a512b4dSAngeloGioacchino Del Regno		};
3609a512b4dSAngeloGioacchino Del Regno		opp-410000000 {
3619a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <410000000>;
3629a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3639a512b4dSAngeloGioacchino Del Regno		};
3649a512b4dSAngeloGioacchino Del Regno		opp-431000000 {
3659a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <431000000>;
3669a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3679a512b4dSAngeloGioacchino Del Regno		};
3689a512b4dSAngeloGioacchino Del Regno		opp-473000000 {
3699a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <473000000>;
3709a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3719a512b4dSAngeloGioacchino Del Regno		};
3729a512b4dSAngeloGioacchino Del Regno		opp-515000000 {
3739a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <515000000>;
3749a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3759a512b4dSAngeloGioacchino Del Regno		};
3769a512b4dSAngeloGioacchino Del Regno		opp-556000000 {
3779a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <556000000>;
3789a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <643750>;
3799a512b4dSAngeloGioacchino Del Regno		};
3809a512b4dSAngeloGioacchino Del Regno		opp-598000000 {
3819a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <598000000>;
3829a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3839a512b4dSAngeloGioacchino Del Regno		};
3849a512b4dSAngeloGioacchino Del Regno		opp-640000000 {
3859a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <640000000>;
3869a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3879a512b4dSAngeloGioacchino Del Regno		};
3889a512b4dSAngeloGioacchino Del Regno		opp-670000000 {
3899a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <670000000>;
3909a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <662500>;
3919a512b4dSAngeloGioacchino Del Regno		};
3929a512b4dSAngeloGioacchino Del Regno		opp-700000000 {
3939a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <700000000>;
3949a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <675000>;
3959a512b4dSAngeloGioacchino Del Regno		};
3969a512b4dSAngeloGioacchino Del Regno		opp-730000000 {
3979a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <730000000>;
3989a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <687500>;
3999a512b4dSAngeloGioacchino Del Regno		};
4009a512b4dSAngeloGioacchino Del Regno		opp-760000000 {
4019a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <760000000>;
4029a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <700000>;
4039a512b4dSAngeloGioacchino Del Regno		};
4049a512b4dSAngeloGioacchino Del Regno		opp-790000000 {
4059a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <790000000>;
4069a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <712500>;
4079a512b4dSAngeloGioacchino Del Regno		};
4089a512b4dSAngeloGioacchino Del Regno		opp-820000000 {
4099a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <820000000>;
4109a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <725000>;
4119a512b4dSAngeloGioacchino Del Regno		};
4129a512b4dSAngeloGioacchino Del Regno		opp-850000000 {
4139a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <850000000>;
4149a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <737500>;
4159a512b4dSAngeloGioacchino Del Regno		};
4169a512b4dSAngeloGioacchino Del Regno		opp-880000000 {
4179a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <880000000>;
4189a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <750000>;
4199a512b4dSAngeloGioacchino Del Regno		};
4209a512b4dSAngeloGioacchino Del Regno	};
4219a512b4dSAngeloGioacchino Del Regno
42237f25828STinghan Shen	pmu-a55 {
42337f25828STinghan Shen		compatible = "arm,cortex-a55-pmu";
42437f25828STinghan Shen		interrupt-parent = <&gic>;
42537f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
42637f25828STinghan Shen	};
42737f25828STinghan Shen
42837f25828STinghan Shen	pmu-a78 {
42937f25828STinghan Shen		compatible = "arm,cortex-a78-pmu";
43037f25828STinghan Shen		interrupt-parent = <&gic>;
43137f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
43237f25828STinghan Shen	};
43337f25828STinghan Shen
43437f25828STinghan Shen	psci {
43537f25828STinghan Shen		compatible = "arm,psci-1.0";
43637f25828STinghan Shen		method = "smc";
43737f25828STinghan Shen	};
43837f25828STinghan Shen
43937f25828STinghan Shen	timer: timer {
44037f25828STinghan Shen		compatible = "arm,armv8-timer";
44137f25828STinghan Shen		interrupt-parent = <&gic>;
44237f25828STinghan Shen		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
44337f25828STinghan Shen			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
44437f25828STinghan Shen			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
44537f25828STinghan Shen			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
44637f25828STinghan Shen	};
44737f25828STinghan Shen
44837f25828STinghan Shen	soc {
44937f25828STinghan Shen		#address-cells = <2>;
45037f25828STinghan Shen		#size-cells = <2>;
45137f25828STinghan Shen		compatible = "simple-bus";
45237f25828STinghan Shen		ranges;
45337f25828STinghan Shen
45437f25828STinghan Shen		gic: interrupt-controller@c000000 {
45537f25828STinghan Shen			compatible = "arm,gic-v3";
45637f25828STinghan Shen			#interrupt-cells = <4>;
45737f25828STinghan Shen			#redistributor-regions = <1>;
45837f25828STinghan Shen			interrupt-parent = <&gic>;
45937f25828STinghan Shen			interrupt-controller;
46037f25828STinghan Shen			reg = <0 0x0c000000 0 0x40000>,
46137f25828STinghan Shen			      <0 0x0c040000 0 0x200000>;
46237f25828STinghan Shen			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
46337f25828STinghan Shen
46437f25828STinghan Shen			ppi-partitions {
46537f25828STinghan Shen				ppi_cluster0: interrupt-partition-0 {
46637f25828STinghan Shen					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
46737f25828STinghan Shen				};
46837f25828STinghan Shen
46937f25828STinghan Shen				ppi_cluster1: interrupt-partition-1 {
47037f25828STinghan Shen					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
47137f25828STinghan Shen				};
47237f25828STinghan Shen			};
47337f25828STinghan Shen		};
47437f25828STinghan Shen
47537f25828STinghan Shen		topckgen: syscon@10000000 {
47637f25828STinghan Shen			compatible = "mediatek,mt8195-topckgen", "syscon";
47737f25828STinghan Shen			reg = <0 0x10000000 0 0x1000>;
47837f25828STinghan Shen			#clock-cells = <1>;
47937f25828STinghan Shen		};
48037f25828STinghan Shen
48137f25828STinghan Shen		infracfg_ao: syscon@10001000 {
48237f25828STinghan Shen			compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd";
48337f25828STinghan Shen			reg = <0 0x10001000 0 0x1000>;
48437f25828STinghan Shen			#clock-cells = <1>;
48537f25828STinghan Shen			#reset-cells = <1>;
48637f25828STinghan Shen		};
48737f25828STinghan Shen
48837f25828STinghan Shen		pericfg: syscon@10003000 {
48937f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg", "syscon";
49037f25828STinghan Shen			reg = <0 0x10003000 0 0x1000>;
49137f25828STinghan Shen			#clock-cells = <1>;
49237f25828STinghan Shen		};
49337f25828STinghan Shen
49437f25828STinghan Shen		pio: pinctrl@10005000 {
49537f25828STinghan Shen			compatible = "mediatek,mt8195-pinctrl";
49637f25828STinghan Shen			reg = <0 0x10005000 0 0x1000>,
49737f25828STinghan Shen			      <0 0x11d10000 0 0x1000>,
49837f25828STinghan Shen			      <0 0x11d30000 0 0x1000>,
49937f25828STinghan Shen			      <0 0x11d40000 0 0x1000>,
50037f25828STinghan Shen			      <0 0x11e20000 0 0x1000>,
50137f25828STinghan Shen			      <0 0x11eb0000 0 0x1000>,
50237f25828STinghan Shen			      <0 0x11f40000 0 0x1000>,
50337f25828STinghan Shen			      <0 0x1000b000 0 0x1000>;
50437f25828STinghan Shen			reg-names = "iocfg0", "iocfg_bm", "iocfg_bl",
50537f25828STinghan Shen				    "iocfg_br", "iocfg_lm", "iocfg_rb",
50637f25828STinghan Shen				    "iocfg_tl", "eint";
50737f25828STinghan Shen			gpio-controller;
50837f25828STinghan Shen			#gpio-cells = <2>;
50937f25828STinghan Shen			gpio-ranges = <&pio 0 0 144>;
51037f25828STinghan Shen			interrupt-controller;
51137f25828STinghan Shen			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>;
51237f25828STinghan Shen			#interrupt-cells = <2>;
51337f25828STinghan Shen		};
51437f25828STinghan Shen
5152b515194STinghan Shen		scpsys: syscon@10006000 {
5162b515194STinghan Shen			compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd";
5172b515194STinghan Shen			reg = <0 0x10006000 0 0x1000>;
5182b515194STinghan Shen
5192b515194STinghan Shen			/* System Power Manager */
5202b515194STinghan Shen			spm: power-controller {
5212b515194STinghan Shen				compatible = "mediatek,mt8195-power-controller";
5222b515194STinghan Shen				#address-cells = <1>;
5232b515194STinghan Shen				#size-cells = <0>;
5242b515194STinghan Shen				#power-domain-cells = <1>;
5252b515194STinghan Shen
5262b515194STinghan Shen				/* power domain of the SoC */
5272b515194STinghan Shen				mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 {
5282b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_MFG0>;
5292b515194STinghan Shen					#address-cells = <1>;
5302b515194STinghan Shen					#size-cells = <0>;
5312b515194STinghan Shen					#power-domain-cells = <1>;
5322b515194STinghan Shen
5332b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_MFG1 {
5342b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_MFG1>;
535d434abbbSAngeloGioacchino Del Regno						clocks = <&apmixedsys CLK_APMIXED_MFGPLL>,
536d434abbbSAngeloGioacchino Del Regno							 <&topckgen CLK_TOP_MFG_CORE_TMP>;
537d434abbbSAngeloGioacchino Del Regno						clock-names = "mfg", "alt";
5382b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5392b515194STinghan Shen						#address-cells = <1>;
5402b515194STinghan Shen						#size-cells = <0>;
5412b515194STinghan Shen						#power-domain-cells = <1>;
5422b515194STinghan Shen
5432b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG2 {
5442b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG2>;
5452b515194STinghan Shen							#power-domain-cells = <0>;
5462b515194STinghan Shen						};
5472b515194STinghan Shen
5482b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG3 {
5492b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG3>;
5502b515194STinghan Shen							#power-domain-cells = <0>;
5512b515194STinghan Shen						};
5522b515194STinghan Shen
5532b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG4 {
5542b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG4>;
5552b515194STinghan Shen							#power-domain-cells = <0>;
5562b515194STinghan Shen						};
5572b515194STinghan Shen
5582b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG5 {
5592b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG5>;
5602b515194STinghan Shen							#power-domain-cells = <0>;
5612b515194STinghan Shen						};
5622b515194STinghan Shen
5632b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG6 {
5642b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG6>;
5652b515194STinghan Shen							#power-domain-cells = <0>;
5662b515194STinghan Shen						};
5672b515194STinghan Shen					};
5682b515194STinghan Shen				};
5692b515194STinghan Shen
5702b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_VPPSYS0 {
5712b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_VPPSYS0>;
5722b515194STinghan Shen					clocks = <&topckgen CLK_TOP_VPP>,
5732b515194STinghan Shen						 <&topckgen CLK_TOP_CAM>,
5742b515194STinghan Shen						 <&topckgen CLK_TOP_CCU>,
5752b515194STinghan Shen						 <&topckgen CLK_TOP_IMG>,
5762b515194STinghan Shen						 <&topckgen CLK_TOP_VENC>,
5772b515194STinghan Shen						 <&topckgen CLK_TOP_VDEC>,
5782b515194STinghan Shen						 <&topckgen CLK_TOP_WPE_VPP>,
5792b515194STinghan Shen						 <&topckgen CLK_TOP_CFG_VPP0>,
5802b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON>,
5812b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>,
5822b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>,
5832b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS>,
5842b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>,
5852b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_INFRA>,
5862b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_CAMSYS>,
5872b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>,
5882b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>,
5892b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_REORDER>,
5902b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_IOMMU>,
5912b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>,
5922b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>,
5932b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>,
5942b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_RSI>,
5952b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
5962b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
5972b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
5982b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
5992b515194STinghan Shen					clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3",
6002b515194STinghan Shen						      "vppsys4", "vppsys5", "vppsys6", "vppsys7",
6012b515194STinghan Shen						      "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3",
6022b515194STinghan Shen						      "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7",
6032b515194STinghan Shen						      "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11",
6042b515194STinghan Shen						      "vppsys0-12", "vppsys0-13", "vppsys0-14",
6052b515194STinghan Shen						      "vppsys0-15", "vppsys0-16", "vppsys0-17",
6062b515194STinghan Shen						      "vppsys0-18";
6072b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
6082b515194STinghan Shen					#address-cells = <1>;
6092b515194STinghan Shen					#size-cells = <0>;
6102b515194STinghan Shen					#power-domain-cells = <1>;
6112b515194STinghan Shen
6122b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDEC1 {
6132b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDEC1>;
6142b515194STinghan Shen						clocks = <&vdecsys CLK_VDEC_LARB1>;
6152b515194STinghan Shen						clock-names = "vdec1-0";
6162b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6172b515194STinghan Shen						#power-domain-cells = <0>;
6182b515194STinghan Shen					};
6192b515194STinghan Shen
6202b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 {
6212b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VENC_CORE1>;
6222b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6232b515194STinghan Shen						#power-domain-cells = <0>;
6242b515194STinghan Shen					};
6252b515194STinghan Shen
6262b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDOSYS0 {
6272b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDOSYS0>;
6282b515194STinghan Shen						clocks = <&topckgen CLK_TOP_CFG_VDO0>,
6292b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_GALS>,
6302b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_COMMON>,
6312b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_EMI>,
6322b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_IOMMU>,
6332b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_LARB>,
6342b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_RSI>;
6352b515194STinghan Shen						clock-names = "vdosys0", "vdosys0-0", "vdosys0-1",
6362b515194STinghan Shen							      "vdosys0-2", "vdosys0-3",
6372b515194STinghan Shen							      "vdosys0-4", "vdosys0-5";
6382b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6392b515194STinghan Shen						#address-cells = <1>;
6402b515194STinghan Shen						#size-cells = <0>;
6412b515194STinghan Shen						#power-domain-cells = <1>;
6422b515194STinghan Shen
6432b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VPPSYS1 {
6442b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VPPSYS1>;
6452b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VPP1>,
6462b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
6472b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_LARB>;
6482b515194STinghan Shen							clock-names = "vppsys1", "vppsys1-0",
6492b515194STinghan Shen								      "vppsys1-1";
6502b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6512b515194STinghan Shen							#power-domain-cells = <0>;
6522b515194STinghan Shen						};
6532b515194STinghan Shen
6542b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_WPESYS {
6552b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_WPESYS>;
6562b515194STinghan Shen							clocks = <&wpesys CLK_WPE_SMI_LARB7>,
6572b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8>,
6582b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB7_P>,
6592b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8_P>;
6602b515194STinghan Shen							clock-names = "wepsys-0", "wepsys-1", "wepsys-2",
6612b515194STinghan Shen								      "wepsys-3";
6622b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6632b515194STinghan Shen							#power-domain-cells = <0>;
6642b515194STinghan Shen						};
6652b515194STinghan Shen
6662b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC0 {
6672b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC0>;
6682b515194STinghan Shen							clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
6692b515194STinghan Shen							clock-names = "vdec0-0";
6702b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6712b515194STinghan Shen							#power-domain-cells = <0>;
6722b515194STinghan Shen						};
6732b515194STinghan Shen
6742b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC2 {
6752b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC2>;
6762b515194STinghan Shen							clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
6772b515194STinghan Shen							clock-names = "vdec2-0";
6782b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6792b515194STinghan Shen							#power-domain-cells = <0>;
6802b515194STinghan Shen						};
6812b515194STinghan Shen
6822b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VENC {
6832b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VENC>;
6842b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6852b515194STinghan Shen							#power-domain-cells = <0>;
6862b515194STinghan Shen						};
6872b515194STinghan Shen
6882b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDOSYS1 {
6892b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDOSYS1>;
6902b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VDO1>,
6912b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB2>,
6922b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB3>,
6932b515194STinghan Shen								 <&vdosys1 CLK_VDO1_GALS>;
6942b515194STinghan Shen							clock-names = "vdosys1", "vdosys1-0",
6952b515194STinghan Shen								      "vdosys1-1", "vdosys1-2";
6962b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6972b515194STinghan Shen							#address-cells = <1>;
6982b515194STinghan Shen							#size-cells = <0>;
6992b515194STinghan Shen							#power-domain-cells = <1>;
7002b515194STinghan Shen
7012b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DP_TX {
7022b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DP_TX>;
7032b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7042b515194STinghan Shen								#power-domain-cells = <0>;
7052b515194STinghan Shen							};
7062b515194STinghan Shen
7072b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_EPD_TX {
7082b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_EPD_TX>;
7092b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7102b515194STinghan Shen								#power-domain-cells = <0>;
7112b515194STinghan Shen							};
7122b515194STinghan Shen
7132b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_HDMI_TX {
7142b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_HDMI_TX>;
7152b515194STinghan Shen								clocks = <&topckgen CLK_TOP_HDMI_APB>;
7162b515194STinghan Shen								clock-names = "hdmi_tx";
7172b515194STinghan Shen								#power-domain-cells = <0>;
7182b515194STinghan Shen							};
7192b515194STinghan Shen						};
7202b515194STinghan Shen
7212b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_IMG {
7222b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_IMG>;
7232b515194STinghan Shen							clocks = <&imgsys CLK_IMG_LARB9>,
7242b515194STinghan Shen								 <&imgsys CLK_IMG_GALS>;
7252b515194STinghan Shen							clock-names = "img-0", "img-1";
7262b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7272b515194STinghan Shen							#address-cells = <1>;
7282b515194STinghan Shen							#size-cells = <0>;
7292b515194STinghan Shen							#power-domain-cells = <1>;
7302b515194STinghan Shen
7312b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DIP {
7322b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DIP>;
7332b515194STinghan Shen								#power-domain-cells = <0>;
7342b515194STinghan Shen							};
7352b515194STinghan Shen
7362b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_IPE {
7372b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_IPE>;
7382b515194STinghan Shen								clocks = <&topckgen CLK_TOP_IPE>,
7392b515194STinghan Shen									 <&imgsys CLK_IMG_IPE>,
7402b515194STinghan Shen									 <&ipesys CLK_IPE_SMI_LARB12>;
7412b515194STinghan Shen								clock-names = "ipe", "ipe-0", "ipe-1";
7422b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7432b515194STinghan Shen								#power-domain-cells = <0>;
7442b515194STinghan Shen							};
7452b515194STinghan Shen						};
7462b515194STinghan Shen
7472b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_CAM {
7482b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_CAM>;
7492b515194STinghan Shen							clocks = <&camsys CLK_CAM_LARB13>,
7502b515194STinghan Shen								 <&camsys CLK_CAM_LARB14>,
7512b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM0_GALS>,
7522b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM1_GALS>,
7532b515194STinghan Shen								 <&camsys CLK_CAM_CAM2SYS_GALS>;
7542b515194STinghan Shen							clock-names = "cam-0", "cam-1", "cam-2", "cam-3",
7552b515194STinghan Shen								      "cam-4";
7562b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7572b515194STinghan Shen							#address-cells = <1>;
7582b515194STinghan Shen							#size-cells = <0>;
7592b515194STinghan Shen							#power-domain-cells = <1>;
7602b515194STinghan Shen
7612b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWA {
7622b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWA>;
7632b515194STinghan Shen								#power-domain-cells = <0>;
7642b515194STinghan Shen							};
7652b515194STinghan Shen
7662b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWB {
7672b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWB>;
7682b515194STinghan Shen								#power-domain-cells = <0>;
7692b515194STinghan Shen							};
7702b515194STinghan Shen
7712b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_MRAW {
7722b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_MRAW>;
7732b515194STinghan Shen								#power-domain-cells = <0>;
7742b515194STinghan Shen							};
7752b515194STinghan Shen						};
7762b515194STinghan Shen					};
7772b515194STinghan Shen				};
7782b515194STinghan Shen
7792b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 {
7802b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
7812b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7822b515194STinghan Shen					#power-domain-cells = <0>;
7832b515194STinghan Shen				};
7842b515194STinghan Shen
7852b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 {
7862b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
7872b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7882b515194STinghan Shen					#power-domain-cells = <0>;
7892b515194STinghan Shen				};
7902b515194STinghan Shen
7912b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_PHY {
7922b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_PHY>;
7932b515194STinghan Shen					#power-domain-cells = <0>;
7942b515194STinghan Shen				};
7952b515194STinghan Shen
7962b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY {
7972b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
7982b515194STinghan Shen					#power-domain-cells = <0>;
7992b515194STinghan Shen				};
8002b515194STinghan Shen
8012b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP {
8022b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>;
8032b515194STinghan Shen					clocks = <&topckgen CLK_TOP_SENINF>,
8042b515194STinghan Shen						 <&topckgen CLK_TOP_SENINF2>;
8052b515194STinghan Shen					clock-names = "csi_rx_top", "csi_rx_top1";
8062b515194STinghan Shen					#power-domain-cells = <0>;
8072b515194STinghan Shen				};
8082b515194STinghan Shen
8092b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ETHER {
8102b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ETHER>;
8112b515194STinghan Shen					clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
8122b515194STinghan Shen					clock-names = "ether";
8132b515194STinghan Shen					#power-domain-cells = <0>;
8142b515194STinghan Shen				};
8152b515194STinghan Shen
8162b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ADSP {
8172b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ADSP>;
8182b515194STinghan Shen					clocks = <&topckgen CLK_TOP_ADSP>,
8192b515194STinghan Shen						 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>;
8202b515194STinghan Shen					clock-names = "adsp", "adsp1";
8212b515194STinghan Shen					#address-cells = <1>;
8222b515194STinghan Shen					#size-cells = <0>;
8232b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
8242b515194STinghan Shen					#power-domain-cells = <1>;
8252b515194STinghan Shen
8262b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_AUDIO {
8272b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_AUDIO>;
8282b515194STinghan Shen						clocks = <&topckgen CLK_TOP_A1SYS_HP>,
8292b515194STinghan Shen							 <&topckgen CLK_TOP_AUD_INTBUS>,
8302b515194STinghan Shen							 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
8312b515194STinghan Shen							 <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>;
8322b515194STinghan Shen						clock-names = "audio", "audio1", "audio2",
8332b515194STinghan Shen							      "audio3";
8342b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
8352b515194STinghan Shen						#power-domain-cells = <0>;
8362b515194STinghan Shen					};
8372b515194STinghan Shen				};
8382b515194STinghan Shen			};
8392b515194STinghan Shen		};
8402b515194STinghan Shen
84137f25828STinghan Shen		watchdog: watchdog@10007000 {
84202938f46SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-wdt";
843a376a9a6STinghan Shen			mediatek,disable-extrst;
84437f25828STinghan Shen			reg = <0 0x10007000 0 0x100>;
84504cd9783STrevor Wu			#reset-cells = <1>;
84637f25828STinghan Shen		};
84737f25828STinghan Shen
84837f25828STinghan Shen		apmixedsys: syscon@1000c000 {
84937f25828STinghan Shen			compatible = "mediatek,mt8195-apmixedsys", "syscon";
85037f25828STinghan Shen			reg = <0 0x1000c000 0 0x1000>;
85137f25828STinghan Shen			#clock-cells = <1>;
85237f25828STinghan Shen		};
85337f25828STinghan Shen
85437f25828STinghan Shen		systimer: timer@10017000 {
85537f25828STinghan Shen			compatible = "mediatek,mt8195-timer",
85637f25828STinghan Shen				     "mediatek,mt6765-timer";
85737f25828STinghan Shen			reg = <0 0x10017000 0 0x1000>;
85837f25828STinghan Shen			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
8590f1c806bSChen-Yu Tsai			clocks = <&clk13m>;
86037f25828STinghan Shen		};
86137f25828STinghan Shen
86237f25828STinghan Shen		pwrap: pwrap@10024000 {
86337f25828STinghan Shen			compatible = "mediatek,mt8195-pwrap", "syscon";
86437f25828STinghan Shen			reg = <0 0x10024000 0 0x1000>;
86537f25828STinghan Shen			reg-names = "pwrap";
86637f25828STinghan Shen			interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>;
86737f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
86837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>;
86937f25828STinghan Shen			clock-names = "spi", "wrap";
87037f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
87137f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
87237f25828STinghan Shen		};
87337f25828STinghan Shen
874385e0eedSTinghan Shen		spmi: spmi@10027000 {
875385e0eedSTinghan Shen			compatible = "mediatek,mt8195-spmi";
876385e0eedSTinghan Shen			reg = <0 0x10027000 0 0x000e00>,
877385e0eedSTinghan Shen			      <0 0x10029000 0 0x000100>;
878385e0eedSTinghan Shen			reg-names = "pmif", "spmimst";
879385e0eedSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
880385e0eedSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>,
881385e0eedSTinghan Shen				 <&topckgen CLK_TOP_SPMI_M_MST>;
882385e0eedSTinghan Shen			clock-names = "pmif_sys_ck",
883385e0eedSTinghan Shen				      "pmif_tmr_ck",
884385e0eedSTinghan Shen				      "spmimst_clk_mux";
885385e0eedSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
886385e0eedSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
887385e0eedSTinghan Shen		};
888385e0eedSTinghan Shen
8893b5838d1STinghan Shen		iommu_infra: infra-iommu@10315000 {
8903b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-infra";
8913b5838d1STinghan Shen			reg = <0 0x10315000 0 0x5000>;
8923b5838d1STinghan Shen			interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>,
8933b5838d1STinghan Shen				     <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>,
8943b5838d1STinghan Shen				     <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>,
8953b5838d1STinghan Shen				     <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>,
8963b5838d1STinghan Shen				     <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>;
8973b5838d1STinghan Shen			#iommu-cells = <1>;
8983b5838d1STinghan Shen		};
8993b5838d1STinghan Shen
900329239a1SJason-JH.Lin		gce0: mailbox@10320000 {
901329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
902329239a1SJason-JH.Lin			reg = <0 0x10320000 0 0x4000>;
903329239a1SJason-JH.Lin			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>;
904329239a1SJason-JH.Lin			#mbox-cells = <2>;
905329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE>;
906329239a1SJason-JH.Lin		};
907329239a1SJason-JH.Lin
908329239a1SJason-JH.Lin		gce1: mailbox@10330000 {
909329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
910329239a1SJason-JH.Lin			reg = <0 0x10330000 0 0x4000>;
911329239a1SJason-JH.Lin			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>;
912329239a1SJason-JH.Lin			#mbox-cells = <2>;
913329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>;
914329239a1SJason-JH.Lin		};
915329239a1SJason-JH.Lin
916867477a5STinghan Shen		scp: scp@10500000 {
917867477a5STinghan Shen			compatible = "mediatek,mt8195-scp";
918867477a5STinghan Shen			reg = <0 0x10500000 0 0x100000>,
919867477a5STinghan Shen			      <0 0x10720000 0 0xe0000>,
920867477a5STinghan Shen			      <0 0x10700000 0 0x8000>;
921867477a5STinghan Shen			reg-names = "sram", "cfg", "l1tcm";
922867477a5STinghan Shen			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>;
923867477a5STinghan Shen			status = "disabled";
924867477a5STinghan Shen		};
925867477a5STinghan Shen
92637f25828STinghan Shen		scp_adsp: clock-controller@10720000 {
92737f25828STinghan Shen			compatible = "mediatek,mt8195-scp_adsp";
92837f25828STinghan Shen			reg = <0 0x10720000 0 0x1000>;
92937f25828STinghan Shen			#clock-cells = <1>;
93037f25828STinghan Shen		};
93137f25828STinghan Shen
9327dd5bc57SYC Hung		adsp: dsp@10803000 {
9337dd5bc57SYC Hung			compatible = "mediatek,mt8195-dsp";
9347dd5bc57SYC Hung			reg = <0 0x10803000 0 0x1000>,
9357dd5bc57SYC Hung			      <0 0x10840000 0 0x40000>;
9367dd5bc57SYC Hung			reg-names = "cfg", "sram";
9377dd5bc57SYC Hung			clocks = <&topckgen CLK_TOP_ADSP>,
9387dd5bc57SYC Hung				 <&clk26m>,
9397dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9407dd5bc57SYC Hung				 <&topckgen CLK_TOP_MAINPLL_D7_D2>,
9417dd5bc57SYC Hung				 <&scp_adsp CLK_SCP_ADSP_AUDIODSP>,
9427dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_H>;
9437dd5bc57SYC Hung			clock-names = "adsp_sel",
9447dd5bc57SYC Hung				 "clk26m_ck",
9457dd5bc57SYC Hung				 "audio_local_bus",
9467dd5bc57SYC Hung				 "mainpll_d7_d2",
9477dd5bc57SYC Hung				 "scp_adsp_audiodsp",
9487dd5bc57SYC Hung				 "audio_h";
9497dd5bc57SYC Hung			power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>;
9507dd5bc57SYC Hung			mbox-names = "rx", "tx";
9517dd5bc57SYC Hung			mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>;
9527dd5bc57SYC Hung			status = "disabled";
9537dd5bc57SYC Hung		};
9547dd5bc57SYC Hung
9557dd5bc57SYC Hung		adsp_mailbox0: mailbox@10816000 {
9567dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9577dd5bc57SYC Hung			#mbox-cells = <0>;
9587dd5bc57SYC Hung			reg = <0 0x10816000 0 0x1000>;
9597dd5bc57SYC Hung			interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>;
9607dd5bc57SYC Hung		};
9617dd5bc57SYC Hung
9627dd5bc57SYC Hung		adsp_mailbox1: mailbox@10817000 {
9637dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9647dd5bc57SYC Hung			#mbox-cells = <0>;
9657dd5bc57SYC Hung			reg = <0 0x10817000 0 0x1000>;
9667dd5bc57SYC Hung			interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>;
9677dd5bc57SYC Hung		};
9687dd5bc57SYC Hung
9698903821cSTinghan Shen		afe: mt8195-afe-pcm@10890000 {
9708903821cSTinghan Shen			compatible = "mediatek,mt8195-audio";
9718903821cSTinghan Shen			reg = <0 0x10890000 0 0x10000>;
9728903821cSTinghan Shen			mediatek,topckgen = <&topckgen>;
9738903821cSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>;
9748903821cSTinghan Shen			interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>;
97504cd9783STrevor Wu			resets = <&watchdog 14>;
97604cd9783STrevor Wu			reset-names = "audiosys";
9778903821cSTinghan Shen			clocks = <&clk26m>,
9788903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL1>,
9798903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL2>,
9808903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV0>,
9818903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV1>,
9828903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV2>,
9838903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV3>,
9848903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV9>,
9858903821cSTinghan Shen				<&topckgen CLK_TOP_A1SYS_HP>,
9868903821cSTinghan Shen				<&topckgen CLK_TOP_AUD_INTBUS>,
9878903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_H>,
9888903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9898903821cSTinghan Shen				<&topckgen CLK_TOP_DPTX_MCK>,
9908903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO1_MCK>,
9918903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO2_MCK>,
9928903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI1_MCK>,
9938903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI2_MCK>,
9948903821cSTinghan Shen				<&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>,
9958903821cSTinghan Shen				<&scp_adsp CLK_SCP_ADSP_AUDIODSP>;
9968903821cSTinghan Shen			clock-names = "clk26m",
9978903821cSTinghan Shen				"apll1_ck",
9988903821cSTinghan Shen				"apll2_ck",
9998903821cSTinghan Shen				"apll12_div0",
10008903821cSTinghan Shen				"apll12_div1",
10018903821cSTinghan Shen				"apll12_div2",
10028903821cSTinghan Shen				"apll12_div3",
10038903821cSTinghan Shen				"apll12_div9",
10048903821cSTinghan Shen				"a1sys_hp_sel",
10058903821cSTinghan Shen				"aud_intbus_sel",
10068903821cSTinghan Shen				"audio_h_sel",
10078903821cSTinghan Shen				"audio_local_bus_sel",
10088903821cSTinghan Shen				"dptx_m_sel",
10098903821cSTinghan Shen				"i2so1_m_sel",
10108903821cSTinghan Shen				"i2so2_m_sel",
10118903821cSTinghan Shen				"i2si1_m_sel",
10128903821cSTinghan Shen				"i2si2_m_sel",
10138903821cSTinghan Shen				"infra_ao_audio_26m_b",
10148903821cSTinghan Shen				"scp_adsp_audiodsp";
10158903821cSTinghan Shen			status = "disabled";
10168903821cSTinghan Shen		};
10178903821cSTinghan Shen
101837f25828STinghan Shen		uart0: serial@11001100 {
101937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
102037f25828STinghan Shen				     "mediatek,mt6577-uart";
102137f25828STinghan Shen			reg = <0 0x11001100 0 0x100>;
102237f25828STinghan Shen			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>;
102337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>;
102437f25828STinghan Shen			clock-names = "baud", "bus";
102537f25828STinghan Shen			status = "disabled";
102637f25828STinghan Shen		};
102737f25828STinghan Shen
102837f25828STinghan Shen		uart1: serial@11001200 {
102937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
103037f25828STinghan Shen				     "mediatek,mt6577-uart";
103137f25828STinghan Shen			reg = <0 0x11001200 0 0x100>;
103237f25828STinghan Shen			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>;
103337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>;
103437f25828STinghan Shen			clock-names = "baud", "bus";
103537f25828STinghan Shen			status = "disabled";
103637f25828STinghan Shen		};
103737f25828STinghan Shen
103837f25828STinghan Shen		uart2: serial@11001300 {
103937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
104037f25828STinghan Shen				     "mediatek,mt6577-uart";
104137f25828STinghan Shen			reg = <0 0x11001300 0 0x100>;
104237f25828STinghan Shen			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>;
104337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>;
104437f25828STinghan Shen			clock-names = "baud", "bus";
104537f25828STinghan Shen			status = "disabled";
104637f25828STinghan Shen		};
104737f25828STinghan Shen
104837f25828STinghan Shen		uart3: serial@11001400 {
104937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
105037f25828STinghan Shen				     "mediatek,mt6577-uart";
105137f25828STinghan Shen			reg = <0 0x11001400 0 0x100>;
105237f25828STinghan Shen			interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>;
105337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>;
105437f25828STinghan Shen			clock-names = "baud", "bus";
105537f25828STinghan Shen			status = "disabled";
105637f25828STinghan Shen		};
105737f25828STinghan Shen
105837f25828STinghan Shen		uart4: serial@11001500 {
105937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
106037f25828STinghan Shen				     "mediatek,mt6577-uart";
106137f25828STinghan Shen			reg = <0 0x11001500 0 0x100>;
106237f25828STinghan Shen			interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>;
106337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>;
106437f25828STinghan Shen			clock-names = "baud", "bus";
106537f25828STinghan Shen			status = "disabled";
106637f25828STinghan Shen		};
106737f25828STinghan Shen
106837f25828STinghan Shen		uart5: serial@11001600 {
106937f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
107037f25828STinghan Shen				     "mediatek,mt6577-uart";
107137f25828STinghan Shen			reg = <0 0x11001600 0 0x100>;
107237f25828STinghan Shen			interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>;
107337f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>;
107437f25828STinghan Shen			clock-names = "baud", "bus";
107537f25828STinghan Shen			status = "disabled";
107637f25828STinghan Shen		};
107737f25828STinghan Shen
107837f25828STinghan Shen		auxadc: auxadc@11002000 {
107937f25828STinghan Shen			compatible = "mediatek,mt8195-auxadc",
108037f25828STinghan Shen				     "mediatek,mt8173-auxadc";
108137f25828STinghan Shen			reg = <0 0x11002000 0 0x1000>;
108237f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>;
108337f25828STinghan Shen			clock-names = "main";
108437f25828STinghan Shen			#io-channel-cells = <1>;
108537f25828STinghan Shen			status = "disabled";
108637f25828STinghan Shen		};
108737f25828STinghan Shen
108837f25828STinghan Shen		pericfg_ao: syscon@11003000 {
108937f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg_ao", "syscon";
109037f25828STinghan Shen			reg = <0 0x11003000 0 0x1000>;
109137f25828STinghan Shen			#clock-cells = <1>;
109237f25828STinghan Shen		};
109337f25828STinghan Shen
109437f25828STinghan Shen		spi0: spi@1100a000 {
109537f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
109637f25828STinghan Shen				     "mediatek,mt6765-spi";
109737f25828STinghan Shen			#address-cells = <1>;
109837f25828STinghan Shen			#size-cells = <0>;
109937f25828STinghan Shen			reg = <0 0x1100a000 0 0x1000>;
110037f25828STinghan Shen			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>;
110137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
110237f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
110337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI0>;
110437f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
110537f25828STinghan Shen			status = "disabled";
110637f25828STinghan Shen		};
110737f25828STinghan Shen
110837f25828STinghan Shen		spi1: spi@11010000 {
110937f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
111037f25828STinghan Shen				     "mediatek,mt6765-spi";
111137f25828STinghan Shen			#address-cells = <1>;
111237f25828STinghan Shen			#size-cells = <0>;
111337f25828STinghan Shen			reg = <0 0x11010000 0 0x1000>;
111437f25828STinghan Shen			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>;
111537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
111637f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
111737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI1>;
111837f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
111937f25828STinghan Shen			status = "disabled";
112037f25828STinghan Shen		};
112137f25828STinghan Shen
112237f25828STinghan Shen		spi2: spi@11012000 {
112337f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
112437f25828STinghan Shen				     "mediatek,mt6765-spi";
112537f25828STinghan Shen			#address-cells = <1>;
112637f25828STinghan Shen			#size-cells = <0>;
112737f25828STinghan Shen			reg = <0 0x11012000 0 0x1000>;
112837f25828STinghan Shen			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>;
112937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
113037f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
113137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI2>;
113237f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
113337f25828STinghan Shen			status = "disabled";
113437f25828STinghan Shen		};
113537f25828STinghan Shen
113637f25828STinghan Shen		spi3: spi@11013000 {
113737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
113837f25828STinghan Shen				     "mediatek,mt6765-spi";
113937f25828STinghan Shen			#address-cells = <1>;
114037f25828STinghan Shen			#size-cells = <0>;
114137f25828STinghan Shen			reg = <0 0x11013000 0 0x1000>;
114237f25828STinghan Shen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>;
114337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
114437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
114537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI3>;
114637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
114737f25828STinghan Shen			status = "disabled";
114837f25828STinghan Shen		};
114937f25828STinghan Shen
115037f25828STinghan Shen		spi4: spi@11018000 {
115137f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
115237f25828STinghan Shen				     "mediatek,mt6765-spi";
115337f25828STinghan Shen			#address-cells = <1>;
115437f25828STinghan Shen			#size-cells = <0>;
115537f25828STinghan Shen			reg = <0 0x11018000 0 0x1000>;
115637f25828STinghan Shen			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>;
115737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
115837f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
115937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI4>;
116037f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
116137f25828STinghan Shen			status = "disabled";
116237f25828STinghan Shen		};
116337f25828STinghan Shen
116437f25828STinghan Shen		spi5: spi@11019000 {
116537f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
116637f25828STinghan Shen				     "mediatek,mt6765-spi";
116737f25828STinghan Shen			#address-cells = <1>;
116837f25828STinghan Shen			#size-cells = <0>;
116937f25828STinghan Shen			reg = <0 0x11019000 0 0x1000>;
117037f25828STinghan Shen			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>;
117137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
117237f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
117337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI5>;
117437f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
117537f25828STinghan Shen			status = "disabled";
117637f25828STinghan Shen		};
117737f25828STinghan Shen
117837f25828STinghan Shen		spis0: spi@1101d000 {
117937f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
118037f25828STinghan Shen			reg = <0 0x1101d000 0 0x1000>;
118137f25828STinghan Shen			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>;
118237f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>;
118337f25828STinghan Shen			clock-names = "spi";
118437f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
118537f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
118637f25828STinghan Shen			status = "disabled";
118737f25828STinghan Shen		};
118837f25828STinghan Shen
118937f25828STinghan Shen		spis1: spi@1101e000 {
119037f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
119137f25828STinghan Shen			reg = <0 0x1101e000 0 0x1000>;
119237f25828STinghan Shen			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>;
119337f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>;
119437f25828STinghan Shen			clock-names = "spi";
119537f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
119637f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
119737f25828STinghan Shen			status = "disabled";
119837f25828STinghan Shen		};
119937f25828STinghan Shen
1200c5fe37e8SBiao Huang		eth: ethernet@11021000 {
1201c5fe37e8SBiao Huang			compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a";
1202c5fe37e8SBiao Huang			reg = <0 0x11021000 0 0x4000>;
1203c5fe37e8SBiao Huang			interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>;
1204c5fe37e8SBiao Huang			interrupt-names = "macirq";
1205c5fe37e8SBiao Huang			clock-names = "axi",
1206c5fe37e8SBiao Huang				      "apb",
1207c5fe37e8SBiao Huang				      "mac_main",
1208c5fe37e8SBiao Huang				      "ptp_ref",
1209c5fe37e8SBiao Huang				      "rmii_internal",
1210c5fe37e8SBiao Huang				      "mac_cg";
1211c5fe37e8SBiao Huang			clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>,
1212c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>,
1213c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_250M>,
1214c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1215c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>,
1216c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
1217c5fe37e8SBiao Huang			assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>,
1218c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1219c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>;
1220c5fe37e8SBiao Huang			assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>,
1221c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D8>,
1222c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D10>;
1223c5fe37e8SBiao Huang			power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>;
1224c5fe37e8SBiao Huang			mediatek,pericfg = <&infracfg_ao>;
1225c5fe37e8SBiao Huang			snps,axi-config = <&stmmac_axi_setup>;
1226c5fe37e8SBiao Huang			snps,mtl-rx-config = <&mtl_rx_setup>;
1227c5fe37e8SBiao Huang			snps,mtl-tx-config = <&mtl_tx_setup>;
1228c5fe37e8SBiao Huang			snps,txpbl = <16>;
1229c5fe37e8SBiao Huang			snps,rxpbl = <16>;
1230c5fe37e8SBiao Huang			snps,clk-csr = <0>;
1231c5fe37e8SBiao Huang			status = "disabled";
1232c5fe37e8SBiao Huang
1233c5fe37e8SBiao Huang			mdio {
1234c5fe37e8SBiao Huang				compatible = "snps,dwmac-mdio";
1235c5fe37e8SBiao Huang				#address-cells = <1>;
1236c5fe37e8SBiao Huang				#size-cells = <0>;
1237c5fe37e8SBiao Huang			};
1238c5fe37e8SBiao Huang
1239c5fe37e8SBiao Huang			stmmac_axi_setup: stmmac-axi-config {
1240c5fe37e8SBiao Huang				snps,wr_osr_lmt = <0x7>;
1241c5fe37e8SBiao Huang				snps,rd_osr_lmt = <0x7>;
1242c5fe37e8SBiao Huang				snps,blen = <0 0 0 0 16 8 4>;
1243c5fe37e8SBiao Huang			};
1244c5fe37e8SBiao Huang
1245c5fe37e8SBiao Huang			mtl_rx_setup: rx-queues-config {
1246c5fe37e8SBiao Huang				snps,rx-queues-to-use = <4>;
1247c5fe37e8SBiao Huang				snps,rx-sched-sp;
1248c5fe37e8SBiao Huang				queue0 {
1249c5fe37e8SBiao Huang					snps,dcb-algorithm;
1250c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1251c5fe37e8SBiao Huang				};
1252c5fe37e8SBiao Huang				queue1 {
1253c5fe37e8SBiao Huang					snps,dcb-algorithm;
1254c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1255c5fe37e8SBiao Huang				};
1256c5fe37e8SBiao Huang				queue2 {
1257c5fe37e8SBiao Huang					snps,dcb-algorithm;
1258c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1259c5fe37e8SBiao Huang				};
1260c5fe37e8SBiao Huang				queue3 {
1261c5fe37e8SBiao Huang					snps,dcb-algorithm;
1262c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1263c5fe37e8SBiao Huang				};
1264c5fe37e8SBiao Huang			};
1265c5fe37e8SBiao Huang
1266c5fe37e8SBiao Huang			mtl_tx_setup: tx-queues-config {
1267c5fe37e8SBiao Huang				snps,tx-queues-to-use = <4>;
1268c5fe37e8SBiao Huang				snps,tx-sched-wrr;
1269c5fe37e8SBiao Huang				queue0 {
1270c5fe37e8SBiao Huang					snps,weight = <0x10>;
1271c5fe37e8SBiao Huang					snps,dcb-algorithm;
1272c5fe37e8SBiao Huang					snps,priority = <0x0>;
1273c5fe37e8SBiao Huang				};
1274c5fe37e8SBiao Huang				queue1 {
1275c5fe37e8SBiao Huang					snps,weight = <0x11>;
1276c5fe37e8SBiao Huang					snps,dcb-algorithm;
1277c5fe37e8SBiao Huang					snps,priority = <0x1>;
1278c5fe37e8SBiao Huang				};
1279c5fe37e8SBiao Huang				queue2 {
1280c5fe37e8SBiao Huang					snps,weight = <0x12>;
1281c5fe37e8SBiao Huang					snps,dcb-algorithm;
1282c5fe37e8SBiao Huang					snps,priority = <0x2>;
1283c5fe37e8SBiao Huang				};
1284c5fe37e8SBiao Huang				queue3 {
1285c5fe37e8SBiao Huang					snps,weight = <0x13>;
1286c5fe37e8SBiao Huang					snps,dcb-algorithm;
1287c5fe37e8SBiao Huang					snps,priority = <0x3>;
1288c5fe37e8SBiao Huang				};
1289c5fe37e8SBiao Huang			};
1290c5fe37e8SBiao Huang		};
1291c5fe37e8SBiao Huang
129237f25828STinghan Shen		xhci0: usb@11200000 {
129337f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
129437f25828STinghan Shen				     "mediatek,mtk-xhci";
129537f25828STinghan Shen			reg = <0 0x11200000 0 0x1000>,
129637f25828STinghan Shen			      <0 0x11203e00 0 0x0100>;
129737f25828STinghan Shen			reg-names = "mac", "ippc";
129837f25828STinghan Shen			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>;
129937f25828STinghan Shen			phys = <&u2port0 PHY_TYPE_USB2>,
130037f25828STinghan Shen			       <&u3port0 PHY_TYPE_USB3>;
130137f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP>,
130237f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI>;
130337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
130437f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
130537f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
130637f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_REF>,
130737f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
13086210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
130937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
13106210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13116210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
131277d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 103>;
131377d30613SChunfeng Yun			wakeup-source;
131437f25828STinghan Shen			status = "disabled";
131537f25828STinghan Shen		};
131637f25828STinghan Shen
131737f25828STinghan Shen		mmc0: mmc@11230000 {
131837f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
131937f25828STinghan Shen				     "mediatek,mt8183-mmc";
132037f25828STinghan Shen			reg = <0 0x11230000 0 0x10000>,
132137f25828STinghan Shen			      <0 0x11f50000 0 0x1000>;
132237f25828STinghan Shen			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
132337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC50_0>,
132437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0>,
132537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>;
132637f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
132737f25828STinghan Shen			status = "disabled";
132837f25828STinghan Shen		};
132937f25828STinghan Shen
133037f25828STinghan Shen		mmc1: mmc@11240000 {
133137f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
133237f25828STinghan Shen				     "mediatek,mt8183-mmc";
133337f25828STinghan Shen			reg = <0 0x11240000 0 0x1000>,
133437f25828STinghan Shen			      <0 0x11c70000 0 0x1000>;
133537f25828STinghan Shen			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
133637f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_1>,
133737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1>,
133837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>;
133937f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
134037f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>;
134137f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
134237f25828STinghan Shen			status = "disabled";
134337f25828STinghan Shen		};
134437f25828STinghan Shen
134537f25828STinghan Shen		mmc2: mmc@11250000 {
134637f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
134737f25828STinghan Shen				     "mediatek,mt8183-mmc";
134837f25828STinghan Shen			reg = <0 0x11250000 0 0x1000>,
134937f25828STinghan Shen			      <0 0x11e60000 0 0x1000>;
135037f25828STinghan Shen			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>;
135137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_2>,
135237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>,
135337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>;
135437f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
135537f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>;
135637f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
135737f25828STinghan Shen			status = "disabled";
135837f25828STinghan Shen		};
135937f25828STinghan Shen
136037f25828STinghan Shen		xhci1: usb@11290000 {
136137f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
136237f25828STinghan Shen				     "mediatek,mtk-xhci";
136337f25828STinghan Shen			reg = <0 0x11290000 0 0x1000>,
136437f25828STinghan Shen			      <0 0x11293e00 0 0x0100>;
136537f25828STinghan Shen			reg-names = "mac", "ippc";
136637f25828STinghan Shen			interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>;
136737f25828STinghan Shen			phys = <&u2port1 PHY_TYPE_USB2>;
136837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>,
136937f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_1P>;
137037f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
137137f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
137237f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>,
137337f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P1_REF>,
137437f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
13756210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
137637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>;
13776210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13786210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
137977d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 104>;
138077d30613SChunfeng Yun			wakeup-source;
138137f25828STinghan Shen			status = "disabled";
138237f25828STinghan Shen		};
138337f25828STinghan Shen
138437f25828STinghan Shen		xhci2: usb@112a0000 {
138537f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
138637f25828STinghan Shen				     "mediatek,mtk-xhci";
138737f25828STinghan Shen			reg = <0 0x112a0000 0 0x1000>,
138837f25828STinghan Shen			      <0 0x112a3e00 0 0x0100>;
138937f25828STinghan Shen			reg-names = "mac", "ippc";
139037f25828STinghan Shen			interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>;
139137f25828STinghan Shen			phys = <&u2port2 PHY_TYPE_USB2>;
139237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>,
139337f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_2P>;
139437f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
139537f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
139637f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>,
139737f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P2_REF>,
13986210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
13996210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
140037f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
14016210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14026210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
140377d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 105>;
140477d30613SChunfeng Yun			wakeup-source;
140537f25828STinghan Shen			status = "disabled";
140637f25828STinghan Shen		};
140737f25828STinghan Shen
140837f25828STinghan Shen		xhci3: usb@112b0000 {
140937f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
141037f25828STinghan Shen				     "mediatek,mtk-xhci";
141137f25828STinghan Shen			reg = <0 0x112b0000 0 0x1000>,
141237f25828STinghan Shen			      <0 0x112b3e00 0 0x0100>;
141337f25828STinghan Shen			reg-names = "mac", "ippc";
141437f25828STinghan Shen			interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>;
141537f25828STinghan Shen			phys = <&u2port3 PHY_TYPE_USB2>;
141637f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>,
141737f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_3P>;
141837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
141937f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
142037f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>,
142137f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P3_REF>,
14226210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
14236210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
142437f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
14256210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14266210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
142777d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 106>;
142877d30613SChunfeng Yun			wakeup-source;
142937f25828STinghan Shen			status = "disabled";
143037f25828STinghan Shen		};
143137f25828STinghan Shen
1432ecc0af6aSTinghan Shen		pcie0: pcie@112f0000 {
1433ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1434ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1435ecc0af6aSTinghan Shen			device_type = "pci";
1436ecc0af6aSTinghan Shen			#address-cells = <3>;
1437ecc0af6aSTinghan Shen			#size-cells = <2>;
1438ecc0af6aSTinghan Shen			reg = <0 0x112f0000 0 0x4000>;
1439ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1440ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>;
1441ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1442ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x20000000
1443ecc0af6aSTinghan Shen				  0x0 0x20000000 0 0x200000>,
1444ecc0af6aSTinghan Shen				 <0x82000000 0 0x20200000
1445ecc0af6aSTinghan Shen				  0x0 0x20200000 0 0x3e00000>;
1446ecc0af6aSTinghan Shen
1447ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>;
1448ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1449ecc0af6aSTinghan Shen
1450ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>,
1451ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>,
1452ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>,
1453ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>,
1454ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>,
1455ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1456ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1457ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1458ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL>;
1459ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1460ecc0af6aSTinghan Shen
1461ecc0af6aSTinghan Shen			phys = <&pciephy>;
1462ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1463ecc0af6aSTinghan Shen
1464ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
1465ecc0af6aSTinghan Shen
1466ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>;
1467ecc0af6aSTinghan Shen			reset-names = "mac";
1468ecc0af6aSTinghan Shen
1469ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1470ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1471ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
1472ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc0 1>,
1473ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc0 2>,
1474ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc0 3>;
1475ecc0af6aSTinghan Shen			status = "disabled";
1476ecc0af6aSTinghan Shen
1477ecc0af6aSTinghan Shen			pcie_intc0: interrupt-controller {
1478ecc0af6aSTinghan Shen				interrupt-controller;
1479ecc0af6aSTinghan Shen				#address-cells = <0>;
1480ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1481ecc0af6aSTinghan Shen			};
1482ecc0af6aSTinghan Shen		};
1483ecc0af6aSTinghan Shen
1484ecc0af6aSTinghan Shen		pcie1: pcie@112f8000 {
1485ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1486ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1487ecc0af6aSTinghan Shen			device_type = "pci";
1488ecc0af6aSTinghan Shen			#address-cells = <3>;
1489ecc0af6aSTinghan Shen			#size-cells = <2>;
1490ecc0af6aSTinghan Shen			reg = <0 0x112f8000 0 0x4000>;
1491ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1492ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>;
1493ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1494ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x24000000
1495ecc0af6aSTinghan Shen				  0x0 0x24000000 0 0x200000>,
1496ecc0af6aSTinghan Shen				 <0x82000000 0 0x24200000
1497ecc0af6aSTinghan Shen				  0x0 0x24200000 0 0x3e00000>;
1498ecc0af6aSTinghan Shen
1499ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>;
1500ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1501ecc0af6aSTinghan Shen
1502ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>,
1503ecc0af6aSTinghan Shen				 <&clk26m>,
15041bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>,
1505ecc0af6aSTinghan Shen				 <&clk26m>,
15061bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>,
1507ecc0af6aSTinghan Shen				 /* Designer has connect pcie1 with peri_mem_p0 clock */
1508ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1509ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1510ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1511ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL_P1>;
1512ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1513ecc0af6aSTinghan Shen
1514ecc0af6aSTinghan Shen			phys = <&u3port1 PHY_TYPE_PCIE>;
1515ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1516ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
1517ecc0af6aSTinghan Shen
1518ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>;
1519ecc0af6aSTinghan Shen			reset-names = "mac";
1520ecc0af6aSTinghan Shen
1521ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1522ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1523ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
1524ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc1 1>,
1525ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc1 2>,
1526ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc1 3>;
1527ecc0af6aSTinghan Shen			status = "disabled";
1528ecc0af6aSTinghan Shen
1529ecc0af6aSTinghan Shen			pcie_intc1: interrupt-controller {
1530ecc0af6aSTinghan Shen				interrupt-controller;
1531ecc0af6aSTinghan Shen				#address-cells = <0>;
1532ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1533ecc0af6aSTinghan Shen			};
1534ecc0af6aSTinghan Shen		};
1535ecc0af6aSTinghan Shen
153637f25828STinghan Shen		nor_flash: spi@1132c000 {
153737f25828STinghan Shen			compatible = "mediatek,mt8195-nor",
153837f25828STinghan Shen				     "mediatek,mt8173-nor";
153937f25828STinghan Shen			reg = <0 0x1132c000 0 0x1000>;
154037f25828STinghan Shen			interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>;
154137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_SPINOR>,
154237f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>,
154337f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>;
154437f25828STinghan Shen			clock-names = "spi", "sf", "axi";
154537f25828STinghan Shen			#address-cells = <1>;
154637f25828STinghan Shen			#size-cells = <0>;
154737f25828STinghan Shen			status = "disabled";
154837f25828STinghan Shen		};
154937f25828STinghan Shen
1550ab43a84cSChunfeng Yun		efuse: efuse@11c10000 {
1551ab43a84cSChunfeng Yun			compatible = "mediatek,mt8195-efuse", "mediatek,efuse";
1552ab43a84cSChunfeng Yun			reg = <0 0x11c10000 0 0x1000>;
1553ab43a84cSChunfeng Yun			#address-cells = <1>;
1554ab43a84cSChunfeng Yun			#size-cells = <1>;
1555ab43a84cSChunfeng Yun			u3_tx_imp_p0: usb3-tx-imp@184,1 {
1556ab43a84cSChunfeng Yun				reg = <0x184 0x1>;
1557ab43a84cSChunfeng Yun				bits = <0 5>;
1558ab43a84cSChunfeng Yun			};
1559ab43a84cSChunfeng Yun			u3_rx_imp_p0: usb3-rx-imp@184,2 {
1560ab43a84cSChunfeng Yun				reg = <0x184 0x2>;
1561ab43a84cSChunfeng Yun				bits = <5 5>;
1562ab43a84cSChunfeng Yun			};
1563ab43a84cSChunfeng Yun			u3_intr_p0: usb3-intr@185 {
1564ab43a84cSChunfeng Yun				reg = <0x185 0x1>;
1565ab43a84cSChunfeng Yun				bits = <2 6>;
1566ab43a84cSChunfeng Yun			};
1567ab43a84cSChunfeng Yun			comb_tx_imp_p1: usb3-tx-imp@186,1 {
1568ab43a84cSChunfeng Yun				reg = <0x186 0x1>;
1569ab43a84cSChunfeng Yun				bits = <0 5>;
1570ab43a84cSChunfeng Yun			};
1571ab43a84cSChunfeng Yun			comb_rx_imp_p1: usb3-rx-imp@186,2 {
1572ab43a84cSChunfeng Yun				reg = <0x186 0x2>;
1573ab43a84cSChunfeng Yun				bits = <5 5>;
1574ab43a84cSChunfeng Yun			};
1575ab43a84cSChunfeng Yun			comb_intr_p1: usb3-intr@187 {
1576ab43a84cSChunfeng Yun				reg = <0x187 0x1>;
1577ab43a84cSChunfeng Yun				bits = <2 6>;
1578ab43a84cSChunfeng Yun			};
1579ab43a84cSChunfeng Yun			u2_intr_p0: usb2-intr-p0@188,1 {
1580ab43a84cSChunfeng Yun				reg = <0x188 0x1>;
1581ab43a84cSChunfeng Yun				bits = <0 5>;
1582ab43a84cSChunfeng Yun			};
1583ab43a84cSChunfeng Yun			u2_intr_p1: usb2-intr-p1@188,2 {
1584ab43a84cSChunfeng Yun				reg = <0x188 0x2>;
1585ab43a84cSChunfeng Yun				bits = <5 5>;
1586ab43a84cSChunfeng Yun			};
1587ab43a84cSChunfeng Yun			u2_intr_p2: usb2-intr-p2@189,1 {
1588ab43a84cSChunfeng Yun				reg = <0x189 0x1>;
1589ab43a84cSChunfeng Yun				bits = <2 5>;
1590ab43a84cSChunfeng Yun			};
1591ab43a84cSChunfeng Yun			u2_intr_p3: usb2-intr-p3@189,2 {
1592ab43a84cSChunfeng Yun				reg = <0x189 0x2>;
1593ab43a84cSChunfeng Yun				bits = <7 5>;
1594ab43a84cSChunfeng Yun			};
1595ecc0af6aSTinghan Shen			pciephy_rx_ln1: pciephy-rx-ln1@190,1 {
1596ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1597ecc0af6aSTinghan Shen				bits = <0 4>;
1598ecc0af6aSTinghan Shen			};
1599ecc0af6aSTinghan Shen			pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 {
1600ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1601ecc0af6aSTinghan Shen				bits = <4 4>;
1602ecc0af6aSTinghan Shen			};
1603ecc0af6aSTinghan Shen			pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 {
1604ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1605ecc0af6aSTinghan Shen				bits = <0 4>;
1606ecc0af6aSTinghan Shen			};
1607ecc0af6aSTinghan Shen			pciephy_rx_ln0: pciephy-rx-ln0@191,2 {
1608ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1609ecc0af6aSTinghan Shen				bits = <4 4>;
1610ecc0af6aSTinghan Shen			};
1611ecc0af6aSTinghan Shen			pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 {
1612ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1613ecc0af6aSTinghan Shen				bits = <0 4>;
1614ecc0af6aSTinghan Shen			};
1615ecc0af6aSTinghan Shen			pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 {
1616ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1617ecc0af6aSTinghan Shen				bits = <4 4>;
1618ecc0af6aSTinghan Shen			};
1619ecc0af6aSTinghan Shen			pciephy_glb_intr: pciephy-glb-intr@193 {
1620ecc0af6aSTinghan Shen				reg = <0x193 0x1>;
1621ecc0af6aSTinghan Shen				bits = <0 4>;
1622ecc0af6aSTinghan Shen			};
162364196979SBo-Chen Chen			dp_calibration: dp-data@1ac {
162464196979SBo-Chen Chen				reg = <0x1ac 0x10>;
162564196979SBo-Chen Chen			};
162689b045d3SBalsam CHIHI			lvts_efuse_data1: lvts1-calib@1bc {
162789b045d3SBalsam CHIHI				reg = <0x1bc 0x14>;
162889b045d3SBalsam CHIHI			};
162989b045d3SBalsam CHIHI			lvts_efuse_data2: lvts2-calib@1d0 {
163089b045d3SBalsam CHIHI				reg = <0x1d0 0x38>;
163189b045d3SBalsam CHIHI			};
1632ab43a84cSChunfeng Yun		};
1633ab43a84cSChunfeng Yun
163437f25828STinghan Shen		u3phy2: t-phy@11c40000 {
163537f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
163637f25828STinghan Shen			#address-cells = <1>;
163737f25828STinghan Shen			#size-cells = <1>;
163837f25828STinghan Shen			ranges = <0 0 0x11c40000 0x700>;
163937f25828STinghan Shen			status = "disabled";
164037f25828STinghan Shen
164137f25828STinghan Shen			u2port2: usb-phy@0 {
164237f25828STinghan Shen				reg = <0x0 0x700>;
164337f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>;
164437f25828STinghan Shen				clock-names = "ref";
164537f25828STinghan Shen				#phy-cells = <1>;
164637f25828STinghan Shen			};
164737f25828STinghan Shen		};
164837f25828STinghan Shen
164937f25828STinghan Shen		u3phy3: t-phy@11c50000 {
165037f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
165137f25828STinghan Shen			#address-cells = <1>;
165237f25828STinghan Shen			#size-cells = <1>;
165337f25828STinghan Shen			ranges = <0 0 0x11c50000 0x700>;
165437f25828STinghan Shen			status = "disabled";
165537f25828STinghan Shen
165637f25828STinghan Shen			u2port3: usb-phy@0 {
165737f25828STinghan Shen				reg = <0x0 0x700>;
165837f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>;
165937f25828STinghan Shen				clock-names = "ref";
166037f25828STinghan Shen				#phy-cells = <1>;
166137f25828STinghan Shen			};
166237f25828STinghan Shen		};
166337f25828STinghan Shen
166437f25828STinghan Shen		i2c5: i2c@11d00000 {
166537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
166637f25828STinghan Shen				     "mediatek,mt8192-i2c";
166737f25828STinghan Shen			reg = <0 0x11d00000 0 0x1000>,
166837f25828STinghan Shen			      <0 0x10220580 0 0x80>;
166937f25828STinghan Shen			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>;
167037f25828STinghan Shen			clock-div = <1>;
167137f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>,
167237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
167337f25828STinghan Shen			clock-names = "main", "dma";
167437f25828STinghan Shen			#address-cells = <1>;
167537f25828STinghan Shen			#size-cells = <0>;
167637f25828STinghan Shen			status = "disabled";
167737f25828STinghan Shen		};
167837f25828STinghan Shen
167937f25828STinghan Shen		i2c6: i2c@11d01000 {
168037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
168137f25828STinghan Shen				     "mediatek,mt8192-i2c";
168237f25828STinghan Shen			reg = <0 0x11d01000 0 0x1000>,
168337f25828STinghan Shen			      <0 0x10220600 0 0x80>;
168437f25828STinghan Shen			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>;
168537f25828STinghan Shen			clock-div = <1>;
168637f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>,
168737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
168837f25828STinghan Shen			clock-names = "main", "dma";
168937f25828STinghan Shen			#address-cells = <1>;
169037f25828STinghan Shen			#size-cells = <0>;
169137f25828STinghan Shen			status = "disabled";
169237f25828STinghan Shen		};
169337f25828STinghan Shen
169437f25828STinghan Shen		i2c7: i2c@11d02000 {
169537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
169637f25828STinghan Shen				     "mediatek,mt8192-i2c";
169737f25828STinghan Shen			reg = <0 0x11d02000 0 0x1000>,
169837f25828STinghan Shen			      <0 0x10220680 0 0x80>;
169937f25828STinghan Shen			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>;
170037f25828STinghan Shen			clock-div = <1>;
170137f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
170237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
170337f25828STinghan Shen			clock-names = "main", "dma";
170437f25828STinghan Shen			#address-cells = <1>;
170537f25828STinghan Shen			#size-cells = <0>;
170637f25828STinghan Shen			status = "disabled";
170737f25828STinghan Shen		};
170837f25828STinghan Shen
170937f25828STinghan Shen		imp_iic_wrap_s: clock-controller@11d03000 {
171037f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_s";
171137f25828STinghan Shen			reg = <0 0x11d03000 0 0x1000>;
171237f25828STinghan Shen			#clock-cells = <1>;
171337f25828STinghan Shen		};
171437f25828STinghan Shen
171537f25828STinghan Shen		i2c0: i2c@11e00000 {
171637f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
171737f25828STinghan Shen				     "mediatek,mt8192-i2c";
171837f25828STinghan Shen			reg = <0 0x11e00000 0 0x1000>,
171937f25828STinghan Shen			      <0 0x10220080 0 0x80>;
172037f25828STinghan Shen			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>;
172137f25828STinghan Shen			clock-div = <1>;
172237f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>,
172337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
172437f25828STinghan Shen			clock-names = "main", "dma";
172537f25828STinghan Shen			#address-cells = <1>;
172637f25828STinghan Shen			#size-cells = <0>;
1727a93f071aSTzung-Bi Shih			status = "disabled";
172837f25828STinghan Shen		};
172937f25828STinghan Shen
173037f25828STinghan Shen		i2c1: i2c@11e01000 {
173137f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
173237f25828STinghan Shen				     "mediatek,mt8192-i2c";
173337f25828STinghan Shen			reg = <0 0x11e01000 0 0x1000>,
173437f25828STinghan Shen			      <0 0x10220200 0 0x80>;
173537f25828STinghan Shen			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>;
173637f25828STinghan Shen			clock-div = <1>;
173737f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>,
173837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
173937f25828STinghan Shen			clock-names = "main", "dma";
174037f25828STinghan Shen			#address-cells = <1>;
174137f25828STinghan Shen			#size-cells = <0>;
174237f25828STinghan Shen			status = "disabled";
174337f25828STinghan Shen		};
174437f25828STinghan Shen
174537f25828STinghan Shen		i2c2: i2c@11e02000 {
174637f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
174737f25828STinghan Shen				     "mediatek,mt8192-i2c";
174837f25828STinghan Shen			reg = <0 0x11e02000 0 0x1000>,
174937f25828STinghan Shen			      <0 0x10220380 0 0x80>;
175037f25828STinghan Shen			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>;
175137f25828STinghan Shen			clock-div = <1>;
175237f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>,
175337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
175437f25828STinghan Shen			clock-names = "main", "dma";
175537f25828STinghan Shen			#address-cells = <1>;
175637f25828STinghan Shen			#size-cells = <0>;
175737f25828STinghan Shen			status = "disabled";
175837f25828STinghan Shen		};
175937f25828STinghan Shen
176037f25828STinghan Shen		i2c3: i2c@11e03000 {
176137f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
176237f25828STinghan Shen				     "mediatek,mt8192-i2c";
176337f25828STinghan Shen			reg = <0 0x11e03000 0 0x1000>,
176437f25828STinghan Shen			      <0 0x10220480 0 0x80>;
176537f25828STinghan Shen			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>;
176637f25828STinghan Shen			clock-div = <1>;
176737f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>,
176837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
176937f25828STinghan Shen			clock-names = "main", "dma";
177037f25828STinghan Shen			#address-cells = <1>;
177137f25828STinghan Shen			#size-cells = <0>;
177237f25828STinghan Shen			status = "disabled";
177337f25828STinghan Shen		};
177437f25828STinghan Shen
177537f25828STinghan Shen		i2c4: i2c@11e04000 {
177637f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
177737f25828STinghan Shen				     "mediatek,mt8192-i2c";
177837f25828STinghan Shen			reg = <0 0x11e04000 0 0x1000>,
177937f25828STinghan Shen			      <0 0x10220500 0 0x80>;
178037f25828STinghan Shen			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>;
178137f25828STinghan Shen			clock-div = <1>;
178237f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>,
178337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
178437f25828STinghan Shen			clock-names = "main", "dma";
178537f25828STinghan Shen			#address-cells = <1>;
178637f25828STinghan Shen			#size-cells = <0>;
178737f25828STinghan Shen			status = "disabled";
178837f25828STinghan Shen		};
178937f25828STinghan Shen
179037f25828STinghan Shen		imp_iic_wrap_w: clock-controller@11e05000 {
179137f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_w";
179237f25828STinghan Shen			reg = <0 0x11e05000 0 0x1000>;
179337f25828STinghan Shen			#clock-cells = <1>;
179437f25828STinghan Shen		};
179537f25828STinghan Shen
179637f25828STinghan Shen		u3phy1: t-phy@11e30000 {
179737f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
179837f25828STinghan Shen			#address-cells = <1>;
179937f25828STinghan Shen			#size-cells = <1>;
180037f25828STinghan Shen			ranges = <0 0 0x11e30000 0xe00>;
1801a9f6721aSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
180237f25828STinghan Shen			status = "disabled";
180337f25828STinghan Shen
180437f25828STinghan Shen			u2port1: usb-phy@0 {
180537f25828STinghan Shen				reg = <0x0 0x700>;
180637f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>,
180737f25828STinghan Shen					 <&clk26m>;
180837f25828STinghan Shen				clock-names = "ref", "da_ref";
180937f25828STinghan Shen				#phy-cells = <1>;
181037f25828STinghan Shen			};
181137f25828STinghan Shen
181237f25828STinghan Shen			u3port1: usb-phy@700 {
181337f25828STinghan Shen				reg = <0x700 0x700>;
181437f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
181537f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>;
181637f25828STinghan Shen				clock-names = "ref", "da_ref";
1817ab43a84cSChunfeng Yun				nvmem-cells = <&comb_intr_p1>,
1818ab43a84cSChunfeng Yun					      <&comb_rx_imp_p1>,
1819ab43a84cSChunfeng Yun					      <&comb_tx_imp_p1>;
1820ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
182137f25828STinghan Shen				#phy-cells = <1>;
182237f25828STinghan Shen			};
182337f25828STinghan Shen		};
182437f25828STinghan Shen
182537f25828STinghan Shen		u3phy0: t-phy@11e40000 {
182637f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
182737f25828STinghan Shen			#address-cells = <1>;
182837f25828STinghan Shen			#size-cells = <1>;
182937f25828STinghan Shen			ranges = <0 0 0x11e40000 0xe00>;
183037f25828STinghan Shen			status = "disabled";
183137f25828STinghan Shen
183237f25828STinghan Shen			u2port0: usb-phy@0 {
183337f25828STinghan Shen				reg = <0x0 0x700>;
183437f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>,
183537f25828STinghan Shen					 <&clk26m>;
183637f25828STinghan Shen				clock-names = "ref", "da_ref";
183737f25828STinghan Shen				#phy-cells = <1>;
183837f25828STinghan Shen			};
183937f25828STinghan Shen
184037f25828STinghan Shen			u3port0: usb-phy@700 {
184137f25828STinghan Shen				reg = <0x700 0x700>;
184237f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
184337f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_REF>;
184437f25828STinghan Shen				clock-names = "ref", "da_ref";
1845ab43a84cSChunfeng Yun				nvmem-cells = <&u3_intr_p0>,
1846ab43a84cSChunfeng Yun					      <&u3_rx_imp_p0>,
1847ab43a84cSChunfeng Yun					      <&u3_tx_imp_p0>;
1848ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
184937f25828STinghan Shen				#phy-cells = <1>;
185037f25828STinghan Shen			};
185137f25828STinghan Shen		};
185237f25828STinghan Shen
1853ecc0af6aSTinghan Shen		pciephy: phy@11e80000 {
1854ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie-phy";
1855ecc0af6aSTinghan Shen			reg = <0 0x11e80000 0 0x10000>;
1856ecc0af6aSTinghan Shen			reg-names = "sif";
1857ecc0af6aSTinghan Shen			nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>,
1858ecc0af6aSTinghan Shen				      <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>,
1859ecc0af6aSTinghan Shen				      <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>,
1860ecc0af6aSTinghan Shen				      <&pciephy_rx_ln1>;
1861ecc0af6aSTinghan Shen			nvmem-cell-names = "glb_intr", "tx_ln0_pmos",
1862ecc0af6aSTinghan Shen					   "tx_ln0_nmos", "rx_ln0",
1863ecc0af6aSTinghan Shen					   "tx_ln1_pmos", "tx_ln1_nmos",
1864ecc0af6aSTinghan Shen					   "rx_ln1";
1865ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>;
1866ecc0af6aSTinghan Shen			#phy-cells = <0>;
1867ecc0af6aSTinghan Shen			status = "disabled";
1868ecc0af6aSTinghan Shen		};
1869ecc0af6aSTinghan Shen
187037f25828STinghan Shen		ufsphy: ufs-phy@11fa0000 {
187137f25828STinghan Shen			compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy";
187237f25828STinghan Shen			reg = <0 0x11fa0000 0 0xc000>;
187337f25828STinghan Shen			clocks = <&clk26m>, <&clk26m>;
187437f25828STinghan Shen			clock-names = "unipro", "mp";
187537f25828STinghan Shen			#phy-cells = <0>;
187637f25828STinghan Shen			status = "disabled";
187737f25828STinghan Shen		};
187837f25828STinghan Shen
18799a512b4dSAngeloGioacchino Del Regno		gpu: gpu@13000000 {
18809a512b4dSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali",
18819a512b4dSAngeloGioacchino Del Regno				     "arm,mali-valhall-jm";
18829a512b4dSAngeloGioacchino Del Regno			reg = <0 0x13000000 0 0x4000>;
18839a512b4dSAngeloGioacchino Del Regno
18849a512b4dSAngeloGioacchino Del Regno			clocks = <&mfgcfg CLK_MFG_BG3D>;
18859a512b4dSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>,
18869a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>,
18879a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>;
18889a512b4dSAngeloGioacchino Del Regno			interrupt-names = "job", "mmu", "gpu";
18899a512b4dSAngeloGioacchino Del Regno			operating-points-v2 = <&gpu_opp_table>;
18909a512b4dSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>,
18919a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG3>,
18929a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG4>,
18939a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG5>,
18949a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG6>;
18959a512b4dSAngeloGioacchino Del Regno			power-domain-names = "core0", "core1", "core2", "core3", "core4";
18969a512b4dSAngeloGioacchino Del Regno			status = "disabled";
18979a512b4dSAngeloGioacchino Del Regno		};
18989a512b4dSAngeloGioacchino Del Regno
189937f25828STinghan Shen		mfgcfg: clock-controller@13fbf000 {
190037f25828STinghan Shen			compatible = "mediatek,mt8195-mfgcfg";
190137f25828STinghan Shen			reg = <0 0x13fbf000 0 0x1000>;
190237f25828STinghan Shen			#clock-cells = <1>;
190337f25828STinghan Shen		};
190437f25828STinghan Shen
1905981f808eSRoy-CW.Yeh		vppsys0: syscon@14000000 {
1906981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys0", "syscon";
19076aa5b46dSTinghan Shen			reg = <0 0x14000000 0 0x1000>;
19086aa5b46dSTinghan Shen			#clock-cells = <1>;
19096aa5b46dSTinghan Shen		};
19106aa5b46dSTinghan Shen
1911018f1d4fSMoudy Ho		mutex@1400f000 {
1912018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
1913018f1d4fSMoudy Ho			reg = <0 0x1400f000 0 0x1000>;
1914018f1d4fSMoudy Ho			interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>;
1915018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>;
1916018f1d4fSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MUTEX>;
1917018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
1918018f1d4fSMoudy Ho		};
1919018f1d4fSMoudy Ho
19203b5838d1STinghan Shen		smi_sub_common_vpp0_vpp1_2x1: smi@14010000 {
19213b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19223b5838d1STinghan Shen			reg = <0 0x14010000 0 0x1000>;
19233b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19243b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19253b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
19263b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19273b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
19283b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19293b5838d1STinghan Shen		};
19303b5838d1STinghan Shen
19313b5838d1STinghan Shen		smi_sub_common_vdec_vpp0_2x1: smi@14011000 {
19323b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19333b5838d1STinghan Shen			reg = <0 0x14011000 0 0x1000>;
19343b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
19353b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
19363b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>;
19373b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19383b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
19393b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19403b5838d1STinghan Shen		};
19413b5838d1STinghan Shen
19423b5838d1STinghan Shen		smi_common_vpp: smi@14012000 {
19433b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vpp";
19443b5838d1STinghan Shen			reg = <0 0x14012000 0 0x1000>;
19453b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
19463b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
19473b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>,
19483b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>;
19493b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
19503b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19513b5838d1STinghan Shen		};
19523b5838d1STinghan Shen
19533b5838d1STinghan Shen		larb4: larb@14013000 {
19543b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19553b5838d1STinghan Shen			reg = <0 0x14013000 0 0x1000>;
19563b5838d1STinghan Shen			mediatek,larb-id = <4>;
19573b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
19583b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19593b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>;
19603b5838d1STinghan Shen			clock-names = "apb", "smi";
19613b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19623b5838d1STinghan Shen		};
19633b5838d1STinghan Shen
19643b5838d1STinghan Shen		iommu_vpp: iommu@14018000 {
19653b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vpp";
19663b5838d1STinghan Shen			reg = <0 0x14018000 0 0x1000>;
19673b5838d1STinghan Shen			mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8
19683b5838d1STinghan Shen					  &larb12 &larb14 &larb16 &larb18
19693b5838d1STinghan Shen					  &larb20 &larb22 &larb23 &larb26
19703b5838d1STinghan Shen					  &larb27>;
19713b5838d1STinghan Shen			interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>;
19723b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>;
19733b5838d1STinghan Shen			clock-names = "bclk";
19743b5838d1STinghan Shen			#iommu-cells = <1>;
19753b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19763b5838d1STinghan Shen		};
19773b5838d1STinghan Shen
197837f25828STinghan Shen		wpesys: clock-controller@14e00000 {
197937f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys";
198037f25828STinghan Shen			reg = <0 0x14e00000 0 0x1000>;
198137f25828STinghan Shen			#clock-cells = <1>;
198237f25828STinghan Shen		};
198337f25828STinghan Shen
198437f25828STinghan Shen		wpesys_vpp0: clock-controller@14e02000 {
198537f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp0";
198637f25828STinghan Shen			reg = <0 0x14e02000 0 0x1000>;
198737f25828STinghan Shen			#clock-cells = <1>;
198837f25828STinghan Shen		};
198937f25828STinghan Shen
199037f25828STinghan Shen		wpesys_vpp1: clock-controller@14e03000 {
199137f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp1";
199237f25828STinghan Shen			reg = <0 0x14e03000 0 0x1000>;
199337f25828STinghan Shen			#clock-cells = <1>;
199437f25828STinghan Shen		};
199537f25828STinghan Shen
19963b5838d1STinghan Shen		larb7: larb@14e04000 {
19973b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19983b5838d1STinghan Shen			reg = <0 0x14e04000 0 0x1000>;
19993b5838d1STinghan Shen			mediatek,larb-id = <7>;
20003b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20013b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB7>,
20023b5838d1STinghan Shen				 <&wpesys CLK_WPE_SMI_LARB7>;
20033b5838d1STinghan Shen			clock-names = "apb", "smi";
20043b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
20053b5838d1STinghan Shen		};
20063b5838d1STinghan Shen
20073b5838d1STinghan Shen		larb8: larb@14e05000 {
20083b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20093b5838d1STinghan Shen			reg = <0 0x14e05000 0 0x1000>;
20103b5838d1STinghan Shen			mediatek,larb-id = <8>;
20113b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
20123b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB8>,
20133b5838d1STinghan Shen			       <&wpesys CLK_WPE_SMI_LARB8>,
20143b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
20153b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20163b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
20173b5838d1STinghan Shen		};
20183b5838d1STinghan Shen
2019981f808eSRoy-CW.Yeh		vppsys1: syscon@14f00000 {
2020981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys1", "syscon";
20216aa5b46dSTinghan Shen			reg = <0 0x14f00000 0 0x1000>;
20226aa5b46dSTinghan Shen			#clock-cells = <1>;
20236aa5b46dSTinghan Shen		};
20246aa5b46dSTinghan Shen
2025018f1d4fSMoudy Ho		mutex@14f01000 {
2026018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2027018f1d4fSMoudy Ho			reg = <0 0x14f01000 0 0x1000>;
2028018f1d4fSMoudy Ho			interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>;
2029018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>;
2030018f1d4fSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>;
2031018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
2032018f1d4fSMoudy Ho		};
2033018f1d4fSMoudy Ho
20343b5838d1STinghan Shen		larb5: larb@14f02000 {
20353b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20363b5838d1STinghan Shen			reg = <0 0x14f02000 0 0x1000>;
20373b5838d1STinghan Shen			mediatek,larb-id = <5>;
20383b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20393b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
20403b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
20413b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>;
20423b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20433b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
20443b5838d1STinghan Shen		};
20453b5838d1STinghan Shen
20463b5838d1STinghan Shen		larb6: larb@14f03000 {
20473b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20483b5838d1STinghan Shen			reg = <0 0x14f03000 0 0x1000>;
20493b5838d1STinghan Shen			mediatek,larb-id = <6>;
20503b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
20513b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
20523b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
20533b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>;
20543b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20553b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
20563b5838d1STinghan Shen		};
20573b5838d1STinghan Shen
205837f25828STinghan Shen		imgsys: clock-controller@15000000 {
205937f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys";
206037f25828STinghan Shen			reg = <0 0x15000000 0 0x1000>;
206137f25828STinghan Shen			#clock-cells = <1>;
206237f25828STinghan Shen		};
206337f25828STinghan Shen
20643b5838d1STinghan Shen		larb9: larb@15001000 {
20653b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20663b5838d1STinghan Shen			reg = <0 0x15001000 0 0x1000>;
20673b5838d1STinghan Shen			mediatek,larb-id = <9>;
20683b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
20693b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
20703b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
20713b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
20723b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20733b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
20743b5838d1STinghan Shen		};
20753b5838d1STinghan Shen
20763b5838d1STinghan Shen		smi_sub_common_img0_3x1: smi@15002000 {
20773b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
20783b5838d1STinghan Shen			reg = <0 0x15002000 0 0x1000>;
20793b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_IPE>,
20803b5838d1STinghan Shen				 <&imgsys CLK_IMG_IPE>,
20813b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
20823b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
20833b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
20843b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
20853b5838d1STinghan Shen		};
20863b5838d1STinghan Shen
20873b5838d1STinghan Shen		smi_sub_common_img1_3x1: smi@15003000 {
20883b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
20893b5838d1STinghan Shen			reg = <0 0x15003000 0 0x1000>;
20903b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
20913b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
20923b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
20933b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
20943b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20953b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
20963b5838d1STinghan Shen		};
20973b5838d1STinghan Shen
209837f25828STinghan Shen		imgsys1_dip_top: clock-controller@15110000 {
209937f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_top";
210037f25828STinghan Shen			reg = <0 0x15110000 0 0x1000>;
210137f25828STinghan Shen			#clock-cells = <1>;
210237f25828STinghan Shen		};
210337f25828STinghan Shen
21043b5838d1STinghan Shen		larb10: larb@15120000 {
21053b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21063b5838d1STinghan Shen			reg = <0 0x15120000 0 0x1000>;
21073b5838d1STinghan Shen			mediatek,larb-id = <10>;
21083b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
21093b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_DIP0>,
21103b5838d1STinghan Shen			       <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>;
21113b5838d1STinghan Shen			clock-names = "apb", "smi";
21123b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
21133b5838d1STinghan Shen		};
21143b5838d1STinghan Shen
211537f25828STinghan Shen		imgsys1_dip_nr: clock-controller@15130000 {
211637f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_nr";
211737f25828STinghan Shen			reg = <0 0x15130000 0 0x1000>;
211837f25828STinghan Shen			#clock-cells = <1>;
211937f25828STinghan Shen		};
212037f25828STinghan Shen
212137f25828STinghan Shen		imgsys1_wpe: clock-controller@15220000 {
212237f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_wpe";
212337f25828STinghan Shen			reg = <0 0x15220000 0 0x1000>;
212437f25828STinghan Shen			#clock-cells = <1>;
212537f25828STinghan Shen		};
212637f25828STinghan Shen
21273b5838d1STinghan Shen		larb11: larb@15230000 {
21283b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21293b5838d1STinghan Shen			reg = <0 0x15230000 0 0x1000>;
21303b5838d1STinghan Shen			mediatek,larb-id = <11>;
21313b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
21323b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_WPE0>,
21333b5838d1STinghan Shen			       <&imgsys1_wpe CLK_IMG1_WPE_LARB11>;
21343b5838d1STinghan Shen			clock-names = "apb", "smi";
21353b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
21363b5838d1STinghan Shen		};
21373b5838d1STinghan Shen
213837f25828STinghan Shen		ipesys: clock-controller@15330000 {
213937f25828STinghan Shen			compatible = "mediatek,mt8195-ipesys";
214037f25828STinghan Shen			reg = <0 0x15330000 0 0x1000>;
214137f25828STinghan Shen			#clock-cells = <1>;
214237f25828STinghan Shen		};
214337f25828STinghan Shen
21443b5838d1STinghan Shen		larb12: larb@15340000 {
21453b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21463b5838d1STinghan Shen			reg = <0 0x15340000 0 0x1000>;
21473b5838d1STinghan Shen			mediatek,larb-id = <12>;
21483b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img0_3x1>;
21493b5838d1STinghan Shen			clocks = <&ipesys CLK_IPE_SMI_LARB12>,
21503b5838d1STinghan Shen				 <&ipesys CLK_IPE_SMI_LARB12>;
21513b5838d1STinghan Shen			clock-names = "apb", "smi";
21523b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IPE>;
21533b5838d1STinghan Shen		};
21543b5838d1STinghan Shen
215537f25828STinghan Shen		camsys: clock-controller@16000000 {
215637f25828STinghan Shen			compatible = "mediatek,mt8195-camsys";
215737f25828STinghan Shen			reg = <0 0x16000000 0 0x1000>;
215837f25828STinghan Shen			#clock-cells = <1>;
215937f25828STinghan Shen		};
216037f25828STinghan Shen
21613b5838d1STinghan Shen		larb13: larb@16001000 {
21623b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21633b5838d1STinghan Shen			reg = <0 0x16001000 0 0x1000>;
21643b5838d1STinghan Shen			mediatek,larb-id = <13>;
21653b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
21663b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
21673b5838d1STinghan Shen			       <&camsys CLK_CAM_LARB13>,
21683b5838d1STinghan Shen			       <&camsys CLK_CAM_CAM2MM0_GALS>;
21693b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
21703b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
21713b5838d1STinghan Shen		};
21723b5838d1STinghan Shen
21733b5838d1STinghan Shen		larb14: larb@16002000 {
21743b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21753b5838d1STinghan Shen			reg = <0 0x16002000 0 0x1000>;
21763b5838d1STinghan Shen			mediatek,larb-id = <14>;
21773b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
21783b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
21793b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB14>;
21803b5838d1STinghan Shen			clock-names = "apb", "smi";
21813b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
21823b5838d1STinghan Shen		};
21833b5838d1STinghan Shen
21843b5838d1STinghan Shen		smi_sub_common_cam_4x1: smi@16004000 {
21853b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21863b5838d1STinghan Shen			reg = <0 0x16004000 0 0x1000>;
21873b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
21883b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB13>,
21893b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
21903b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21913b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
21923b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
21933b5838d1STinghan Shen		};
21943b5838d1STinghan Shen
21953b5838d1STinghan Shen		smi_sub_common_cam_7x1: smi@16005000 {
21963b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21973b5838d1STinghan Shen			reg = <0 0x16005000 0 0x1000>;
21983b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
21993b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM1_GALS>,
22003b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
22013b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
22023b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
22033b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
22043b5838d1STinghan Shen		};
22053b5838d1STinghan Shen
22063b5838d1STinghan Shen		larb16: larb@16012000 {
22073b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22083b5838d1STinghan Shen			reg = <0 0x16012000 0 0x1000>;
22093b5838d1STinghan Shen			mediatek,larb-id = <16>;
22103b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22113b5838d1STinghan Shen			clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>,
22123b5838d1STinghan Shen				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
22133b5838d1STinghan Shen			clock-names = "apb", "smi";
22143b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
22153b5838d1STinghan Shen		};
22163b5838d1STinghan Shen
22173b5838d1STinghan Shen		larb17: larb@16013000 {
22183b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22193b5838d1STinghan Shen			reg = <0 0x16013000 0 0x1000>;
22203b5838d1STinghan Shen			mediatek,larb-id = <17>;
22213b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
22223b5838d1STinghan Shen			clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>,
22233b5838d1STinghan Shen				 <&camsys_yuva CLK_CAM_YUVA_LARBX>;
22243b5838d1STinghan Shen			clock-names = "apb", "smi";
22253b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
22263b5838d1STinghan Shen		};
22273b5838d1STinghan Shen
22283b5838d1STinghan Shen		larb27: larb@16014000 {
22293b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22303b5838d1STinghan Shen			reg = <0 0x16014000 0 0x1000>;
22313b5838d1STinghan Shen			mediatek,larb-id = <27>;
22323b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22333b5838d1STinghan Shen			clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>,
22343b5838d1STinghan Shen				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
22353b5838d1STinghan Shen			clock-names = "apb", "smi";
22363b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
22373b5838d1STinghan Shen		};
22383b5838d1STinghan Shen
22393b5838d1STinghan Shen		larb28: larb@16015000 {
22403b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22413b5838d1STinghan Shen			reg = <0 0x16015000 0 0x1000>;
22423b5838d1STinghan Shen			mediatek,larb-id = <28>;
22433b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
22443b5838d1STinghan Shen			clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>,
22453b5838d1STinghan Shen				 <&camsys_yuvb CLK_CAM_YUVB_LARBX>;
22463b5838d1STinghan Shen			clock-names = "apb", "smi";
22473b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
22483b5838d1STinghan Shen		};
22493b5838d1STinghan Shen
225037f25828STinghan Shen		camsys_rawa: clock-controller@1604f000 {
225137f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawa";
225237f25828STinghan Shen			reg = <0 0x1604f000 0 0x1000>;
225337f25828STinghan Shen			#clock-cells = <1>;
225437f25828STinghan Shen		};
225537f25828STinghan Shen
225637f25828STinghan Shen		camsys_yuva: clock-controller@1606f000 {
225737f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuva";
225837f25828STinghan Shen			reg = <0 0x1606f000 0 0x1000>;
225937f25828STinghan Shen			#clock-cells = <1>;
226037f25828STinghan Shen		};
226137f25828STinghan Shen
226237f25828STinghan Shen		camsys_rawb: clock-controller@1608f000 {
226337f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawb";
226437f25828STinghan Shen			reg = <0 0x1608f000 0 0x1000>;
226537f25828STinghan Shen			#clock-cells = <1>;
226637f25828STinghan Shen		};
226737f25828STinghan Shen
226837f25828STinghan Shen		camsys_yuvb: clock-controller@160af000 {
226937f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuvb";
227037f25828STinghan Shen			reg = <0 0x160af000 0 0x1000>;
227137f25828STinghan Shen			#clock-cells = <1>;
227237f25828STinghan Shen		};
227337f25828STinghan Shen
227437f25828STinghan Shen		camsys_mraw: clock-controller@16140000 {
227537f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_mraw";
227637f25828STinghan Shen			reg = <0 0x16140000 0 0x1000>;
227737f25828STinghan Shen			#clock-cells = <1>;
227837f25828STinghan Shen		};
227937f25828STinghan Shen
22803b5838d1STinghan Shen		larb25: larb@16141000 {
22813b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22823b5838d1STinghan Shen			reg = <0 0x16141000 0 0x1000>;
22833b5838d1STinghan Shen			mediatek,larb-id = <25>;
22843b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
22853b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
22863b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>,
22873b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
22883b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
22893b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
22903b5838d1STinghan Shen		};
22913b5838d1STinghan Shen
22923b5838d1STinghan Shen		larb26: larb@16142000 {
22933b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22943b5838d1STinghan Shen			reg = <0 0x16142000 0 0x1000>;
22953b5838d1STinghan Shen			mediatek,larb-id = <26>;
22963b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22973b5838d1STinghan Shen			clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>,
22983b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>;
22993b5838d1STinghan Shen			clock-names = "apb", "smi";
23003b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
23013b5838d1STinghan Shen
23023b5838d1STinghan Shen		};
23033b5838d1STinghan Shen
230437f25828STinghan Shen		ccusys: clock-controller@17200000 {
230537f25828STinghan Shen			compatible = "mediatek,mt8195-ccusys";
230637f25828STinghan Shen			reg = <0 0x17200000 0 0x1000>;
230737f25828STinghan Shen			#clock-cells = <1>;
230837f25828STinghan Shen		};
230937f25828STinghan Shen
23103b5838d1STinghan Shen		larb18: larb@17201000 {
23113b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23123b5838d1STinghan Shen			reg = <0 0x17201000 0 0x1000>;
23133b5838d1STinghan Shen			mediatek,larb-id = <18>;
23143b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
23153b5838d1STinghan Shen			clocks = <&ccusys CLK_CCU_LARB18>,
23163b5838d1STinghan Shen				 <&ccusys CLK_CCU_LARB18>;
23173b5838d1STinghan Shen			clock-names = "apb", "smi";
23183b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
23193b5838d1STinghan Shen		};
23203b5838d1STinghan Shen
23213b5838d1STinghan Shen		larb24: larb@1800d000 {
23223b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23233b5838d1STinghan Shen			reg = <0 0x1800d000 0 0x1000>;
23243b5838d1STinghan Shen			mediatek,larb-id = <24>;
23253b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
23263b5838d1STinghan Shen			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
23273b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
23283b5838d1STinghan Shen			clock-names = "apb", "smi";
23293b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
23303b5838d1STinghan Shen		};
23313b5838d1STinghan Shen
23323b5838d1STinghan Shen		larb23: larb@1800e000 {
23333b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23343b5838d1STinghan Shen			reg = <0 0x1800e000 0 0x1000>;
23353b5838d1STinghan Shen			mediatek,larb-id = <23>;
23363b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
23373b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
23383b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
23393b5838d1STinghan Shen			clock-names = "apb", "smi";
23403b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
23413b5838d1STinghan Shen		};
23423b5838d1STinghan Shen
234337f25828STinghan Shen		vdecsys_soc: clock-controller@1800f000 {
234437f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_soc";
234537f25828STinghan Shen			reg = <0 0x1800f000 0 0x1000>;
234637f25828STinghan Shen			#clock-cells = <1>;
234737f25828STinghan Shen		};
234837f25828STinghan Shen
23493b5838d1STinghan Shen		larb21: larb@1802e000 {
23503b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23513b5838d1STinghan Shen			reg = <0 0x1802e000 0 0x1000>;
23523b5838d1STinghan Shen			mediatek,larb-id = <21>;
23533b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
23543b5838d1STinghan Shen			clocks = <&vdecsys CLK_VDEC_LARB1>,
23553b5838d1STinghan Shen				 <&vdecsys CLK_VDEC_LARB1>;
23563b5838d1STinghan Shen			clock-names = "apb", "smi";
23573b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
23583b5838d1STinghan Shen		};
23593b5838d1STinghan Shen
236037f25828STinghan Shen		vdecsys: clock-controller@1802f000 {
236137f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys";
236237f25828STinghan Shen			reg = <0 0x1802f000 0 0x1000>;
236337f25828STinghan Shen			#clock-cells = <1>;
236437f25828STinghan Shen		};
236537f25828STinghan Shen
23663b5838d1STinghan Shen		larb22: larb@1803e000 {
23673b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23683b5838d1STinghan Shen			reg = <0 0x1803e000 0 0x1000>;
23693b5838d1STinghan Shen			mediatek,larb-id = <22>;
23703b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
23713b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
23723b5838d1STinghan Shen				 <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
23733b5838d1STinghan Shen			clock-names = "apb", "smi";
23743b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
23753b5838d1STinghan Shen		};
23763b5838d1STinghan Shen
237737f25828STinghan Shen		vdecsys_core1: clock-controller@1803f000 {
237837f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_core1";
237937f25828STinghan Shen			reg = <0 0x1803f000 0 0x1000>;
238037f25828STinghan Shen			#clock-cells = <1>;
238137f25828STinghan Shen		};
238237f25828STinghan Shen
238337f25828STinghan Shen		apusys_pll: clock-controller@190f3000 {
238437f25828STinghan Shen			compatible = "mediatek,mt8195-apusys_pll";
238537f25828STinghan Shen			reg = <0 0x190f3000 0 0x1000>;
238637f25828STinghan Shen			#clock-cells = <1>;
238737f25828STinghan Shen		};
238837f25828STinghan Shen
238937f25828STinghan Shen		vencsys: clock-controller@1a000000 {
239037f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys";
239137f25828STinghan Shen			reg = <0 0x1a000000 0 0x1000>;
239237f25828STinghan Shen			#clock-cells = <1>;
239337f25828STinghan Shen		};
239437f25828STinghan Shen
23953b5838d1STinghan Shen		larb19: larb@1a010000 {
23963b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23973b5838d1STinghan Shen			reg = <0 0x1a010000 0 0x1000>;
23983b5838d1STinghan Shen			mediatek,larb-id = <19>;
23993b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
24003b5838d1STinghan Shen			clocks = <&vencsys CLK_VENC_VENC>,
24013b5838d1STinghan Shen				 <&vencsys CLK_VENC_GALS>;
24023b5838d1STinghan Shen			clock-names = "apb", "smi";
24033b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
24043b5838d1STinghan Shen		};
24053b5838d1STinghan Shen
2406ee3f54cfSTinghan Shen		venc: video-codec@1a020000 {
2407ee3f54cfSTinghan Shen			compatible = "mediatek,mt8195-vcodec-enc";
2408ee3f54cfSTinghan Shen			reg = <0 0x1a020000 0 0x10000>;
2409ee3f54cfSTinghan Shen			iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>,
2410ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REC>,
2411ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>,
2412ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>,
2413ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>,
2414ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>,
2415ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>,
2416ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>,
2417ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>;
2418ee3f54cfSTinghan Shen			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>;
2419ee3f54cfSTinghan Shen			mediatek,scp = <&scp>;
2420ee3f54cfSTinghan Shen			clocks = <&vencsys CLK_VENC_VENC>;
2421ee3f54cfSTinghan Shen			clock-names = "venc_sel";
2422ee3f54cfSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_VENC>;
2423ee3f54cfSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
2424ee3f54cfSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2425ee3f54cfSTinghan Shen			#address-cells = <2>;
2426ee3f54cfSTinghan Shen			#size-cells = <2>;
2427ee3f54cfSTinghan Shen			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2428ee3f54cfSTinghan Shen		};
2429ee3f54cfSTinghan Shen
2430936f9741Skyrie wu		jpgdec-master {
2431936f9741Skyrie wu			compatible = "mediatek,mt8195-jpgdec";
2432936f9741Skyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2433936f9741Skyrie wu			iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2434936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2435936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2436936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2437936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2438936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2439936f9741Skyrie wu			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2440936f9741Skyrie wu			#address-cells = <2>;
2441936f9741Skyrie wu			#size-cells = <2>;
2442936f9741Skyrie wu			ranges;
2443936f9741Skyrie wu
2444936f9741Skyrie wu			jpgdec@1a040000 {
2445936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2446936f9741Skyrie wu				reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
2447936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2448936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2449936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2450936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2451936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2452936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2453936f9741Skyrie wu				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
2454936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC>;
2455936f9741Skyrie wu				clock-names = "jpgdec";
2456936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
2457936f9741Skyrie wu			};
2458936f9741Skyrie wu
2459936f9741Skyrie wu			jpgdec@1a050000 {
2460936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2461936f9741Skyrie wu				reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
2462936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2463936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2464936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2465936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2466936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2467936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2468936f9741Skyrie wu				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
2469936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
2470936f9741Skyrie wu				clock-names = "jpgdec";
2471936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2472936f9741Skyrie wu			};
2473936f9741Skyrie wu
2474936f9741Skyrie wu			jpgdec@1b040000 {
2475936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2476936f9741Skyrie wu				reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
2477936f9741Skyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
2478936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
2479936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
2480936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
2481936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
2482936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
2483936f9741Skyrie wu				interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
2484936f9741Skyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
2485936f9741Skyrie wu				clock-names = "jpgdec";
2486936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
2487936f9741Skyrie wu			};
2488936f9741Skyrie wu		};
2489936f9741Skyrie wu
249037f25828STinghan Shen		vencsys_core1: clock-controller@1b000000 {
249137f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys_core1";
249237f25828STinghan Shen			reg = <0 0x1b000000 0 0x1000>;
249337f25828STinghan Shen			#clock-cells = <1>;
249437f25828STinghan Shen		};
24956aa5b46dSTinghan Shen
24966aa5b46dSTinghan Shen		vdosys0: syscon@1c01a000 {
249797801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon";
24986aa5b46dSTinghan Shen			reg = <0 0x1c01a000 0 0x1000>;
2499b852ee68SJason-JH.Lin			mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
25006aa5b46dSTinghan Shen			#clock-cells = <1>;
25016aa5b46dSTinghan Shen		};
25026aa5b46dSTinghan Shen
2503a32a371fSkyrie wu
2504a32a371fSkyrie wu		jpgenc-master {
2505a32a371fSkyrie wu			compatible = "mediatek,mt8195-jpgenc";
2506a32a371fSkyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2507a32a371fSkyrie wu			iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2508a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2509a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2510a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2511a32a371fSkyrie wu			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2512a32a371fSkyrie wu			#address-cells = <2>;
2513a32a371fSkyrie wu			#size-cells = <2>;
2514a32a371fSkyrie wu			ranges;
2515a32a371fSkyrie wu
2516a32a371fSkyrie wu			jpgenc@1a030000 {
2517a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2518a32a371fSkyrie wu				reg = <0 0x1a030000 0 0x10000>;
2519a32a371fSkyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>,
2520a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>,
2521a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>,
2522a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>;
2523a32a371fSkyrie wu				interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>;
2524a32a371fSkyrie wu				clocks = <&vencsys CLK_VENC_JPGENC>;
2525a32a371fSkyrie wu				clock-names = "jpgenc";
2526a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2527a32a371fSkyrie wu			};
2528a32a371fSkyrie wu
2529a32a371fSkyrie wu			jpgenc@1b030000 {
2530a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2531a32a371fSkyrie wu				reg = <0 0x1b030000 0 0x10000>;
2532a32a371fSkyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2533a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2534a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2535a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2536a32a371fSkyrie wu				interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>;
2537a32a371fSkyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>;
2538a32a371fSkyrie wu				clock-names = "jpgenc";
2539a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2540a32a371fSkyrie wu			};
2541a32a371fSkyrie wu		};
2542a32a371fSkyrie wu
25433b5838d1STinghan Shen		larb20: larb@1b010000 {
25443b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25453b5838d1STinghan Shen			reg = <0 0x1b010000 0 0x1000>;
25463b5838d1STinghan Shen			mediatek,larb-id = <20>;
25473b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
25483b5838d1STinghan Shen			clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>,
25493b5838d1STinghan Shen				 <&vencsys_core1 CLK_VENC_CORE1_GALS>,
25503b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
25513b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25523b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
25533b5838d1STinghan Shen		};
25543b5838d1STinghan Shen
2555b852ee68SJason-JH.Lin		ovl0: ovl@1c000000 {
2556b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl";
2557b852ee68SJason-JH.Lin			reg = <0 0x1c000000 0 0x1000>;
2558b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
2559b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2560b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
2561b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
2562b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
2563b852ee68SJason-JH.Lin		};
2564b852ee68SJason-JH.Lin
2565b852ee68SJason-JH.Lin		rdma0: rdma@1c002000 {
2566b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-rdma";
2567b852ee68SJason-JH.Lin			reg = <0 0x1c002000 0 0x1000>;
2568b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
2569b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2570b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
2571b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
2572b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
2573b852ee68SJason-JH.Lin		};
2574b852ee68SJason-JH.Lin
2575b852ee68SJason-JH.Lin		color0: color@1c003000 {
2576b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color";
2577b852ee68SJason-JH.Lin			reg = <0 0x1c003000 0 0x1000>;
2578b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
2579b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2580b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
2581b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
2582b852ee68SJason-JH.Lin		};
2583b852ee68SJason-JH.Lin
2584b852ee68SJason-JH.Lin		ccorr0: ccorr@1c004000 {
2585b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr";
2586b852ee68SJason-JH.Lin			reg = <0 0x1c004000 0 0x1000>;
2587b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
2588b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2589b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
2590b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
2591b852ee68SJason-JH.Lin		};
2592b852ee68SJason-JH.Lin
2593b852ee68SJason-JH.Lin		aal0: aal@1c005000 {
2594b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal";
2595b852ee68SJason-JH.Lin			reg = <0 0x1c005000 0 0x1000>;
2596b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
2597b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2598b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
2599b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
2600b852ee68SJason-JH.Lin		};
2601b852ee68SJason-JH.Lin
2602b852ee68SJason-JH.Lin		gamma0: gamma@1c006000 {
2603b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma";
2604b852ee68SJason-JH.Lin			reg = <0 0x1c006000 0 0x1000>;
2605b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
2606b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2607b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
2608b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
2609b852ee68SJason-JH.Lin		};
2610b852ee68SJason-JH.Lin
2611b852ee68SJason-JH.Lin		dither0: dither@1c007000 {
2612b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither";
2613b852ee68SJason-JH.Lin			reg = <0 0x1c007000 0 0x1000>;
2614b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
2615b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2616b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
2617b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
2618b852ee68SJason-JH.Lin		};
2619b852ee68SJason-JH.Lin
2620b852ee68SJason-JH.Lin		dsc0: dsc@1c009000 {
2621b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dsc";
2622b852ee68SJason-JH.Lin			reg = <0 0x1c009000 0 0x1000>;
2623b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
2624b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2625b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
2626b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
2627b852ee68SJason-JH.Lin		};
2628b852ee68SJason-JH.Lin
2629b852ee68SJason-JH.Lin		merge0: merge@1c014000 {
2630b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-merge";
2631b852ee68SJason-JH.Lin			reg = <0 0x1c014000 0 0x1000>;
2632b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
2633b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2634b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
2635b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
2636b852ee68SJason-JH.Lin		};
2637b852ee68SJason-JH.Lin
26386c2503b5SBo-Chen Chen		dp_intf0: dp-intf@1c015000 {
26396c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
26406c2503b5SBo-Chen Chen			reg = <0 0x1c015000 0 0x1000>;
26416c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>;
26426c2503b5SBo-Chen Chen			clocks = <&vdosys0  CLK_VDO0_DP_INTF0>,
26436c2503b5SBo-Chen Chen				 <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>,
26446c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL1>;
26456c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
26466c2503b5SBo-Chen Chen			status = "disabled";
26476c2503b5SBo-Chen Chen		};
26486c2503b5SBo-Chen Chen
2649b852ee68SJason-JH.Lin		mutex: mutex@1c016000 {
2650b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-mutex";
2651b852ee68SJason-JH.Lin			reg = <0 0x1c016000 0 0x1000>;
2652b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
2653b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2654b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
2655b852ee68SJason-JH.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
2656b852ee68SJason-JH.Lin		};
2657b852ee68SJason-JH.Lin
26583b5838d1STinghan Shen		larb0: larb@1c018000 {
26593b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26603b5838d1STinghan Shen			reg = <0 0x1c018000 0 0x1000>;
26613b5838d1STinghan Shen			mediatek,larb-id = <0>;
26623b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
26633b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
26643b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_LARB>,
26653b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>;
26663b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26673b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
26683b5838d1STinghan Shen		};
26693b5838d1STinghan Shen
26703b5838d1STinghan Shen		larb1: larb@1c019000 {
26713b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26723b5838d1STinghan Shen			reg = <0 0x1c019000 0 0x1000>;
26733b5838d1STinghan Shen			mediatek,larb-id = <1>;
26743b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
26753b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
26763b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>,
26773b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>;
26783b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26793b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
26803b5838d1STinghan Shen		};
26813b5838d1STinghan Shen
26826aa5b46dSTinghan Shen		vdosys1: syscon@1c100000 {
268397801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys1", "syscon";
26846aa5b46dSTinghan Shen			reg = <0 0x1c100000 0 0x1000>;
2685*92d2c23dSNancy.Lin			mboxes = <&gce0 1 CMDQ_THR_PRIO_4>;
2686*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>;
26876aa5b46dSTinghan Shen			#clock-cells = <1>;
2688*92d2c23dSNancy.Lin			#reset-cells = <1>;
26896aa5b46dSTinghan Shen		};
26903b5838d1STinghan Shen
26913b5838d1STinghan Shen		smi_common_vdo: smi@1c01b000 {
26923b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vdo";
26933b5838d1STinghan Shen			reg = <0 0x1c01b000 0 0x1000>;
26943b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>,
26953b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_EMI>,
26963b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_RSI>,
26973b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_GALS>;
26983b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
26993b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
27003b5838d1STinghan Shen
27013b5838d1STinghan Shen		};
27023b5838d1STinghan Shen
27033b5838d1STinghan Shen		iommu_vdo: iommu@1c01f000 {
27043b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vdo";
27053b5838d1STinghan Shen			reg = <0 0x1c01f000 0 0x1000>;
27063b5838d1STinghan Shen			mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9
27073b5838d1STinghan Shen					  &larb10 &larb11 &larb13 &larb17
27083b5838d1STinghan Shen					  &larb19 &larb21 &larb24 &larb25
27093b5838d1STinghan Shen					  &larb28>;
27103b5838d1STinghan Shen			interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>;
27113b5838d1STinghan Shen			#iommu-cells = <1>;
27123b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>;
27133b5838d1STinghan Shen			clock-names = "bclk";
27143b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
27153b5838d1STinghan Shen		};
27163b5838d1STinghan Shen
2717*92d2c23dSNancy.Lin		mutex1: mutex@1c101000 {
2718*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-mutex";
2719*92d2c23dSNancy.Lin			reg = <0 0x1c101000 0 0x1000>;
2720*92d2c23dSNancy.Lin			reg-names = "vdo1_mutex";
2721*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>;
2722*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2723*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>;
2724*92d2c23dSNancy.Lin			clock-names = "vdo1_mutex";
2725*92d2c23dSNancy.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>;
2726*92d2c23dSNancy.Lin		};
2727*92d2c23dSNancy.Lin
27283b5838d1STinghan Shen		larb2: larb@1c102000 {
27293b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27303b5838d1STinghan Shen			reg = <0 0x1c102000 0 0x1000>;
27313b5838d1STinghan Shen			mediatek,larb-id = <2>;
27323b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
27333b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>,
27343b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_SMI_LARB2>,
27353b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>;
27363b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27373b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
27383b5838d1STinghan Shen		};
27393b5838d1STinghan Shen
27403b5838d1STinghan Shen		larb3: larb@1c103000 {
27413b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27423b5838d1STinghan Shen			reg = <0 0x1c103000 0 0x1000>;
27433b5838d1STinghan Shen			mediatek,larb-id = <3>;
27443b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
27453b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>,
27463b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>,
27473b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
27483b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27493b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
27503b5838d1STinghan Shen		};
27516c2503b5SBo-Chen Chen
2752*92d2c23dSNancy.Lin		vdo1_rdma0: rdma@1c104000 {
2753*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2754*92d2c23dSNancy.Lin			reg = <0 0x1c104000 0 0x1000>;
2755*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>;
2756*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>;
2757*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2758*92d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>;
2759*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>;
2760*92d2c23dSNancy.Lin		};
2761*92d2c23dSNancy.Lin
2762*92d2c23dSNancy.Lin		vdo1_rdma1: rdma@1c105000 {
2763*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2764*92d2c23dSNancy.Lin			reg = <0 0x1c105000 0 0x1000>;
2765*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>;
2766*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>;
2767*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2768*92d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>;
2769*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>;
2770*92d2c23dSNancy.Lin		};
2771*92d2c23dSNancy.Lin
2772*92d2c23dSNancy.Lin		vdo1_rdma2: rdma@1c106000 {
2773*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2774*92d2c23dSNancy.Lin			reg = <0 0x1c106000 0 0x1000>;
2775*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>;
2776*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>;
2777*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2778*92d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>;
2779*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>;
2780*92d2c23dSNancy.Lin		};
2781*92d2c23dSNancy.Lin
2782*92d2c23dSNancy.Lin		vdo1_rdma3: rdma@1c107000 {
2783*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2784*92d2c23dSNancy.Lin			reg = <0 0x1c107000 0 0x1000>;
2785*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>;
2786*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>;
2787*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2788*92d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>;
2789*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>;
2790*92d2c23dSNancy.Lin		};
2791*92d2c23dSNancy.Lin
2792*92d2c23dSNancy.Lin		vdo1_rdma4: rdma@1c108000 {
2793*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2794*92d2c23dSNancy.Lin			reg = <0 0x1c108000 0 0x1000>;
2795*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>;
2796*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>;
2797*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2798*92d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>;
2799*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>;
2800*92d2c23dSNancy.Lin		};
2801*92d2c23dSNancy.Lin
2802*92d2c23dSNancy.Lin		vdo1_rdma5: rdma@1c109000 {
2803*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2804*92d2c23dSNancy.Lin			reg = <0 0x1c109000 0 0x1000>;
2805*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>;
2806*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>;
2807*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2808*92d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>;
2809*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>;
2810*92d2c23dSNancy.Lin		};
2811*92d2c23dSNancy.Lin
2812*92d2c23dSNancy.Lin		vdo1_rdma6: rdma@1c10a000 {
2813*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2814*92d2c23dSNancy.Lin			reg = <0 0x1c10a000 0 0x1000>;
2815*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>;
2816*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>;
2817*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2818*92d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>;
2819*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>;
2820*92d2c23dSNancy.Lin		};
2821*92d2c23dSNancy.Lin
2822*92d2c23dSNancy.Lin		vdo1_rdma7: rdma@1c10b000 {
2823*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
2824*92d2c23dSNancy.Lin			reg = <0 0x1c10b000 0 0x1000>;
2825*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>;
2826*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>;
2827*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2828*92d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>;
2829*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>;
2830*92d2c23dSNancy.Lin		};
2831*92d2c23dSNancy.Lin
2832*92d2c23dSNancy.Lin		merge1: vpp-merge@1c10c000 {
2833*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
2834*92d2c23dSNancy.Lin			reg = <0 0x1c10c000 0 0x1000>;
2835*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>;
2836*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>,
2837*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>;
2838*92d2c23dSNancy.Lin			clock-names = "merge","merge_async";
2839*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2840*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>;
2841*92d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
2842*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>;
2843*92d2c23dSNancy.Lin		};
2844*92d2c23dSNancy.Lin
2845*92d2c23dSNancy.Lin		merge2: vpp-merge@1c10d000 {
2846*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
2847*92d2c23dSNancy.Lin			reg = <0 0x1c10d000 0 0x1000>;
2848*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>;
2849*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>,
2850*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>;
2851*92d2c23dSNancy.Lin			clock-names = "merge","merge_async";
2852*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2853*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>;
2854*92d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
2855*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>;
2856*92d2c23dSNancy.Lin		};
2857*92d2c23dSNancy.Lin
2858*92d2c23dSNancy.Lin		merge3: vpp-merge@1c10e000 {
2859*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
2860*92d2c23dSNancy.Lin			reg = <0 0x1c10e000 0 0x1000>;
2861*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>;
2862*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>,
2863*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>;
2864*92d2c23dSNancy.Lin			clock-names = "merge","merge_async";
2865*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2866*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>;
2867*92d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
2868*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>;
2869*92d2c23dSNancy.Lin		};
2870*92d2c23dSNancy.Lin
2871*92d2c23dSNancy.Lin		merge4: vpp-merge@1c10f000 {
2872*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
2873*92d2c23dSNancy.Lin			reg = <0 0x1c10f000 0 0x1000>;
2874*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>;
2875*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>,
2876*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>;
2877*92d2c23dSNancy.Lin			clock-names = "merge","merge_async";
2878*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2879*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>;
2880*92d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
2881*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>;
2882*92d2c23dSNancy.Lin		};
2883*92d2c23dSNancy.Lin
2884*92d2c23dSNancy.Lin		merge5: vpp-merge@1c110000 {
2885*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
2886*92d2c23dSNancy.Lin			reg = <0 0x1c110000 0 0x1000>;
2887*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>;
2888*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>,
2889*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>;
2890*92d2c23dSNancy.Lin			clock-names = "merge","merge_async";
2891*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2892*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>;
2893*92d2c23dSNancy.Lin			mediatek,merge-fifo-en = <1>;
2894*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>;
2895*92d2c23dSNancy.Lin		};
2896*92d2c23dSNancy.Lin
28976c2503b5SBo-Chen Chen		dp_intf1: dp-intf@1c113000 {
28986c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
28996c2503b5SBo-Chen Chen			reg = <0 0x1c113000 0 0x1000>;
29006c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>;
29016c2503b5SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
29026c2503b5SBo-Chen Chen			clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>,
29036c2503b5SBo-Chen Chen				 <&vdosys1 CLK_VDO1_DPINTF>,
29046c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL2>;
29056c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
29066c2503b5SBo-Chen Chen			status = "disabled";
29076c2503b5SBo-Chen Chen		};
290864196979SBo-Chen Chen
2909*92d2c23dSNancy.Lin		ethdr0: hdr-engine@1c114000 {
2910*92d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-ethdr";
2911*92d2c23dSNancy.Lin			reg = <0 0x1c114000 0 0x1000>,
2912*92d2c23dSNancy.Lin			      <0 0x1c115000 0 0x1000>,
2913*92d2c23dSNancy.Lin			      <0 0x1c117000 0 0x1000>,
2914*92d2c23dSNancy.Lin			      <0 0x1c119000 0 0x1000>,
2915*92d2c23dSNancy.Lin			      <0 0x1c11a000 0 0x1000>,
2916*92d2c23dSNancy.Lin			      <0 0x1c11b000 0 0x1000>,
2917*92d2c23dSNancy.Lin			      <0 0x1c11c000 0 0x1000>;
2918*92d2c23dSNancy.Lin			reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
2919*92d2c23dSNancy.Lin				    "vdo_be", "adl_ds";
2920*92d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>,
2921*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>,
2922*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>,
2923*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>,
2924*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>,
2925*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>,
2926*92d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>;
2927*92d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>,
2928*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0>,
2929*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1>,
2930*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0>,
2931*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1>,
2932*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE>,
2933*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_26M_SLOW>,
2934*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>,
2935*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>,
2936*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>,
2937*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>,
2938*92d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>,
2939*92d2c23dSNancy.Lin				 <&topckgen CLK_TOP_ETHDR>;
2940*92d2c23dSNancy.Lin			clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
2941*92d2c23dSNancy.Lin				      "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async",
2942*92d2c23dSNancy.Lin				      "gfx_fe0_async", "gfx_fe1_async","vdo_be_async",
2943*92d2c23dSNancy.Lin				      "ethdr_top";
2944*92d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
2945*92d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>,
2946*92d2c23dSNancy.Lin				 <&iommu_vpp M4U_PORT_L3_HDR_ADL>;
2947*92d2c23dSNancy.Lin			interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */
2948*92d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>,
2949*92d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>,
2950*92d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>,
2951*92d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>,
2952*92d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>;
2953*92d2c23dSNancy.Lin			reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async",
2954*92d2c23dSNancy.Lin				      "gfx_fe1_async", "vdo_be_async";
2955*92d2c23dSNancy.Lin		};
2956*92d2c23dSNancy.Lin
295764196979SBo-Chen Chen		edp_tx: edp-tx@1c500000 {
295864196979SBo-Chen Chen			compatible = "mediatek,mt8195-edp-tx";
295964196979SBo-Chen Chen			reg = <0 0x1c500000 0 0x8000>;
296064196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
296164196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
296264196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>;
296364196979SBo-Chen Chen			interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>;
296464196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
296564196979SBo-Chen Chen			status = "disabled";
296664196979SBo-Chen Chen		};
296764196979SBo-Chen Chen
296864196979SBo-Chen Chen		dp_tx: dp-tx@1c600000 {
296964196979SBo-Chen Chen			compatible = "mediatek,mt8195-dp-tx";
297064196979SBo-Chen Chen			reg = <0 0x1c600000 0 0x8000>;
297164196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
297264196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
297364196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>;
297464196979SBo-Chen Chen			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>;
297564196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
297664196979SBo-Chen Chen			status = "disabled";
297764196979SBo-Chen Chen		};
297837f25828STinghan Shen	};
297937f25828STinghan Shen};
2980