137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 937f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 1137f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1237f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 132b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 1437f25828STinghan Shen 1537f25828STinghan Shen/ { 1637f25828STinghan Shen compatible = "mediatek,mt8195"; 1737f25828STinghan Shen interrupt-parent = <&gic>; 1837f25828STinghan Shen #address-cells = <2>; 1937f25828STinghan Shen #size-cells = <2>; 2037f25828STinghan Shen 2137f25828STinghan Shen cpus { 2237f25828STinghan Shen #address-cells = <1>; 2337f25828STinghan Shen #size-cells = <0>; 2437f25828STinghan Shen 2537f25828STinghan Shen cpu0: cpu@0 { 2637f25828STinghan Shen device_type = "cpu"; 2737f25828STinghan Shen compatible = "arm,cortex-a55"; 2837f25828STinghan Shen reg = <0x000>; 2937f25828STinghan Shen enable-method = "psci"; 30e39e72cfSYT Lee performance-domains = <&performance 0>; 3137f25828STinghan Shen clock-frequency = <1701000000>; 3237f25828STinghan Shen capacity-dmips-mhz = <578>; 3337f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 3437f25828STinghan Shen next-level-cache = <&l2_0>; 3537f25828STinghan Shen #cooling-cells = <2>; 3637f25828STinghan Shen }; 3737f25828STinghan Shen 3837f25828STinghan Shen cpu1: cpu@100 { 3937f25828STinghan Shen device_type = "cpu"; 4037f25828STinghan Shen compatible = "arm,cortex-a55"; 4137f25828STinghan Shen reg = <0x100>; 4237f25828STinghan Shen enable-method = "psci"; 43e39e72cfSYT Lee performance-domains = <&performance 0>; 4437f25828STinghan Shen clock-frequency = <1701000000>; 4537f25828STinghan Shen capacity-dmips-mhz = <578>; 4637f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 4737f25828STinghan Shen next-level-cache = <&l2_0>; 4837f25828STinghan Shen #cooling-cells = <2>; 4937f25828STinghan Shen }; 5037f25828STinghan Shen 5137f25828STinghan Shen cpu2: cpu@200 { 5237f25828STinghan Shen device_type = "cpu"; 5337f25828STinghan Shen compatible = "arm,cortex-a55"; 5437f25828STinghan Shen reg = <0x200>; 5537f25828STinghan Shen enable-method = "psci"; 56e39e72cfSYT Lee performance-domains = <&performance 0>; 5737f25828STinghan Shen clock-frequency = <1701000000>; 5837f25828STinghan Shen capacity-dmips-mhz = <578>; 5937f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 6037f25828STinghan Shen next-level-cache = <&l2_0>; 6137f25828STinghan Shen #cooling-cells = <2>; 6237f25828STinghan Shen }; 6337f25828STinghan Shen 6437f25828STinghan Shen cpu3: cpu@300 { 6537f25828STinghan Shen device_type = "cpu"; 6637f25828STinghan Shen compatible = "arm,cortex-a55"; 6737f25828STinghan Shen reg = <0x300>; 6837f25828STinghan Shen enable-method = "psci"; 69e39e72cfSYT Lee performance-domains = <&performance 0>; 7037f25828STinghan Shen clock-frequency = <1701000000>; 7137f25828STinghan Shen capacity-dmips-mhz = <578>; 7237f25828STinghan Shen cpu-idle-states = <&cpu_off_l &cluster_off_l>; 7337f25828STinghan Shen next-level-cache = <&l2_0>; 7437f25828STinghan Shen #cooling-cells = <2>; 7537f25828STinghan Shen }; 7637f25828STinghan Shen 7737f25828STinghan Shen cpu4: cpu@400 { 7837f25828STinghan Shen device_type = "cpu"; 7937f25828STinghan Shen compatible = "arm,cortex-a78"; 8037f25828STinghan Shen reg = <0x400>; 8137f25828STinghan Shen enable-method = "psci"; 82e39e72cfSYT Lee performance-domains = <&performance 1>; 8337f25828STinghan Shen clock-frequency = <2171000000>; 8437f25828STinghan Shen capacity-dmips-mhz = <1024>; 8537f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 8637f25828STinghan Shen next-level-cache = <&l2_1>; 8737f25828STinghan Shen #cooling-cells = <2>; 8837f25828STinghan Shen }; 8937f25828STinghan Shen 9037f25828STinghan Shen cpu5: cpu@500 { 9137f25828STinghan Shen device_type = "cpu"; 9237f25828STinghan Shen compatible = "arm,cortex-a78"; 9337f25828STinghan Shen reg = <0x500>; 9437f25828STinghan Shen enable-method = "psci"; 95e39e72cfSYT Lee performance-domains = <&performance 1>; 9637f25828STinghan Shen clock-frequency = <2171000000>; 9737f25828STinghan Shen capacity-dmips-mhz = <1024>; 9837f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 9937f25828STinghan Shen next-level-cache = <&l2_1>; 10037f25828STinghan Shen #cooling-cells = <2>; 10137f25828STinghan Shen }; 10237f25828STinghan Shen 10337f25828STinghan Shen cpu6: cpu@600 { 10437f25828STinghan Shen device_type = "cpu"; 10537f25828STinghan Shen compatible = "arm,cortex-a78"; 10637f25828STinghan Shen reg = <0x600>; 10737f25828STinghan Shen enable-method = "psci"; 108e39e72cfSYT Lee performance-domains = <&performance 1>; 10937f25828STinghan Shen clock-frequency = <2171000000>; 11037f25828STinghan Shen capacity-dmips-mhz = <1024>; 11137f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 11237f25828STinghan Shen next-level-cache = <&l2_1>; 11337f25828STinghan Shen #cooling-cells = <2>; 11437f25828STinghan Shen }; 11537f25828STinghan Shen 11637f25828STinghan Shen cpu7: cpu@700 { 11737f25828STinghan Shen device_type = "cpu"; 11837f25828STinghan Shen compatible = "arm,cortex-a78"; 11937f25828STinghan Shen reg = <0x700>; 12037f25828STinghan Shen enable-method = "psci"; 121e39e72cfSYT Lee performance-domains = <&performance 1>; 12237f25828STinghan Shen clock-frequency = <2171000000>; 12337f25828STinghan Shen capacity-dmips-mhz = <1024>; 12437f25828STinghan Shen cpu-idle-states = <&cpu_off_b &cluster_off_b>; 12537f25828STinghan Shen next-level-cache = <&l2_1>; 12637f25828STinghan Shen #cooling-cells = <2>; 12737f25828STinghan Shen }; 12837f25828STinghan Shen 12937f25828STinghan Shen cpu-map { 13037f25828STinghan Shen cluster0 { 13137f25828STinghan Shen core0 { 13237f25828STinghan Shen cpu = <&cpu0>; 13337f25828STinghan Shen }; 13437f25828STinghan Shen 13537f25828STinghan Shen core1 { 13637f25828STinghan Shen cpu = <&cpu1>; 13737f25828STinghan Shen }; 13837f25828STinghan Shen 13937f25828STinghan Shen core2 { 14037f25828STinghan Shen cpu = <&cpu2>; 14137f25828STinghan Shen }; 14237f25828STinghan Shen 14337f25828STinghan Shen core3 { 14437f25828STinghan Shen cpu = <&cpu3>; 14537f25828STinghan Shen }; 14637f25828STinghan Shen }; 14737f25828STinghan Shen 14837f25828STinghan Shen cluster1 { 14937f25828STinghan Shen core0 { 15037f25828STinghan Shen cpu = <&cpu4>; 15137f25828STinghan Shen }; 15237f25828STinghan Shen 15337f25828STinghan Shen core1 { 15437f25828STinghan Shen cpu = <&cpu5>; 15537f25828STinghan Shen }; 15637f25828STinghan Shen 15737f25828STinghan Shen core2 { 15837f25828STinghan Shen cpu = <&cpu6>; 15937f25828STinghan Shen }; 16037f25828STinghan Shen 16137f25828STinghan Shen core3 { 16237f25828STinghan Shen cpu = <&cpu7>; 16337f25828STinghan Shen }; 16437f25828STinghan Shen }; 16537f25828STinghan Shen }; 16637f25828STinghan Shen 16737f25828STinghan Shen idle-states { 16837f25828STinghan Shen entry-method = "psci"; 16937f25828STinghan Shen 17037f25828STinghan Shen cpu_off_l: cpu-off-l { 17137f25828STinghan Shen compatible = "arm,idle-state"; 17237f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 17337f25828STinghan Shen local-timer-stop; 17437f25828STinghan Shen entry-latency-us = <50>; 17537f25828STinghan Shen exit-latency-us = <95>; 17637f25828STinghan Shen min-residency-us = <580>; 17737f25828STinghan Shen }; 17837f25828STinghan Shen 17937f25828STinghan Shen cpu_off_b: cpu-off-b { 18037f25828STinghan Shen compatible = "arm,idle-state"; 18137f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 18237f25828STinghan Shen local-timer-stop; 18337f25828STinghan Shen entry-latency-us = <45>; 18437f25828STinghan Shen exit-latency-us = <140>; 18537f25828STinghan Shen min-residency-us = <740>; 18637f25828STinghan Shen }; 18737f25828STinghan Shen 18837f25828STinghan Shen cluster_off_l: cluster-off-l { 18937f25828STinghan Shen compatible = "arm,idle-state"; 19037f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 19137f25828STinghan Shen local-timer-stop; 19237f25828STinghan Shen entry-latency-us = <55>; 19337f25828STinghan Shen exit-latency-us = <155>; 19437f25828STinghan Shen min-residency-us = <840>; 19537f25828STinghan Shen }; 19637f25828STinghan Shen 19737f25828STinghan Shen cluster_off_b: cluster-off-b { 19837f25828STinghan Shen compatible = "arm,idle-state"; 19937f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 20037f25828STinghan Shen local-timer-stop; 20137f25828STinghan Shen entry-latency-us = <50>; 20237f25828STinghan Shen exit-latency-us = <200>; 20337f25828STinghan Shen min-residency-us = <1000>; 20437f25828STinghan Shen }; 20537f25828STinghan Shen }; 20637f25828STinghan Shen 20737f25828STinghan Shen l2_0: l2-cache0 { 20837f25828STinghan Shen compatible = "cache"; 20937f25828STinghan Shen next-level-cache = <&l3_0>; 21037f25828STinghan Shen }; 21137f25828STinghan Shen 21237f25828STinghan Shen l2_1: l2-cache1 { 21337f25828STinghan Shen compatible = "cache"; 21437f25828STinghan Shen next-level-cache = <&l3_0>; 21537f25828STinghan Shen }; 21637f25828STinghan Shen 21737f25828STinghan Shen l3_0: l3-cache { 21837f25828STinghan Shen compatible = "cache"; 21937f25828STinghan Shen }; 22037f25828STinghan Shen }; 22137f25828STinghan Shen 22237f25828STinghan Shen dsu-pmu { 22337f25828STinghan Shen compatible = "arm,dsu-pmu"; 22437f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 22537f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 22637f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 22737f25828STinghan Shen }; 22837f25828STinghan Shen 229*8903821cSTinghan Shen dmic_codec: dmic-codec { 230*8903821cSTinghan Shen compatible = "dmic-codec"; 231*8903821cSTinghan Shen num-channels = <2>; 232*8903821cSTinghan Shen wakeup-delay-ms = <50>; 233*8903821cSTinghan Shen }; 234*8903821cSTinghan Shen 235*8903821cSTinghan Shen sound: mt8195-sound { 236*8903821cSTinghan Shen mediatek,platform = <&afe>; 237*8903821cSTinghan Shen status = "disabled"; 238*8903821cSTinghan Shen }; 239*8903821cSTinghan Shen 24037f25828STinghan Shen clk26m: oscillator-26m { 24137f25828STinghan Shen compatible = "fixed-clock"; 24237f25828STinghan Shen #clock-cells = <0>; 24337f25828STinghan Shen clock-frequency = <26000000>; 24437f25828STinghan Shen clock-output-names = "clk26m"; 24537f25828STinghan Shen }; 24637f25828STinghan Shen 24737f25828STinghan Shen clk32k: oscillator-32k { 24837f25828STinghan Shen compatible = "fixed-clock"; 24937f25828STinghan Shen #clock-cells = <0>; 25037f25828STinghan Shen clock-frequency = <32768>; 25137f25828STinghan Shen clock-output-names = "clk32k"; 25237f25828STinghan Shen }; 25337f25828STinghan Shen 254e39e72cfSYT Lee performance: performance-controller@11bc10 { 255e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 256e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 257e39e72cfSYT Lee #performance-domain-cells = <1>; 258e39e72cfSYT Lee }; 259e39e72cfSYT Lee 26037f25828STinghan Shen pmu-a55 { 26137f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 26237f25828STinghan Shen interrupt-parent = <&gic>; 26337f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 26437f25828STinghan Shen }; 26537f25828STinghan Shen 26637f25828STinghan Shen pmu-a78 { 26737f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 26837f25828STinghan Shen interrupt-parent = <&gic>; 26937f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 27037f25828STinghan Shen }; 27137f25828STinghan Shen 27237f25828STinghan Shen psci { 27337f25828STinghan Shen compatible = "arm,psci-1.0"; 27437f25828STinghan Shen method = "smc"; 27537f25828STinghan Shen }; 27637f25828STinghan Shen 27737f25828STinghan Shen timer: timer { 27837f25828STinghan Shen compatible = "arm,armv8-timer"; 27937f25828STinghan Shen interrupt-parent = <&gic>; 28037f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 28137f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 28237f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 28337f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 28437f25828STinghan Shen }; 28537f25828STinghan Shen 28637f25828STinghan Shen soc { 28737f25828STinghan Shen #address-cells = <2>; 28837f25828STinghan Shen #size-cells = <2>; 28937f25828STinghan Shen compatible = "simple-bus"; 29037f25828STinghan Shen ranges; 29137f25828STinghan Shen 29237f25828STinghan Shen gic: interrupt-controller@c000000 { 29337f25828STinghan Shen compatible = "arm,gic-v3"; 29437f25828STinghan Shen #interrupt-cells = <4>; 29537f25828STinghan Shen #redistributor-regions = <1>; 29637f25828STinghan Shen interrupt-parent = <&gic>; 29737f25828STinghan Shen interrupt-controller; 29837f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 29937f25828STinghan Shen <0 0x0c040000 0 0x200000>; 30037f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 30137f25828STinghan Shen 30237f25828STinghan Shen ppi-partitions { 30337f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 30437f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 30537f25828STinghan Shen }; 30637f25828STinghan Shen 30737f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 30837f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 30937f25828STinghan Shen }; 31037f25828STinghan Shen }; 31137f25828STinghan Shen }; 31237f25828STinghan Shen 31337f25828STinghan Shen topckgen: syscon@10000000 { 31437f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 31537f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 31637f25828STinghan Shen #clock-cells = <1>; 31737f25828STinghan Shen }; 31837f25828STinghan Shen 31937f25828STinghan Shen infracfg_ao: syscon@10001000 { 32037f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 32137f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 32237f25828STinghan Shen #clock-cells = <1>; 32337f25828STinghan Shen #reset-cells = <1>; 32437f25828STinghan Shen }; 32537f25828STinghan Shen 32637f25828STinghan Shen pericfg: syscon@10003000 { 32737f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 32837f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 32937f25828STinghan Shen #clock-cells = <1>; 33037f25828STinghan Shen }; 33137f25828STinghan Shen 33237f25828STinghan Shen pio: pinctrl@10005000 { 33337f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 33437f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 33537f25828STinghan Shen <0 0x11d10000 0 0x1000>, 33637f25828STinghan Shen <0 0x11d30000 0 0x1000>, 33737f25828STinghan Shen <0 0x11d40000 0 0x1000>, 33837f25828STinghan Shen <0 0x11e20000 0 0x1000>, 33937f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 34037f25828STinghan Shen <0 0x11f40000 0 0x1000>, 34137f25828STinghan Shen <0 0x1000b000 0 0x1000>; 34237f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 34337f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 34437f25828STinghan Shen "iocfg_tl", "eint"; 34537f25828STinghan Shen gpio-controller; 34637f25828STinghan Shen #gpio-cells = <2>; 34737f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 34837f25828STinghan Shen interrupt-controller; 34937f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 35037f25828STinghan Shen #interrupt-cells = <2>; 35137f25828STinghan Shen }; 35237f25828STinghan Shen 3532b515194STinghan Shen scpsys: syscon@10006000 { 3542b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 3552b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 3562b515194STinghan Shen 3572b515194STinghan Shen /* System Power Manager */ 3582b515194STinghan Shen spm: power-controller { 3592b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 3602b515194STinghan Shen #address-cells = <1>; 3612b515194STinghan Shen #size-cells = <0>; 3622b515194STinghan Shen #power-domain-cells = <1>; 3632b515194STinghan Shen 3642b515194STinghan Shen /* power domain of the SoC */ 3652b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 3662b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 3672b515194STinghan Shen #address-cells = <1>; 3682b515194STinghan Shen #size-cells = <0>; 3692b515194STinghan Shen #power-domain-cells = <1>; 3702b515194STinghan Shen 3712b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 3722b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 3732b515194STinghan Shen clocks = <&apmixedsys CLK_APMIXED_MFGPLL>; 3742b515194STinghan Shen clock-names = "mfg"; 3752b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 3762b515194STinghan Shen #address-cells = <1>; 3772b515194STinghan Shen #size-cells = <0>; 3782b515194STinghan Shen #power-domain-cells = <1>; 3792b515194STinghan Shen 3802b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 3812b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 3822b515194STinghan Shen #power-domain-cells = <0>; 3832b515194STinghan Shen }; 3842b515194STinghan Shen 3852b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 3862b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 3872b515194STinghan Shen #power-domain-cells = <0>; 3882b515194STinghan Shen }; 3892b515194STinghan Shen 3902b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 3912b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 3922b515194STinghan Shen #power-domain-cells = <0>; 3932b515194STinghan Shen }; 3942b515194STinghan Shen 3952b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 3962b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 3972b515194STinghan Shen #power-domain-cells = <0>; 3982b515194STinghan Shen }; 3992b515194STinghan Shen 4002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 4012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 4022b515194STinghan Shen #power-domain-cells = <0>; 4032b515194STinghan Shen }; 4042b515194STinghan Shen }; 4052b515194STinghan Shen }; 4062b515194STinghan Shen 4072b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 4082b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 4092b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 4102b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 4112b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 4122b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 4132b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 4142b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 4152b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 4162b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 4172b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 4182b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 4192b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 4202b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 4212b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 4222b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 4232b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 4242b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 4252b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 4262b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 4272b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 4282b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 4292b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 4302b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 4312b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 4322b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 4332b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 4342b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 4352b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 4362b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 4372b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 4382b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 4392b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 4402b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 4412b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 4422b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 4432b515194STinghan Shen "vppsys0-18"; 4442b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4452b515194STinghan Shen #address-cells = <1>; 4462b515194STinghan Shen #size-cells = <0>; 4472b515194STinghan Shen #power-domain-cells = <1>; 4482b515194STinghan Shen 4492b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 4502b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 4512b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 4522b515194STinghan Shen clock-names = "vdec1-0"; 4532b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4542b515194STinghan Shen #power-domain-cells = <0>; 4552b515194STinghan Shen }; 4562b515194STinghan Shen 4572b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 4582b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 4592b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4602b515194STinghan Shen #power-domain-cells = <0>; 4612b515194STinghan Shen }; 4622b515194STinghan Shen 4632b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 4642b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 4652b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 4662b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 4672b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 4682b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 4692b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 4702b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 4712b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 4722b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 4732b515194STinghan Shen "vdosys0-2", "vdosys0-3", 4742b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 4752b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4762b515194STinghan Shen #address-cells = <1>; 4772b515194STinghan Shen #size-cells = <0>; 4782b515194STinghan Shen #power-domain-cells = <1>; 4792b515194STinghan Shen 4802b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 4812b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 4822b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 4832b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 4842b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 4852b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 4862b515194STinghan Shen "vppsys1-1"; 4872b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 4882b515194STinghan Shen #power-domain-cells = <0>; 4892b515194STinghan Shen }; 4902b515194STinghan Shen 4912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 4922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 4932b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 4942b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 4952b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 4962b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 4972b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 4982b515194STinghan Shen "wepsys-3"; 4992b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5002b515194STinghan Shen #power-domain-cells = <0>; 5012b515194STinghan Shen }; 5022b515194STinghan Shen 5032b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 5042b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 5052b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 5062b515194STinghan Shen clock-names = "vdec0-0"; 5072b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5082b515194STinghan Shen #power-domain-cells = <0>; 5092b515194STinghan Shen }; 5102b515194STinghan Shen 5112b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 5122b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 5132b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 5142b515194STinghan Shen clock-names = "vdec2-0"; 5152b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5162b515194STinghan Shen #power-domain-cells = <0>; 5172b515194STinghan Shen }; 5182b515194STinghan Shen 5192b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 5202b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 5212b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5222b515194STinghan Shen #power-domain-cells = <0>; 5232b515194STinghan Shen }; 5242b515194STinghan Shen 5252b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 5262b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 5272b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 5282b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 5292b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 5302b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 5312b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 5322b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 5332b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5342b515194STinghan Shen #address-cells = <1>; 5352b515194STinghan Shen #size-cells = <0>; 5362b515194STinghan Shen #power-domain-cells = <1>; 5372b515194STinghan Shen 5382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 5392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 5402b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5412b515194STinghan Shen #power-domain-cells = <0>; 5422b515194STinghan Shen }; 5432b515194STinghan Shen 5442b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 5452b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 5462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5472b515194STinghan Shen #power-domain-cells = <0>; 5482b515194STinghan Shen }; 5492b515194STinghan Shen 5502b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 5512b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 5522b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 5532b515194STinghan Shen clock-names = "hdmi_tx"; 5542b515194STinghan Shen #power-domain-cells = <0>; 5552b515194STinghan Shen }; 5562b515194STinghan Shen }; 5572b515194STinghan Shen 5582b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 5592b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 5602b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 5612b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 5622b515194STinghan Shen clock-names = "img-0", "img-1"; 5632b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5642b515194STinghan Shen #address-cells = <1>; 5652b515194STinghan Shen #size-cells = <0>; 5662b515194STinghan Shen #power-domain-cells = <1>; 5672b515194STinghan Shen 5682b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 5692b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 5702b515194STinghan Shen #power-domain-cells = <0>; 5712b515194STinghan Shen }; 5722b515194STinghan Shen 5732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 5742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 5752b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 5762b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 5772b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 5782b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 5792b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5802b515194STinghan Shen #power-domain-cells = <0>; 5812b515194STinghan Shen }; 5822b515194STinghan Shen }; 5832b515194STinghan Shen 5842b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 5852b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 5862b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 5872b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 5882b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 5892b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 5902b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 5912b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 5922b515194STinghan Shen "cam-4"; 5932b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5942b515194STinghan Shen #address-cells = <1>; 5952b515194STinghan Shen #size-cells = <0>; 5962b515194STinghan Shen #power-domain-cells = <1>; 5972b515194STinghan Shen 5982b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 5992b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 6002b515194STinghan Shen #power-domain-cells = <0>; 6012b515194STinghan Shen }; 6022b515194STinghan Shen 6032b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 6042b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 6052b515194STinghan Shen #power-domain-cells = <0>; 6062b515194STinghan Shen }; 6072b515194STinghan Shen 6082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 6092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 6102b515194STinghan Shen #power-domain-cells = <0>; 6112b515194STinghan Shen }; 6122b515194STinghan Shen }; 6132b515194STinghan Shen }; 6142b515194STinghan Shen }; 6152b515194STinghan Shen 6162b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 6172b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 6182b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6192b515194STinghan Shen #power-domain-cells = <0>; 6202b515194STinghan Shen }; 6212b515194STinghan Shen 6222b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 6232b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 6242b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6252b515194STinghan Shen #power-domain-cells = <0>; 6262b515194STinghan Shen }; 6272b515194STinghan Shen 6282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 6292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 6302b515194STinghan Shen #power-domain-cells = <0>; 6312b515194STinghan Shen }; 6322b515194STinghan Shen 6332b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 6342b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 6352b515194STinghan Shen #power-domain-cells = <0>; 6362b515194STinghan Shen }; 6372b515194STinghan Shen 6382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 6392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 6402b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 6412b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 6422b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 6432b515194STinghan Shen #power-domain-cells = <0>; 6442b515194STinghan Shen }; 6452b515194STinghan Shen 6462b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 6472b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 6482b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 6492b515194STinghan Shen clock-names = "ether"; 6502b515194STinghan Shen #power-domain-cells = <0>; 6512b515194STinghan Shen }; 6522b515194STinghan Shen 6532b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 6542b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 6552b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 6562b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 6572b515194STinghan Shen clock-names = "adsp", "adsp1"; 6582b515194STinghan Shen #address-cells = <1>; 6592b515194STinghan Shen #size-cells = <0>; 6602b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6612b515194STinghan Shen #power-domain-cells = <1>; 6622b515194STinghan Shen 6632b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 6642b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 6652b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 6662b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 6672b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 6682b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 6692b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 6702b515194STinghan Shen "audio3"; 6712b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6722b515194STinghan Shen #power-domain-cells = <0>; 6732b515194STinghan Shen }; 6742b515194STinghan Shen }; 6752b515194STinghan Shen }; 6762b515194STinghan Shen }; 6772b515194STinghan Shen 67837f25828STinghan Shen watchdog: watchdog@10007000 { 67937f25828STinghan Shen compatible = "mediatek,mt8195-wdt", 68037f25828STinghan Shen "mediatek,mt6589-wdt"; 681a376a9a6STinghan Shen mediatek,disable-extrst; 68237f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 68337f25828STinghan Shen }; 68437f25828STinghan Shen 68537f25828STinghan Shen apmixedsys: syscon@1000c000 { 68637f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 68737f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 68837f25828STinghan Shen #clock-cells = <1>; 68937f25828STinghan Shen }; 69037f25828STinghan Shen 69137f25828STinghan Shen systimer: timer@10017000 { 69237f25828STinghan Shen compatible = "mediatek,mt8195-timer", 69337f25828STinghan Shen "mediatek,mt6765-timer"; 69437f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 69537f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 69637f25828STinghan Shen clocks = <&topckgen CLK_TOP_CLK26M_D2>; 69737f25828STinghan Shen }; 69837f25828STinghan Shen 69937f25828STinghan Shen pwrap: pwrap@10024000 { 70037f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 70137f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 70237f25828STinghan Shen reg-names = "pwrap"; 70337f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 70437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 70537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 70637f25828STinghan Shen clock-names = "spi", "wrap"; 70737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 70837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 70937f25828STinghan Shen }; 71037f25828STinghan Shen 711385e0eedSTinghan Shen spmi: spmi@10027000 { 712385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 713385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 714385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 715385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 716385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 717385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 718385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 719385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 720385e0eedSTinghan Shen "pmif_tmr_ck", 721385e0eedSTinghan Shen "spmimst_clk_mux"; 722385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 723385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 724385e0eedSTinghan Shen }; 725385e0eedSTinghan Shen 726867477a5STinghan Shen scp: scp@10500000 { 727867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 728867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 729867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 730867477a5STinghan Shen <0 0x10700000 0 0x8000>; 731867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 732867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 733867477a5STinghan Shen status = "disabled"; 734867477a5STinghan Shen }; 735867477a5STinghan Shen 73637f25828STinghan Shen scp_adsp: clock-controller@10720000 { 73737f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 73837f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 73937f25828STinghan Shen #clock-cells = <1>; 74037f25828STinghan Shen }; 74137f25828STinghan Shen 742*8903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 743*8903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 744*8903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 745*8903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 746*8903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 747*8903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 748*8903821cSTinghan Shen clocks = <&clk26m>, 749*8903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 750*8903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 751*8903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 752*8903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 753*8903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 754*8903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 755*8903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 756*8903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 757*8903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 758*8903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 759*8903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 760*8903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 761*8903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 762*8903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 763*8903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 764*8903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 765*8903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 766*8903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 767*8903821cSTinghan Shen clock-names = "clk26m", 768*8903821cSTinghan Shen "apll1_ck", 769*8903821cSTinghan Shen "apll2_ck", 770*8903821cSTinghan Shen "apll12_div0", 771*8903821cSTinghan Shen "apll12_div1", 772*8903821cSTinghan Shen "apll12_div2", 773*8903821cSTinghan Shen "apll12_div3", 774*8903821cSTinghan Shen "apll12_div9", 775*8903821cSTinghan Shen "a1sys_hp_sel", 776*8903821cSTinghan Shen "aud_intbus_sel", 777*8903821cSTinghan Shen "audio_h_sel", 778*8903821cSTinghan Shen "audio_local_bus_sel", 779*8903821cSTinghan Shen "dptx_m_sel", 780*8903821cSTinghan Shen "i2so1_m_sel", 781*8903821cSTinghan Shen "i2so2_m_sel", 782*8903821cSTinghan Shen "i2si1_m_sel", 783*8903821cSTinghan Shen "i2si2_m_sel", 784*8903821cSTinghan Shen "infra_ao_audio_26m_b", 785*8903821cSTinghan Shen "scp_adsp_audiodsp"; 786*8903821cSTinghan Shen status = "disabled"; 787*8903821cSTinghan Shen }; 788*8903821cSTinghan Shen 78937f25828STinghan Shen uart0: serial@11001100 { 79037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 79137f25828STinghan Shen "mediatek,mt6577-uart"; 79237f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 79337f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 79437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 79537f25828STinghan Shen clock-names = "baud", "bus"; 79637f25828STinghan Shen status = "disabled"; 79737f25828STinghan Shen }; 79837f25828STinghan Shen 79937f25828STinghan Shen uart1: serial@11001200 { 80037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 80137f25828STinghan Shen "mediatek,mt6577-uart"; 80237f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 80337f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 80437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 80537f25828STinghan Shen clock-names = "baud", "bus"; 80637f25828STinghan Shen status = "disabled"; 80737f25828STinghan Shen }; 80837f25828STinghan Shen 80937f25828STinghan Shen uart2: serial@11001300 { 81037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 81137f25828STinghan Shen "mediatek,mt6577-uart"; 81237f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 81337f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 81437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 81537f25828STinghan Shen clock-names = "baud", "bus"; 81637f25828STinghan Shen status = "disabled"; 81737f25828STinghan Shen }; 81837f25828STinghan Shen 81937f25828STinghan Shen uart3: serial@11001400 { 82037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 82137f25828STinghan Shen "mediatek,mt6577-uart"; 82237f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 82337f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 82437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 82537f25828STinghan Shen clock-names = "baud", "bus"; 82637f25828STinghan Shen status = "disabled"; 82737f25828STinghan Shen }; 82837f25828STinghan Shen 82937f25828STinghan Shen uart4: serial@11001500 { 83037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 83137f25828STinghan Shen "mediatek,mt6577-uart"; 83237f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 83337f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 83437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 83537f25828STinghan Shen clock-names = "baud", "bus"; 83637f25828STinghan Shen status = "disabled"; 83737f25828STinghan Shen }; 83837f25828STinghan Shen 83937f25828STinghan Shen uart5: serial@11001600 { 84037f25828STinghan Shen compatible = "mediatek,mt8195-uart", 84137f25828STinghan Shen "mediatek,mt6577-uart"; 84237f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 84337f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 84437f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 84537f25828STinghan Shen clock-names = "baud", "bus"; 84637f25828STinghan Shen status = "disabled"; 84737f25828STinghan Shen }; 84837f25828STinghan Shen 84937f25828STinghan Shen auxadc: auxadc@11002000 { 85037f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 85137f25828STinghan Shen "mediatek,mt8173-auxadc"; 85237f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 85337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 85437f25828STinghan Shen clock-names = "main"; 85537f25828STinghan Shen #io-channel-cells = <1>; 85637f25828STinghan Shen status = "disabled"; 85737f25828STinghan Shen }; 85837f25828STinghan Shen 85937f25828STinghan Shen pericfg_ao: syscon@11003000 { 86037f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 86137f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 86237f25828STinghan Shen #clock-cells = <1>; 86337f25828STinghan Shen }; 86437f25828STinghan Shen 86537f25828STinghan Shen spi0: spi@1100a000 { 86637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 86737f25828STinghan Shen "mediatek,mt6765-spi"; 86837f25828STinghan Shen #address-cells = <1>; 86937f25828STinghan Shen #size-cells = <0>; 87037f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 87137f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 87237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 87337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 87437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 87537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 87637f25828STinghan Shen status = "disabled"; 87737f25828STinghan Shen }; 87837f25828STinghan Shen 87937f25828STinghan Shen spi1: spi@11010000 { 88037f25828STinghan Shen compatible = "mediatek,mt8195-spi", 88137f25828STinghan Shen "mediatek,mt6765-spi"; 88237f25828STinghan Shen #address-cells = <1>; 88337f25828STinghan Shen #size-cells = <0>; 88437f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 88537f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 88637f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 88737f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 88837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 88937f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 89037f25828STinghan Shen status = "disabled"; 89137f25828STinghan Shen }; 89237f25828STinghan Shen 89337f25828STinghan Shen spi2: spi@11012000 { 89437f25828STinghan Shen compatible = "mediatek,mt8195-spi", 89537f25828STinghan Shen "mediatek,mt6765-spi"; 89637f25828STinghan Shen #address-cells = <1>; 89737f25828STinghan Shen #size-cells = <0>; 89837f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 89937f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 90037f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 90137f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 90237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 90337f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 90437f25828STinghan Shen status = "disabled"; 90537f25828STinghan Shen }; 90637f25828STinghan Shen 90737f25828STinghan Shen spi3: spi@11013000 { 90837f25828STinghan Shen compatible = "mediatek,mt8195-spi", 90937f25828STinghan Shen "mediatek,mt6765-spi"; 91037f25828STinghan Shen #address-cells = <1>; 91137f25828STinghan Shen #size-cells = <0>; 91237f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 91337f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 91437f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 91537f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 91637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 91737f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 91837f25828STinghan Shen status = "disabled"; 91937f25828STinghan Shen }; 92037f25828STinghan Shen 92137f25828STinghan Shen spi4: spi@11018000 { 92237f25828STinghan Shen compatible = "mediatek,mt8195-spi", 92337f25828STinghan Shen "mediatek,mt6765-spi"; 92437f25828STinghan Shen #address-cells = <1>; 92537f25828STinghan Shen #size-cells = <0>; 92637f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 92737f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 92837f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 92937f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 93037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 93137f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 93237f25828STinghan Shen status = "disabled"; 93337f25828STinghan Shen }; 93437f25828STinghan Shen 93537f25828STinghan Shen spi5: spi@11019000 { 93637f25828STinghan Shen compatible = "mediatek,mt8195-spi", 93737f25828STinghan Shen "mediatek,mt6765-spi"; 93837f25828STinghan Shen #address-cells = <1>; 93937f25828STinghan Shen #size-cells = <0>; 94037f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 94137f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 94237f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 94337f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 94437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 94537f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 94637f25828STinghan Shen status = "disabled"; 94737f25828STinghan Shen }; 94837f25828STinghan Shen 94937f25828STinghan Shen spis0: spi@1101d000 { 95037f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 95137f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 95237f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 95337f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 95437f25828STinghan Shen clock-names = "spi"; 95537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 95637f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 95737f25828STinghan Shen status = "disabled"; 95837f25828STinghan Shen }; 95937f25828STinghan Shen 96037f25828STinghan Shen spis1: spi@1101e000 { 96137f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 96237f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 96337f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 96437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 96537f25828STinghan Shen clock-names = "spi"; 96637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 96737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 96837f25828STinghan Shen status = "disabled"; 96937f25828STinghan Shen }; 97037f25828STinghan Shen 97137f25828STinghan Shen xhci0: usb@11200000 { 97237f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 97337f25828STinghan Shen "mediatek,mtk-xhci"; 97437f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 97537f25828STinghan Shen <0 0x11203e00 0 0x0100>; 97637f25828STinghan Shen reg-names = "mac", "ippc"; 97737f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 97837f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 97937f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 98037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 98137f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 98237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 98337f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 98437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 98537f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 98637f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 98737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 98837f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck", "xhci_ck"; 98977d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 99077d30613SChunfeng Yun wakeup-source; 99137f25828STinghan Shen status = "disabled"; 99237f25828STinghan Shen }; 99337f25828STinghan Shen 99437f25828STinghan Shen mmc0: mmc@11230000 { 99537f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 99637f25828STinghan Shen "mediatek,mt8183-mmc"; 99737f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 99837f25828STinghan Shen <0 0x11f50000 0 0x1000>; 99937f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 100037f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 100137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 100237f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 100337f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 100437f25828STinghan Shen status = "disabled"; 100537f25828STinghan Shen }; 100637f25828STinghan Shen 100737f25828STinghan Shen mmc1: mmc@11240000 { 100837f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 100937f25828STinghan Shen "mediatek,mt8183-mmc"; 101037f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 101137f25828STinghan Shen <0 0x11c70000 0 0x1000>; 101237f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 101337f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 101437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 101537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 101637f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 101737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 101837f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 101937f25828STinghan Shen status = "disabled"; 102037f25828STinghan Shen }; 102137f25828STinghan Shen 102237f25828STinghan Shen mmc2: mmc@11250000 { 102337f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 102437f25828STinghan Shen "mediatek,mt8183-mmc"; 102537f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 102637f25828STinghan Shen <0 0x11e60000 0 0x1000>; 102737f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 102837f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 102937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 103037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 103137f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 103237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 103337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 103437f25828STinghan Shen status = "disabled"; 103537f25828STinghan Shen }; 103637f25828STinghan Shen 103737f25828STinghan Shen xhci1: usb@11290000 { 103837f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 103937f25828STinghan Shen "mediatek,mtk-xhci"; 104037f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 104137f25828STinghan Shen <0 0x11293e00 0 0x0100>; 104237f25828STinghan Shen reg-names = "mac", "ippc"; 104337f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 104437f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 104537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 104637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 104737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 104837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 104937f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 105037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 105137f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 105237f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 105337f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "mcu_ck","xhci_ck"; 105477d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 105577d30613SChunfeng Yun wakeup-source; 105637f25828STinghan Shen status = "disabled"; 105737f25828STinghan Shen }; 105837f25828STinghan Shen 105937f25828STinghan Shen xhci2: usb@112a0000 { 106037f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 106137f25828STinghan Shen "mediatek,mtk-xhci"; 106237f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 106337f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 106437f25828STinghan Shen reg-names = "mac", "ippc"; 106537f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 106637f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 106737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 106837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 106937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 107037f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 107137f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 107237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 107337f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 107437f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 107577d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 107677d30613SChunfeng Yun wakeup-source; 107737f25828STinghan Shen status = "disabled"; 107837f25828STinghan Shen }; 107937f25828STinghan Shen 108037f25828STinghan Shen xhci3: usb@112b0000 { 108137f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 108237f25828STinghan Shen "mediatek,mtk-xhci"; 108337f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 108437f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 108537f25828STinghan Shen reg-names = "mac", "ippc"; 108637f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 108737f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 108837f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 108937f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 109037f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 109137f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 109237f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 109337f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 109437f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 109537f25828STinghan Shen clock-names = "sys_ck", "ref_ck", "xhci_ck"; 109677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 109777d30613SChunfeng Yun wakeup-source; 109837f25828STinghan Shen status = "disabled"; 109937f25828STinghan Shen }; 110037f25828STinghan Shen 110137f25828STinghan Shen nor_flash: spi@1132c000 { 110237f25828STinghan Shen compatible = "mediatek,mt8195-nor", 110337f25828STinghan Shen "mediatek,mt8173-nor"; 110437f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 110537f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 110637f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 110737f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 110837f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 110937f25828STinghan Shen clock-names = "spi", "sf", "axi"; 111037f25828STinghan Shen #address-cells = <1>; 111137f25828STinghan Shen #size-cells = <0>; 111237f25828STinghan Shen status = "disabled"; 111337f25828STinghan Shen }; 111437f25828STinghan Shen 1115ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1116ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1117ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1118ab43a84cSChunfeng Yun #address-cells = <1>; 1119ab43a84cSChunfeng Yun #size-cells = <1>; 1120ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1121ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1122ab43a84cSChunfeng Yun bits = <0 5>; 1123ab43a84cSChunfeng Yun }; 1124ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1125ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1126ab43a84cSChunfeng Yun bits = <5 5>; 1127ab43a84cSChunfeng Yun }; 1128ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1129ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1130ab43a84cSChunfeng Yun bits = <2 6>; 1131ab43a84cSChunfeng Yun }; 1132ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1133ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1134ab43a84cSChunfeng Yun bits = <0 5>; 1135ab43a84cSChunfeng Yun }; 1136ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1137ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1138ab43a84cSChunfeng Yun bits = <5 5>; 1139ab43a84cSChunfeng Yun }; 1140ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1141ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1142ab43a84cSChunfeng Yun bits = <2 6>; 1143ab43a84cSChunfeng Yun }; 1144ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1145ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1146ab43a84cSChunfeng Yun bits = <0 5>; 1147ab43a84cSChunfeng Yun }; 1148ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1149ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1150ab43a84cSChunfeng Yun bits = <5 5>; 1151ab43a84cSChunfeng Yun }; 1152ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1153ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1154ab43a84cSChunfeng Yun bits = <2 5>; 1155ab43a84cSChunfeng Yun }; 1156ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1157ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1158ab43a84cSChunfeng Yun bits = <7 5>; 1159ab43a84cSChunfeng Yun }; 1160ab43a84cSChunfeng Yun }; 1161ab43a84cSChunfeng Yun 116237f25828STinghan Shen u3phy2: t-phy@11c40000 { 116337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 116437f25828STinghan Shen #address-cells = <1>; 116537f25828STinghan Shen #size-cells = <1>; 116637f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 116737f25828STinghan Shen status = "disabled"; 116837f25828STinghan Shen 116937f25828STinghan Shen u2port2: usb-phy@0 { 117037f25828STinghan Shen reg = <0x0 0x700>; 117137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 117237f25828STinghan Shen clock-names = "ref"; 117337f25828STinghan Shen #phy-cells = <1>; 117437f25828STinghan Shen }; 117537f25828STinghan Shen }; 117637f25828STinghan Shen 117737f25828STinghan Shen u3phy3: t-phy@11c50000 { 117837f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 117937f25828STinghan Shen #address-cells = <1>; 118037f25828STinghan Shen #size-cells = <1>; 118137f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 118237f25828STinghan Shen status = "disabled"; 118337f25828STinghan Shen 118437f25828STinghan Shen u2port3: usb-phy@0 { 118537f25828STinghan Shen reg = <0x0 0x700>; 118637f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 118737f25828STinghan Shen clock-names = "ref"; 118837f25828STinghan Shen #phy-cells = <1>; 118937f25828STinghan Shen }; 119037f25828STinghan Shen }; 119137f25828STinghan Shen 119237f25828STinghan Shen i2c5: i2c@11d00000 { 119337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 119437f25828STinghan Shen "mediatek,mt8192-i2c"; 119537f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 119637f25828STinghan Shen <0 0x10220580 0 0x80>; 119737f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 119837f25828STinghan Shen clock-div = <1>; 119937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 120037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 120137f25828STinghan Shen clock-names = "main", "dma"; 120237f25828STinghan Shen #address-cells = <1>; 120337f25828STinghan Shen #size-cells = <0>; 120437f25828STinghan Shen status = "disabled"; 120537f25828STinghan Shen }; 120637f25828STinghan Shen 120737f25828STinghan Shen i2c6: i2c@11d01000 { 120837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 120937f25828STinghan Shen "mediatek,mt8192-i2c"; 121037f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 121137f25828STinghan Shen <0 0x10220600 0 0x80>; 121237f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 121337f25828STinghan Shen clock-div = <1>; 121437f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 121537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 121637f25828STinghan Shen clock-names = "main", "dma"; 121737f25828STinghan Shen #address-cells = <1>; 121837f25828STinghan Shen #size-cells = <0>; 121937f25828STinghan Shen status = "disabled"; 122037f25828STinghan Shen }; 122137f25828STinghan Shen 122237f25828STinghan Shen i2c7: i2c@11d02000 { 122337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 122437f25828STinghan Shen "mediatek,mt8192-i2c"; 122537f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 122637f25828STinghan Shen <0 0x10220680 0 0x80>; 122737f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 122837f25828STinghan Shen clock-div = <1>; 122937f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 123037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 123137f25828STinghan Shen clock-names = "main", "dma"; 123237f25828STinghan Shen #address-cells = <1>; 123337f25828STinghan Shen #size-cells = <0>; 123437f25828STinghan Shen status = "disabled"; 123537f25828STinghan Shen }; 123637f25828STinghan Shen 123737f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 123837f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 123937f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 124037f25828STinghan Shen #clock-cells = <1>; 124137f25828STinghan Shen }; 124237f25828STinghan Shen 124337f25828STinghan Shen i2c0: i2c@11e00000 { 124437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 124537f25828STinghan Shen "mediatek,mt8192-i2c"; 124637f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 124737f25828STinghan Shen <0 0x10220080 0 0x80>; 124837f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 124937f25828STinghan Shen clock-div = <1>; 125037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 125137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 125237f25828STinghan Shen clock-names = "main", "dma"; 125337f25828STinghan Shen #address-cells = <1>; 125437f25828STinghan Shen #size-cells = <0>; 1255a93f071aSTzung-Bi Shih status = "disabled"; 125637f25828STinghan Shen }; 125737f25828STinghan Shen 125837f25828STinghan Shen i2c1: i2c@11e01000 { 125937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 126037f25828STinghan Shen "mediatek,mt8192-i2c"; 126137f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 126237f25828STinghan Shen <0 0x10220200 0 0x80>; 126337f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 126437f25828STinghan Shen clock-div = <1>; 126537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 126637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 126737f25828STinghan Shen clock-names = "main", "dma"; 126837f25828STinghan Shen #address-cells = <1>; 126937f25828STinghan Shen #size-cells = <0>; 127037f25828STinghan Shen status = "disabled"; 127137f25828STinghan Shen }; 127237f25828STinghan Shen 127337f25828STinghan Shen i2c2: i2c@11e02000 { 127437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 127537f25828STinghan Shen "mediatek,mt8192-i2c"; 127637f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 127737f25828STinghan Shen <0 0x10220380 0 0x80>; 127837f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 127937f25828STinghan Shen clock-div = <1>; 128037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 128137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 128237f25828STinghan Shen clock-names = "main", "dma"; 128337f25828STinghan Shen #address-cells = <1>; 128437f25828STinghan Shen #size-cells = <0>; 128537f25828STinghan Shen status = "disabled"; 128637f25828STinghan Shen }; 128737f25828STinghan Shen 128837f25828STinghan Shen i2c3: i2c@11e03000 { 128937f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 129037f25828STinghan Shen "mediatek,mt8192-i2c"; 129137f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 129237f25828STinghan Shen <0 0x10220480 0 0x80>; 129337f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 129437f25828STinghan Shen clock-div = <1>; 129537f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 129637f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 129737f25828STinghan Shen clock-names = "main", "dma"; 129837f25828STinghan Shen #address-cells = <1>; 129937f25828STinghan Shen #size-cells = <0>; 130037f25828STinghan Shen status = "disabled"; 130137f25828STinghan Shen }; 130237f25828STinghan Shen 130337f25828STinghan Shen i2c4: i2c@11e04000 { 130437f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 130537f25828STinghan Shen "mediatek,mt8192-i2c"; 130637f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 130737f25828STinghan Shen <0 0x10220500 0 0x80>; 130837f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 130937f25828STinghan Shen clock-div = <1>; 131037f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 131137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 131237f25828STinghan Shen clock-names = "main", "dma"; 131337f25828STinghan Shen #address-cells = <1>; 131437f25828STinghan Shen #size-cells = <0>; 131537f25828STinghan Shen status = "disabled"; 131637f25828STinghan Shen }; 131737f25828STinghan Shen 131837f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 131937f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 132037f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 132137f25828STinghan Shen #clock-cells = <1>; 132237f25828STinghan Shen }; 132337f25828STinghan Shen 132437f25828STinghan Shen u3phy1: t-phy@11e30000 { 132537f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 132637f25828STinghan Shen #address-cells = <1>; 132737f25828STinghan Shen #size-cells = <1>; 132837f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 132937f25828STinghan Shen status = "disabled"; 133037f25828STinghan Shen 133137f25828STinghan Shen u2port1: usb-phy@0 { 133237f25828STinghan Shen reg = <0x0 0x700>; 133337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 133437f25828STinghan Shen <&clk26m>; 133537f25828STinghan Shen clock-names = "ref", "da_ref"; 133637f25828STinghan Shen #phy-cells = <1>; 133737f25828STinghan Shen }; 133837f25828STinghan Shen 133937f25828STinghan Shen u3port1: usb-phy@700 { 134037f25828STinghan Shen reg = <0x700 0x700>; 134137f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 134237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 134337f25828STinghan Shen clock-names = "ref", "da_ref"; 1344ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1345ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1346ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1347ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 134837f25828STinghan Shen #phy-cells = <1>; 134937f25828STinghan Shen }; 135037f25828STinghan Shen }; 135137f25828STinghan Shen 135237f25828STinghan Shen u3phy0: t-phy@11e40000 { 135337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 135437f25828STinghan Shen #address-cells = <1>; 135537f25828STinghan Shen #size-cells = <1>; 135637f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 135737f25828STinghan Shen status = "disabled"; 135837f25828STinghan Shen 135937f25828STinghan Shen u2port0: usb-phy@0 { 136037f25828STinghan Shen reg = <0x0 0x700>; 136137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 136237f25828STinghan Shen <&clk26m>; 136337f25828STinghan Shen clock-names = "ref", "da_ref"; 136437f25828STinghan Shen #phy-cells = <1>; 136537f25828STinghan Shen }; 136637f25828STinghan Shen 136737f25828STinghan Shen u3port0: usb-phy@700 { 136837f25828STinghan Shen reg = <0x700 0x700>; 136937f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 137037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 137137f25828STinghan Shen clock-names = "ref", "da_ref"; 1372ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1373ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1374ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1375ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 137637f25828STinghan Shen #phy-cells = <1>; 137737f25828STinghan Shen }; 137837f25828STinghan Shen }; 137937f25828STinghan Shen 138037f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 138137f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 138237f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 138337f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 138437f25828STinghan Shen clock-names = "unipro", "mp"; 138537f25828STinghan Shen #phy-cells = <0>; 138637f25828STinghan Shen status = "disabled"; 138737f25828STinghan Shen }; 138837f25828STinghan Shen 138937f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 139037f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 139137f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 139237f25828STinghan Shen #clock-cells = <1>; 139337f25828STinghan Shen }; 139437f25828STinghan Shen 13956aa5b46dSTinghan Shen vppsys0: clock-controller@14000000 { 13966aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys0"; 13976aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 13986aa5b46dSTinghan Shen #clock-cells = <1>; 13996aa5b46dSTinghan Shen }; 14006aa5b46dSTinghan Shen 140137f25828STinghan Shen wpesys: clock-controller@14e00000 { 140237f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 140337f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 140437f25828STinghan Shen #clock-cells = <1>; 140537f25828STinghan Shen }; 140637f25828STinghan Shen 140737f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 140837f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 140937f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 141037f25828STinghan Shen #clock-cells = <1>; 141137f25828STinghan Shen }; 141237f25828STinghan Shen 141337f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 141437f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 141537f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 141637f25828STinghan Shen #clock-cells = <1>; 141737f25828STinghan Shen }; 141837f25828STinghan Shen 14196aa5b46dSTinghan Shen vppsys1: clock-controller@14f00000 { 14206aa5b46dSTinghan Shen compatible = "mediatek,mt8195-vppsys1"; 14216aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 14226aa5b46dSTinghan Shen #clock-cells = <1>; 14236aa5b46dSTinghan Shen }; 14246aa5b46dSTinghan Shen 142537f25828STinghan Shen imgsys: clock-controller@15000000 { 142637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 142737f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 142837f25828STinghan Shen #clock-cells = <1>; 142937f25828STinghan Shen }; 143037f25828STinghan Shen 143137f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 143237f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 143337f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 143437f25828STinghan Shen #clock-cells = <1>; 143537f25828STinghan Shen }; 143637f25828STinghan Shen 143737f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 143837f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 143937f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 144037f25828STinghan Shen #clock-cells = <1>; 144137f25828STinghan Shen }; 144237f25828STinghan Shen 144337f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 144437f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 144537f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 144637f25828STinghan Shen #clock-cells = <1>; 144737f25828STinghan Shen }; 144837f25828STinghan Shen 144937f25828STinghan Shen ipesys: clock-controller@15330000 { 145037f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 145137f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 145237f25828STinghan Shen #clock-cells = <1>; 145337f25828STinghan Shen }; 145437f25828STinghan Shen 145537f25828STinghan Shen camsys: clock-controller@16000000 { 145637f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 145737f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 145837f25828STinghan Shen #clock-cells = <1>; 145937f25828STinghan Shen }; 146037f25828STinghan Shen 146137f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 146237f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 146337f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 146437f25828STinghan Shen #clock-cells = <1>; 146537f25828STinghan Shen }; 146637f25828STinghan Shen 146737f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 146837f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 146937f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 147037f25828STinghan Shen #clock-cells = <1>; 147137f25828STinghan Shen }; 147237f25828STinghan Shen 147337f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 147437f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 147537f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 147637f25828STinghan Shen #clock-cells = <1>; 147737f25828STinghan Shen }; 147837f25828STinghan Shen 147937f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 148037f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 148137f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 148237f25828STinghan Shen #clock-cells = <1>; 148337f25828STinghan Shen }; 148437f25828STinghan Shen 148537f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 148637f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 148737f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 148837f25828STinghan Shen #clock-cells = <1>; 148937f25828STinghan Shen }; 149037f25828STinghan Shen 149137f25828STinghan Shen ccusys: clock-controller@17200000 { 149237f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 149337f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 149437f25828STinghan Shen #clock-cells = <1>; 149537f25828STinghan Shen }; 149637f25828STinghan Shen 149737f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 149837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 149937f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 150037f25828STinghan Shen #clock-cells = <1>; 150137f25828STinghan Shen }; 150237f25828STinghan Shen 150337f25828STinghan Shen vdecsys: clock-controller@1802f000 { 150437f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 150537f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 150637f25828STinghan Shen #clock-cells = <1>; 150737f25828STinghan Shen }; 150837f25828STinghan Shen 150937f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 151037f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 151137f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 151237f25828STinghan Shen #clock-cells = <1>; 151337f25828STinghan Shen }; 151437f25828STinghan Shen 151537f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 151637f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 151737f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 151837f25828STinghan Shen #clock-cells = <1>; 151937f25828STinghan Shen }; 152037f25828STinghan Shen 152137f25828STinghan Shen vencsys: clock-controller@1a000000 { 152237f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 152337f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 152437f25828STinghan Shen #clock-cells = <1>; 152537f25828STinghan Shen }; 152637f25828STinghan Shen 152737f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 152837f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 152937f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 153037f25828STinghan Shen #clock-cells = <1>; 153137f25828STinghan Shen }; 15326aa5b46dSTinghan Shen 15336aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 15346aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 15356aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 15366aa5b46dSTinghan Shen #clock-cells = <1>; 15376aa5b46dSTinghan Shen }; 15386aa5b46dSTinghan Shen 15396aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 15406aa5b46dSTinghan Shen compatible = "mediatek,mt8195-mmsys", "syscon"; 15416aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 15426aa5b46dSTinghan Shen #clock-cells = <1>; 15436aa5b46dSTinghan Shen }; 154437f25828STinghan Shen }; 154537f25828STinghan Shen}; 1546