xref: /linux/scripts/dtc/include-prefixes/arm64/mediatek/mt8195.dtsi (revision 88c531b42a986c02a2630b84521d3dfe19b01686)
137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT)
237f25828STinghan Shen/*
337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc.
437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com>
537f25828STinghan Shen */
637f25828STinghan Shen
737f25828STinghan Shen/dts-v1/;
837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h>
9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h>
1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h>
1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h>
123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h>
1337f25828STinghan Shen#include <dt-bindings/phy/phy.h>
1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h>
152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h>
16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h>
1737f25828STinghan Shen
1837f25828STinghan Shen/ {
1937f25828STinghan Shen	compatible = "mediatek,mt8195";
2037f25828STinghan Shen	interrupt-parent = <&gic>;
2137f25828STinghan Shen	#address-cells = <2>;
2237f25828STinghan Shen	#size-cells = <2>;
2337f25828STinghan Shen
24329239a1SJason-JH.Lin	aliases {
25329239a1SJason-JH.Lin		gce0 = &gce0;
26329239a1SJason-JH.Lin		gce1 = &gce1;
27329239a1SJason-JH.Lin	};
28329239a1SJason-JH.Lin
2937f25828STinghan Shen	cpus {
3037f25828STinghan Shen		#address-cells = <1>;
3137f25828STinghan Shen		#size-cells = <0>;
3237f25828STinghan Shen
3337f25828STinghan Shen		cpu0: cpu@0 {
3437f25828STinghan Shen			device_type = "cpu";
3537f25828STinghan Shen			compatible = "arm,cortex-a55";
3637f25828STinghan Shen			reg = <0x000>;
3737f25828STinghan Shen			enable-method = "psci";
38e39e72cfSYT Lee			performance-domains = <&performance 0>;
3937f25828STinghan Shen			clock-frequency = <1701000000>;
40513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
4166fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
42b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
43b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
44b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
45b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
46b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
47b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
4837f25828STinghan Shen			next-level-cache = <&l2_0>;
4937f25828STinghan Shen			#cooling-cells = <2>;
5037f25828STinghan Shen		};
5137f25828STinghan Shen
5237f25828STinghan Shen		cpu1: cpu@100 {
5337f25828STinghan Shen			device_type = "cpu";
5437f25828STinghan Shen			compatible = "arm,cortex-a55";
5537f25828STinghan Shen			reg = <0x100>;
5637f25828STinghan Shen			enable-method = "psci";
57e39e72cfSYT Lee			performance-domains = <&performance 0>;
5837f25828STinghan Shen			clock-frequency = <1701000000>;
59513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
6066fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
61b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
62b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
63b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
64b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
65b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
66b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
6737f25828STinghan Shen			next-level-cache = <&l2_0>;
6837f25828STinghan Shen			#cooling-cells = <2>;
6937f25828STinghan Shen		};
7037f25828STinghan Shen
7137f25828STinghan Shen		cpu2: cpu@200 {
7237f25828STinghan Shen			device_type = "cpu";
7337f25828STinghan Shen			compatible = "arm,cortex-a55";
7437f25828STinghan Shen			reg = <0x200>;
7537f25828STinghan Shen			enable-method = "psci";
76e39e72cfSYT Lee			performance-domains = <&performance 0>;
7737f25828STinghan Shen			clock-frequency = <1701000000>;
78513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
7966fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
80b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
81b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
82b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
83b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
84b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
85b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
8637f25828STinghan Shen			next-level-cache = <&l2_0>;
8737f25828STinghan Shen			#cooling-cells = <2>;
8837f25828STinghan Shen		};
8937f25828STinghan Shen
9037f25828STinghan Shen		cpu3: cpu@300 {
9137f25828STinghan Shen			device_type = "cpu";
9237f25828STinghan Shen			compatible = "arm,cortex-a55";
9337f25828STinghan Shen			reg = <0x300>;
9437f25828STinghan Shen			enable-method = "psci";
95e39e72cfSYT Lee			performance-domains = <&performance 0>;
9637f25828STinghan Shen			clock-frequency = <1701000000>;
97513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
9866fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
99b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
100b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
101b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
102b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
103b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
104b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
10537f25828STinghan Shen			next-level-cache = <&l2_0>;
10637f25828STinghan Shen			#cooling-cells = <2>;
10737f25828STinghan Shen		};
10837f25828STinghan Shen
10937f25828STinghan Shen		cpu4: cpu@400 {
11037f25828STinghan Shen			device_type = "cpu";
11137f25828STinghan Shen			compatible = "arm,cortex-a78";
11237f25828STinghan Shen			reg = <0x400>;
11337f25828STinghan Shen			enable-method = "psci";
114e39e72cfSYT Lee			performance-domains = <&performance 1>;
11537f25828STinghan Shen			clock-frequency = <2171000000>;
11637f25828STinghan Shen			capacity-dmips-mhz = <1024>;
11766fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
118b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
119b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
120b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
121b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
122b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
123b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
12437f25828STinghan Shen			next-level-cache = <&l2_1>;
12537f25828STinghan Shen			#cooling-cells = <2>;
12637f25828STinghan Shen		};
12737f25828STinghan Shen
12837f25828STinghan Shen		cpu5: cpu@500 {
12937f25828STinghan Shen			device_type = "cpu";
13037f25828STinghan Shen			compatible = "arm,cortex-a78";
13137f25828STinghan Shen			reg = <0x500>;
13237f25828STinghan Shen			enable-method = "psci";
133e39e72cfSYT Lee			performance-domains = <&performance 1>;
13437f25828STinghan Shen			clock-frequency = <2171000000>;
13537f25828STinghan Shen			capacity-dmips-mhz = <1024>;
13666fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
137b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
138b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
139b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
140b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
141b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
142b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
14337f25828STinghan Shen			next-level-cache = <&l2_1>;
14437f25828STinghan Shen			#cooling-cells = <2>;
14537f25828STinghan Shen		};
14637f25828STinghan Shen
14737f25828STinghan Shen		cpu6: cpu@600 {
14837f25828STinghan Shen			device_type = "cpu";
14937f25828STinghan Shen			compatible = "arm,cortex-a78";
15037f25828STinghan Shen			reg = <0x600>;
15137f25828STinghan Shen			enable-method = "psci";
152e39e72cfSYT Lee			performance-domains = <&performance 1>;
15337f25828STinghan Shen			clock-frequency = <2171000000>;
15437f25828STinghan Shen			capacity-dmips-mhz = <1024>;
15566fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
156b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
157b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
158b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
159b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
160b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
161b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
16237f25828STinghan Shen			next-level-cache = <&l2_1>;
16337f25828STinghan Shen			#cooling-cells = <2>;
16437f25828STinghan Shen		};
16537f25828STinghan Shen
16637f25828STinghan Shen		cpu7: cpu@700 {
16737f25828STinghan Shen			device_type = "cpu";
16837f25828STinghan Shen			compatible = "arm,cortex-a78";
16937f25828STinghan Shen			reg = <0x700>;
17037f25828STinghan Shen			enable-method = "psci";
171e39e72cfSYT Lee			performance-domains = <&performance 1>;
17237f25828STinghan Shen			clock-frequency = <2171000000>;
17337f25828STinghan Shen			capacity-dmips-mhz = <1024>;
17466fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
175b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
176b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
177b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
178b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
179b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
180b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
18137f25828STinghan Shen			next-level-cache = <&l2_1>;
18237f25828STinghan Shen			#cooling-cells = <2>;
18337f25828STinghan Shen		};
18437f25828STinghan Shen
18537f25828STinghan Shen		cpu-map {
18637f25828STinghan Shen			cluster0 {
18737f25828STinghan Shen				core0 {
18837f25828STinghan Shen					cpu = <&cpu0>;
18937f25828STinghan Shen				};
19037f25828STinghan Shen
19137f25828STinghan Shen				core1 {
19237f25828STinghan Shen					cpu = <&cpu1>;
19337f25828STinghan Shen				};
19437f25828STinghan Shen
19537f25828STinghan Shen				core2 {
19637f25828STinghan Shen					cpu = <&cpu2>;
19737f25828STinghan Shen				};
19837f25828STinghan Shen
19937f25828STinghan Shen				core3 {
20037f25828STinghan Shen					cpu = <&cpu3>;
20137f25828STinghan Shen				};
20237f25828STinghan Shen
203cc4f0b13SAngeloGioacchino Del Regno				core4 {
20437f25828STinghan Shen					cpu = <&cpu4>;
20537f25828STinghan Shen				};
20637f25828STinghan Shen
207cc4f0b13SAngeloGioacchino Del Regno				core5 {
20837f25828STinghan Shen					cpu = <&cpu5>;
20937f25828STinghan Shen				};
21037f25828STinghan Shen
211cc4f0b13SAngeloGioacchino Del Regno				core6 {
21237f25828STinghan Shen					cpu = <&cpu6>;
21337f25828STinghan Shen				};
21437f25828STinghan Shen
215cc4f0b13SAngeloGioacchino Del Regno				core7 {
21637f25828STinghan Shen					cpu = <&cpu7>;
21737f25828STinghan Shen				};
21837f25828STinghan Shen			};
21937f25828STinghan Shen		};
22037f25828STinghan Shen
22137f25828STinghan Shen		idle-states {
22237f25828STinghan Shen			entry-method = "psci";
22337f25828STinghan Shen
22466fe2431SAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
22537f25828STinghan Shen				compatible = "arm,idle-state";
22637f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
22737f25828STinghan Shen				local-timer-stop;
22837f25828STinghan Shen				entry-latency-us = <50>;
22937f25828STinghan Shen				exit-latency-us = <95>;
23037f25828STinghan Shen				min-residency-us = <580>;
23137f25828STinghan Shen			};
23237f25828STinghan Shen
23366fe2431SAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
23437f25828STinghan Shen				compatible = "arm,idle-state";
23537f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
23637f25828STinghan Shen				local-timer-stop;
23737f25828STinghan Shen				entry-latency-us = <45>;
23837f25828STinghan Shen				exit-latency-us = <140>;
23937f25828STinghan Shen				min-residency-us = <740>;
24037f25828STinghan Shen			};
24137f25828STinghan Shen
24266fe2431SAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
24337f25828STinghan Shen				compatible = "arm,idle-state";
24437f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
24537f25828STinghan Shen				local-timer-stop;
24637f25828STinghan Shen				entry-latency-us = <55>;
24737f25828STinghan Shen				exit-latency-us = <155>;
24837f25828STinghan Shen				min-residency-us = <840>;
24937f25828STinghan Shen			};
25037f25828STinghan Shen
25166fe2431SAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
25237f25828STinghan Shen				compatible = "arm,idle-state";
25337f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
25437f25828STinghan Shen				local-timer-stop;
25537f25828STinghan Shen				entry-latency-us = <50>;
25637f25828STinghan Shen				exit-latency-us = <200>;
25737f25828STinghan Shen				min-residency-us = <1000>;
25837f25828STinghan Shen			};
25937f25828STinghan Shen		};
26037f25828STinghan Shen
26137f25828STinghan Shen		l2_0: l2-cache0 {
26237f25828STinghan Shen			compatible = "cache";
263ce459b1dSPierre Gondois			cache-level = <2>;
264b68188a7SAngeloGioacchino Del Regno			cache-size = <131072>;
265b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
266b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
26737f25828STinghan Shen			next-level-cache = <&l3_0>;
26837f25828STinghan Shen		};
26937f25828STinghan Shen
27037f25828STinghan Shen		l2_1: l2-cache1 {
27137f25828STinghan Shen			compatible = "cache";
272ce459b1dSPierre Gondois			cache-level = <2>;
273b68188a7SAngeloGioacchino Del Regno			cache-size = <262144>;
274b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
275b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
27637f25828STinghan Shen			next-level-cache = <&l3_0>;
27737f25828STinghan Shen		};
27837f25828STinghan Shen
27937f25828STinghan Shen		l3_0: l3-cache {
28037f25828STinghan Shen			compatible = "cache";
281ce459b1dSPierre Gondois			cache-level = <3>;
282b68188a7SAngeloGioacchino Del Regno			cache-size = <2097152>;
283b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
284b68188a7SAngeloGioacchino Del Regno			cache-sets = <2048>;
285b68188a7SAngeloGioacchino Del Regno			cache-unified;
28637f25828STinghan Shen		};
28737f25828STinghan Shen	};
28837f25828STinghan Shen
28937f25828STinghan Shen	dsu-pmu {
29037f25828STinghan Shen		compatible = "arm,dsu-pmu";
29137f25828STinghan Shen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
29237f25828STinghan Shen		cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
29337f25828STinghan Shen		       <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
29437f25828STinghan Shen	};
29537f25828STinghan Shen
2968903821cSTinghan Shen	dmic_codec: dmic-codec {
2978903821cSTinghan Shen		compatible = "dmic-codec";
2988903821cSTinghan Shen		num-channels = <2>;
2998903821cSTinghan Shen		wakeup-delay-ms = <50>;
3008903821cSTinghan Shen	};
3018903821cSTinghan Shen
3028903821cSTinghan Shen	sound: mt8195-sound {
3038903821cSTinghan Shen		mediatek,platform = <&afe>;
3048903821cSTinghan Shen		status = "disabled";
3058903821cSTinghan Shen	};
3068903821cSTinghan Shen
3070f1c806bSChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
3080f1c806bSChen-Yu Tsai		compatible = "fixed-factor-clock";
3090f1c806bSChen-Yu Tsai		#clock-cells = <0>;
3100f1c806bSChen-Yu Tsai		clocks = <&clk26m>;
3110f1c806bSChen-Yu Tsai		clock-div = <2>;
3120f1c806bSChen-Yu Tsai		clock-mult = <1>;
3130f1c806bSChen-Yu Tsai		clock-output-names = "clk13m";
3140f1c806bSChen-Yu Tsai	};
3150f1c806bSChen-Yu Tsai
31637f25828STinghan Shen	clk26m: oscillator-26m {
31737f25828STinghan Shen		compatible = "fixed-clock";
31837f25828STinghan Shen		#clock-cells = <0>;
31937f25828STinghan Shen		clock-frequency = <26000000>;
32037f25828STinghan Shen		clock-output-names = "clk26m";
32137f25828STinghan Shen	};
32237f25828STinghan Shen
32337f25828STinghan Shen	clk32k: oscillator-32k {
32437f25828STinghan Shen		compatible = "fixed-clock";
32537f25828STinghan Shen		#clock-cells = <0>;
32637f25828STinghan Shen		clock-frequency = <32768>;
32737f25828STinghan Shen		clock-output-names = "clk32k";
32837f25828STinghan Shen	};
32937f25828STinghan Shen
330e39e72cfSYT Lee	performance: performance-controller@11bc10 {
331e39e72cfSYT Lee		compatible = "mediatek,cpufreq-hw";
332e39e72cfSYT Lee		reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>;
333e39e72cfSYT Lee		#performance-domain-cells = <1>;
334e39e72cfSYT Lee	};
335e39e72cfSYT Lee
33637f25828STinghan Shen	pmu-a55 {
33737f25828STinghan Shen		compatible = "arm,cortex-a55-pmu";
33837f25828STinghan Shen		interrupt-parent = <&gic>;
33937f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
34037f25828STinghan Shen	};
34137f25828STinghan Shen
34237f25828STinghan Shen	pmu-a78 {
34337f25828STinghan Shen		compatible = "arm,cortex-a78-pmu";
34437f25828STinghan Shen		interrupt-parent = <&gic>;
34537f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
34637f25828STinghan Shen	};
34737f25828STinghan Shen
34837f25828STinghan Shen	psci {
34937f25828STinghan Shen		compatible = "arm,psci-1.0";
35037f25828STinghan Shen		method = "smc";
35137f25828STinghan Shen	};
35237f25828STinghan Shen
35337f25828STinghan Shen	timer: timer {
35437f25828STinghan Shen		compatible = "arm,armv8-timer";
35537f25828STinghan Shen		interrupt-parent = <&gic>;
35637f25828STinghan Shen		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
35737f25828STinghan Shen			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
35837f25828STinghan Shen			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
35937f25828STinghan Shen			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
36037f25828STinghan Shen	};
36137f25828STinghan Shen
36237f25828STinghan Shen	soc {
36337f25828STinghan Shen		#address-cells = <2>;
36437f25828STinghan Shen		#size-cells = <2>;
36537f25828STinghan Shen		compatible = "simple-bus";
36637f25828STinghan Shen		ranges;
367*88c531b4SYong Wu		dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>;
36837f25828STinghan Shen
36937f25828STinghan Shen		gic: interrupt-controller@c000000 {
37037f25828STinghan Shen			compatible = "arm,gic-v3";
37137f25828STinghan Shen			#interrupt-cells = <4>;
37237f25828STinghan Shen			#redistributor-regions = <1>;
37337f25828STinghan Shen			interrupt-parent = <&gic>;
37437f25828STinghan Shen			interrupt-controller;
37537f25828STinghan Shen			reg = <0 0x0c000000 0 0x40000>,
37637f25828STinghan Shen			      <0 0x0c040000 0 0x200000>;
37737f25828STinghan Shen			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
37837f25828STinghan Shen
37937f25828STinghan Shen			ppi-partitions {
38037f25828STinghan Shen				ppi_cluster0: interrupt-partition-0 {
38137f25828STinghan Shen					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
38237f25828STinghan Shen				};
38337f25828STinghan Shen
38437f25828STinghan Shen				ppi_cluster1: interrupt-partition-1 {
38537f25828STinghan Shen					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
38637f25828STinghan Shen				};
38737f25828STinghan Shen			};
38837f25828STinghan Shen		};
38937f25828STinghan Shen
39037f25828STinghan Shen		topckgen: syscon@10000000 {
39137f25828STinghan Shen			compatible = "mediatek,mt8195-topckgen", "syscon";
39237f25828STinghan Shen			reg = <0 0x10000000 0 0x1000>;
39337f25828STinghan Shen			#clock-cells = <1>;
39437f25828STinghan Shen		};
39537f25828STinghan Shen
39637f25828STinghan Shen		infracfg_ao: syscon@10001000 {
39737f25828STinghan Shen			compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd";
39837f25828STinghan Shen			reg = <0 0x10001000 0 0x1000>;
39937f25828STinghan Shen			#clock-cells = <1>;
40037f25828STinghan Shen			#reset-cells = <1>;
40137f25828STinghan Shen		};
40237f25828STinghan Shen
40337f25828STinghan Shen		pericfg: syscon@10003000 {
40437f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg", "syscon";
40537f25828STinghan Shen			reg = <0 0x10003000 0 0x1000>;
40637f25828STinghan Shen			#clock-cells = <1>;
40737f25828STinghan Shen		};
40837f25828STinghan Shen
40937f25828STinghan Shen		pio: pinctrl@10005000 {
41037f25828STinghan Shen			compatible = "mediatek,mt8195-pinctrl";
41137f25828STinghan Shen			reg = <0 0x10005000 0 0x1000>,
41237f25828STinghan Shen			      <0 0x11d10000 0 0x1000>,
41337f25828STinghan Shen			      <0 0x11d30000 0 0x1000>,
41437f25828STinghan Shen			      <0 0x11d40000 0 0x1000>,
41537f25828STinghan Shen			      <0 0x11e20000 0 0x1000>,
41637f25828STinghan Shen			      <0 0x11eb0000 0 0x1000>,
41737f25828STinghan Shen			      <0 0x11f40000 0 0x1000>,
41837f25828STinghan Shen			      <0 0x1000b000 0 0x1000>;
41937f25828STinghan Shen			reg-names = "iocfg0", "iocfg_bm", "iocfg_bl",
42037f25828STinghan Shen				    "iocfg_br", "iocfg_lm", "iocfg_rb",
42137f25828STinghan Shen				    "iocfg_tl", "eint";
42237f25828STinghan Shen			gpio-controller;
42337f25828STinghan Shen			#gpio-cells = <2>;
42437f25828STinghan Shen			gpio-ranges = <&pio 0 0 144>;
42537f25828STinghan Shen			interrupt-controller;
42637f25828STinghan Shen			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>;
42737f25828STinghan Shen			#interrupt-cells = <2>;
42837f25828STinghan Shen		};
42937f25828STinghan Shen
4302b515194STinghan Shen		scpsys: syscon@10006000 {
4312b515194STinghan Shen			compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd";
4322b515194STinghan Shen			reg = <0 0x10006000 0 0x1000>;
4332b515194STinghan Shen
4342b515194STinghan Shen			/* System Power Manager */
4352b515194STinghan Shen			spm: power-controller {
4362b515194STinghan Shen				compatible = "mediatek,mt8195-power-controller";
4372b515194STinghan Shen				#address-cells = <1>;
4382b515194STinghan Shen				#size-cells = <0>;
4392b515194STinghan Shen				#power-domain-cells = <1>;
4402b515194STinghan Shen
4412b515194STinghan Shen				/* power domain of the SoC */
4422b515194STinghan Shen				mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 {
4432b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_MFG0>;
4442b515194STinghan Shen					#address-cells = <1>;
4452b515194STinghan Shen					#size-cells = <0>;
4462b515194STinghan Shen					#power-domain-cells = <1>;
4472b515194STinghan Shen
4482b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_MFG1 {
4492b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_MFG1>;
4502b515194STinghan Shen						clocks = <&apmixedsys CLK_APMIXED_MFGPLL>;
4512b515194STinghan Shen						clock-names = "mfg";
4522b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
4532b515194STinghan Shen						#address-cells = <1>;
4542b515194STinghan Shen						#size-cells = <0>;
4552b515194STinghan Shen						#power-domain-cells = <1>;
4562b515194STinghan Shen
4572b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG2 {
4582b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG2>;
4592b515194STinghan Shen							#power-domain-cells = <0>;
4602b515194STinghan Shen						};
4612b515194STinghan Shen
4622b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG3 {
4632b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG3>;
4642b515194STinghan Shen							#power-domain-cells = <0>;
4652b515194STinghan Shen						};
4662b515194STinghan Shen
4672b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG4 {
4682b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG4>;
4692b515194STinghan Shen							#power-domain-cells = <0>;
4702b515194STinghan Shen						};
4712b515194STinghan Shen
4722b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG5 {
4732b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG5>;
4742b515194STinghan Shen							#power-domain-cells = <0>;
4752b515194STinghan Shen						};
4762b515194STinghan Shen
4772b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG6 {
4782b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG6>;
4792b515194STinghan Shen							#power-domain-cells = <0>;
4802b515194STinghan Shen						};
4812b515194STinghan Shen					};
4822b515194STinghan Shen				};
4832b515194STinghan Shen
4842b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_VPPSYS0 {
4852b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_VPPSYS0>;
4862b515194STinghan Shen					clocks = <&topckgen CLK_TOP_VPP>,
4872b515194STinghan Shen						 <&topckgen CLK_TOP_CAM>,
4882b515194STinghan Shen						 <&topckgen CLK_TOP_CCU>,
4892b515194STinghan Shen						 <&topckgen CLK_TOP_IMG>,
4902b515194STinghan Shen						 <&topckgen CLK_TOP_VENC>,
4912b515194STinghan Shen						 <&topckgen CLK_TOP_VDEC>,
4922b515194STinghan Shen						 <&topckgen CLK_TOP_WPE_VPP>,
4932b515194STinghan Shen						 <&topckgen CLK_TOP_CFG_VPP0>,
4942b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON>,
4952b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>,
4962b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>,
4972b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS>,
4982b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>,
4992b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_INFRA>,
5002b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_CAMSYS>,
5012b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>,
5022b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>,
5032b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_REORDER>,
5042b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_IOMMU>,
5052b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>,
5062b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>,
5072b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>,
5082b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_RSI>,
5092b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
5102b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
5112b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
5122b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
5132b515194STinghan Shen					clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3",
5142b515194STinghan Shen						      "vppsys4", "vppsys5", "vppsys6", "vppsys7",
5152b515194STinghan Shen						      "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3",
5162b515194STinghan Shen						      "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7",
5172b515194STinghan Shen						      "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11",
5182b515194STinghan Shen						      "vppsys0-12", "vppsys0-13", "vppsys0-14",
5192b515194STinghan Shen						      "vppsys0-15", "vppsys0-16", "vppsys0-17",
5202b515194STinghan Shen						      "vppsys0-18";
5212b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
5222b515194STinghan Shen					#address-cells = <1>;
5232b515194STinghan Shen					#size-cells = <0>;
5242b515194STinghan Shen					#power-domain-cells = <1>;
5252b515194STinghan Shen
5262b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDEC1 {
5272b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDEC1>;
5282b515194STinghan Shen						clocks = <&vdecsys CLK_VDEC_LARB1>;
5292b515194STinghan Shen						clock-names = "vdec1-0";
5302b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5312b515194STinghan Shen						#power-domain-cells = <0>;
5322b515194STinghan Shen					};
5332b515194STinghan Shen
5342b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 {
5352b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VENC_CORE1>;
5362b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5372b515194STinghan Shen						#power-domain-cells = <0>;
5382b515194STinghan Shen					};
5392b515194STinghan Shen
5402b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDOSYS0 {
5412b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDOSYS0>;
5422b515194STinghan Shen						clocks = <&topckgen CLK_TOP_CFG_VDO0>,
5432b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_GALS>,
5442b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_COMMON>,
5452b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_EMI>,
5462b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_IOMMU>,
5472b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_LARB>,
5482b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_RSI>;
5492b515194STinghan Shen						clock-names = "vdosys0", "vdosys0-0", "vdosys0-1",
5502b515194STinghan Shen							      "vdosys0-2", "vdosys0-3",
5512b515194STinghan Shen							      "vdosys0-4", "vdosys0-5";
5522b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5532b515194STinghan Shen						#address-cells = <1>;
5542b515194STinghan Shen						#size-cells = <0>;
5552b515194STinghan Shen						#power-domain-cells = <1>;
5562b515194STinghan Shen
5572b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VPPSYS1 {
5582b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VPPSYS1>;
5592b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VPP1>,
5602b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
5612b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_LARB>;
5622b515194STinghan Shen							clock-names = "vppsys1", "vppsys1-0",
5632b515194STinghan Shen								      "vppsys1-1";
5642b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
5652b515194STinghan Shen							#power-domain-cells = <0>;
5662b515194STinghan Shen						};
5672b515194STinghan Shen
5682b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_WPESYS {
5692b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_WPESYS>;
5702b515194STinghan Shen							clocks = <&wpesys CLK_WPE_SMI_LARB7>,
5712b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8>,
5722b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB7_P>,
5732b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8_P>;
5742b515194STinghan Shen							clock-names = "wepsys-0", "wepsys-1", "wepsys-2",
5752b515194STinghan Shen								      "wepsys-3";
5762b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
5772b515194STinghan Shen							#power-domain-cells = <0>;
5782b515194STinghan Shen						};
5792b515194STinghan Shen
5802b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC0 {
5812b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC0>;
5822b515194STinghan Shen							clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
5832b515194STinghan Shen							clock-names = "vdec0-0";
5842b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
5852b515194STinghan Shen							#power-domain-cells = <0>;
5862b515194STinghan Shen						};
5872b515194STinghan Shen
5882b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC2 {
5892b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC2>;
5902b515194STinghan Shen							clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
5912b515194STinghan Shen							clock-names = "vdec2-0";
5922b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
5932b515194STinghan Shen							#power-domain-cells = <0>;
5942b515194STinghan Shen						};
5952b515194STinghan Shen
5962b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VENC {
5972b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VENC>;
5982b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
5992b515194STinghan Shen							#power-domain-cells = <0>;
6002b515194STinghan Shen						};
6012b515194STinghan Shen
6022b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDOSYS1 {
6032b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDOSYS1>;
6042b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VDO1>,
6052b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB2>,
6062b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB3>,
6072b515194STinghan Shen								 <&vdosys1 CLK_VDO1_GALS>;
6082b515194STinghan Shen							clock-names = "vdosys1", "vdosys1-0",
6092b515194STinghan Shen								      "vdosys1-1", "vdosys1-2";
6102b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6112b515194STinghan Shen							#address-cells = <1>;
6122b515194STinghan Shen							#size-cells = <0>;
6132b515194STinghan Shen							#power-domain-cells = <1>;
6142b515194STinghan Shen
6152b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DP_TX {
6162b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DP_TX>;
6172b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
6182b515194STinghan Shen								#power-domain-cells = <0>;
6192b515194STinghan Shen							};
6202b515194STinghan Shen
6212b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_EPD_TX {
6222b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_EPD_TX>;
6232b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
6242b515194STinghan Shen								#power-domain-cells = <0>;
6252b515194STinghan Shen							};
6262b515194STinghan Shen
6272b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_HDMI_TX {
6282b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_HDMI_TX>;
6292b515194STinghan Shen								clocks = <&topckgen CLK_TOP_HDMI_APB>;
6302b515194STinghan Shen								clock-names = "hdmi_tx";
6312b515194STinghan Shen								#power-domain-cells = <0>;
6322b515194STinghan Shen							};
6332b515194STinghan Shen						};
6342b515194STinghan Shen
6352b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_IMG {
6362b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_IMG>;
6372b515194STinghan Shen							clocks = <&imgsys CLK_IMG_LARB9>,
6382b515194STinghan Shen								 <&imgsys CLK_IMG_GALS>;
6392b515194STinghan Shen							clock-names = "img-0", "img-1";
6402b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6412b515194STinghan Shen							#address-cells = <1>;
6422b515194STinghan Shen							#size-cells = <0>;
6432b515194STinghan Shen							#power-domain-cells = <1>;
6442b515194STinghan Shen
6452b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DIP {
6462b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DIP>;
6472b515194STinghan Shen								#power-domain-cells = <0>;
6482b515194STinghan Shen							};
6492b515194STinghan Shen
6502b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_IPE {
6512b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_IPE>;
6522b515194STinghan Shen								clocks = <&topckgen CLK_TOP_IPE>,
6532b515194STinghan Shen									 <&imgsys CLK_IMG_IPE>,
6542b515194STinghan Shen									 <&ipesys CLK_IPE_SMI_LARB12>;
6552b515194STinghan Shen								clock-names = "ipe", "ipe-0", "ipe-1";
6562b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
6572b515194STinghan Shen								#power-domain-cells = <0>;
6582b515194STinghan Shen							};
6592b515194STinghan Shen						};
6602b515194STinghan Shen
6612b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_CAM {
6622b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_CAM>;
6632b515194STinghan Shen							clocks = <&camsys CLK_CAM_LARB13>,
6642b515194STinghan Shen								 <&camsys CLK_CAM_LARB14>,
6652b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM0_GALS>,
6662b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM1_GALS>,
6672b515194STinghan Shen								 <&camsys CLK_CAM_CAM2SYS_GALS>;
6682b515194STinghan Shen							clock-names = "cam-0", "cam-1", "cam-2", "cam-3",
6692b515194STinghan Shen								      "cam-4";
6702b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6712b515194STinghan Shen							#address-cells = <1>;
6722b515194STinghan Shen							#size-cells = <0>;
6732b515194STinghan Shen							#power-domain-cells = <1>;
6742b515194STinghan Shen
6752b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWA {
6762b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWA>;
6772b515194STinghan Shen								#power-domain-cells = <0>;
6782b515194STinghan Shen							};
6792b515194STinghan Shen
6802b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWB {
6812b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWB>;
6822b515194STinghan Shen								#power-domain-cells = <0>;
6832b515194STinghan Shen							};
6842b515194STinghan Shen
6852b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_MRAW {
6862b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_MRAW>;
6872b515194STinghan Shen								#power-domain-cells = <0>;
6882b515194STinghan Shen							};
6892b515194STinghan Shen						};
6902b515194STinghan Shen					};
6912b515194STinghan Shen				};
6922b515194STinghan Shen
6932b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 {
6942b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
6952b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
6962b515194STinghan Shen					#power-domain-cells = <0>;
6972b515194STinghan Shen				};
6982b515194STinghan Shen
6992b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 {
7002b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
7012b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7022b515194STinghan Shen					#power-domain-cells = <0>;
7032b515194STinghan Shen				};
7042b515194STinghan Shen
7052b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_PHY {
7062b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_PHY>;
7072b515194STinghan Shen					#power-domain-cells = <0>;
7082b515194STinghan Shen				};
7092b515194STinghan Shen
7102b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY {
7112b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
7122b515194STinghan Shen					#power-domain-cells = <0>;
7132b515194STinghan Shen				};
7142b515194STinghan Shen
7152b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP {
7162b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>;
7172b515194STinghan Shen					clocks = <&topckgen CLK_TOP_SENINF>,
7182b515194STinghan Shen						 <&topckgen CLK_TOP_SENINF2>;
7192b515194STinghan Shen					clock-names = "csi_rx_top", "csi_rx_top1";
7202b515194STinghan Shen					#power-domain-cells = <0>;
7212b515194STinghan Shen				};
7222b515194STinghan Shen
7232b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ETHER {
7242b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ETHER>;
7252b515194STinghan Shen					clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
7262b515194STinghan Shen					clock-names = "ether";
7272b515194STinghan Shen					#power-domain-cells = <0>;
7282b515194STinghan Shen				};
7292b515194STinghan Shen
7302b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ADSP {
7312b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ADSP>;
7322b515194STinghan Shen					clocks = <&topckgen CLK_TOP_ADSP>,
7332b515194STinghan Shen						 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>;
7342b515194STinghan Shen					clock-names = "adsp", "adsp1";
7352b515194STinghan Shen					#address-cells = <1>;
7362b515194STinghan Shen					#size-cells = <0>;
7372b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7382b515194STinghan Shen					#power-domain-cells = <1>;
7392b515194STinghan Shen
7402b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_AUDIO {
7412b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_AUDIO>;
7422b515194STinghan Shen						clocks = <&topckgen CLK_TOP_A1SYS_HP>,
7432b515194STinghan Shen							 <&topckgen CLK_TOP_AUD_INTBUS>,
7442b515194STinghan Shen							 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
7452b515194STinghan Shen							 <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>;
7462b515194STinghan Shen						clock-names = "audio", "audio1", "audio2",
7472b515194STinghan Shen							      "audio3";
7482b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
7492b515194STinghan Shen						#power-domain-cells = <0>;
7502b515194STinghan Shen					};
7512b515194STinghan Shen				};
7522b515194STinghan Shen			};
7532b515194STinghan Shen		};
7542b515194STinghan Shen
75537f25828STinghan Shen		watchdog: watchdog@10007000 {
75602938f46SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-wdt";
757a376a9a6STinghan Shen			mediatek,disable-extrst;
75837f25828STinghan Shen			reg = <0 0x10007000 0 0x100>;
75904cd9783STrevor Wu			#reset-cells = <1>;
76037f25828STinghan Shen		};
76137f25828STinghan Shen
76237f25828STinghan Shen		apmixedsys: syscon@1000c000 {
76337f25828STinghan Shen			compatible = "mediatek,mt8195-apmixedsys", "syscon";
76437f25828STinghan Shen			reg = <0 0x1000c000 0 0x1000>;
76537f25828STinghan Shen			#clock-cells = <1>;
76637f25828STinghan Shen		};
76737f25828STinghan Shen
76837f25828STinghan Shen		systimer: timer@10017000 {
76937f25828STinghan Shen			compatible = "mediatek,mt8195-timer",
77037f25828STinghan Shen				     "mediatek,mt6765-timer";
77137f25828STinghan Shen			reg = <0 0x10017000 0 0x1000>;
77237f25828STinghan Shen			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
7730f1c806bSChen-Yu Tsai			clocks = <&clk13m>;
77437f25828STinghan Shen		};
77537f25828STinghan Shen
77637f25828STinghan Shen		pwrap: pwrap@10024000 {
77737f25828STinghan Shen			compatible = "mediatek,mt8195-pwrap", "syscon";
77837f25828STinghan Shen			reg = <0 0x10024000 0 0x1000>;
77937f25828STinghan Shen			reg-names = "pwrap";
78037f25828STinghan Shen			interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>;
78137f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
78237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>;
78337f25828STinghan Shen			clock-names = "spi", "wrap";
78437f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
78537f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
78637f25828STinghan Shen		};
78737f25828STinghan Shen
788385e0eedSTinghan Shen		spmi: spmi@10027000 {
789385e0eedSTinghan Shen			compatible = "mediatek,mt8195-spmi";
790385e0eedSTinghan Shen			reg = <0 0x10027000 0 0x000e00>,
791385e0eedSTinghan Shen			      <0 0x10029000 0 0x000100>;
792385e0eedSTinghan Shen			reg-names = "pmif", "spmimst";
793385e0eedSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
794385e0eedSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>,
795385e0eedSTinghan Shen				 <&topckgen CLK_TOP_SPMI_M_MST>;
796385e0eedSTinghan Shen			clock-names = "pmif_sys_ck",
797385e0eedSTinghan Shen				      "pmif_tmr_ck",
798385e0eedSTinghan Shen				      "spmimst_clk_mux";
799385e0eedSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
800385e0eedSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
801385e0eedSTinghan Shen		};
802385e0eedSTinghan Shen
8033b5838d1STinghan Shen		iommu_infra: infra-iommu@10315000 {
8043b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-infra";
8053b5838d1STinghan Shen			reg = <0 0x10315000 0 0x5000>;
8063b5838d1STinghan Shen			interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>,
8073b5838d1STinghan Shen				     <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>,
8083b5838d1STinghan Shen				     <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>,
8093b5838d1STinghan Shen				     <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>,
8103b5838d1STinghan Shen				     <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>;
8113b5838d1STinghan Shen			#iommu-cells = <1>;
8123b5838d1STinghan Shen		};
8133b5838d1STinghan Shen
814329239a1SJason-JH.Lin		gce0: mailbox@10320000 {
815329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
816329239a1SJason-JH.Lin			reg = <0 0x10320000 0 0x4000>;
817329239a1SJason-JH.Lin			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>;
818329239a1SJason-JH.Lin			#mbox-cells = <2>;
819329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE>;
820329239a1SJason-JH.Lin		};
821329239a1SJason-JH.Lin
822329239a1SJason-JH.Lin		gce1: mailbox@10330000 {
823329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
824329239a1SJason-JH.Lin			reg = <0 0x10330000 0 0x4000>;
825329239a1SJason-JH.Lin			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>;
826329239a1SJason-JH.Lin			#mbox-cells = <2>;
827329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>;
828329239a1SJason-JH.Lin		};
829329239a1SJason-JH.Lin
830867477a5STinghan Shen		scp: scp@10500000 {
831867477a5STinghan Shen			compatible = "mediatek,mt8195-scp";
832867477a5STinghan Shen			reg = <0 0x10500000 0 0x100000>,
833867477a5STinghan Shen			      <0 0x10720000 0 0xe0000>,
834867477a5STinghan Shen			      <0 0x10700000 0 0x8000>;
835867477a5STinghan Shen			reg-names = "sram", "cfg", "l1tcm";
836867477a5STinghan Shen			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>;
837867477a5STinghan Shen			status = "disabled";
838867477a5STinghan Shen		};
839867477a5STinghan Shen
84037f25828STinghan Shen		scp_adsp: clock-controller@10720000 {
84137f25828STinghan Shen			compatible = "mediatek,mt8195-scp_adsp";
84237f25828STinghan Shen			reg = <0 0x10720000 0 0x1000>;
84337f25828STinghan Shen			#clock-cells = <1>;
84437f25828STinghan Shen		};
84537f25828STinghan Shen
8467dd5bc57SYC Hung		adsp: dsp@10803000 {
8477dd5bc57SYC Hung			compatible = "mediatek,mt8195-dsp";
8487dd5bc57SYC Hung			reg = <0 0x10803000 0 0x1000>,
8497dd5bc57SYC Hung			      <0 0x10840000 0 0x40000>;
8507dd5bc57SYC Hung			reg-names = "cfg", "sram";
8517dd5bc57SYC Hung			clocks = <&topckgen CLK_TOP_ADSP>,
8527dd5bc57SYC Hung				 <&clk26m>,
8537dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
8547dd5bc57SYC Hung				 <&topckgen CLK_TOP_MAINPLL_D7_D2>,
8557dd5bc57SYC Hung				 <&scp_adsp CLK_SCP_ADSP_AUDIODSP>,
8567dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_H>;
8577dd5bc57SYC Hung			clock-names = "adsp_sel",
8587dd5bc57SYC Hung				 "clk26m_ck",
8597dd5bc57SYC Hung				 "audio_local_bus",
8607dd5bc57SYC Hung				 "mainpll_d7_d2",
8617dd5bc57SYC Hung				 "scp_adsp_audiodsp",
8627dd5bc57SYC Hung				 "audio_h";
8637dd5bc57SYC Hung			power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>;
8647dd5bc57SYC Hung			mbox-names = "rx", "tx";
8657dd5bc57SYC Hung			mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>;
8667dd5bc57SYC Hung			status = "disabled";
8677dd5bc57SYC Hung		};
8687dd5bc57SYC Hung
8697dd5bc57SYC Hung		adsp_mailbox0: mailbox@10816000 {
8707dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
8717dd5bc57SYC Hung			#mbox-cells = <0>;
8727dd5bc57SYC Hung			reg = <0 0x10816000 0 0x1000>;
8737dd5bc57SYC Hung			interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>;
8747dd5bc57SYC Hung		};
8757dd5bc57SYC Hung
8767dd5bc57SYC Hung		adsp_mailbox1: mailbox@10817000 {
8777dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
8787dd5bc57SYC Hung			#mbox-cells = <0>;
8797dd5bc57SYC Hung			reg = <0 0x10817000 0 0x1000>;
8807dd5bc57SYC Hung			interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>;
8817dd5bc57SYC Hung		};
8827dd5bc57SYC Hung
8838903821cSTinghan Shen		afe: mt8195-afe-pcm@10890000 {
8848903821cSTinghan Shen			compatible = "mediatek,mt8195-audio";
8858903821cSTinghan Shen			reg = <0 0x10890000 0 0x10000>;
8868903821cSTinghan Shen			mediatek,topckgen = <&topckgen>;
8878903821cSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>;
8888903821cSTinghan Shen			interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>;
88904cd9783STrevor Wu			resets = <&watchdog 14>;
89004cd9783STrevor Wu			reset-names = "audiosys";
8918903821cSTinghan Shen			clocks = <&clk26m>,
8928903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL1>,
8938903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL2>,
8948903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV0>,
8958903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV1>,
8968903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV2>,
8978903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV3>,
8988903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV9>,
8998903821cSTinghan Shen				<&topckgen CLK_TOP_A1SYS_HP>,
9008903821cSTinghan Shen				<&topckgen CLK_TOP_AUD_INTBUS>,
9018903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_H>,
9028903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9038903821cSTinghan Shen				<&topckgen CLK_TOP_DPTX_MCK>,
9048903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO1_MCK>,
9058903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO2_MCK>,
9068903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI1_MCK>,
9078903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI2_MCK>,
9088903821cSTinghan Shen				<&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>,
9098903821cSTinghan Shen				<&scp_adsp CLK_SCP_ADSP_AUDIODSP>;
9108903821cSTinghan Shen			clock-names = "clk26m",
9118903821cSTinghan Shen				"apll1_ck",
9128903821cSTinghan Shen				"apll2_ck",
9138903821cSTinghan Shen				"apll12_div0",
9148903821cSTinghan Shen				"apll12_div1",
9158903821cSTinghan Shen				"apll12_div2",
9168903821cSTinghan Shen				"apll12_div3",
9178903821cSTinghan Shen				"apll12_div9",
9188903821cSTinghan Shen				"a1sys_hp_sel",
9198903821cSTinghan Shen				"aud_intbus_sel",
9208903821cSTinghan Shen				"audio_h_sel",
9218903821cSTinghan Shen				"audio_local_bus_sel",
9228903821cSTinghan Shen				"dptx_m_sel",
9238903821cSTinghan Shen				"i2so1_m_sel",
9248903821cSTinghan Shen				"i2so2_m_sel",
9258903821cSTinghan Shen				"i2si1_m_sel",
9268903821cSTinghan Shen				"i2si2_m_sel",
9278903821cSTinghan Shen				"infra_ao_audio_26m_b",
9288903821cSTinghan Shen				"scp_adsp_audiodsp";
9298903821cSTinghan Shen			status = "disabled";
9308903821cSTinghan Shen		};
9318903821cSTinghan Shen
93237f25828STinghan Shen		uart0: serial@11001100 {
93337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
93437f25828STinghan Shen				     "mediatek,mt6577-uart";
93537f25828STinghan Shen			reg = <0 0x11001100 0 0x100>;
93637f25828STinghan Shen			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>;
93737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>;
93837f25828STinghan Shen			clock-names = "baud", "bus";
93937f25828STinghan Shen			status = "disabled";
94037f25828STinghan Shen		};
94137f25828STinghan Shen
94237f25828STinghan Shen		uart1: serial@11001200 {
94337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
94437f25828STinghan Shen				     "mediatek,mt6577-uart";
94537f25828STinghan Shen			reg = <0 0x11001200 0 0x100>;
94637f25828STinghan Shen			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>;
94737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>;
94837f25828STinghan Shen			clock-names = "baud", "bus";
94937f25828STinghan Shen			status = "disabled";
95037f25828STinghan Shen		};
95137f25828STinghan Shen
95237f25828STinghan Shen		uart2: serial@11001300 {
95337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
95437f25828STinghan Shen				     "mediatek,mt6577-uart";
95537f25828STinghan Shen			reg = <0 0x11001300 0 0x100>;
95637f25828STinghan Shen			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>;
95737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>;
95837f25828STinghan Shen			clock-names = "baud", "bus";
95937f25828STinghan Shen			status = "disabled";
96037f25828STinghan Shen		};
96137f25828STinghan Shen
96237f25828STinghan Shen		uart3: serial@11001400 {
96337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
96437f25828STinghan Shen				     "mediatek,mt6577-uart";
96537f25828STinghan Shen			reg = <0 0x11001400 0 0x100>;
96637f25828STinghan Shen			interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>;
96737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>;
96837f25828STinghan Shen			clock-names = "baud", "bus";
96937f25828STinghan Shen			status = "disabled";
97037f25828STinghan Shen		};
97137f25828STinghan Shen
97237f25828STinghan Shen		uart4: serial@11001500 {
97337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
97437f25828STinghan Shen				     "mediatek,mt6577-uart";
97537f25828STinghan Shen			reg = <0 0x11001500 0 0x100>;
97637f25828STinghan Shen			interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>;
97737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>;
97837f25828STinghan Shen			clock-names = "baud", "bus";
97937f25828STinghan Shen			status = "disabled";
98037f25828STinghan Shen		};
98137f25828STinghan Shen
98237f25828STinghan Shen		uart5: serial@11001600 {
98337f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
98437f25828STinghan Shen				     "mediatek,mt6577-uart";
98537f25828STinghan Shen			reg = <0 0x11001600 0 0x100>;
98637f25828STinghan Shen			interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>;
98737f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>;
98837f25828STinghan Shen			clock-names = "baud", "bus";
98937f25828STinghan Shen			status = "disabled";
99037f25828STinghan Shen		};
99137f25828STinghan Shen
99237f25828STinghan Shen		auxadc: auxadc@11002000 {
99337f25828STinghan Shen			compatible = "mediatek,mt8195-auxadc",
99437f25828STinghan Shen				     "mediatek,mt8173-auxadc";
99537f25828STinghan Shen			reg = <0 0x11002000 0 0x1000>;
99637f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>;
99737f25828STinghan Shen			clock-names = "main";
99837f25828STinghan Shen			#io-channel-cells = <1>;
99937f25828STinghan Shen			status = "disabled";
100037f25828STinghan Shen		};
100137f25828STinghan Shen
100237f25828STinghan Shen		pericfg_ao: syscon@11003000 {
100337f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg_ao", "syscon";
100437f25828STinghan Shen			reg = <0 0x11003000 0 0x1000>;
100537f25828STinghan Shen			#clock-cells = <1>;
100637f25828STinghan Shen		};
100737f25828STinghan Shen
100837f25828STinghan Shen		spi0: spi@1100a000 {
100937f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
101037f25828STinghan Shen				     "mediatek,mt6765-spi";
101137f25828STinghan Shen			#address-cells = <1>;
101237f25828STinghan Shen			#size-cells = <0>;
101337f25828STinghan Shen			reg = <0 0x1100a000 0 0x1000>;
101437f25828STinghan Shen			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>;
101537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
101637f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
101737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI0>;
101837f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
101937f25828STinghan Shen			status = "disabled";
102037f25828STinghan Shen		};
102137f25828STinghan Shen
102237f25828STinghan Shen		spi1: spi@11010000 {
102337f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
102437f25828STinghan Shen				     "mediatek,mt6765-spi";
102537f25828STinghan Shen			#address-cells = <1>;
102637f25828STinghan Shen			#size-cells = <0>;
102737f25828STinghan Shen			reg = <0 0x11010000 0 0x1000>;
102837f25828STinghan Shen			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>;
102937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
103037f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
103137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI1>;
103237f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
103337f25828STinghan Shen			status = "disabled";
103437f25828STinghan Shen		};
103537f25828STinghan Shen
103637f25828STinghan Shen		spi2: spi@11012000 {
103737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
103837f25828STinghan Shen				     "mediatek,mt6765-spi";
103937f25828STinghan Shen			#address-cells = <1>;
104037f25828STinghan Shen			#size-cells = <0>;
104137f25828STinghan Shen			reg = <0 0x11012000 0 0x1000>;
104237f25828STinghan Shen			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>;
104337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
104437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
104537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI2>;
104637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
104737f25828STinghan Shen			status = "disabled";
104837f25828STinghan Shen		};
104937f25828STinghan Shen
105037f25828STinghan Shen		spi3: spi@11013000 {
105137f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
105237f25828STinghan Shen				     "mediatek,mt6765-spi";
105337f25828STinghan Shen			#address-cells = <1>;
105437f25828STinghan Shen			#size-cells = <0>;
105537f25828STinghan Shen			reg = <0 0x11013000 0 0x1000>;
105637f25828STinghan Shen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>;
105737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
105837f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
105937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI3>;
106037f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
106137f25828STinghan Shen			status = "disabled";
106237f25828STinghan Shen		};
106337f25828STinghan Shen
106437f25828STinghan Shen		spi4: spi@11018000 {
106537f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
106637f25828STinghan Shen				     "mediatek,mt6765-spi";
106737f25828STinghan Shen			#address-cells = <1>;
106837f25828STinghan Shen			#size-cells = <0>;
106937f25828STinghan Shen			reg = <0 0x11018000 0 0x1000>;
107037f25828STinghan Shen			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>;
107137f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
107237f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
107337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI4>;
107437f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
107537f25828STinghan Shen			status = "disabled";
107637f25828STinghan Shen		};
107737f25828STinghan Shen
107837f25828STinghan Shen		spi5: spi@11019000 {
107937f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
108037f25828STinghan Shen				     "mediatek,mt6765-spi";
108137f25828STinghan Shen			#address-cells = <1>;
108237f25828STinghan Shen			#size-cells = <0>;
108337f25828STinghan Shen			reg = <0 0x11019000 0 0x1000>;
108437f25828STinghan Shen			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>;
108537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
108637f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
108737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI5>;
108837f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
108937f25828STinghan Shen			status = "disabled";
109037f25828STinghan Shen		};
109137f25828STinghan Shen
109237f25828STinghan Shen		spis0: spi@1101d000 {
109337f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
109437f25828STinghan Shen			reg = <0 0x1101d000 0 0x1000>;
109537f25828STinghan Shen			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>;
109637f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>;
109737f25828STinghan Shen			clock-names = "spi";
109837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
109937f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
110037f25828STinghan Shen			status = "disabled";
110137f25828STinghan Shen		};
110237f25828STinghan Shen
110337f25828STinghan Shen		spis1: spi@1101e000 {
110437f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
110537f25828STinghan Shen			reg = <0 0x1101e000 0 0x1000>;
110637f25828STinghan Shen			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>;
110737f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>;
110837f25828STinghan Shen			clock-names = "spi";
110937f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
111037f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
111137f25828STinghan Shen			status = "disabled";
111237f25828STinghan Shen		};
111337f25828STinghan Shen
1114c5fe37e8SBiao Huang		eth: ethernet@11021000 {
1115c5fe37e8SBiao Huang			compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a";
1116c5fe37e8SBiao Huang			reg = <0 0x11021000 0 0x4000>;
1117c5fe37e8SBiao Huang			interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>;
1118c5fe37e8SBiao Huang			interrupt-names = "macirq";
1119c5fe37e8SBiao Huang			clock-names = "axi",
1120c5fe37e8SBiao Huang				      "apb",
1121c5fe37e8SBiao Huang				      "mac_main",
1122c5fe37e8SBiao Huang				      "ptp_ref",
1123c5fe37e8SBiao Huang				      "rmii_internal",
1124c5fe37e8SBiao Huang				      "mac_cg";
1125c5fe37e8SBiao Huang			clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>,
1126c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>,
1127c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_250M>,
1128c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1129c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>,
1130c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
1131c5fe37e8SBiao Huang			assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>,
1132c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1133c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>;
1134c5fe37e8SBiao Huang			assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>,
1135c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D8>,
1136c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D10>;
1137c5fe37e8SBiao Huang			power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>;
1138c5fe37e8SBiao Huang			mediatek,pericfg = <&infracfg_ao>;
1139c5fe37e8SBiao Huang			snps,axi-config = <&stmmac_axi_setup>;
1140c5fe37e8SBiao Huang			snps,mtl-rx-config = <&mtl_rx_setup>;
1141c5fe37e8SBiao Huang			snps,mtl-tx-config = <&mtl_tx_setup>;
1142c5fe37e8SBiao Huang			snps,txpbl = <16>;
1143c5fe37e8SBiao Huang			snps,rxpbl = <16>;
1144c5fe37e8SBiao Huang			snps,clk-csr = <0>;
1145c5fe37e8SBiao Huang			status = "disabled";
1146c5fe37e8SBiao Huang
1147c5fe37e8SBiao Huang			mdio {
1148c5fe37e8SBiao Huang				compatible = "snps,dwmac-mdio";
1149c5fe37e8SBiao Huang				#address-cells = <1>;
1150c5fe37e8SBiao Huang				#size-cells = <0>;
1151c5fe37e8SBiao Huang			};
1152c5fe37e8SBiao Huang
1153c5fe37e8SBiao Huang			stmmac_axi_setup: stmmac-axi-config {
1154c5fe37e8SBiao Huang				snps,wr_osr_lmt = <0x7>;
1155c5fe37e8SBiao Huang				snps,rd_osr_lmt = <0x7>;
1156c5fe37e8SBiao Huang				snps,blen = <0 0 0 0 16 8 4>;
1157c5fe37e8SBiao Huang			};
1158c5fe37e8SBiao Huang
1159c5fe37e8SBiao Huang			mtl_rx_setup: rx-queues-config {
1160c5fe37e8SBiao Huang				snps,rx-queues-to-use = <4>;
1161c5fe37e8SBiao Huang				snps,rx-sched-sp;
1162c5fe37e8SBiao Huang				queue0 {
1163c5fe37e8SBiao Huang					snps,dcb-algorithm;
1164c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1165c5fe37e8SBiao Huang				};
1166c5fe37e8SBiao Huang				queue1 {
1167c5fe37e8SBiao Huang					snps,dcb-algorithm;
1168c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1169c5fe37e8SBiao Huang				};
1170c5fe37e8SBiao Huang				queue2 {
1171c5fe37e8SBiao Huang					snps,dcb-algorithm;
1172c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1173c5fe37e8SBiao Huang				};
1174c5fe37e8SBiao Huang				queue3 {
1175c5fe37e8SBiao Huang					snps,dcb-algorithm;
1176c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1177c5fe37e8SBiao Huang				};
1178c5fe37e8SBiao Huang			};
1179c5fe37e8SBiao Huang
1180c5fe37e8SBiao Huang			mtl_tx_setup: tx-queues-config {
1181c5fe37e8SBiao Huang				snps,tx-queues-to-use = <4>;
1182c5fe37e8SBiao Huang				snps,tx-sched-wrr;
1183c5fe37e8SBiao Huang				queue0 {
1184c5fe37e8SBiao Huang					snps,weight = <0x10>;
1185c5fe37e8SBiao Huang					snps,dcb-algorithm;
1186c5fe37e8SBiao Huang					snps,priority = <0x0>;
1187c5fe37e8SBiao Huang				};
1188c5fe37e8SBiao Huang				queue1 {
1189c5fe37e8SBiao Huang					snps,weight = <0x11>;
1190c5fe37e8SBiao Huang					snps,dcb-algorithm;
1191c5fe37e8SBiao Huang					snps,priority = <0x1>;
1192c5fe37e8SBiao Huang				};
1193c5fe37e8SBiao Huang				queue2 {
1194c5fe37e8SBiao Huang					snps,weight = <0x12>;
1195c5fe37e8SBiao Huang					snps,dcb-algorithm;
1196c5fe37e8SBiao Huang					snps,priority = <0x2>;
1197c5fe37e8SBiao Huang				};
1198c5fe37e8SBiao Huang				queue3 {
1199c5fe37e8SBiao Huang					snps,weight = <0x13>;
1200c5fe37e8SBiao Huang					snps,dcb-algorithm;
1201c5fe37e8SBiao Huang					snps,priority = <0x3>;
1202c5fe37e8SBiao Huang				};
1203c5fe37e8SBiao Huang			};
1204c5fe37e8SBiao Huang		};
1205c5fe37e8SBiao Huang
120637f25828STinghan Shen		xhci0: usb@11200000 {
120737f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
120837f25828STinghan Shen				     "mediatek,mtk-xhci";
120937f25828STinghan Shen			reg = <0 0x11200000 0 0x1000>,
121037f25828STinghan Shen			      <0 0x11203e00 0 0x0100>;
121137f25828STinghan Shen			reg-names = "mac", "ippc";
121237f25828STinghan Shen			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>;
121337f25828STinghan Shen			phys = <&u2port0 PHY_TYPE_USB2>,
121437f25828STinghan Shen			       <&u3port0 PHY_TYPE_USB3>;
121537f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP>,
121637f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI>;
121737f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
121837f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
121937f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
122037f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_REF>,
122137f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
12226210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
122337f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
12246210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
12256210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
122677d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 103>;
122777d30613SChunfeng Yun			wakeup-source;
122837f25828STinghan Shen			status = "disabled";
122937f25828STinghan Shen		};
123037f25828STinghan Shen
123137f25828STinghan Shen		mmc0: mmc@11230000 {
123237f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
123337f25828STinghan Shen				     "mediatek,mt8183-mmc";
123437f25828STinghan Shen			reg = <0 0x11230000 0 0x10000>,
123537f25828STinghan Shen			      <0 0x11f50000 0 0x1000>;
123637f25828STinghan Shen			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
123737f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC50_0>,
123837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0>,
123937f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>;
124037f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
124137f25828STinghan Shen			status = "disabled";
124237f25828STinghan Shen		};
124337f25828STinghan Shen
124437f25828STinghan Shen		mmc1: mmc@11240000 {
124537f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
124637f25828STinghan Shen				     "mediatek,mt8183-mmc";
124737f25828STinghan Shen			reg = <0 0x11240000 0 0x1000>,
124837f25828STinghan Shen			      <0 0x11c70000 0 0x1000>;
124937f25828STinghan Shen			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
125037f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_1>,
125137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1>,
125237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>;
125337f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
125437f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>;
125537f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
125637f25828STinghan Shen			status = "disabled";
125737f25828STinghan Shen		};
125837f25828STinghan Shen
125937f25828STinghan Shen		mmc2: mmc@11250000 {
126037f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
126137f25828STinghan Shen				     "mediatek,mt8183-mmc";
126237f25828STinghan Shen			reg = <0 0x11250000 0 0x1000>,
126337f25828STinghan Shen			      <0 0x11e60000 0 0x1000>;
126437f25828STinghan Shen			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>;
126537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_2>,
126637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>,
126737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>;
126837f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
126937f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>;
127037f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
127137f25828STinghan Shen			status = "disabled";
127237f25828STinghan Shen		};
127337f25828STinghan Shen
127437f25828STinghan Shen		xhci1: usb@11290000 {
127537f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
127637f25828STinghan Shen				     "mediatek,mtk-xhci";
127737f25828STinghan Shen			reg = <0 0x11290000 0 0x1000>,
127837f25828STinghan Shen			      <0 0x11293e00 0 0x0100>;
127937f25828STinghan Shen			reg-names = "mac", "ippc";
128037f25828STinghan Shen			interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>;
128137f25828STinghan Shen			phys = <&u2port1 PHY_TYPE_USB2>;
128237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>,
128337f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_1P>;
128437f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
128537f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
128637f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>,
128737f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P1_REF>,
128837f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
12896210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
129037f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>;
12916210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
12926210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
129377d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 104>;
129477d30613SChunfeng Yun			wakeup-source;
129537f25828STinghan Shen			status = "disabled";
129637f25828STinghan Shen		};
129737f25828STinghan Shen
129837f25828STinghan Shen		xhci2: usb@112a0000 {
129937f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
130037f25828STinghan Shen				     "mediatek,mtk-xhci";
130137f25828STinghan Shen			reg = <0 0x112a0000 0 0x1000>,
130237f25828STinghan Shen			      <0 0x112a3e00 0 0x0100>;
130337f25828STinghan Shen			reg-names = "mac", "ippc";
130437f25828STinghan Shen			interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>;
130537f25828STinghan Shen			phys = <&u2port2 PHY_TYPE_USB2>;
130637f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>,
130737f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_2P>;
130837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
130937f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
131037f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>,
131137f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P2_REF>,
13126210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
13136210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
131437f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
13156210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13166210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
131777d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 105>;
131877d30613SChunfeng Yun			wakeup-source;
131937f25828STinghan Shen			status = "disabled";
132037f25828STinghan Shen		};
132137f25828STinghan Shen
132237f25828STinghan Shen		xhci3: usb@112b0000 {
132337f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
132437f25828STinghan Shen				     "mediatek,mtk-xhci";
132537f25828STinghan Shen			reg = <0 0x112b0000 0 0x1000>,
132637f25828STinghan Shen			      <0 0x112b3e00 0 0x0100>;
132737f25828STinghan Shen			reg-names = "mac", "ippc";
132837f25828STinghan Shen			interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>;
132937f25828STinghan Shen			phys = <&u2port3 PHY_TYPE_USB2>;
133037f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>,
133137f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_3P>;
133237f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
133337f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
133437f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>,
133537f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P3_REF>,
13366210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
13376210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
133837f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
13396210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13406210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
134177d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 106>;
134277d30613SChunfeng Yun			wakeup-source;
134337f25828STinghan Shen			status = "disabled";
134437f25828STinghan Shen		};
134537f25828STinghan Shen
1346ecc0af6aSTinghan Shen		pcie0: pcie@112f0000 {
1347ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1348ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1349ecc0af6aSTinghan Shen			device_type = "pci";
1350ecc0af6aSTinghan Shen			#address-cells = <3>;
1351ecc0af6aSTinghan Shen			#size-cells = <2>;
1352ecc0af6aSTinghan Shen			reg = <0 0x112f0000 0 0x4000>;
1353ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1354ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>;
1355ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1356ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x20000000
1357ecc0af6aSTinghan Shen				  0x0 0x20000000 0 0x200000>,
1358ecc0af6aSTinghan Shen				 <0x82000000 0 0x20200000
1359ecc0af6aSTinghan Shen				  0x0 0x20200000 0 0x3e00000>;
1360ecc0af6aSTinghan Shen
1361ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>;
1362ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1363ecc0af6aSTinghan Shen
1364ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>,
1365ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>,
1366ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>,
1367ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>,
1368ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>,
1369ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1370ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1371ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1372ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL>;
1373ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1374ecc0af6aSTinghan Shen
1375ecc0af6aSTinghan Shen			phys = <&pciephy>;
1376ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1377ecc0af6aSTinghan Shen
1378ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
1379ecc0af6aSTinghan Shen
1380ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>;
1381ecc0af6aSTinghan Shen			reset-names = "mac";
1382ecc0af6aSTinghan Shen
1383ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1384ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1385ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
1386ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc0 1>,
1387ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc0 2>,
1388ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc0 3>;
1389ecc0af6aSTinghan Shen			status = "disabled";
1390ecc0af6aSTinghan Shen
1391ecc0af6aSTinghan Shen			pcie_intc0: interrupt-controller {
1392ecc0af6aSTinghan Shen				interrupt-controller;
1393ecc0af6aSTinghan Shen				#address-cells = <0>;
1394ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1395ecc0af6aSTinghan Shen			};
1396ecc0af6aSTinghan Shen		};
1397ecc0af6aSTinghan Shen
1398ecc0af6aSTinghan Shen		pcie1: pcie@112f8000 {
1399ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1400ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1401ecc0af6aSTinghan Shen			device_type = "pci";
1402ecc0af6aSTinghan Shen			#address-cells = <3>;
1403ecc0af6aSTinghan Shen			#size-cells = <2>;
1404ecc0af6aSTinghan Shen			reg = <0 0x112f8000 0 0x4000>;
1405ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1406ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>;
1407ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1408ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x24000000
1409ecc0af6aSTinghan Shen				  0x0 0x24000000 0 0x200000>,
1410ecc0af6aSTinghan Shen				 <0x82000000 0 0x24200000
1411ecc0af6aSTinghan Shen				  0x0 0x24200000 0 0x3e00000>;
1412ecc0af6aSTinghan Shen
1413ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>;
1414ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1415ecc0af6aSTinghan Shen
1416ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>,
1417ecc0af6aSTinghan Shen				 <&clk26m>,
14181bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>,
1419ecc0af6aSTinghan Shen				 <&clk26m>,
14201bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>,
1421ecc0af6aSTinghan Shen				 /* Designer has connect pcie1 with peri_mem_p0 clock */
1422ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1423ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1424ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1425ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL_P1>;
1426ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1427ecc0af6aSTinghan Shen
1428ecc0af6aSTinghan Shen			phys = <&u3port1 PHY_TYPE_PCIE>;
1429ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1430ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
1431ecc0af6aSTinghan Shen
1432ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>;
1433ecc0af6aSTinghan Shen			reset-names = "mac";
1434ecc0af6aSTinghan Shen
1435ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1436ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1437ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
1438ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc1 1>,
1439ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc1 2>,
1440ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc1 3>;
1441ecc0af6aSTinghan Shen			status = "disabled";
1442ecc0af6aSTinghan Shen
1443ecc0af6aSTinghan Shen			pcie_intc1: interrupt-controller {
1444ecc0af6aSTinghan Shen				interrupt-controller;
1445ecc0af6aSTinghan Shen				#address-cells = <0>;
1446ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1447ecc0af6aSTinghan Shen			};
1448ecc0af6aSTinghan Shen		};
1449ecc0af6aSTinghan Shen
145037f25828STinghan Shen		nor_flash: spi@1132c000 {
145137f25828STinghan Shen			compatible = "mediatek,mt8195-nor",
145237f25828STinghan Shen				     "mediatek,mt8173-nor";
145337f25828STinghan Shen			reg = <0 0x1132c000 0 0x1000>;
145437f25828STinghan Shen			interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>;
145537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_SPINOR>,
145637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>,
145737f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>;
145837f25828STinghan Shen			clock-names = "spi", "sf", "axi";
145937f25828STinghan Shen			#address-cells = <1>;
146037f25828STinghan Shen			#size-cells = <0>;
146137f25828STinghan Shen			status = "disabled";
146237f25828STinghan Shen		};
146337f25828STinghan Shen
1464ab43a84cSChunfeng Yun		efuse: efuse@11c10000 {
1465ab43a84cSChunfeng Yun			compatible = "mediatek,mt8195-efuse", "mediatek,efuse";
1466ab43a84cSChunfeng Yun			reg = <0 0x11c10000 0 0x1000>;
1467ab43a84cSChunfeng Yun			#address-cells = <1>;
1468ab43a84cSChunfeng Yun			#size-cells = <1>;
1469ab43a84cSChunfeng Yun			u3_tx_imp_p0: usb3-tx-imp@184,1 {
1470ab43a84cSChunfeng Yun				reg = <0x184 0x1>;
1471ab43a84cSChunfeng Yun				bits = <0 5>;
1472ab43a84cSChunfeng Yun			};
1473ab43a84cSChunfeng Yun			u3_rx_imp_p0: usb3-rx-imp@184,2 {
1474ab43a84cSChunfeng Yun				reg = <0x184 0x2>;
1475ab43a84cSChunfeng Yun				bits = <5 5>;
1476ab43a84cSChunfeng Yun			};
1477ab43a84cSChunfeng Yun			u3_intr_p0: usb3-intr@185 {
1478ab43a84cSChunfeng Yun				reg = <0x185 0x1>;
1479ab43a84cSChunfeng Yun				bits = <2 6>;
1480ab43a84cSChunfeng Yun			};
1481ab43a84cSChunfeng Yun			comb_tx_imp_p1: usb3-tx-imp@186,1 {
1482ab43a84cSChunfeng Yun				reg = <0x186 0x1>;
1483ab43a84cSChunfeng Yun				bits = <0 5>;
1484ab43a84cSChunfeng Yun			};
1485ab43a84cSChunfeng Yun			comb_rx_imp_p1: usb3-rx-imp@186,2 {
1486ab43a84cSChunfeng Yun				reg = <0x186 0x2>;
1487ab43a84cSChunfeng Yun				bits = <5 5>;
1488ab43a84cSChunfeng Yun			};
1489ab43a84cSChunfeng Yun			comb_intr_p1: usb3-intr@187 {
1490ab43a84cSChunfeng Yun				reg = <0x187 0x1>;
1491ab43a84cSChunfeng Yun				bits = <2 6>;
1492ab43a84cSChunfeng Yun			};
1493ab43a84cSChunfeng Yun			u2_intr_p0: usb2-intr-p0@188,1 {
1494ab43a84cSChunfeng Yun				reg = <0x188 0x1>;
1495ab43a84cSChunfeng Yun				bits = <0 5>;
1496ab43a84cSChunfeng Yun			};
1497ab43a84cSChunfeng Yun			u2_intr_p1: usb2-intr-p1@188,2 {
1498ab43a84cSChunfeng Yun				reg = <0x188 0x2>;
1499ab43a84cSChunfeng Yun				bits = <5 5>;
1500ab43a84cSChunfeng Yun			};
1501ab43a84cSChunfeng Yun			u2_intr_p2: usb2-intr-p2@189,1 {
1502ab43a84cSChunfeng Yun				reg = <0x189 0x1>;
1503ab43a84cSChunfeng Yun				bits = <2 5>;
1504ab43a84cSChunfeng Yun			};
1505ab43a84cSChunfeng Yun			u2_intr_p3: usb2-intr-p3@189,2 {
1506ab43a84cSChunfeng Yun				reg = <0x189 0x2>;
1507ab43a84cSChunfeng Yun				bits = <7 5>;
1508ab43a84cSChunfeng Yun			};
1509ecc0af6aSTinghan Shen			pciephy_rx_ln1: pciephy-rx-ln1@190,1 {
1510ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1511ecc0af6aSTinghan Shen				bits = <0 4>;
1512ecc0af6aSTinghan Shen			};
1513ecc0af6aSTinghan Shen			pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 {
1514ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1515ecc0af6aSTinghan Shen				bits = <4 4>;
1516ecc0af6aSTinghan Shen			};
1517ecc0af6aSTinghan Shen			pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 {
1518ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1519ecc0af6aSTinghan Shen				bits = <0 4>;
1520ecc0af6aSTinghan Shen			};
1521ecc0af6aSTinghan Shen			pciephy_rx_ln0: pciephy-rx-ln0@191,2 {
1522ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1523ecc0af6aSTinghan Shen				bits = <4 4>;
1524ecc0af6aSTinghan Shen			};
1525ecc0af6aSTinghan Shen			pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 {
1526ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1527ecc0af6aSTinghan Shen				bits = <0 4>;
1528ecc0af6aSTinghan Shen			};
1529ecc0af6aSTinghan Shen			pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 {
1530ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1531ecc0af6aSTinghan Shen				bits = <4 4>;
1532ecc0af6aSTinghan Shen			};
1533ecc0af6aSTinghan Shen			pciephy_glb_intr: pciephy-glb-intr@193 {
1534ecc0af6aSTinghan Shen				reg = <0x193 0x1>;
1535ecc0af6aSTinghan Shen				bits = <0 4>;
1536ecc0af6aSTinghan Shen			};
153764196979SBo-Chen Chen			dp_calibration: dp-data@1ac {
153864196979SBo-Chen Chen				reg = <0x1ac 0x10>;
153964196979SBo-Chen Chen			};
154089b045d3SBalsam CHIHI			lvts_efuse_data1: lvts1-calib@1bc {
154189b045d3SBalsam CHIHI				reg = <0x1bc 0x14>;
154289b045d3SBalsam CHIHI			};
154389b045d3SBalsam CHIHI			lvts_efuse_data2: lvts2-calib@1d0 {
154489b045d3SBalsam CHIHI				reg = <0x1d0 0x38>;
154589b045d3SBalsam CHIHI			};
1546ab43a84cSChunfeng Yun		};
1547ab43a84cSChunfeng Yun
154837f25828STinghan Shen		u3phy2: t-phy@11c40000 {
154937f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
155037f25828STinghan Shen			#address-cells = <1>;
155137f25828STinghan Shen			#size-cells = <1>;
155237f25828STinghan Shen			ranges = <0 0 0x11c40000 0x700>;
155337f25828STinghan Shen			status = "disabled";
155437f25828STinghan Shen
155537f25828STinghan Shen			u2port2: usb-phy@0 {
155637f25828STinghan Shen				reg = <0x0 0x700>;
155737f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>;
155837f25828STinghan Shen				clock-names = "ref";
155937f25828STinghan Shen				#phy-cells = <1>;
156037f25828STinghan Shen			};
156137f25828STinghan Shen		};
156237f25828STinghan Shen
156337f25828STinghan Shen		u3phy3: t-phy@11c50000 {
156437f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
156537f25828STinghan Shen			#address-cells = <1>;
156637f25828STinghan Shen			#size-cells = <1>;
156737f25828STinghan Shen			ranges = <0 0 0x11c50000 0x700>;
156837f25828STinghan Shen			status = "disabled";
156937f25828STinghan Shen
157037f25828STinghan Shen			u2port3: usb-phy@0 {
157137f25828STinghan Shen				reg = <0x0 0x700>;
157237f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>;
157337f25828STinghan Shen				clock-names = "ref";
157437f25828STinghan Shen				#phy-cells = <1>;
157537f25828STinghan Shen			};
157637f25828STinghan Shen		};
157737f25828STinghan Shen
157837f25828STinghan Shen		i2c5: i2c@11d00000 {
157937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
158037f25828STinghan Shen				     "mediatek,mt8192-i2c";
158137f25828STinghan Shen			reg = <0 0x11d00000 0 0x1000>,
158237f25828STinghan Shen			      <0 0x10220580 0 0x80>;
158337f25828STinghan Shen			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>;
158437f25828STinghan Shen			clock-div = <1>;
158537f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>,
158637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
158737f25828STinghan Shen			clock-names = "main", "dma";
158837f25828STinghan Shen			#address-cells = <1>;
158937f25828STinghan Shen			#size-cells = <0>;
159037f25828STinghan Shen			status = "disabled";
159137f25828STinghan Shen		};
159237f25828STinghan Shen
159337f25828STinghan Shen		i2c6: i2c@11d01000 {
159437f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
159537f25828STinghan Shen				     "mediatek,mt8192-i2c";
159637f25828STinghan Shen			reg = <0 0x11d01000 0 0x1000>,
159737f25828STinghan Shen			      <0 0x10220600 0 0x80>;
159837f25828STinghan Shen			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>;
159937f25828STinghan Shen			clock-div = <1>;
160037f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>,
160137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
160237f25828STinghan Shen			clock-names = "main", "dma";
160337f25828STinghan Shen			#address-cells = <1>;
160437f25828STinghan Shen			#size-cells = <0>;
160537f25828STinghan Shen			status = "disabled";
160637f25828STinghan Shen		};
160737f25828STinghan Shen
160837f25828STinghan Shen		i2c7: i2c@11d02000 {
160937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
161037f25828STinghan Shen				     "mediatek,mt8192-i2c";
161137f25828STinghan Shen			reg = <0 0x11d02000 0 0x1000>,
161237f25828STinghan Shen			      <0 0x10220680 0 0x80>;
161337f25828STinghan Shen			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>;
161437f25828STinghan Shen			clock-div = <1>;
161537f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
161637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
161737f25828STinghan Shen			clock-names = "main", "dma";
161837f25828STinghan Shen			#address-cells = <1>;
161937f25828STinghan Shen			#size-cells = <0>;
162037f25828STinghan Shen			status = "disabled";
162137f25828STinghan Shen		};
162237f25828STinghan Shen
162337f25828STinghan Shen		imp_iic_wrap_s: clock-controller@11d03000 {
162437f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_s";
162537f25828STinghan Shen			reg = <0 0x11d03000 0 0x1000>;
162637f25828STinghan Shen			#clock-cells = <1>;
162737f25828STinghan Shen		};
162837f25828STinghan Shen
162937f25828STinghan Shen		i2c0: i2c@11e00000 {
163037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
163137f25828STinghan Shen				     "mediatek,mt8192-i2c";
163237f25828STinghan Shen			reg = <0 0x11e00000 0 0x1000>,
163337f25828STinghan Shen			      <0 0x10220080 0 0x80>;
163437f25828STinghan Shen			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>;
163537f25828STinghan Shen			clock-div = <1>;
163637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>,
163737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
163837f25828STinghan Shen			clock-names = "main", "dma";
163937f25828STinghan Shen			#address-cells = <1>;
164037f25828STinghan Shen			#size-cells = <0>;
1641a93f071aSTzung-Bi Shih			status = "disabled";
164237f25828STinghan Shen		};
164337f25828STinghan Shen
164437f25828STinghan Shen		i2c1: i2c@11e01000 {
164537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
164637f25828STinghan Shen				     "mediatek,mt8192-i2c";
164737f25828STinghan Shen			reg = <0 0x11e01000 0 0x1000>,
164837f25828STinghan Shen			      <0 0x10220200 0 0x80>;
164937f25828STinghan Shen			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>;
165037f25828STinghan Shen			clock-div = <1>;
165137f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>,
165237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
165337f25828STinghan Shen			clock-names = "main", "dma";
165437f25828STinghan Shen			#address-cells = <1>;
165537f25828STinghan Shen			#size-cells = <0>;
165637f25828STinghan Shen			status = "disabled";
165737f25828STinghan Shen		};
165837f25828STinghan Shen
165937f25828STinghan Shen		i2c2: i2c@11e02000 {
166037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
166137f25828STinghan Shen				     "mediatek,mt8192-i2c";
166237f25828STinghan Shen			reg = <0 0x11e02000 0 0x1000>,
166337f25828STinghan Shen			      <0 0x10220380 0 0x80>;
166437f25828STinghan Shen			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>;
166537f25828STinghan Shen			clock-div = <1>;
166637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>,
166737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
166837f25828STinghan Shen			clock-names = "main", "dma";
166937f25828STinghan Shen			#address-cells = <1>;
167037f25828STinghan Shen			#size-cells = <0>;
167137f25828STinghan Shen			status = "disabled";
167237f25828STinghan Shen		};
167337f25828STinghan Shen
167437f25828STinghan Shen		i2c3: i2c@11e03000 {
167537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
167637f25828STinghan Shen				     "mediatek,mt8192-i2c";
167737f25828STinghan Shen			reg = <0 0x11e03000 0 0x1000>,
167837f25828STinghan Shen			      <0 0x10220480 0 0x80>;
167937f25828STinghan Shen			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>;
168037f25828STinghan Shen			clock-div = <1>;
168137f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>,
168237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
168337f25828STinghan Shen			clock-names = "main", "dma";
168437f25828STinghan Shen			#address-cells = <1>;
168537f25828STinghan Shen			#size-cells = <0>;
168637f25828STinghan Shen			status = "disabled";
168737f25828STinghan Shen		};
168837f25828STinghan Shen
168937f25828STinghan Shen		i2c4: i2c@11e04000 {
169037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
169137f25828STinghan Shen				     "mediatek,mt8192-i2c";
169237f25828STinghan Shen			reg = <0 0x11e04000 0 0x1000>,
169337f25828STinghan Shen			      <0 0x10220500 0 0x80>;
169437f25828STinghan Shen			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>;
169537f25828STinghan Shen			clock-div = <1>;
169637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>,
169737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
169837f25828STinghan Shen			clock-names = "main", "dma";
169937f25828STinghan Shen			#address-cells = <1>;
170037f25828STinghan Shen			#size-cells = <0>;
170137f25828STinghan Shen			status = "disabled";
170237f25828STinghan Shen		};
170337f25828STinghan Shen
170437f25828STinghan Shen		imp_iic_wrap_w: clock-controller@11e05000 {
170537f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_w";
170637f25828STinghan Shen			reg = <0 0x11e05000 0 0x1000>;
170737f25828STinghan Shen			#clock-cells = <1>;
170837f25828STinghan Shen		};
170937f25828STinghan Shen
171037f25828STinghan Shen		u3phy1: t-phy@11e30000 {
171137f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
171237f25828STinghan Shen			#address-cells = <1>;
171337f25828STinghan Shen			#size-cells = <1>;
171437f25828STinghan Shen			ranges = <0 0 0x11e30000 0xe00>;
1715a9f6721aSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
171637f25828STinghan Shen			status = "disabled";
171737f25828STinghan Shen
171837f25828STinghan Shen			u2port1: usb-phy@0 {
171937f25828STinghan Shen				reg = <0x0 0x700>;
172037f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>,
172137f25828STinghan Shen					 <&clk26m>;
172237f25828STinghan Shen				clock-names = "ref", "da_ref";
172337f25828STinghan Shen				#phy-cells = <1>;
172437f25828STinghan Shen			};
172537f25828STinghan Shen
172637f25828STinghan Shen			u3port1: usb-phy@700 {
172737f25828STinghan Shen				reg = <0x700 0x700>;
172837f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
172937f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>;
173037f25828STinghan Shen				clock-names = "ref", "da_ref";
1731ab43a84cSChunfeng Yun				nvmem-cells = <&comb_intr_p1>,
1732ab43a84cSChunfeng Yun					      <&comb_rx_imp_p1>,
1733ab43a84cSChunfeng Yun					      <&comb_tx_imp_p1>;
1734ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
173537f25828STinghan Shen				#phy-cells = <1>;
173637f25828STinghan Shen			};
173737f25828STinghan Shen		};
173837f25828STinghan Shen
173937f25828STinghan Shen		u3phy0: t-phy@11e40000 {
174037f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
174137f25828STinghan Shen			#address-cells = <1>;
174237f25828STinghan Shen			#size-cells = <1>;
174337f25828STinghan Shen			ranges = <0 0 0x11e40000 0xe00>;
174437f25828STinghan Shen			status = "disabled";
174537f25828STinghan Shen
174637f25828STinghan Shen			u2port0: usb-phy@0 {
174737f25828STinghan Shen				reg = <0x0 0x700>;
174837f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>,
174937f25828STinghan Shen					 <&clk26m>;
175037f25828STinghan Shen				clock-names = "ref", "da_ref";
175137f25828STinghan Shen				#phy-cells = <1>;
175237f25828STinghan Shen			};
175337f25828STinghan Shen
175437f25828STinghan Shen			u3port0: usb-phy@700 {
175537f25828STinghan Shen				reg = <0x700 0x700>;
175637f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
175737f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_REF>;
175837f25828STinghan Shen				clock-names = "ref", "da_ref";
1759ab43a84cSChunfeng Yun				nvmem-cells = <&u3_intr_p0>,
1760ab43a84cSChunfeng Yun					      <&u3_rx_imp_p0>,
1761ab43a84cSChunfeng Yun					      <&u3_tx_imp_p0>;
1762ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
176337f25828STinghan Shen				#phy-cells = <1>;
176437f25828STinghan Shen			};
176537f25828STinghan Shen		};
176637f25828STinghan Shen
1767ecc0af6aSTinghan Shen		pciephy: phy@11e80000 {
1768ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie-phy";
1769ecc0af6aSTinghan Shen			reg = <0 0x11e80000 0 0x10000>;
1770ecc0af6aSTinghan Shen			reg-names = "sif";
1771ecc0af6aSTinghan Shen			nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>,
1772ecc0af6aSTinghan Shen				      <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>,
1773ecc0af6aSTinghan Shen				      <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>,
1774ecc0af6aSTinghan Shen				      <&pciephy_rx_ln1>;
1775ecc0af6aSTinghan Shen			nvmem-cell-names = "glb_intr", "tx_ln0_pmos",
1776ecc0af6aSTinghan Shen					   "tx_ln0_nmos", "rx_ln0",
1777ecc0af6aSTinghan Shen					   "tx_ln1_pmos", "tx_ln1_nmos",
1778ecc0af6aSTinghan Shen					   "rx_ln1";
1779ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>;
1780ecc0af6aSTinghan Shen			#phy-cells = <0>;
1781ecc0af6aSTinghan Shen			status = "disabled";
1782ecc0af6aSTinghan Shen		};
1783ecc0af6aSTinghan Shen
178437f25828STinghan Shen		ufsphy: ufs-phy@11fa0000 {
178537f25828STinghan Shen			compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy";
178637f25828STinghan Shen			reg = <0 0x11fa0000 0 0xc000>;
178737f25828STinghan Shen			clocks = <&clk26m>, <&clk26m>;
178837f25828STinghan Shen			clock-names = "unipro", "mp";
178937f25828STinghan Shen			#phy-cells = <0>;
179037f25828STinghan Shen			status = "disabled";
179137f25828STinghan Shen		};
179237f25828STinghan Shen
179337f25828STinghan Shen		mfgcfg: clock-controller@13fbf000 {
179437f25828STinghan Shen			compatible = "mediatek,mt8195-mfgcfg";
179537f25828STinghan Shen			reg = <0 0x13fbf000 0 0x1000>;
179637f25828STinghan Shen			#clock-cells = <1>;
179737f25828STinghan Shen		};
179837f25828STinghan Shen
17996aa5b46dSTinghan Shen		vppsys0: clock-controller@14000000 {
18006aa5b46dSTinghan Shen			compatible = "mediatek,mt8195-vppsys0";
18016aa5b46dSTinghan Shen			reg = <0 0x14000000 0 0x1000>;
18026aa5b46dSTinghan Shen			#clock-cells = <1>;
18036aa5b46dSTinghan Shen		};
18046aa5b46dSTinghan Shen
18053b5838d1STinghan Shen		smi_sub_common_vpp0_vpp1_2x1: smi@14010000 {
18063b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
18073b5838d1STinghan Shen			reg = <0 0x14010000 0 0x1000>;
18083b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
18093b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
18103b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
18113b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
18123b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
18133b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
18143b5838d1STinghan Shen		};
18153b5838d1STinghan Shen
18163b5838d1STinghan Shen		smi_sub_common_vdec_vpp0_2x1: smi@14011000 {
18173b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
18183b5838d1STinghan Shen			reg = <0 0x14011000 0 0x1000>;
18193b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
18203b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
18213b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>;
18223b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
18233b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
18243b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
18253b5838d1STinghan Shen		};
18263b5838d1STinghan Shen
18273b5838d1STinghan Shen		smi_common_vpp: smi@14012000 {
18283b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vpp";
18293b5838d1STinghan Shen			reg = <0 0x14012000 0 0x1000>;
18303b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
18313b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
18323b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>,
18333b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>;
18343b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
18353b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
18363b5838d1STinghan Shen		};
18373b5838d1STinghan Shen
18383b5838d1STinghan Shen		larb4: larb@14013000 {
18393b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
18403b5838d1STinghan Shen			reg = <0 0x14013000 0 0x1000>;
18413b5838d1STinghan Shen			mediatek,larb-id = <4>;
18423b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
18433b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
18443b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>;
18453b5838d1STinghan Shen			clock-names = "apb", "smi";
18463b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
18473b5838d1STinghan Shen		};
18483b5838d1STinghan Shen
18493b5838d1STinghan Shen		iommu_vpp: iommu@14018000 {
18503b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vpp";
18513b5838d1STinghan Shen			reg = <0 0x14018000 0 0x1000>;
18523b5838d1STinghan Shen			mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8
18533b5838d1STinghan Shen					  &larb12 &larb14 &larb16 &larb18
18543b5838d1STinghan Shen					  &larb20 &larb22 &larb23 &larb26
18553b5838d1STinghan Shen					  &larb27>;
18563b5838d1STinghan Shen			interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>;
18573b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>;
18583b5838d1STinghan Shen			clock-names = "bclk";
18593b5838d1STinghan Shen			#iommu-cells = <1>;
18603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
18613b5838d1STinghan Shen		};
18623b5838d1STinghan Shen
186337f25828STinghan Shen		wpesys: clock-controller@14e00000 {
186437f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys";
186537f25828STinghan Shen			reg = <0 0x14e00000 0 0x1000>;
186637f25828STinghan Shen			#clock-cells = <1>;
186737f25828STinghan Shen		};
186837f25828STinghan Shen
186937f25828STinghan Shen		wpesys_vpp0: clock-controller@14e02000 {
187037f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp0";
187137f25828STinghan Shen			reg = <0 0x14e02000 0 0x1000>;
187237f25828STinghan Shen			#clock-cells = <1>;
187337f25828STinghan Shen		};
187437f25828STinghan Shen
187537f25828STinghan Shen		wpesys_vpp1: clock-controller@14e03000 {
187637f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp1";
187737f25828STinghan Shen			reg = <0 0x14e03000 0 0x1000>;
187837f25828STinghan Shen			#clock-cells = <1>;
187937f25828STinghan Shen		};
188037f25828STinghan Shen
18813b5838d1STinghan Shen		larb7: larb@14e04000 {
18823b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
18833b5838d1STinghan Shen			reg = <0 0x14e04000 0 0x1000>;
18843b5838d1STinghan Shen			mediatek,larb-id = <7>;
18853b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
18863b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB7>,
18873b5838d1STinghan Shen				 <&wpesys CLK_WPE_SMI_LARB7>;
18883b5838d1STinghan Shen			clock-names = "apb", "smi";
18893b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
18903b5838d1STinghan Shen		};
18913b5838d1STinghan Shen
18923b5838d1STinghan Shen		larb8: larb@14e05000 {
18933b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
18943b5838d1STinghan Shen			reg = <0 0x14e05000 0 0x1000>;
18953b5838d1STinghan Shen			mediatek,larb-id = <8>;
18963b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
18973b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB8>,
18983b5838d1STinghan Shen			       <&wpesys CLK_WPE_SMI_LARB8>,
18993b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
19003b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
19013b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
19023b5838d1STinghan Shen		};
19033b5838d1STinghan Shen
19046aa5b46dSTinghan Shen		vppsys1: clock-controller@14f00000 {
19056aa5b46dSTinghan Shen			compatible = "mediatek,mt8195-vppsys1";
19066aa5b46dSTinghan Shen			reg = <0 0x14f00000 0 0x1000>;
19076aa5b46dSTinghan Shen			#clock-cells = <1>;
19086aa5b46dSTinghan Shen		};
19096aa5b46dSTinghan Shen
19103b5838d1STinghan Shen		larb5: larb@14f02000 {
19113b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19123b5838d1STinghan Shen			reg = <0 0x14f02000 0 0x1000>;
19133b5838d1STinghan Shen			mediatek,larb-id = <5>;
19143b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
19153b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
19163b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
19173b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>;
19183b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
19193b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
19203b5838d1STinghan Shen		};
19213b5838d1STinghan Shen
19223b5838d1STinghan Shen		larb6: larb@14f03000 {
19233b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19243b5838d1STinghan Shen			reg = <0 0x14f03000 0 0x1000>;
19253b5838d1STinghan Shen			mediatek,larb-id = <6>;
19263b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
19273b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
19283b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
19293b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>;
19303b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
19313b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
19323b5838d1STinghan Shen		};
19333b5838d1STinghan Shen
193437f25828STinghan Shen		imgsys: clock-controller@15000000 {
193537f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys";
193637f25828STinghan Shen			reg = <0 0x15000000 0 0x1000>;
193737f25828STinghan Shen			#clock-cells = <1>;
193837f25828STinghan Shen		};
193937f25828STinghan Shen
19403b5838d1STinghan Shen		larb9: larb@15001000 {
19413b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19423b5838d1STinghan Shen			reg = <0 0x15001000 0 0x1000>;
19433b5838d1STinghan Shen			mediatek,larb-id = <9>;
19443b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
19453b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
19463b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
19473b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
19483b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
19493b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
19503b5838d1STinghan Shen		};
19513b5838d1STinghan Shen
19523b5838d1STinghan Shen		smi_sub_common_img0_3x1: smi@15002000 {
19533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19543b5838d1STinghan Shen			reg = <0 0x15002000 0 0x1000>;
19553b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_IPE>,
19563b5838d1STinghan Shen				 <&imgsys CLK_IMG_IPE>,
19573b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
19583b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19593b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
19603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
19613b5838d1STinghan Shen		};
19623b5838d1STinghan Shen
19633b5838d1STinghan Shen		smi_sub_common_img1_3x1: smi@15003000 {
19643b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19653b5838d1STinghan Shen			reg = <0 0x15003000 0 0x1000>;
19663b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
19673b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
19683b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
19693b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19703b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
19713b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
19723b5838d1STinghan Shen		};
19733b5838d1STinghan Shen
197437f25828STinghan Shen		imgsys1_dip_top: clock-controller@15110000 {
197537f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_top";
197637f25828STinghan Shen			reg = <0 0x15110000 0 0x1000>;
197737f25828STinghan Shen			#clock-cells = <1>;
197837f25828STinghan Shen		};
197937f25828STinghan Shen
19803b5838d1STinghan Shen		larb10: larb@15120000 {
19813b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19823b5838d1STinghan Shen			reg = <0 0x15120000 0 0x1000>;
19833b5838d1STinghan Shen			mediatek,larb-id = <10>;
19843b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
19853b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_DIP0>,
19863b5838d1STinghan Shen			       <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>;
19873b5838d1STinghan Shen			clock-names = "apb", "smi";
19883b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
19893b5838d1STinghan Shen		};
19903b5838d1STinghan Shen
199137f25828STinghan Shen		imgsys1_dip_nr: clock-controller@15130000 {
199237f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_nr";
199337f25828STinghan Shen			reg = <0 0x15130000 0 0x1000>;
199437f25828STinghan Shen			#clock-cells = <1>;
199537f25828STinghan Shen		};
199637f25828STinghan Shen
199737f25828STinghan Shen		imgsys1_wpe: clock-controller@15220000 {
199837f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_wpe";
199937f25828STinghan Shen			reg = <0 0x15220000 0 0x1000>;
200037f25828STinghan Shen			#clock-cells = <1>;
200137f25828STinghan Shen		};
200237f25828STinghan Shen
20033b5838d1STinghan Shen		larb11: larb@15230000 {
20043b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20053b5838d1STinghan Shen			reg = <0 0x15230000 0 0x1000>;
20063b5838d1STinghan Shen			mediatek,larb-id = <11>;
20073b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
20083b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_WPE0>,
20093b5838d1STinghan Shen			       <&imgsys1_wpe CLK_IMG1_WPE_LARB11>;
20103b5838d1STinghan Shen			clock-names = "apb", "smi";
20113b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
20123b5838d1STinghan Shen		};
20133b5838d1STinghan Shen
201437f25828STinghan Shen		ipesys: clock-controller@15330000 {
201537f25828STinghan Shen			compatible = "mediatek,mt8195-ipesys";
201637f25828STinghan Shen			reg = <0 0x15330000 0 0x1000>;
201737f25828STinghan Shen			#clock-cells = <1>;
201837f25828STinghan Shen		};
201937f25828STinghan Shen
20203b5838d1STinghan Shen		larb12: larb@15340000 {
20213b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20223b5838d1STinghan Shen			reg = <0 0x15340000 0 0x1000>;
20233b5838d1STinghan Shen			mediatek,larb-id = <12>;
20243b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img0_3x1>;
20253b5838d1STinghan Shen			clocks = <&ipesys CLK_IPE_SMI_LARB12>,
20263b5838d1STinghan Shen				 <&ipesys CLK_IPE_SMI_LARB12>;
20273b5838d1STinghan Shen			clock-names = "apb", "smi";
20283b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IPE>;
20293b5838d1STinghan Shen		};
20303b5838d1STinghan Shen
203137f25828STinghan Shen		camsys: clock-controller@16000000 {
203237f25828STinghan Shen			compatible = "mediatek,mt8195-camsys";
203337f25828STinghan Shen			reg = <0 0x16000000 0 0x1000>;
203437f25828STinghan Shen			#clock-cells = <1>;
203537f25828STinghan Shen		};
203637f25828STinghan Shen
20373b5838d1STinghan Shen		larb13: larb@16001000 {
20383b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20393b5838d1STinghan Shen			reg = <0 0x16001000 0 0x1000>;
20403b5838d1STinghan Shen			mediatek,larb-id = <13>;
20413b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
20423b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
20433b5838d1STinghan Shen			       <&camsys CLK_CAM_LARB13>,
20443b5838d1STinghan Shen			       <&camsys CLK_CAM_CAM2MM0_GALS>;
20453b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20463b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
20473b5838d1STinghan Shen		};
20483b5838d1STinghan Shen
20493b5838d1STinghan Shen		larb14: larb@16002000 {
20503b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20513b5838d1STinghan Shen			reg = <0 0x16002000 0 0x1000>;
20523b5838d1STinghan Shen			mediatek,larb-id = <14>;
20533b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
20543b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
20553b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB14>;
20563b5838d1STinghan Shen			clock-names = "apb", "smi";
20573b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
20583b5838d1STinghan Shen		};
20593b5838d1STinghan Shen
20603b5838d1STinghan Shen		smi_sub_common_cam_4x1: smi@16004000 {
20613b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
20623b5838d1STinghan Shen			reg = <0 0x16004000 0 0x1000>;
20633b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
20643b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB13>,
20653b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
20663b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
20673b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20683b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
20693b5838d1STinghan Shen		};
20703b5838d1STinghan Shen
20713b5838d1STinghan Shen		smi_sub_common_cam_7x1: smi@16005000 {
20723b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
20733b5838d1STinghan Shen			reg = <0 0x16005000 0 0x1000>;
20743b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
20753b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM1_GALS>,
20763b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
20773b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
20783b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
20793b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
20803b5838d1STinghan Shen		};
20813b5838d1STinghan Shen
20823b5838d1STinghan Shen		larb16: larb@16012000 {
20833b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20843b5838d1STinghan Shen			reg = <0 0x16012000 0 0x1000>;
20853b5838d1STinghan Shen			mediatek,larb-id = <16>;
20863b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
20873b5838d1STinghan Shen			clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>,
20883b5838d1STinghan Shen				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
20893b5838d1STinghan Shen			clock-names = "apb", "smi";
20903b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
20913b5838d1STinghan Shen		};
20923b5838d1STinghan Shen
20933b5838d1STinghan Shen		larb17: larb@16013000 {
20943b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20953b5838d1STinghan Shen			reg = <0 0x16013000 0 0x1000>;
20963b5838d1STinghan Shen			mediatek,larb-id = <17>;
20973b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
20983b5838d1STinghan Shen			clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>,
20993b5838d1STinghan Shen				 <&camsys_yuva CLK_CAM_YUVA_LARBX>;
21003b5838d1STinghan Shen			clock-names = "apb", "smi";
21013b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
21023b5838d1STinghan Shen		};
21033b5838d1STinghan Shen
21043b5838d1STinghan Shen		larb27: larb@16014000 {
21053b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21063b5838d1STinghan Shen			reg = <0 0x16014000 0 0x1000>;
21073b5838d1STinghan Shen			mediatek,larb-id = <27>;
21083b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
21093b5838d1STinghan Shen			clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>,
21103b5838d1STinghan Shen				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
21113b5838d1STinghan Shen			clock-names = "apb", "smi";
21123b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
21133b5838d1STinghan Shen		};
21143b5838d1STinghan Shen
21153b5838d1STinghan Shen		larb28: larb@16015000 {
21163b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21173b5838d1STinghan Shen			reg = <0 0x16015000 0 0x1000>;
21183b5838d1STinghan Shen			mediatek,larb-id = <28>;
21193b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
21203b5838d1STinghan Shen			clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>,
21213b5838d1STinghan Shen				 <&camsys_yuvb CLK_CAM_YUVB_LARBX>;
21223b5838d1STinghan Shen			clock-names = "apb", "smi";
21233b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
21243b5838d1STinghan Shen		};
21253b5838d1STinghan Shen
212637f25828STinghan Shen		camsys_rawa: clock-controller@1604f000 {
212737f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawa";
212837f25828STinghan Shen			reg = <0 0x1604f000 0 0x1000>;
212937f25828STinghan Shen			#clock-cells = <1>;
213037f25828STinghan Shen		};
213137f25828STinghan Shen
213237f25828STinghan Shen		camsys_yuva: clock-controller@1606f000 {
213337f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuva";
213437f25828STinghan Shen			reg = <0 0x1606f000 0 0x1000>;
213537f25828STinghan Shen			#clock-cells = <1>;
213637f25828STinghan Shen		};
213737f25828STinghan Shen
213837f25828STinghan Shen		camsys_rawb: clock-controller@1608f000 {
213937f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawb";
214037f25828STinghan Shen			reg = <0 0x1608f000 0 0x1000>;
214137f25828STinghan Shen			#clock-cells = <1>;
214237f25828STinghan Shen		};
214337f25828STinghan Shen
214437f25828STinghan Shen		camsys_yuvb: clock-controller@160af000 {
214537f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuvb";
214637f25828STinghan Shen			reg = <0 0x160af000 0 0x1000>;
214737f25828STinghan Shen			#clock-cells = <1>;
214837f25828STinghan Shen		};
214937f25828STinghan Shen
215037f25828STinghan Shen		camsys_mraw: clock-controller@16140000 {
215137f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_mraw";
215237f25828STinghan Shen			reg = <0 0x16140000 0 0x1000>;
215337f25828STinghan Shen			#clock-cells = <1>;
215437f25828STinghan Shen		};
215537f25828STinghan Shen
21563b5838d1STinghan Shen		larb25: larb@16141000 {
21573b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21583b5838d1STinghan Shen			reg = <0 0x16141000 0 0x1000>;
21593b5838d1STinghan Shen			mediatek,larb-id = <25>;
21603b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
21613b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
21623b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>,
21633b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
21643b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
21653b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
21663b5838d1STinghan Shen		};
21673b5838d1STinghan Shen
21683b5838d1STinghan Shen		larb26: larb@16142000 {
21693b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21703b5838d1STinghan Shen			reg = <0 0x16142000 0 0x1000>;
21713b5838d1STinghan Shen			mediatek,larb-id = <26>;
21723b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
21733b5838d1STinghan Shen			clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>,
21743b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>;
21753b5838d1STinghan Shen			clock-names = "apb", "smi";
21763b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
21773b5838d1STinghan Shen
21783b5838d1STinghan Shen		};
21793b5838d1STinghan Shen
218037f25828STinghan Shen		ccusys: clock-controller@17200000 {
218137f25828STinghan Shen			compatible = "mediatek,mt8195-ccusys";
218237f25828STinghan Shen			reg = <0 0x17200000 0 0x1000>;
218337f25828STinghan Shen			#clock-cells = <1>;
218437f25828STinghan Shen		};
218537f25828STinghan Shen
21863b5838d1STinghan Shen		larb18: larb@17201000 {
21873b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21883b5838d1STinghan Shen			reg = <0 0x17201000 0 0x1000>;
21893b5838d1STinghan Shen			mediatek,larb-id = <18>;
21903b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
21913b5838d1STinghan Shen			clocks = <&ccusys CLK_CCU_LARB18>,
21923b5838d1STinghan Shen				 <&ccusys CLK_CCU_LARB18>;
21933b5838d1STinghan Shen			clock-names = "apb", "smi";
21943b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
21953b5838d1STinghan Shen		};
21963b5838d1STinghan Shen
21973b5838d1STinghan Shen		larb24: larb@1800d000 {
21983b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21993b5838d1STinghan Shen			reg = <0 0x1800d000 0 0x1000>;
22003b5838d1STinghan Shen			mediatek,larb-id = <24>;
22013b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22023b5838d1STinghan Shen			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
22033b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
22043b5838d1STinghan Shen			clock-names = "apb", "smi";
22053b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
22063b5838d1STinghan Shen		};
22073b5838d1STinghan Shen
22083b5838d1STinghan Shen		larb23: larb@1800e000 {
22093b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22103b5838d1STinghan Shen			reg = <0 0x1800e000 0 0x1000>;
22113b5838d1STinghan Shen			mediatek,larb-id = <23>;
22123b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
22133b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
22143b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
22153b5838d1STinghan Shen			clock-names = "apb", "smi";
22163b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
22173b5838d1STinghan Shen		};
22183b5838d1STinghan Shen
221937f25828STinghan Shen		vdecsys_soc: clock-controller@1800f000 {
222037f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_soc";
222137f25828STinghan Shen			reg = <0 0x1800f000 0 0x1000>;
222237f25828STinghan Shen			#clock-cells = <1>;
222337f25828STinghan Shen		};
222437f25828STinghan Shen
22253b5838d1STinghan Shen		larb21: larb@1802e000 {
22263b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22273b5838d1STinghan Shen			reg = <0 0x1802e000 0 0x1000>;
22283b5838d1STinghan Shen			mediatek,larb-id = <21>;
22293b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22303b5838d1STinghan Shen			clocks = <&vdecsys CLK_VDEC_LARB1>,
22313b5838d1STinghan Shen				 <&vdecsys CLK_VDEC_LARB1>;
22323b5838d1STinghan Shen			clock-names = "apb", "smi";
22333b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
22343b5838d1STinghan Shen		};
22353b5838d1STinghan Shen
223637f25828STinghan Shen		vdecsys: clock-controller@1802f000 {
223737f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys";
223837f25828STinghan Shen			reg = <0 0x1802f000 0 0x1000>;
223937f25828STinghan Shen			#clock-cells = <1>;
224037f25828STinghan Shen		};
224137f25828STinghan Shen
22423b5838d1STinghan Shen		larb22: larb@1803e000 {
22433b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22443b5838d1STinghan Shen			reg = <0 0x1803e000 0 0x1000>;
22453b5838d1STinghan Shen			mediatek,larb-id = <22>;
22463b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
22473b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
22483b5838d1STinghan Shen				 <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
22493b5838d1STinghan Shen			clock-names = "apb", "smi";
22503b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
22513b5838d1STinghan Shen		};
22523b5838d1STinghan Shen
225337f25828STinghan Shen		vdecsys_core1: clock-controller@1803f000 {
225437f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_core1";
225537f25828STinghan Shen			reg = <0 0x1803f000 0 0x1000>;
225637f25828STinghan Shen			#clock-cells = <1>;
225737f25828STinghan Shen		};
225837f25828STinghan Shen
225937f25828STinghan Shen		apusys_pll: clock-controller@190f3000 {
226037f25828STinghan Shen			compatible = "mediatek,mt8195-apusys_pll";
226137f25828STinghan Shen			reg = <0 0x190f3000 0 0x1000>;
226237f25828STinghan Shen			#clock-cells = <1>;
226337f25828STinghan Shen		};
226437f25828STinghan Shen
226537f25828STinghan Shen		vencsys: clock-controller@1a000000 {
226637f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys";
226737f25828STinghan Shen			reg = <0 0x1a000000 0 0x1000>;
226837f25828STinghan Shen			#clock-cells = <1>;
226937f25828STinghan Shen		};
227037f25828STinghan Shen
22713b5838d1STinghan Shen		larb19: larb@1a010000 {
22723b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22733b5838d1STinghan Shen			reg = <0 0x1a010000 0 0x1000>;
22743b5838d1STinghan Shen			mediatek,larb-id = <19>;
22753b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22763b5838d1STinghan Shen			clocks = <&vencsys CLK_VENC_VENC>,
22773b5838d1STinghan Shen				 <&vencsys CLK_VENC_GALS>;
22783b5838d1STinghan Shen			clock-names = "apb", "smi";
22793b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
22803b5838d1STinghan Shen		};
22813b5838d1STinghan Shen
2282ee3f54cfSTinghan Shen		venc: video-codec@1a020000 {
2283ee3f54cfSTinghan Shen			compatible = "mediatek,mt8195-vcodec-enc";
2284ee3f54cfSTinghan Shen			reg = <0 0x1a020000 0 0x10000>;
2285ee3f54cfSTinghan Shen			iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>,
2286ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REC>,
2287ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>,
2288ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>,
2289ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>,
2290ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>,
2291ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>,
2292ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>,
2293ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>;
2294ee3f54cfSTinghan Shen			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>;
2295ee3f54cfSTinghan Shen			mediatek,scp = <&scp>;
2296ee3f54cfSTinghan Shen			clocks = <&vencsys CLK_VENC_VENC>;
2297ee3f54cfSTinghan Shen			clock-names = "venc_sel";
2298ee3f54cfSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_VENC>;
2299ee3f54cfSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
2300ee3f54cfSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2301ee3f54cfSTinghan Shen			#address-cells = <2>;
2302ee3f54cfSTinghan Shen			#size-cells = <2>;
2303ee3f54cfSTinghan Shen		};
2304ee3f54cfSTinghan Shen
2305936f9741Skyrie wu		jpgdec-master {
2306936f9741Skyrie wu			compatible = "mediatek,mt8195-jpgdec";
2307936f9741Skyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2308936f9741Skyrie wu			iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2309936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2310936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2311936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2312936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2313936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2314936f9741Skyrie wu			#address-cells = <2>;
2315936f9741Skyrie wu			#size-cells = <2>;
2316936f9741Skyrie wu			ranges;
2317936f9741Skyrie wu
2318936f9741Skyrie wu			jpgdec@1a040000 {
2319936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2320936f9741Skyrie wu				reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
2321936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2322936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2323936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2324936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2325936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2326936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2327936f9741Skyrie wu				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
2328936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC>;
2329936f9741Skyrie wu				clock-names = "jpgdec";
2330936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
2331936f9741Skyrie wu			};
2332936f9741Skyrie wu
2333936f9741Skyrie wu			jpgdec@1a050000 {
2334936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2335936f9741Skyrie wu				reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
2336936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2337936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2338936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2339936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2340936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2341936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2342936f9741Skyrie wu				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
2343936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
2344936f9741Skyrie wu				clock-names = "jpgdec";
2345936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2346936f9741Skyrie wu			};
2347936f9741Skyrie wu
2348936f9741Skyrie wu			jpgdec@1b040000 {
2349936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2350936f9741Skyrie wu				reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
2351936f9741Skyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
2352936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
2353936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
2354936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
2355936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
2356936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
2357936f9741Skyrie wu				interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
2358936f9741Skyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
2359936f9741Skyrie wu				clock-names = "jpgdec";
2360936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
2361936f9741Skyrie wu			};
2362936f9741Skyrie wu		};
2363936f9741Skyrie wu
236437f25828STinghan Shen		vencsys_core1: clock-controller@1b000000 {
236537f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys_core1";
236637f25828STinghan Shen			reg = <0 0x1b000000 0 0x1000>;
236737f25828STinghan Shen			#clock-cells = <1>;
236837f25828STinghan Shen		};
23696aa5b46dSTinghan Shen
23706aa5b46dSTinghan Shen		vdosys0: syscon@1c01a000 {
237197801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon";
23726aa5b46dSTinghan Shen			reg = <0 0x1c01a000 0 0x1000>;
2373b852ee68SJason-JH.Lin			mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
23746aa5b46dSTinghan Shen			#clock-cells = <1>;
23756aa5b46dSTinghan Shen		};
23766aa5b46dSTinghan Shen
2377a32a371fSkyrie wu
2378a32a371fSkyrie wu		jpgenc-master {
2379a32a371fSkyrie wu			compatible = "mediatek,mt8195-jpgenc";
2380a32a371fSkyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2381a32a371fSkyrie wu			iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2382a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2383a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2384a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2385a32a371fSkyrie wu			#address-cells = <2>;
2386a32a371fSkyrie wu			#size-cells = <2>;
2387a32a371fSkyrie wu			ranges;
2388a32a371fSkyrie wu
2389a32a371fSkyrie wu			jpgenc@1a030000 {
2390a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2391a32a371fSkyrie wu				reg = <0 0x1a030000 0 0x10000>;
2392a32a371fSkyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>,
2393a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>,
2394a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>,
2395a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>;
2396a32a371fSkyrie wu				interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>;
2397a32a371fSkyrie wu				clocks = <&vencsys CLK_VENC_JPGENC>;
2398a32a371fSkyrie wu				clock-names = "jpgenc";
2399a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2400a32a371fSkyrie wu			};
2401a32a371fSkyrie wu
2402a32a371fSkyrie wu			jpgenc@1b030000 {
2403a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2404a32a371fSkyrie wu				reg = <0 0x1b030000 0 0x10000>;
2405a32a371fSkyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2406a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2407a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2408a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2409a32a371fSkyrie wu				interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>;
2410a32a371fSkyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>;
2411a32a371fSkyrie wu				clock-names = "jpgenc";
2412a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2413a32a371fSkyrie wu			};
2414a32a371fSkyrie wu		};
2415a32a371fSkyrie wu
24163b5838d1STinghan Shen		larb20: larb@1b010000 {
24173b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
24183b5838d1STinghan Shen			reg = <0 0x1b010000 0 0x1000>;
24193b5838d1STinghan Shen			mediatek,larb-id = <20>;
24203b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
24213b5838d1STinghan Shen			clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>,
24223b5838d1STinghan Shen				 <&vencsys_core1 CLK_VENC_CORE1_GALS>,
24233b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
24243b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
24253b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
24263b5838d1STinghan Shen		};
24273b5838d1STinghan Shen
2428b852ee68SJason-JH.Lin		ovl0: ovl@1c000000 {
2429b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl";
2430b852ee68SJason-JH.Lin			reg = <0 0x1c000000 0 0x1000>;
2431b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
2432b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2433b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
2434b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
2435b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
2436b852ee68SJason-JH.Lin		};
2437b852ee68SJason-JH.Lin
2438b852ee68SJason-JH.Lin		rdma0: rdma@1c002000 {
2439b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-rdma";
2440b852ee68SJason-JH.Lin			reg = <0 0x1c002000 0 0x1000>;
2441b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
2442b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2443b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
2444b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
2445b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
2446b852ee68SJason-JH.Lin		};
2447b852ee68SJason-JH.Lin
2448b852ee68SJason-JH.Lin		color0: color@1c003000 {
2449b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color";
2450b852ee68SJason-JH.Lin			reg = <0 0x1c003000 0 0x1000>;
2451b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
2452b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2453b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
2454b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
2455b852ee68SJason-JH.Lin		};
2456b852ee68SJason-JH.Lin
2457b852ee68SJason-JH.Lin		ccorr0: ccorr@1c004000 {
2458b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr";
2459b852ee68SJason-JH.Lin			reg = <0 0x1c004000 0 0x1000>;
2460b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
2461b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2462b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
2463b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
2464b852ee68SJason-JH.Lin		};
2465b852ee68SJason-JH.Lin
2466b852ee68SJason-JH.Lin		aal0: aal@1c005000 {
2467b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal";
2468b852ee68SJason-JH.Lin			reg = <0 0x1c005000 0 0x1000>;
2469b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
2470b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2471b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
2472b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
2473b852ee68SJason-JH.Lin		};
2474b852ee68SJason-JH.Lin
2475b852ee68SJason-JH.Lin		gamma0: gamma@1c006000 {
2476b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma";
2477b852ee68SJason-JH.Lin			reg = <0 0x1c006000 0 0x1000>;
2478b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
2479b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2480b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
2481b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
2482b852ee68SJason-JH.Lin		};
2483b852ee68SJason-JH.Lin
2484b852ee68SJason-JH.Lin		dither0: dither@1c007000 {
2485b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither";
2486b852ee68SJason-JH.Lin			reg = <0 0x1c007000 0 0x1000>;
2487b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
2488b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2489b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
2490b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
2491b852ee68SJason-JH.Lin		};
2492b852ee68SJason-JH.Lin
2493b852ee68SJason-JH.Lin		dsc0: dsc@1c009000 {
2494b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dsc";
2495b852ee68SJason-JH.Lin			reg = <0 0x1c009000 0 0x1000>;
2496b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
2497b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2498b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
2499b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
2500b852ee68SJason-JH.Lin		};
2501b852ee68SJason-JH.Lin
2502b852ee68SJason-JH.Lin		merge0: merge@1c014000 {
2503b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-merge";
2504b852ee68SJason-JH.Lin			reg = <0 0x1c014000 0 0x1000>;
2505b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
2506b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2507b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
2508b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
2509b852ee68SJason-JH.Lin		};
2510b852ee68SJason-JH.Lin
25116c2503b5SBo-Chen Chen		dp_intf0: dp-intf@1c015000 {
25126c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
25136c2503b5SBo-Chen Chen			reg = <0 0x1c015000 0 0x1000>;
25146c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>;
25156c2503b5SBo-Chen Chen			clocks = <&vdosys0  CLK_VDO0_DP_INTF0>,
25166c2503b5SBo-Chen Chen				 <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>,
25176c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL1>;
25186c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
25196c2503b5SBo-Chen Chen			status = "disabled";
25206c2503b5SBo-Chen Chen		};
25216c2503b5SBo-Chen Chen
2522b852ee68SJason-JH.Lin		mutex: mutex@1c016000 {
2523b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-mutex";
2524b852ee68SJason-JH.Lin			reg = <0 0x1c016000 0 0x1000>;
2525b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
2526b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2527b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
2528b852ee68SJason-JH.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
2529b852ee68SJason-JH.Lin		};
2530b852ee68SJason-JH.Lin
25313b5838d1STinghan Shen		larb0: larb@1c018000 {
25323b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25333b5838d1STinghan Shen			reg = <0 0x1c018000 0 0x1000>;
25343b5838d1STinghan Shen			mediatek,larb-id = <0>;
25353b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
25363b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
25373b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_LARB>,
25383b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>;
25393b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25403b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
25413b5838d1STinghan Shen		};
25423b5838d1STinghan Shen
25433b5838d1STinghan Shen		larb1: larb@1c019000 {
25443b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25453b5838d1STinghan Shen			reg = <0 0x1c019000 0 0x1000>;
25463b5838d1STinghan Shen			mediatek,larb-id = <1>;
25473b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
25483b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
25493b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>,
25503b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>;
25513b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25523b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
25533b5838d1STinghan Shen		};
25543b5838d1STinghan Shen
25556aa5b46dSTinghan Shen		vdosys1: syscon@1c100000 {
255697801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys1", "syscon";
25576aa5b46dSTinghan Shen			reg = <0 0x1c100000 0 0x1000>;
25586aa5b46dSTinghan Shen			#clock-cells = <1>;
25596aa5b46dSTinghan Shen		};
25603b5838d1STinghan Shen
25613b5838d1STinghan Shen		smi_common_vdo: smi@1c01b000 {
25623b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vdo";
25633b5838d1STinghan Shen			reg = <0 0x1c01b000 0 0x1000>;
25643b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>,
25653b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_EMI>,
25663b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_RSI>,
25673b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_GALS>;
25683b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
25693b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
25703b5838d1STinghan Shen
25713b5838d1STinghan Shen		};
25723b5838d1STinghan Shen
25733b5838d1STinghan Shen		iommu_vdo: iommu@1c01f000 {
25743b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vdo";
25753b5838d1STinghan Shen			reg = <0 0x1c01f000 0 0x1000>;
25763b5838d1STinghan Shen			mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9
25773b5838d1STinghan Shen					  &larb10 &larb11 &larb13 &larb17
25783b5838d1STinghan Shen					  &larb19 &larb21 &larb24 &larb25
25793b5838d1STinghan Shen					  &larb28>;
25803b5838d1STinghan Shen			interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>;
25813b5838d1STinghan Shen			#iommu-cells = <1>;
25823b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>;
25833b5838d1STinghan Shen			clock-names = "bclk";
25843b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
25853b5838d1STinghan Shen		};
25863b5838d1STinghan Shen
25873b5838d1STinghan Shen		larb2: larb@1c102000 {
25883b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25893b5838d1STinghan Shen			reg = <0 0x1c102000 0 0x1000>;
25903b5838d1STinghan Shen			mediatek,larb-id = <2>;
25913b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
25923b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>,
25933b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_SMI_LARB2>,
25943b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>;
25953b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25963b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
25973b5838d1STinghan Shen		};
25983b5838d1STinghan Shen
25993b5838d1STinghan Shen		larb3: larb@1c103000 {
26003b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26013b5838d1STinghan Shen			reg = <0 0x1c103000 0 0x1000>;
26023b5838d1STinghan Shen			mediatek,larb-id = <3>;
26033b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
26043b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>,
26053b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>,
26063b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
26073b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26083b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
26093b5838d1STinghan Shen		};
26106c2503b5SBo-Chen Chen
26116c2503b5SBo-Chen Chen		dp_intf1: dp-intf@1c113000 {
26126c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
26136c2503b5SBo-Chen Chen			reg = <0 0x1c113000 0 0x1000>;
26146c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>;
26156c2503b5SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
26166c2503b5SBo-Chen Chen			clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>,
26176c2503b5SBo-Chen Chen				 <&vdosys1 CLK_VDO1_DPINTF>,
26186c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL2>;
26196c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
26206c2503b5SBo-Chen Chen			status = "disabled";
26216c2503b5SBo-Chen Chen		};
262264196979SBo-Chen Chen
262364196979SBo-Chen Chen		edp_tx: edp-tx@1c500000 {
262464196979SBo-Chen Chen			compatible = "mediatek,mt8195-edp-tx";
262564196979SBo-Chen Chen			reg = <0 0x1c500000 0 0x8000>;
262664196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
262764196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
262864196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>;
262964196979SBo-Chen Chen			interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>;
263064196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
263164196979SBo-Chen Chen			status = "disabled";
263264196979SBo-Chen Chen		};
263364196979SBo-Chen Chen
263464196979SBo-Chen Chen		dp_tx: dp-tx@1c600000 {
263564196979SBo-Chen Chen			compatible = "mediatek,mt8195-dp-tx";
263664196979SBo-Chen Chen			reg = <0 0x1c600000 0 0x8000>;
263764196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
263864196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
263964196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>;
264064196979SBo-Chen Chen			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>;
264164196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
264264196979SBo-Chen Chen			status = "disabled";
264364196979SBo-Chen Chen		};
264437f25828STinghan Shen	};
264537f25828STinghan Shen};
2646