xref: /linux/scripts/dtc/include-prefixes/arm64/mediatek/mt8195.dtsi (revision 7f2fc184a966c0bc46fd2e2b23d049d6bdf0e20b)
137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT)
237f25828STinghan Shen/*
337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc.
437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com>
537f25828STinghan Shen */
637f25828STinghan Shen
737f25828STinghan Shen/dts-v1/;
837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h>
9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h>
1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h>
1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h>
123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h>
1337f25828STinghan Shen#include <dt-bindings/phy/phy.h>
1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h>
152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h>
16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h>
17*7f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h>
18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h>
1937f25828STinghan Shen
2037f25828STinghan Shen/ {
2137f25828STinghan Shen	compatible = "mediatek,mt8195";
2237f25828STinghan Shen	interrupt-parent = <&gic>;
2337f25828STinghan Shen	#address-cells = <2>;
2437f25828STinghan Shen	#size-cells = <2>;
2537f25828STinghan Shen
26329239a1SJason-JH.Lin	aliases {
27329239a1SJason-JH.Lin		gce0 = &gce0;
28329239a1SJason-JH.Lin		gce1 = &gce1;
2992d2c23dSNancy.Lin		ethdr0 = &ethdr0;
3092d2c23dSNancy.Lin		mutex0 = &mutex;
3192d2c23dSNancy.Lin		mutex1 = &mutex1;
3292d2c23dSNancy.Lin		merge1 = &merge1;
3392d2c23dSNancy.Lin		merge2 = &merge2;
3492d2c23dSNancy.Lin		merge3 = &merge3;
3592d2c23dSNancy.Lin		merge4 = &merge4;
3692d2c23dSNancy.Lin		merge5 = &merge5;
3792d2c23dSNancy.Lin		vdo1-rdma0 = &vdo1_rdma0;
3892d2c23dSNancy.Lin		vdo1-rdma1 = &vdo1_rdma1;
3992d2c23dSNancy.Lin		vdo1-rdma2 = &vdo1_rdma2;
4092d2c23dSNancy.Lin		vdo1-rdma3 = &vdo1_rdma3;
4192d2c23dSNancy.Lin		vdo1-rdma4 = &vdo1_rdma4;
4292d2c23dSNancy.Lin		vdo1-rdma5 = &vdo1_rdma5;
4392d2c23dSNancy.Lin		vdo1-rdma6 = &vdo1_rdma6;
4492d2c23dSNancy.Lin		vdo1-rdma7 = &vdo1_rdma7;
45329239a1SJason-JH.Lin	};
46329239a1SJason-JH.Lin
4737f25828STinghan Shen	cpus {
4837f25828STinghan Shen		#address-cells = <1>;
4937f25828STinghan Shen		#size-cells = <0>;
5037f25828STinghan Shen
5137f25828STinghan Shen		cpu0: cpu@0 {
5237f25828STinghan Shen			device_type = "cpu";
5337f25828STinghan Shen			compatible = "arm,cortex-a55";
5437f25828STinghan Shen			reg = <0x000>;
5537f25828STinghan Shen			enable-method = "psci";
56e39e72cfSYT Lee			performance-domains = <&performance 0>;
5737f25828STinghan Shen			clock-frequency = <1701000000>;
58513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
5966fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
60b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
61b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
62b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
63b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
64b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
65b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
6637f25828STinghan Shen			next-level-cache = <&l2_0>;
6737f25828STinghan Shen			#cooling-cells = <2>;
6837f25828STinghan Shen		};
6937f25828STinghan Shen
7037f25828STinghan Shen		cpu1: cpu@100 {
7137f25828STinghan Shen			device_type = "cpu";
7237f25828STinghan Shen			compatible = "arm,cortex-a55";
7337f25828STinghan Shen			reg = <0x100>;
7437f25828STinghan Shen			enable-method = "psci";
75e39e72cfSYT Lee			performance-domains = <&performance 0>;
7637f25828STinghan Shen			clock-frequency = <1701000000>;
77513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
7866fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
79b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
80b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
81b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
82b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
83b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
84b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
8537f25828STinghan Shen			next-level-cache = <&l2_0>;
8637f25828STinghan Shen			#cooling-cells = <2>;
8737f25828STinghan Shen		};
8837f25828STinghan Shen
8937f25828STinghan Shen		cpu2: cpu@200 {
9037f25828STinghan Shen			device_type = "cpu";
9137f25828STinghan Shen			compatible = "arm,cortex-a55";
9237f25828STinghan Shen			reg = <0x200>;
9337f25828STinghan Shen			enable-method = "psci";
94e39e72cfSYT Lee			performance-domains = <&performance 0>;
9537f25828STinghan Shen			clock-frequency = <1701000000>;
96513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
9766fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
98b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
99b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
100b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
101b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
102b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
103b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
10437f25828STinghan Shen			next-level-cache = <&l2_0>;
10537f25828STinghan Shen			#cooling-cells = <2>;
10637f25828STinghan Shen		};
10737f25828STinghan Shen
10837f25828STinghan Shen		cpu3: cpu@300 {
10937f25828STinghan Shen			device_type = "cpu";
11037f25828STinghan Shen			compatible = "arm,cortex-a55";
11137f25828STinghan Shen			reg = <0x300>;
11237f25828STinghan Shen			enable-method = "psci";
113e39e72cfSYT Lee			performance-domains = <&performance 0>;
11437f25828STinghan Shen			clock-frequency = <1701000000>;
115513c4332SAngeloGioacchino Del Regno			capacity-dmips-mhz = <308>;
11666fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
117b68188a7SAngeloGioacchino Del Regno			i-cache-size = <32768>;
118b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
119b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <128>;
120b68188a7SAngeloGioacchino Del Regno			d-cache-size = <32768>;
121b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
122b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <128>;
12337f25828STinghan Shen			next-level-cache = <&l2_0>;
12437f25828STinghan Shen			#cooling-cells = <2>;
12537f25828STinghan Shen		};
12637f25828STinghan Shen
12737f25828STinghan Shen		cpu4: cpu@400 {
12837f25828STinghan Shen			device_type = "cpu";
12937f25828STinghan Shen			compatible = "arm,cortex-a78";
13037f25828STinghan Shen			reg = <0x400>;
13137f25828STinghan Shen			enable-method = "psci";
132e39e72cfSYT Lee			performance-domains = <&performance 1>;
13337f25828STinghan Shen			clock-frequency = <2171000000>;
13437f25828STinghan Shen			capacity-dmips-mhz = <1024>;
13566fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
136b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
137b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
138b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
139b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
140b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
141b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
14237f25828STinghan Shen			next-level-cache = <&l2_1>;
14337f25828STinghan Shen			#cooling-cells = <2>;
14437f25828STinghan Shen		};
14537f25828STinghan Shen
14637f25828STinghan Shen		cpu5: cpu@500 {
14737f25828STinghan Shen			device_type = "cpu";
14837f25828STinghan Shen			compatible = "arm,cortex-a78";
14937f25828STinghan Shen			reg = <0x500>;
15037f25828STinghan Shen			enable-method = "psci";
151e39e72cfSYT Lee			performance-domains = <&performance 1>;
15237f25828STinghan Shen			clock-frequency = <2171000000>;
15337f25828STinghan Shen			capacity-dmips-mhz = <1024>;
15466fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
155b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
156b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
157b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
158b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
159b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
160b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
16137f25828STinghan Shen			next-level-cache = <&l2_1>;
16237f25828STinghan Shen			#cooling-cells = <2>;
16337f25828STinghan Shen		};
16437f25828STinghan Shen
16537f25828STinghan Shen		cpu6: cpu@600 {
16637f25828STinghan Shen			device_type = "cpu";
16737f25828STinghan Shen			compatible = "arm,cortex-a78";
16837f25828STinghan Shen			reg = <0x600>;
16937f25828STinghan Shen			enable-method = "psci";
170e39e72cfSYT Lee			performance-domains = <&performance 1>;
17137f25828STinghan Shen			clock-frequency = <2171000000>;
17237f25828STinghan Shen			capacity-dmips-mhz = <1024>;
17366fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
174b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
175b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
176b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
177b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
178b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
179b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
18037f25828STinghan Shen			next-level-cache = <&l2_1>;
18137f25828STinghan Shen			#cooling-cells = <2>;
18237f25828STinghan Shen		};
18337f25828STinghan Shen
18437f25828STinghan Shen		cpu7: cpu@700 {
18537f25828STinghan Shen			device_type = "cpu";
18637f25828STinghan Shen			compatible = "arm,cortex-a78";
18737f25828STinghan Shen			reg = <0x700>;
18837f25828STinghan Shen			enable-method = "psci";
189e39e72cfSYT Lee			performance-domains = <&performance 1>;
19037f25828STinghan Shen			clock-frequency = <2171000000>;
19137f25828STinghan Shen			capacity-dmips-mhz = <1024>;
19266fe2431SAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
193b68188a7SAngeloGioacchino Del Regno			i-cache-size = <65536>;
194b68188a7SAngeloGioacchino Del Regno			i-cache-line-size = <64>;
195b68188a7SAngeloGioacchino Del Regno			i-cache-sets = <256>;
196b68188a7SAngeloGioacchino Del Regno			d-cache-size = <65536>;
197b68188a7SAngeloGioacchino Del Regno			d-cache-line-size = <64>;
198b68188a7SAngeloGioacchino Del Regno			d-cache-sets = <256>;
19937f25828STinghan Shen			next-level-cache = <&l2_1>;
20037f25828STinghan Shen			#cooling-cells = <2>;
20137f25828STinghan Shen		};
20237f25828STinghan Shen
20337f25828STinghan Shen		cpu-map {
20437f25828STinghan Shen			cluster0 {
20537f25828STinghan Shen				core0 {
20637f25828STinghan Shen					cpu = <&cpu0>;
20737f25828STinghan Shen				};
20837f25828STinghan Shen
20937f25828STinghan Shen				core1 {
21037f25828STinghan Shen					cpu = <&cpu1>;
21137f25828STinghan Shen				};
21237f25828STinghan Shen
21337f25828STinghan Shen				core2 {
21437f25828STinghan Shen					cpu = <&cpu2>;
21537f25828STinghan Shen				};
21637f25828STinghan Shen
21737f25828STinghan Shen				core3 {
21837f25828STinghan Shen					cpu = <&cpu3>;
21937f25828STinghan Shen				};
22037f25828STinghan Shen
221cc4f0b13SAngeloGioacchino Del Regno				core4 {
22237f25828STinghan Shen					cpu = <&cpu4>;
22337f25828STinghan Shen				};
22437f25828STinghan Shen
225cc4f0b13SAngeloGioacchino Del Regno				core5 {
22637f25828STinghan Shen					cpu = <&cpu5>;
22737f25828STinghan Shen				};
22837f25828STinghan Shen
229cc4f0b13SAngeloGioacchino Del Regno				core6 {
23037f25828STinghan Shen					cpu = <&cpu6>;
23137f25828STinghan Shen				};
23237f25828STinghan Shen
233cc4f0b13SAngeloGioacchino Del Regno				core7 {
23437f25828STinghan Shen					cpu = <&cpu7>;
23537f25828STinghan Shen				};
23637f25828STinghan Shen			};
23737f25828STinghan Shen		};
23837f25828STinghan Shen
23937f25828STinghan Shen		idle-states {
24037f25828STinghan Shen			entry-method = "psci";
24137f25828STinghan Shen
24266fe2431SAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
24337f25828STinghan Shen				compatible = "arm,idle-state";
24437f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
24537f25828STinghan Shen				local-timer-stop;
24637f25828STinghan Shen				entry-latency-us = <50>;
24737f25828STinghan Shen				exit-latency-us = <95>;
24837f25828STinghan Shen				min-residency-us = <580>;
24937f25828STinghan Shen			};
25037f25828STinghan Shen
25166fe2431SAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
25237f25828STinghan Shen				compatible = "arm,idle-state";
25337f25828STinghan Shen				arm,psci-suspend-param = <0x00010001>;
25437f25828STinghan Shen				local-timer-stop;
25537f25828STinghan Shen				entry-latency-us = <45>;
25637f25828STinghan Shen				exit-latency-us = <140>;
25737f25828STinghan Shen				min-residency-us = <740>;
25837f25828STinghan Shen			};
25937f25828STinghan Shen
26066fe2431SAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
26137f25828STinghan Shen				compatible = "arm,idle-state";
26237f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
26337f25828STinghan Shen				local-timer-stop;
26437f25828STinghan Shen				entry-latency-us = <55>;
26537f25828STinghan Shen				exit-latency-us = <155>;
26637f25828STinghan Shen				min-residency-us = <840>;
26737f25828STinghan Shen			};
26837f25828STinghan Shen
26966fe2431SAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
27037f25828STinghan Shen				compatible = "arm,idle-state";
27137f25828STinghan Shen				arm,psci-suspend-param = <0x01010002>;
27237f25828STinghan Shen				local-timer-stop;
27337f25828STinghan Shen				entry-latency-us = <50>;
27437f25828STinghan Shen				exit-latency-us = <200>;
27537f25828STinghan Shen				min-residency-us = <1000>;
27637f25828STinghan Shen			};
27737f25828STinghan Shen		};
27837f25828STinghan Shen
27937f25828STinghan Shen		l2_0: l2-cache0 {
28037f25828STinghan Shen			compatible = "cache";
281ce459b1dSPierre Gondois			cache-level = <2>;
282b68188a7SAngeloGioacchino Del Regno			cache-size = <131072>;
283b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
284b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
28537f25828STinghan Shen			next-level-cache = <&l3_0>;
28637f25828STinghan Shen		};
28737f25828STinghan Shen
28837f25828STinghan Shen		l2_1: l2-cache1 {
28937f25828STinghan Shen			compatible = "cache";
290ce459b1dSPierre Gondois			cache-level = <2>;
291b68188a7SAngeloGioacchino Del Regno			cache-size = <262144>;
292b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
293b68188a7SAngeloGioacchino Del Regno			cache-sets = <512>;
29437f25828STinghan Shen			next-level-cache = <&l3_0>;
29537f25828STinghan Shen		};
29637f25828STinghan Shen
29737f25828STinghan Shen		l3_0: l3-cache {
29837f25828STinghan Shen			compatible = "cache";
299ce459b1dSPierre Gondois			cache-level = <3>;
300b68188a7SAngeloGioacchino Del Regno			cache-size = <2097152>;
301b68188a7SAngeloGioacchino Del Regno			cache-line-size = <64>;
302b68188a7SAngeloGioacchino Del Regno			cache-sets = <2048>;
303b68188a7SAngeloGioacchino Del Regno			cache-unified;
30437f25828STinghan Shen		};
30537f25828STinghan Shen	};
30637f25828STinghan Shen
30737f25828STinghan Shen	dsu-pmu {
30837f25828STinghan Shen		compatible = "arm,dsu-pmu";
30937f25828STinghan Shen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
31037f25828STinghan Shen		cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>,
31137f25828STinghan Shen		       <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
31237f25828STinghan Shen	};
31337f25828STinghan Shen
3148903821cSTinghan Shen	dmic_codec: dmic-codec {
3158903821cSTinghan Shen		compatible = "dmic-codec";
3168903821cSTinghan Shen		num-channels = <2>;
3178903821cSTinghan Shen		wakeup-delay-ms = <50>;
3188903821cSTinghan Shen	};
3198903821cSTinghan Shen
3208903821cSTinghan Shen	sound: mt8195-sound {
3218903821cSTinghan Shen		mediatek,platform = <&afe>;
3228903821cSTinghan Shen		status = "disabled";
3238903821cSTinghan Shen	};
3248903821cSTinghan Shen
3250f1c806bSChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
3260f1c806bSChen-Yu Tsai		compatible = "fixed-factor-clock";
3270f1c806bSChen-Yu Tsai		#clock-cells = <0>;
3280f1c806bSChen-Yu Tsai		clocks = <&clk26m>;
3290f1c806bSChen-Yu Tsai		clock-div = <2>;
3300f1c806bSChen-Yu Tsai		clock-mult = <1>;
3310f1c806bSChen-Yu Tsai		clock-output-names = "clk13m";
3320f1c806bSChen-Yu Tsai	};
3330f1c806bSChen-Yu Tsai
33437f25828STinghan Shen	clk26m: oscillator-26m {
33537f25828STinghan Shen		compatible = "fixed-clock";
33637f25828STinghan Shen		#clock-cells = <0>;
33737f25828STinghan Shen		clock-frequency = <26000000>;
33837f25828STinghan Shen		clock-output-names = "clk26m";
33937f25828STinghan Shen	};
34037f25828STinghan Shen
34137f25828STinghan Shen	clk32k: oscillator-32k {
34237f25828STinghan Shen		compatible = "fixed-clock";
34337f25828STinghan Shen		#clock-cells = <0>;
34437f25828STinghan Shen		clock-frequency = <32768>;
34537f25828STinghan Shen		clock-output-names = "clk32k";
34637f25828STinghan Shen	};
34737f25828STinghan Shen
348e39e72cfSYT Lee	performance: performance-controller@11bc10 {
349e39e72cfSYT Lee		compatible = "mediatek,cpufreq-hw";
350e39e72cfSYT Lee		reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>;
351e39e72cfSYT Lee		#performance-domain-cells = <1>;
352e39e72cfSYT Lee	};
353e39e72cfSYT Lee
3549a512b4dSAngeloGioacchino Del Regno	gpu_opp_table: opp-table-gpu {
3559a512b4dSAngeloGioacchino Del Regno		compatible = "operating-points-v2";
3569a512b4dSAngeloGioacchino Del Regno		opp-shared;
3579a512b4dSAngeloGioacchino Del Regno
3589a512b4dSAngeloGioacchino Del Regno		opp-390000000 {
3599a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <390000000>;
3609a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <625000>;
3619a512b4dSAngeloGioacchino Del Regno		};
3629a512b4dSAngeloGioacchino Del Regno		opp-410000000 {
3639a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <410000000>;
3649a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3659a512b4dSAngeloGioacchino Del Regno		};
3669a512b4dSAngeloGioacchino Del Regno		opp-431000000 {
3679a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <431000000>;
3689a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <631250>;
3699a512b4dSAngeloGioacchino Del Regno		};
3709a512b4dSAngeloGioacchino Del Regno		opp-473000000 {
3719a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <473000000>;
3729a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3739a512b4dSAngeloGioacchino Del Regno		};
3749a512b4dSAngeloGioacchino Del Regno		opp-515000000 {
3759a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <515000000>;
3769a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <637500>;
3779a512b4dSAngeloGioacchino Del Regno		};
3789a512b4dSAngeloGioacchino Del Regno		opp-556000000 {
3799a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <556000000>;
3809a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <643750>;
3819a512b4dSAngeloGioacchino Del Regno		};
3829a512b4dSAngeloGioacchino Del Regno		opp-598000000 {
3839a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <598000000>;
3849a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3859a512b4dSAngeloGioacchino Del Regno		};
3869a512b4dSAngeloGioacchino Del Regno		opp-640000000 {
3879a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <640000000>;
3889a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <650000>;
3899a512b4dSAngeloGioacchino Del Regno		};
3909a512b4dSAngeloGioacchino Del Regno		opp-670000000 {
3919a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <670000000>;
3929a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <662500>;
3939a512b4dSAngeloGioacchino Del Regno		};
3949a512b4dSAngeloGioacchino Del Regno		opp-700000000 {
3959a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <700000000>;
3969a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <675000>;
3979a512b4dSAngeloGioacchino Del Regno		};
3989a512b4dSAngeloGioacchino Del Regno		opp-730000000 {
3999a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <730000000>;
4009a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <687500>;
4019a512b4dSAngeloGioacchino Del Regno		};
4029a512b4dSAngeloGioacchino Del Regno		opp-760000000 {
4039a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <760000000>;
4049a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <700000>;
4059a512b4dSAngeloGioacchino Del Regno		};
4069a512b4dSAngeloGioacchino Del Regno		opp-790000000 {
4079a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <790000000>;
4089a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <712500>;
4099a512b4dSAngeloGioacchino Del Regno		};
4109a512b4dSAngeloGioacchino Del Regno		opp-820000000 {
4119a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <820000000>;
4129a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <725000>;
4139a512b4dSAngeloGioacchino Del Regno		};
4149a512b4dSAngeloGioacchino Del Regno		opp-850000000 {
4159a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <850000000>;
4169a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <737500>;
4179a512b4dSAngeloGioacchino Del Regno		};
4189a512b4dSAngeloGioacchino Del Regno		opp-880000000 {
4199a512b4dSAngeloGioacchino Del Regno			opp-hz = /bits/ 64 <880000000>;
4209a512b4dSAngeloGioacchino Del Regno			opp-microvolt = <750000>;
4219a512b4dSAngeloGioacchino Del Regno		};
4229a512b4dSAngeloGioacchino Del Regno	};
4239a512b4dSAngeloGioacchino Del Regno
42437f25828STinghan Shen	pmu-a55 {
42537f25828STinghan Shen		compatible = "arm,cortex-a55-pmu";
42637f25828STinghan Shen		interrupt-parent = <&gic>;
42737f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
42837f25828STinghan Shen	};
42937f25828STinghan Shen
43037f25828STinghan Shen	pmu-a78 {
43137f25828STinghan Shen		compatible = "arm,cortex-a78-pmu";
43237f25828STinghan Shen		interrupt-parent = <&gic>;
43337f25828STinghan Shen		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
43437f25828STinghan Shen	};
43537f25828STinghan Shen
43637f25828STinghan Shen	psci {
43737f25828STinghan Shen		compatible = "arm,psci-1.0";
43837f25828STinghan Shen		method = "smc";
43937f25828STinghan Shen	};
44037f25828STinghan Shen
44137f25828STinghan Shen	timer: timer {
44237f25828STinghan Shen		compatible = "arm,armv8-timer";
44337f25828STinghan Shen		interrupt-parent = <&gic>;
44437f25828STinghan Shen		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
44537f25828STinghan Shen			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
44637f25828STinghan Shen			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
44737f25828STinghan Shen			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
44837f25828STinghan Shen	};
44937f25828STinghan Shen
45037f25828STinghan Shen	soc {
45137f25828STinghan Shen		#address-cells = <2>;
45237f25828STinghan Shen		#size-cells = <2>;
45337f25828STinghan Shen		compatible = "simple-bus";
45437f25828STinghan Shen		ranges;
45537f25828STinghan Shen
45637f25828STinghan Shen		gic: interrupt-controller@c000000 {
45737f25828STinghan Shen			compatible = "arm,gic-v3";
45837f25828STinghan Shen			#interrupt-cells = <4>;
45937f25828STinghan Shen			#redistributor-regions = <1>;
46037f25828STinghan Shen			interrupt-parent = <&gic>;
46137f25828STinghan Shen			interrupt-controller;
46237f25828STinghan Shen			reg = <0 0x0c000000 0 0x40000>,
46337f25828STinghan Shen			      <0 0x0c040000 0 0x200000>;
46437f25828STinghan Shen			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
46537f25828STinghan Shen
46637f25828STinghan Shen			ppi-partitions {
46737f25828STinghan Shen				ppi_cluster0: interrupt-partition-0 {
46837f25828STinghan Shen					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
46937f25828STinghan Shen				};
47037f25828STinghan Shen
47137f25828STinghan Shen				ppi_cluster1: interrupt-partition-1 {
47237f25828STinghan Shen					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
47337f25828STinghan Shen				};
47437f25828STinghan Shen			};
47537f25828STinghan Shen		};
47637f25828STinghan Shen
47737f25828STinghan Shen		topckgen: syscon@10000000 {
47837f25828STinghan Shen			compatible = "mediatek,mt8195-topckgen", "syscon";
47937f25828STinghan Shen			reg = <0 0x10000000 0 0x1000>;
48037f25828STinghan Shen			#clock-cells = <1>;
48137f25828STinghan Shen		};
48237f25828STinghan Shen
48337f25828STinghan Shen		infracfg_ao: syscon@10001000 {
48437f25828STinghan Shen			compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd";
48537f25828STinghan Shen			reg = <0 0x10001000 0 0x1000>;
48637f25828STinghan Shen			#clock-cells = <1>;
48737f25828STinghan Shen			#reset-cells = <1>;
48837f25828STinghan Shen		};
48937f25828STinghan Shen
49037f25828STinghan Shen		pericfg: syscon@10003000 {
49137f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg", "syscon";
49237f25828STinghan Shen			reg = <0 0x10003000 0 0x1000>;
49337f25828STinghan Shen			#clock-cells = <1>;
49437f25828STinghan Shen		};
49537f25828STinghan Shen
49637f25828STinghan Shen		pio: pinctrl@10005000 {
49737f25828STinghan Shen			compatible = "mediatek,mt8195-pinctrl";
49837f25828STinghan Shen			reg = <0 0x10005000 0 0x1000>,
49937f25828STinghan Shen			      <0 0x11d10000 0 0x1000>,
50037f25828STinghan Shen			      <0 0x11d30000 0 0x1000>,
50137f25828STinghan Shen			      <0 0x11d40000 0 0x1000>,
50237f25828STinghan Shen			      <0 0x11e20000 0 0x1000>,
50337f25828STinghan Shen			      <0 0x11eb0000 0 0x1000>,
50437f25828STinghan Shen			      <0 0x11f40000 0 0x1000>,
50537f25828STinghan Shen			      <0 0x1000b000 0 0x1000>;
50637f25828STinghan Shen			reg-names = "iocfg0", "iocfg_bm", "iocfg_bl",
50737f25828STinghan Shen				    "iocfg_br", "iocfg_lm", "iocfg_rb",
50837f25828STinghan Shen				    "iocfg_tl", "eint";
50937f25828STinghan Shen			gpio-controller;
51037f25828STinghan Shen			#gpio-cells = <2>;
51137f25828STinghan Shen			gpio-ranges = <&pio 0 0 144>;
51237f25828STinghan Shen			interrupt-controller;
51337f25828STinghan Shen			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>;
51437f25828STinghan Shen			#interrupt-cells = <2>;
51537f25828STinghan Shen		};
51637f25828STinghan Shen
5172b515194STinghan Shen		scpsys: syscon@10006000 {
5182b515194STinghan Shen			compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd";
5192b515194STinghan Shen			reg = <0 0x10006000 0 0x1000>;
5202b515194STinghan Shen
5212b515194STinghan Shen			/* System Power Manager */
5222b515194STinghan Shen			spm: power-controller {
5232b515194STinghan Shen				compatible = "mediatek,mt8195-power-controller";
5242b515194STinghan Shen				#address-cells = <1>;
5252b515194STinghan Shen				#size-cells = <0>;
5262b515194STinghan Shen				#power-domain-cells = <1>;
5272b515194STinghan Shen
5282b515194STinghan Shen				/* power domain of the SoC */
5292b515194STinghan Shen				mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 {
5302b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_MFG0>;
5312b515194STinghan Shen					#address-cells = <1>;
5322b515194STinghan Shen					#size-cells = <0>;
5332b515194STinghan Shen					#power-domain-cells = <1>;
5342b515194STinghan Shen
5352b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_MFG1 {
5362b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_MFG1>;
537d434abbbSAngeloGioacchino Del Regno						clocks = <&apmixedsys CLK_APMIXED_MFGPLL>,
538d434abbbSAngeloGioacchino Del Regno							 <&topckgen CLK_TOP_MFG_CORE_TMP>;
539d434abbbSAngeloGioacchino Del Regno						clock-names = "mfg", "alt";
5402b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
5412b515194STinghan Shen						#address-cells = <1>;
5422b515194STinghan Shen						#size-cells = <0>;
5432b515194STinghan Shen						#power-domain-cells = <1>;
5442b515194STinghan Shen
5452b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG2 {
5462b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG2>;
5472b515194STinghan Shen							#power-domain-cells = <0>;
5482b515194STinghan Shen						};
5492b515194STinghan Shen
5502b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG3 {
5512b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG3>;
5522b515194STinghan Shen							#power-domain-cells = <0>;
5532b515194STinghan Shen						};
5542b515194STinghan Shen
5552b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG4 {
5562b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG4>;
5572b515194STinghan Shen							#power-domain-cells = <0>;
5582b515194STinghan Shen						};
5592b515194STinghan Shen
5602b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG5 {
5612b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG5>;
5622b515194STinghan Shen							#power-domain-cells = <0>;
5632b515194STinghan Shen						};
5642b515194STinghan Shen
5652b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_MFG6 {
5662b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_MFG6>;
5672b515194STinghan Shen							#power-domain-cells = <0>;
5682b515194STinghan Shen						};
5692b515194STinghan Shen					};
5702b515194STinghan Shen				};
5712b515194STinghan Shen
5722b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_VPPSYS0 {
5732b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_VPPSYS0>;
5742b515194STinghan Shen					clocks = <&topckgen CLK_TOP_VPP>,
5752b515194STinghan Shen						 <&topckgen CLK_TOP_CAM>,
5762b515194STinghan Shen						 <&topckgen CLK_TOP_CCU>,
5772b515194STinghan Shen						 <&topckgen CLK_TOP_IMG>,
5782b515194STinghan Shen						 <&topckgen CLK_TOP_VENC>,
5792b515194STinghan Shen						 <&topckgen CLK_TOP_VDEC>,
5802b515194STinghan Shen						 <&topckgen CLK_TOP_WPE_VPP>,
5812b515194STinghan Shen						 <&topckgen CLK_TOP_CFG_VPP0>,
5822b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON>,
5832b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>,
5842b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>,
5852b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS>,
5862b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>,
5872b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_INFRA>,
5882b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_CAMSYS>,
5892b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>,
5902b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>,
5912b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_REORDER>,
5922b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_IOMMU>,
5932b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>,
5942b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>,
5952b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>,
5962b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_RSI>,
5972b515194STinghan Shen						 <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
5982b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
5992b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
6002b515194STinghan Shen						 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
6012b515194STinghan Shen					clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3",
6022b515194STinghan Shen						      "vppsys4", "vppsys5", "vppsys6", "vppsys7",
6032b515194STinghan Shen						      "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3",
6042b515194STinghan Shen						      "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7",
6052b515194STinghan Shen						      "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11",
6062b515194STinghan Shen						      "vppsys0-12", "vppsys0-13", "vppsys0-14",
6072b515194STinghan Shen						      "vppsys0-15", "vppsys0-16", "vppsys0-17",
6082b515194STinghan Shen						      "vppsys0-18";
6092b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
6102b515194STinghan Shen					#address-cells = <1>;
6112b515194STinghan Shen					#size-cells = <0>;
6122b515194STinghan Shen					#power-domain-cells = <1>;
6132b515194STinghan Shen
6142b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDEC1 {
6152b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDEC1>;
6162b515194STinghan Shen						clocks = <&vdecsys CLK_VDEC_LARB1>;
6172b515194STinghan Shen						clock-names = "vdec1-0";
6182b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6192b515194STinghan Shen						#power-domain-cells = <0>;
6202b515194STinghan Shen					};
6212b515194STinghan Shen
6222b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 {
6232b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VENC_CORE1>;
6242b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6252b515194STinghan Shen						#power-domain-cells = <0>;
6262b515194STinghan Shen					};
6272b515194STinghan Shen
6282b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_VDOSYS0 {
6292b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_VDOSYS0>;
6302b515194STinghan Shen						clocks = <&topckgen CLK_TOP_CFG_VDO0>,
6312b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_GALS>,
6322b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_COMMON>,
6332b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_EMI>,
6342b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_IOMMU>,
6352b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_LARB>,
6362b515194STinghan Shen							 <&vdosys0 CLK_VDO0_SMI_RSI>;
6372b515194STinghan Shen						clock-names = "vdosys0", "vdosys0-0", "vdosys0-1",
6382b515194STinghan Shen							      "vdosys0-2", "vdosys0-3",
6392b515194STinghan Shen							      "vdosys0-4", "vdosys0-5";
6402b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
6412b515194STinghan Shen						#address-cells = <1>;
6422b515194STinghan Shen						#size-cells = <0>;
6432b515194STinghan Shen						#power-domain-cells = <1>;
6442b515194STinghan Shen
6452b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VPPSYS1 {
6462b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VPPSYS1>;
6472b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VPP1>,
6482b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
6492b515194STinghan Shen								 <&vppsys1 CLK_VPP1_VPPSYS1_LARB>;
6502b515194STinghan Shen							clock-names = "vppsys1", "vppsys1-0",
6512b515194STinghan Shen								      "vppsys1-1";
6522b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6532b515194STinghan Shen							#power-domain-cells = <0>;
6542b515194STinghan Shen						};
6552b515194STinghan Shen
6562b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_WPESYS {
6572b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_WPESYS>;
6582b515194STinghan Shen							clocks = <&wpesys CLK_WPE_SMI_LARB7>,
6592b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8>,
6602b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB7_P>,
6612b515194STinghan Shen								 <&wpesys CLK_WPE_SMI_LARB8_P>;
6622b515194STinghan Shen							clock-names = "wepsys-0", "wepsys-1", "wepsys-2",
6632b515194STinghan Shen								      "wepsys-3";
6642b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6652b515194STinghan Shen							#power-domain-cells = <0>;
6662b515194STinghan Shen						};
6672b515194STinghan Shen
6682b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC0 {
6692b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC0>;
6702b515194STinghan Shen							clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
6712b515194STinghan Shen							clock-names = "vdec0-0";
6722b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6732b515194STinghan Shen							#power-domain-cells = <0>;
6742b515194STinghan Shen						};
6752b515194STinghan Shen
6762b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDEC2 {
6772b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDEC2>;
6782b515194STinghan Shen							clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
6792b515194STinghan Shen							clock-names = "vdec2-0";
6802b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6812b515194STinghan Shen							#power-domain-cells = <0>;
6822b515194STinghan Shen						};
6832b515194STinghan Shen
6842b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VENC {
6852b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VENC>;
6862b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6872b515194STinghan Shen							#power-domain-cells = <0>;
6882b515194STinghan Shen						};
6892b515194STinghan Shen
6902b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_VDOSYS1 {
6912b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_VDOSYS1>;
6922b515194STinghan Shen							clocks = <&topckgen CLK_TOP_CFG_VDO1>,
6932b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB2>,
6942b515194STinghan Shen								 <&vdosys1 CLK_VDO1_SMI_LARB3>,
6952b515194STinghan Shen								 <&vdosys1 CLK_VDO1_GALS>;
6962b515194STinghan Shen							clock-names = "vdosys1", "vdosys1-0",
6972b515194STinghan Shen								      "vdosys1-1", "vdosys1-2";
6982b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
6992b515194STinghan Shen							#address-cells = <1>;
7002b515194STinghan Shen							#size-cells = <0>;
7012b515194STinghan Shen							#power-domain-cells = <1>;
7022b515194STinghan Shen
7032b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DP_TX {
7042b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DP_TX>;
7052b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7062b515194STinghan Shen								#power-domain-cells = <0>;
7072b515194STinghan Shen							};
7082b515194STinghan Shen
7092b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_EPD_TX {
7102b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_EPD_TX>;
7112b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7122b515194STinghan Shen								#power-domain-cells = <0>;
7132b515194STinghan Shen							};
7142b515194STinghan Shen
7152b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_HDMI_TX {
7162b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_HDMI_TX>;
7172b515194STinghan Shen								clocks = <&topckgen CLK_TOP_HDMI_APB>;
7182b515194STinghan Shen								clock-names = "hdmi_tx";
7192b515194STinghan Shen								#power-domain-cells = <0>;
7202b515194STinghan Shen							};
7212b515194STinghan Shen						};
7222b515194STinghan Shen
7232b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_IMG {
7242b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_IMG>;
7252b515194STinghan Shen							clocks = <&imgsys CLK_IMG_LARB9>,
7262b515194STinghan Shen								 <&imgsys CLK_IMG_GALS>;
7272b515194STinghan Shen							clock-names = "img-0", "img-1";
7282b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7292b515194STinghan Shen							#address-cells = <1>;
7302b515194STinghan Shen							#size-cells = <0>;
7312b515194STinghan Shen							#power-domain-cells = <1>;
7322b515194STinghan Shen
7332b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_DIP {
7342b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_DIP>;
7352b515194STinghan Shen								#power-domain-cells = <0>;
7362b515194STinghan Shen							};
7372b515194STinghan Shen
7382b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_IPE {
7392b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_IPE>;
7402b515194STinghan Shen								clocks = <&topckgen CLK_TOP_IPE>,
7412b515194STinghan Shen									 <&imgsys CLK_IMG_IPE>,
7422b515194STinghan Shen									 <&ipesys CLK_IPE_SMI_LARB12>;
7432b515194STinghan Shen								clock-names = "ipe", "ipe-0", "ipe-1";
7442b515194STinghan Shen								mediatek,infracfg = <&infracfg_ao>;
7452b515194STinghan Shen								#power-domain-cells = <0>;
7462b515194STinghan Shen							};
7472b515194STinghan Shen						};
7482b515194STinghan Shen
7492b515194STinghan Shen						power-domain@MT8195_POWER_DOMAIN_CAM {
7502b515194STinghan Shen							reg = <MT8195_POWER_DOMAIN_CAM>;
7512b515194STinghan Shen							clocks = <&camsys CLK_CAM_LARB13>,
7522b515194STinghan Shen								 <&camsys CLK_CAM_LARB14>,
7532b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM0_GALS>,
7542b515194STinghan Shen								 <&camsys CLK_CAM_CAM2MM1_GALS>,
7552b515194STinghan Shen								 <&camsys CLK_CAM_CAM2SYS_GALS>;
7562b515194STinghan Shen							clock-names = "cam-0", "cam-1", "cam-2", "cam-3",
7572b515194STinghan Shen								      "cam-4";
7582b515194STinghan Shen							mediatek,infracfg = <&infracfg_ao>;
7592b515194STinghan Shen							#address-cells = <1>;
7602b515194STinghan Shen							#size-cells = <0>;
7612b515194STinghan Shen							#power-domain-cells = <1>;
7622b515194STinghan Shen
7632b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWA {
7642b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWA>;
7652b515194STinghan Shen								#power-domain-cells = <0>;
7662b515194STinghan Shen							};
7672b515194STinghan Shen
7682b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_RAWB {
7692b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_RAWB>;
7702b515194STinghan Shen								#power-domain-cells = <0>;
7712b515194STinghan Shen							};
7722b515194STinghan Shen
7732b515194STinghan Shen							power-domain@MT8195_POWER_DOMAIN_CAM_MRAW {
7742b515194STinghan Shen								reg = <MT8195_POWER_DOMAIN_CAM_MRAW>;
7752b515194STinghan Shen								#power-domain-cells = <0>;
7762b515194STinghan Shen							};
7772b515194STinghan Shen						};
7782b515194STinghan Shen					};
7792b515194STinghan Shen				};
7802b515194STinghan Shen
7812b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 {
7822b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
7832b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7842b515194STinghan Shen					#power-domain-cells = <0>;
7852b515194STinghan Shen				};
7862b515194STinghan Shen
7872b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 {
7882b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
7892b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
7902b515194STinghan Shen					#power-domain-cells = <0>;
7912b515194STinghan Shen				};
7922b515194STinghan Shen
7932b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_PCIE_PHY {
7942b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_PCIE_PHY>;
7952b515194STinghan Shen					#power-domain-cells = <0>;
7962b515194STinghan Shen				};
7972b515194STinghan Shen
7982b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY {
7992b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
8002b515194STinghan Shen					#power-domain-cells = <0>;
8012b515194STinghan Shen				};
8022b515194STinghan Shen
8032b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP {
8042b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>;
8052b515194STinghan Shen					clocks = <&topckgen CLK_TOP_SENINF>,
8062b515194STinghan Shen						 <&topckgen CLK_TOP_SENINF2>;
8072b515194STinghan Shen					clock-names = "csi_rx_top", "csi_rx_top1";
8082b515194STinghan Shen					#power-domain-cells = <0>;
8092b515194STinghan Shen				};
8102b515194STinghan Shen
8112b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ETHER {
8122b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ETHER>;
8132b515194STinghan Shen					clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
8142b515194STinghan Shen					clock-names = "ether";
8152b515194STinghan Shen					#power-domain-cells = <0>;
8162b515194STinghan Shen				};
8172b515194STinghan Shen
8182b515194STinghan Shen				power-domain@MT8195_POWER_DOMAIN_ADSP {
8192b515194STinghan Shen					reg = <MT8195_POWER_DOMAIN_ADSP>;
8202b515194STinghan Shen					clocks = <&topckgen CLK_TOP_ADSP>,
8212b515194STinghan Shen						 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>;
8222b515194STinghan Shen					clock-names = "adsp", "adsp1";
8232b515194STinghan Shen					#address-cells = <1>;
8242b515194STinghan Shen					#size-cells = <0>;
8252b515194STinghan Shen					mediatek,infracfg = <&infracfg_ao>;
8262b515194STinghan Shen					#power-domain-cells = <1>;
8272b515194STinghan Shen
8282b515194STinghan Shen					power-domain@MT8195_POWER_DOMAIN_AUDIO {
8292b515194STinghan Shen						reg = <MT8195_POWER_DOMAIN_AUDIO>;
8302b515194STinghan Shen						clocks = <&topckgen CLK_TOP_A1SYS_HP>,
8312b515194STinghan Shen							 <&topckgen CLK_TOP_AUD_INTBUS>,
8322b515194STinghan Shen							 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
8332b515194STinghan Shen							 <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>;
8342b515194STinghan Shen						clock-names = "audio", "audio1", "audio2",
8352b515194STinghan Shen							      "audio3";
8362b515194STinghan Shen						mediatek,infracfg = <&infracfg_ao>;
8372b515194STinghan Shen						#power-domain-cells = <0>;
8382b515194STinghan Shen					};
8392b515194STinghan Shen				};
8402b515194STinghan Shen			};
8412b515194STinghan Shen		};
8422b515194STinghan Shen
84337f25828STinghan Shen		watchdog: watchdog@10007000 {
84402938f46SAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-wdt";
845a376a9a6STinghan Shen			mediatek,disable-extrst;
84637f25828STinghan Shen			reg = <0 0x10007000 0 0x100>;
84704cd9783STrevor Wu			#reset-cells = <1>;
84837f25828STinghan Shen		};
84937f25828STinghan Shen
85037f25828STinghan Shen		apmixedsys: syscon@1000c000 {
85137f25828STinghan Shen			compatible = "mediatek,mt8195-apmixedsys", "syscon";
85237f25828STinghan Shen			reg = <0 0x1000c000 0 0x1000>;
85337f25828STinghan Shen			#clock-cells = <1>;
85437f25828STinghan Shen		};
85537f25828STinghan Shen
85637f25828STinghan Shen		systimer: timer@10017000 {
85737f25828STinghan Shen			compatible = "mediatek,mt8195-timer",
85837f25828STinghan Shen				     "mediatek,mt6765-timer";
85937f25828STinghan Shen			reg = <0 0x10017000 0 0x1000>;
86037f25828STinghan Shen			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
8610f1c806bSChen-Yu Tsai			clocks = <&clk13m>;
86237f25828STinghan Shen		};
86337f25828STinghan Shen
86437f25828STinghan Shen		pwrap: pwrap@10024000 {
86537f25828STinghan Shen			compatible = "mediatek,mt8195-pwrap", "syscon";
86637f25828STinghan Shen			reg = <0 0x10024000 0 0x1000>;
86737f25828STinghan Shen			reg-names = "pwrap";
86837f25828STinghan Shen			interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>;
86937f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
87037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>;
87137f25828STinghan Shen			clock-names = "spi", "wrap";
87237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
87337f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
87437f25828STinghan Shen		};
87537f25828STinghan Shen
876385e0eedSTinghan Shen		spmi: spmi@10027000 {
877385e0eedSTinghan Shen			compatible = "mediatek,mt8195-spmi";
878385e0eedSTinghan Shen			reg = <0 0x10027000 0 0x000e00>,
879385e0eedSTinghan Shen			      <0 0x10029000 0 0x000100>;
880385e0eedSTinghan Shen			reg-names = "pmif", "spmimst";
881385e0eedSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>,
882385e0eedSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>,
883385e0eedSTinghan Shen				 <&topckgen CLK_TOP_SPMI_M_MST>;
884385e0eedSTinghan Shen			clock-names = "pmif_sys_ck",
885385e0eedSTinghan Shen				      "pmif_tmr_ck",
886385e0eedSTinghan Shen				      "spmimst_clk_mux";
887385e0eedSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>;
888385e0eedSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>;
889385e0eedSTinghan Shen		};
890385e0eedSTinghan Shen
8913b5838d1STinghan Shen		iommu_infra: infra-iommu@10315000 {
8923b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-infra";
8933b5838d1STinghan Shen			reg = <0 0x10315000 0 0x5000>;
8943b5838d1STinghan Shen			interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>,
8953b5838d1STinghan Shen				     <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>,
8963b5838d1STinghan Shen				     <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>,
8973b5838d1STinghan Shen				     <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>,
8983b5838d1STinghan Shen				     <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>;
8993b5838d1STinghan Shen			#iommu-cells = <1>;
9003b5838d1STinghan Shen		};
9013b5838d1STinghan Shen
902329239a1SJason-JH.Lin		gce0: mailbox@10320000 {
903329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
904329239a1SJason-JH.Lin			reg = <0 0x10320000 0 0x4000>;
905329239a1SJason-JH.Lin			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>;
906329239a1SJason-JH.Lin			#mbox-cells = <2>;
907329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE>;
908329239a1SJason-JH.Lin		};
909329239a1SJason-JH.Lin
910329239a1SJason-JH.Lin		gce1: mailbox@10330000 {
911329239a1SJason-JH.Lin			compatible = "mediatek,mt8195-gce";
912329239a1SJason-JH.Lin			reg = <0 0x10330000 0 0x4000>;
913329239a1SJason-JH.Lin			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>;
914329239a1SJason-JH.Lin			#mbox-cells = <2>;
915329239a1SJason-JH.Lin			clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>;
916329239a1SJason-JH.Lin		};
917329239a1SJason-JH.Lin
918867477a5STinghan Shen		scp: scp@10500000 {
919867477a5STinghan Shen			compatible = "mediatek,mt8195-scp";
920867477a5STinghan Shen			reg = <0 0x10500000 0 0x100000>,
921867477a5STinghan Shen			      <0 0x10720000 0 0xe0000>,
922867477a5STinghan Shen			      <0 0x10700000 0 0x8000>;
923867477a5STinghan Shen			reg-names = "sram", "cfg", "l1tcm";
924867477a5STinghan Shen			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>;
925867477a5STinghan Shen			status = "disabled";
926867477a5STinghan Shen		};
927867477a5STinghan Shen
92837f25828STinghan Shen		scp_adsp: clock-controller@10720000 {
92937f25828STinghan Shen			compatible = "mediatek,mt8195-scp_adsp";
93037f25828STinghan Shen			reg = <0 0x10720000 0 0x1000>;
93137f25828STinghan Shen			#clock-cells = <1>;
93237f25828STinghan Shen		};
93337f25828STinghan Shen
9347dd5bc57SYC Hung		adsp: dsp@10803000 {
9357dd5bc57SYC Hung			compatible = "mediatek,mt8195-dsp";
9367dd5bc57SYC Hung			reg = <0 0x10803000 0 0x1000>,
9377dd5bc57SYC Hung			      <0 0x10840000 0 0x40000>;
9387dd5bc57SYC Hung			reg-names = "cfg", "sram";
9397dd5bc57SYC Hung			clocks = <&topckgen CLK_TOP_ADSP>,
9407dd5bc57SYC Hung				 <&clk26m>,
9417dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9427dd5bc57SYC Hung				 <&topckgen CLK_TOP_MAINPLL_D7_D2>,
9437dd5bc57SYC Hung				 <&scp_adsp CLK_SCP_ADSP_AUDIODSP>,
9447dd5bc57SYC Hung				 <&topckgen CLK_TOP_AUDIO_H>;
9457dd5bc57SYC Hung			clock-names = "adsp_sel",
9467dd5bc57SYC Hung				 "clk26m_ck",
9477dd5bc57SYC Hung				 "audio_local_bus",
9487dd5bc57SYC Hung				 "mainpll_d7_d2",
9497dd5bc57SYC Hung				 "scp_adsp_audiodsp",
9507dd5bc57SYC Hung				 "audio_h";
9517dd5bc57SYC Hung			power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>;
9527dd5bc57SYC Hung			mbox-names = "rx", "tx";
9537dd5bc57SYC Hung			mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>;
9547dd5bc57SYC Hung			status = "disabled";
9557dd5bc57SYC Hung		};
9567dd5bc57SYC Hung
9577dd5bc57SYC Hung		adsp_mailbox0: mailbox@10816000 {
9587dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9597dd5bc57SYC Hung			#mbox-cells = <0>;
9607dd5bc57SYC Hung			reg = <0 0x10816000 0 0x1000>;
9617dd5bc57SYC Hung			interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>;
9627dd5bc57SYC Hung		};
9637dd5bc57SYC Hung
9647dd5bc57SYC Hung		adsp_mailbox1: mailbox@10817000 {
9657dd5bc57SYC Hung			compatible = "mediatek,mt8195-adsp-mbox";
9667dd5bc57SYC Hung			#mbox-cells = <0>;
9677dd5bc57SYC Hung			reg = <0 0x10817000 0 0x1000>;
9687dd5bc57SYC Hung			interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>;
9697dd5bc57SYC Hung		};
9707dd5bc57SYC Hung
9718903821cSTinghan Shen		afe: mt8195-afe-pcm@10890000 {
9728903821cSTinghan Shen			compatible = "mediatek,mt8195-audio";
9738903821cSTinghan Shen			reg = <0 0x10890000 0 0x10000>;
9748903821cSTinghan Shen			mediatek,topckgen = <&topckgen>;
9758903821cSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>;
9768903821cSTinghan Shen			interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>;
97704cd9783STrevor Wu			resets = <&watchdog 14>;
97804cd9783STrevor Wu			reset-names = "audiosys";
9798903821cSTinghan Shen			clocks = <&clk26m>,
9808903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL1>,
9818903821cSTinghan Shen				<&apmixedsys CLK_APMIXED_APLL2>,
9828903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV0>,
9838903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV1>,
9848903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV2>,
9858903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV3>,
9868903821cSTinghan Shen				<&topckgen CLK_TOP_APLL12_DIV9>,
9878903821cSTinghan Shen				<&topckgen CLK_TOP_A1SYS_HP>,
9888903821cSTinghan Shen				<&topckgen CLK_TOP_AUD_INTBUS>,
9898903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_H>,
9908903821cSTinghan Shen				<&topckgen CLK_TOP_AUDIO_LOCAL_BUS>,
9918903821cSTinghan Shen				<&topckgen CLK_TOP_DPTX_MCK>,
9928903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO1_MCK>,
9938903821cSTinghan Shen				<&topckgen CLK_TOP_I2SO2_MCK>,
9948903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI1_MCK>,
9958903821cSTinghan Shen				<&topckgen CLK_TOP_I2SI2_MCK>,
9968903821cSTinghan Shen				<&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>,
9978903821cSTinghan Shen				<&scp_adsp CLK_SCP_ADSP_AUDIODSP>;
9988903821cSTinghan Shen			clock-names = "clk26m",
9998903821cSTinghan Shen				"apll1_ck",
10008903821cSTinghan Shen				"apll2_ck",
10018903821cSTinghan Shen				"apll12_div0",
10028903821cSTinghan Shen				"apll12_div1",
10038903821cSTinghan Shen				"apll12_div2",
10048903821cSTinghan Shen				"apll12_div3",
10058903821cSTinghan Shen				"apll12_div9",
10068903821cSTinghan Shen				"a1sys_hp_sel",
10078903821cSTinghan Shen				"aud_intbus_sel",
10088903821cSTinghan Shen				"audio_h_sel",
10098903821cSTinghan Shen				"audio_local_bus_sel",
10108903821cSTinghan Shen				"dptx_m_sel",
10118903821cSTinghan Shen				"i2so1_m_sel",
10128903821cSTinghan Shen				"i2so2_m_sel",
10138903821cSTinghan Shen				"i2si1_m_sel",
10148903821cSTinghan Shen				"i2si2_m_sel",
10158903821cSTinghan Shen				"infra_ao_audio_26m_b",
10168903821cSTinghan Shen				"scp_adsp_audiodsp";
10178903821cSTinghan Shen			status = "disabled";
10188903821cSTinghan Shen		};
10198903821cSTinghan Shen
102037f25828STinghan Shen		uart0: serial@11001100 {
102137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
102237f25828STinghan Shen				     "mediatek,mt6577-uart";
102337f25828STinghan Shen			reg = <0 0x11001100 0 0x100>;
102437f25828STinghan Shen			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>;
102537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>;
102637f25828STinghan Shen			clock-names = "baud", "bus";
102737f25828STinghan Shen			status = "disabled";
102837f25828STinghan Shen		};
102937f25828STinghan Shen
103037f25828STinghan Shen		uart1: serial@11001200 {
103137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
103237f25828STinghan Shen				     "mediatek,mt6577-uart";
103337f25828STinghan Shen			reg = <0 0x11001200 0 0x100>;
103437f25828STinghan Shen			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>;
103537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>;
103637f25828STinghan Shen			clock-names = "baud", "bus";
103737f25828STinghan Shen			status = "disabled";
103837f25828STinghan Shen		};
103937f25828STinghan Shen
104037f25828STinghan Shen		uart2: serial@11001300 {
104137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
104237f25828STinghan Shen				     "mediatek,mt6577-uart";
104337f25828STinghan Shen			reg = <0 0x11001300 0 0x100>;
104437f25828STinghan Shen			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>;
104537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>;
104637f25828STinghan Shen			clock-names = "baud", "bus";
104737f25828STinghan Shen			status = "disabled";
104837f25828STinghan Shen		};
104937f25828STinghan Shen
105037f25828STinghan Shen		uart3: serial@11001400 {
105137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
105237f25828STinghan Shen				     "mediatek,mt6577-uart";
105337f25828STinghan Shen			reg = <0 0x11001400 0 0x100>;
105437f25828STinghan Shen			interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>;
105537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>;
105637f25828STinghan Shen			clock-names = "baud", "bus";
105737f25828STinghan Shen			status = "disabled";
105837f25828STinghan Shen		};
105937f25828STinghan Shen
106037f25828STinghan Shen		uart4: serial@11001500 {
106137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
106237f25828STinghan Shen				     "mediatek,mt6577-uart";
106337f25828STinghan Shen			reg = <0 0x11001500 0 0x100>;
106437f25828STinghan Shen			interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>;
106537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>;
106637f25828STinghan Shen			clock-names = "baud", "bus";
106737f25828STinghan Shen			status = "disabled";
106837f25828STinghan Shen		};
106937f25828STinghan Shen
107037f25828STinghan Shen		uart5: serial@11001600 {
107137f25828STinghan Shen			compatible = "mediatek,mt8195-uart",
107237f25828STinghan Shen				     "mediatek,mt6577-uart";
107337f25828STinghan Shen			reg = <0 0x11001600 0 0x100>;
107437f25828STinghan Shen			interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>;
107537f25828STinghan Shen			clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>;
107637f25828STinghan Shen			clock-names = "baud", "bus";
107737f25828STinghan Shen			status = "disabled";
107837f25828STinghan Shen		};
107937f25828STinghan Shen
108037f25828STinghan Shen		auxadc: auxadc@11002000 {
108137f25828STinghan Shen			compatible = "mediatek,mt8195-auxadc",
108237f25828STinghan Shen				     "mediatek,mt8173-auxadc";
108337f25828STinghan Shen			reg = <0 0x11002000 0 0x1000>;
108437f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>;
108537f25828STinghan Shen			clock-names = "main";
108637f25828STinghan Shen			#io-channel-cells = <1>;
108737f25828STinghan Shen			status = "disabled";
108837f25828STinghan Shen		};
108937f25828STinghan Shen
109037f25828STinghan Shen		pericfg_ao: syscon@11003000 {
109137f25828STinghan Shen			compatible = "mediatek,mt8195-pericfg_ao", "syscon";
109237f25828STinghan Shen			reg = <0 0x11003000 0 0x1000>;
109337f25828STinghan Shen			#clock-cells = <1>;
109437f25828STinghan Shen		};
109537f25828STinghan Shen
109637f25828STinghan Shen		spi0: spi@1100a000 {
109737f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
109837f25828STinghan Shen				     "mediatek,mt6765-spi";
109937f25828STinghan Shen			#address-cells = <1>;
110037f25828STinghan Shen			#size-cells = <0>;
110137f25828STinghan Shen			reg = <0 0x1100a000 0 0x1000>;
110237f25828STinghan Shen			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>;
110337f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
110437f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
110537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI0>;
110637f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
110737f25828STinghan Shen			status = "disabled";
110837f25828STinghan Shen		};
110937f25828STinghan Shen
1110fd1c6f13SBalsam CHIHI		lvts_ap: thermal-sensor@1100b000 {
1111fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-ap";
1112fd1c6f13SBalsam CHIHI			reg = <0 0x1100b000 0 0x1000>;
1113fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>;
1114fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1115fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>;
1116fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1117fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1118fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1119fd1c6f13SBalsam CHIHI		};
1120fd1c6f13SBalsam CHIHI
112137f25828STinghan Shen		spi1: spi@11010000 {
112237f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
112337f25828STinghan Shen				     "mediatek,mt6765-spi";
112437f25828STinghan Shen			#address-cells = <1>;
112537f25828STinghan Shen			#size-cells = <0>;
112637f25828STinghan Shen			reg = <0 0x11010000 0 0x1000>;
112737f25828STinghan Shen			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>;
112837f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
112937f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
113037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI1>;
113137f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
113237f25828STinghan Shen			status = "disabled";
113337f25828STinghan Shen		};
113437f25828STinghan Shen
113537f25828STinghan Shen		spi2: spi@11012000 {
113637f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
113737f25828STinghan Shen				     "mediatek,mt6765-spi";
113837f25828STinghan Shen			#address-cells = <1>;
113937f25828STinghan Shen			#size-cells = <0>;
114037f25828STinghan Shen			reg = <0 0x11012000 0 0x1000>;
114137f25828STinghan Shen			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>;
114237f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
114337f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
114437f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI2>;
114537f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
114637f25828STinghan Shen			status = "disabled";
114737f25828STinghan Shen		};
114837f25828STinghan Shen
114937f25828STinghan Shen		spi3: spi@11013000 {
115037f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
115137f25828STinghan Shen				     "mediatek,mt6765-spi";
115237f25828STinghan Shen			#address-cells = <1>;
115337f25828STinghan Shen			#size-cells = <0>;
115437f25828STinghan Shen			reg = <0 0x11013000 0 0x1000>;
115537f25828STinghan Shen			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>;
115637f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
115737f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
115837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI3>;
115937f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
116037f25828STinghan Shen			status = "disabled";
116137f25828STinghan Shen		};
116237f25828STinghan Shen
116337f25828STinghan Shen		spi4: spi@11018000 {
116437f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
116537f25828STinghan Shen				     "mediatek,mt6765-spi";
116637f25828STinghan Shen			#address-cells = <1>;
116737f25828STinghan Shen			#size-cells = <0>;
116837f25828STinghan Shen			reg = <0 0x11018000 0 0x1000>;
116937f25828STinghan Shen			interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>;
117037f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
117137f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
117237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI4>;
117337f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
117437f25828STinghan Shen			status = "disabled";
117537f25828STinghan Shen		};
117637f25828STinghan Shen
117737f25828STinghan Shen		spi5: spi@11019000 {
117837f25828STinghan Shen			compatible = "mediatek,mt8195-spi",
117937f25828STinghan Shen				     "mediatek,mt6765-spi";
118037f25828STinghan Shen			#address-cells = <1>;
118137f25828STinghan Shen			#size-cells = <0>;
118237f25828STinghan Shen			reg = <0 0x11019000 0 0x1000>;
118337f25828STinghan Shen			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>;
118437f25828STinghan Shen			clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>,
118537f25828STinghan Shen				 <&topckgen CLK_TOP_SPI>,
118637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SPI5>;
118737f25828STinghan Shen			clock-names = "parent-clk", "sel-clk", "spi-clk";
118837f25828STinghan Shen			status = "disabled";
118937f25828STinghan Shen		};
119037f25828STinghan Shen
119137f25828STinghan Shen		spis0: spi@1101d000 {
119237f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
119337f25828STinghan Shen			reg = <0 0x1101d000 0 0x1000>;
119437f25828STinghan Shen			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>;
119537f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>;
119637f25828STinghan Shen			clock-names = "spi";
119737f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
119837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
119937f25828STinghan Shen			status = "disabled";
120037f25828STinghan Shen		};
120137f25828STinghan Shen
120237f25828STinghan Shen		spis1: spi@1101e000 {
120337f25828STinghan Shen			compatible = "mediatek,mt8195-spi-slave";
120437f25828STinghan Shen			reg = <0 0x1101e000 0 0x1000>;
120537f25828STinghan Shen			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>;
120637f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>;
120737f25828STinghan Shen			clock-names = "spi";
120837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_SPIS>;
120937f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>;
121037f25828STinghan Shen			status = "disabled";
121137f25828STinghan Shen		};
121237f25828STinghan Shen
1213c5fe37e8SBiao Huang		eth: ethernet@11021000 {
1214c5fe37e8SBiao Huang			compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a";
1215c5fe37e8SBiao Huang			reg = <0 0x11021000 0 0x4000>;
1216c5fe37e8SBiao Huang			interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>;
1217c5fe37e8SBiao Huang			interrupt-names = "macirq";
1218c5fe37e8SBiao Huang			clock-names = "axi",
1219c5fe37e8SBiao Huang				      "apb",
1220c5fe37e8SBiao Huang				      "mac_main",
1221c5fe37e8SBiao Huang				      "ptp_ref",
1222c5fe37e8SBiao Huang				      "rmii_internal",
1223c5fe37e8SBiao Huang				      "mac_cg";
1224c5fe37e8SBiao Huang			clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>,
1225c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>,
1226c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_250M>,
1227c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1228c5fe37e8SBiao Huang				 <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>,
1229c5fe37e8SBiao Huang				 <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>;
1230c5fe37e8SBiao Huang			assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>,
1231c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>,
1232c5fe37e8SBiao Huang					  <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>;
1233c5fe37e8SBiao Huang			assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>,
1234c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D8>,
1235c5fe37e8SBiao Huang						 <&topckgen CLK_TOP_ETHPLL_D10>;
1236c5fe37e8SBiao Huang			power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>;
1237c5fe37e8SBiao Huang			mediatek,pericfg = <&infracfg_ao>;
1238c5fe37e8SBiao Huang			snps,axi-config = <&stmmac_axi_setup>;
1239c5fe37e8SBiao Huang			snps,mtl-rx-config = <&mtl_rx_setup>;
1240c5fe37e8SBiao Huang			snps,mtl-tx-config = <&mtl_tx_setup>;
1241c5fe37e8SBiao Huang			snps,txpbl = <16>;
1242c5fe37e8SBiao Huang			snps,rxpbl = <16>;
1243c5fe37e8SBiao Huang			snps,clk-csr = <0>;
1244c5fe37e8SBiao Huang			status = "disabled";
1245c5fe37e8SBiao Huang
1246c5fe37e8SBiao Huang			mdio {
1247c5fe37e8SBiao Huang				compatible = "snps,dwmac-mdio";
1248c5fe37e8SBiao Huang				#address-cells = <1>;
1249c5fe37e8SBiao Huang				#size-cells = <0>;
1250c5fe37e8SBiao Huang			};
1251c5fe37e8SBiao Huang
1252c5fe37e8SBiao Huang			stmmac_axi_setup: stmmac-axi-config {
1253c5fe37e8SBiao Huang				snps,wr_osr_lmt = <0x7>;
1254c5fe37e8SBiao Huang				snps,rd_osr_lmt = <0x7>;
1255c5fe37e8SBiao Huang				snps,blen = <0 0 0 0 16 8 4>;
1256c5fe37e8SBiao Huang			};
1257c5fe37e8SBiao Huang
1258c5fe37e8SBiao Huang			mtl_rx_setup: rx-queues-config {
1259c5fe37e8SBiao Huang				snps,rx-queues-to-use = <4>;
1260c5fe37e8SBiao Huang				snps,rx-sched-sp;
1261c5fe37e8SBiao Huang				queue0 {
1262c5fe37e8SBiao Huang					snps,dcb-algorithm;
1263c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1264c5fe37e8SBiao Huang				};
1265c5fe37e8SBiao Huang				queue1 {
1266c5fe37e8SBiao Huang					snps,dcb-algorithm;
1267c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1268c5fe37e8SBiao Huang				};
1269c5fe37e8SBiao Huang				queue2 {
1270c5fe37e8SBiao Huang					snps,dcb-algorithm;
1271c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1272c5fe37e8SBiao Huang				};
1273c5fe37e8SBiao Huang				queue3 {
1274c5fe37e8SBiao Huang					snps,dcb-algorithm;
1275c5fe37e8SBiao Huang					snps,map-to-dma-channel = <0x0>;
1276c5fe37e8SBiao Huang				};
1277c5fe37e8SBiao Huang			};
1278c5fe37e8SBiao Huang
1279c5fe37e8SBiao Huang			mtl_tx_setup: tx-queues-config {
1280c5fe37e8SBiao Huang				snps,tx-queues-to-use = <4>;
1281c5fe37e8SBiao Huang				snps,tx-sched-wrr;
1282c5fe37e8SBiao Huang				queue0 {
1283c5fe37e8SBiao Huang					snps,weight = <0x10>;
1284c5fe37e8SBiao Huang					snps,dcb-algorithm;
1285c5fe37e8SBiao Huang					snps,priority = <0x0>;
1286c5fe37e8SBiao Huang				};
1287c5fe37e8SBiao Huang				queue1 {
1288c5fe37e8SBiao Huang					snps,weight = <0x11>;
1289c5fe37e8SBiao Huang					snps,dcb-algorithm;
1290c5fe37e8SBiao Huang					snps,priority = <0x1>;
1291c5fe37e8SBiao Huang				};
1292c5fe37e8SBiao Huang				queue2 {
1293c5fe37e8SBiao Huang					snps,weight = <0x12>;
1294c5fe37e8SBiao Huang					snps,dcb-algorithm;
1295c5fe37e8SBiao Huang					snps,priority = <0x2>;
1296c5fe37e8SBiao Huang				};
1297c5fe37e8SBiao Huang				queue3 {
1298c5fe37e8SBiao Huang					snps,weight = <0x13>;
1299c5fe37e8SBiao Huang					snps,dcb-algorithm;
1300c5fe37e8SBiao Huang					snps,priority = <0x3>;
1301c5fe37e8SBiao Huang				};
1302c5fe37e8SBiao Huang			};
1303c5fe37e8SBiao Huang		};
1304c5fe37e8SBiao Huang
130537f25828STinghan Shen		xhci0: usb@11200000 {
130637f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
130737f25828STinghan Shen				     "mediatek,mtk-xhci";
130837f25828STinghan Shen			reg = <0 0x11200000 0 0x1000>,
130937f25828STinghan Shen			      <0 0x11203e00 0 0x0100>;
131037f25828STinghan Shen			reg-names = "mac", "ippc";
131137f25828STinghan Shen			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>;
131237f25828STinghan Shen			phys = <&u2port0 PHY_TYPE_USB2>,
131337f25828STinghan Shen			       <&u3port0 PHY_TYPE_USB3>;
131437f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP>,
131537f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI>;
131637f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
131737f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
131837f25828STinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>,
131937f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_REF>,
132037f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
13216210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
132237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>;
13236210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
13246210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
132577d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 103>;
132677d30613SChunfeng Yun			wakeup-source;
132737f25828STinghan Shen			status = "disabled";
132837f25828STinghan Shen		};
132937f25828STinghan Shen
133037f25828STinghan Shen		mmc0: mmc@11230000 {
133137f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
133237f25828STinghan Shen				     "mediatek,mt8183-mmc";
133337f25828STinghan Shen			reg = <0 0x11230000 0 0x10000>,
133437f25828STinghan Shen			      <0 0x11f50000 0 0x1000>;
133537f25828STinghan Shen			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
133637f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC50_0>,
133737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0>,
133837f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>;
133937f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
134037f25828STinghan Shen			status = "disabled";
134137f25828STinghan Shen		};
134237f25828STinghan Shen
134337f25828STinghan Shen		mmc1: mmc@11240000 {
134437f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
134537f25828STinghan Shen				     "mediatek,mt8183-mmc";
134637f25828STinghan Shen			reg = <0 0x11240000 0 0x1000>,
134737f25828STinghan Shen			      <0 0x11c70000 0 0x1000>;
134837f25828STinghan Shen			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
134937f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_1>,
135037f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1>,
135137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>;
135237f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
135337f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>;
135437f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
135537f25828STinghan Shen			status = "disabled";
135637f25828STinghan Shen		};
135737f25828STinghan Shen
135837f25828STinghan Shen		mmc2: mmc@11250000 {
135937f25828STinghan Shen			compatible = "mediatek,mt8195-mmc",
136037f25828STinghan Shen				     "mediatek,mt8183-mmc";
136137f25828STinghan Shen			reg = <0 0x11250000 0 0x1000>,
136237f25828STinghan Shen			      <0 0x11e60000 0 0x1000>;
136337f25828STinghan Shen			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>;
136437f25828STinghan Shen			clocks = <&topckgen CLK_TOP_MSDC30_2>,
136537f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>,
136637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>;
136737f25828STinghan Shen			clock-names = "source", "hclk", "source_cg";
136837f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>;
136937f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
137037f25828STinghan Shen			status = "disabled";
137137f25828STinghan Shen		};
137237f25828STinghan Shen
1373fd1c6f13SBalsam CHIHI		lvts_mcu: thermal-sensor@11278000 {
1374fd1c6f13SBalsam CHIHI			compatible = "mediatek,mt8195-lvts-mcu";
1375fd1c6f13SBalsam CHIHI			reg = <0 0x11278000 0 0x1000>;
1376fd1c6f13SBalsam CHIHI			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>;
1377fd1c6f13SBalsam CHIHI			clocks = <&infracfg_ao CLK_INFRA_AO_THERM>;
1378fd1c6f13SBalsam CHIHI			resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>;
1379fd1c6f13SBalsam CHIHI			nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>;
1380fd1c6f13SBalsam CHIHI			nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2";
1381fd1c6f13SBalsam CHIHI			#thermal-sensor-cells = <1>;
1382fd1c6f13SBalsam CHIHI		};
1383fd1c6f13SBalsam CHIHI
138437f25828STinghan Shen		xhci1: usb@11290000 {
138537f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
138637f25828STinghan Shen				     "mediatek,mtk-xhci";
138737f25828STinghan Shen			reg = <0 0x11290000 0 0x1000>,
138837f25828STinghan Shen			      <0 0x11293e00 0 0x0100>;
138937f25828STinghan Shen			reg-names = "mac", "ippc";
139037f25828STinghan Shen			interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>;
139137f25828STinghan Shen			phys = <&u2port1 PHY_TYPE_USB2>;
139237f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>,
139337f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_1P>;
139437f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
139537f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
139637f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>,
139737f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P1_REF>,
139837f25828STinghan Shen				 <&apmixedsys CLK_APMIXED_USB1PLL>,
13996210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
140037f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>;
14016210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14026210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
140377d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 104>;
140477d30613SChunfeng Yun			wakeup-source;
140537f25828STinghan Shen			status = "disabled";
140637f25828STinghan Shen		};
140737f25828STinghan Shen
140837f25828STinghan Shen		xhci2: usb@112a0000 {
140937f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
141037f25828STinghan Shen				     "mediatek,mtk-xhci";
141137f25828STinghan Shen			reg = <0 0x112a0000 0 0x1000>,
141237f25828STinghan Shen			      <0 0x112a3e00 0 0x0100>;
141337f25828STinghan Shen			reg-names = "mac", "ippc";
141437f25828STinghan Shen			interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>;
141537f25828STinghan Shen			phys = <&u2port2 PHY_TYPE_USB2>;
141637f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>,
141737f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_2P>;
141837f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
141937f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
142037f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>,
142137f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P2_REF>,
14226210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
14236210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
142437f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>;
14256210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14266210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
142777d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 105>;
142877d30613SChunfeng Yun			wakeup-source;
142937f25828STinghan Shen			status = "disabled";
143037f25828STinghan Shen		};
143137f25828STinghan Shen
143237f25828STinghan Shen		xhci3: usb@112b0000 {
143337f25828STinghan Shen			compatible = "mediatek,mt8195-xhci",
143437f25828STinghan Shen				     "mediatek,mtk-xhci";
143537f25828STinghan Shen			reg = <0 0x112b0000 0 0x1000>,
143637f25828STinghan Shen			      <0 0x112b3e00 0 0x0100>;
143737f25828STinghan Shen			reg-names = "mac", "ippc";
143837f25828STinghan Shen			interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>;
143937f25828STinghan Shen			phys = <&u2port3 PHY_TYPE_USB2>;
144037f25828STinghan Shen			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>,
144137f25828STinghan Shen					  <&topckgen CLK_TOP_SSUSB_XHCI_3P>;
144237f25828STinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
144337f25828STinghan Shen						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
144437f25828STinghan Shen			clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>,
144537f25828STinghan Shen				 <&topckgen CLK_TOP_SSUSB_P3_REF>,
14466210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
14476210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
144837f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>;
14496210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
14506210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
145177d30613SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 106>;
145277d30613SChunfeng Yun			wakeup-source;
145337f25828STinghan Shen			status = "disabled";
145437f25828STinghan Shen		};
145537f25828STinghan Shen
1456ecc0af6aSTinghan Shen		pcie0: pcie@112f0000 {
1457ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1458ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1459ecc0af6aSTinghan Shen			device_type = "pci";
1460ecc0af6aSTinghan Shen			#address-cells = <3>;
1461ecc0af6aSTinghan Shen			#size-cells = <2>;
1462ecc0af6aSTinghan Shen			reg = <0 0x112f0000 0 0x4000>;
1463ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1464ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>;
1465ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1466ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x20000000
1467ecc0af6aSTinghan Shen				  0x0 0x20000000 0 0x200000>,
1468ecc0af6aSTinghan Shen				 <0x82000000 0 0x20200000
1469ecc0af6aSTinghan Shen				  0x0 0x20200000 0 0x3e00000>;
1470ecc0af6aSTinghan Shen
1471ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>;
1472ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1473ecc0af6aSTinghan Shen
1474ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>,
1475ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>,
1476ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>,
1477ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>,
1478ecc0af6aSTinghan Shen				 <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>,
1479ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1480ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1481ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1482ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL>;
1483ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1484ecc0af6aSTinghan Shen
1485ecc0af6aSTinghan Shen			phys = <&pciephy>;
1486ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1487ecc0af6aSTinghan Shen
1488ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>;
1489ecc0af6aSTinghan Shen
1490ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>;
1491ecc0af6aSTinghan Shen			reset-names = "mac";
1492ecc0af6aSTinghan Shen
1493ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1494ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1495ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
1496ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc0 1>,
1497ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc0 2>,
1498ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc0 3>;
1499ecc0af6aSTinghan Shen			status = "disabled";
1500ecc0af6aSTinghan Shen
1501ecc0af6aSTinghan Shen			pcie_intc0: interrupt-controller {
1502ecc0af6aSTinghan Shen				interrupt-controller;
1503ecc0af6aSTinghan Shen				#address-cells = <0>;
1504ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1505ecc0af6aSTinghan Shen			};
1506ecc0af6aSTinghan Shen		};
1507ecc0af6aSTinghan Shen
1508ecc0af6aSTinghan Shen		pcie1: pcie@112f8000 {
1509ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie",
1510ecc0af6aSTinghan Shen				     "mediatek,mt8192-pcie";
1511ecc0af6aSTinghan Shen			device_type = "pci";
1512ecc0af6aSTinghan Shen			#address-cells = <3>;
1513ecc0af6aSTinghan Shen			#size-cells = <2>;
1514ecc0af6aSTinghan Shen			reg = <0 0x112f8000 0 0x4000>;
1515ecc0af6aSTinghan Shen			reg-names = "pcie-mac";
1516ecc0af6aSTinghan Shen			interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>;
1517ecc0af6aSTinghan Shen			bus-range = <0x00 0xff>;
1518ecc0af6aSTinghan Shen			ranges = <0x81000000 0 0x24000000
1519ecc0af6aSTinghan Shen				  0x0 0x24000000 0 0x200000>,
1520ecc0af6aSTinghan Shen				 <0x82000000 0 0x24200000
1521ecc0af6aSTinghan Shen				  0x0 0x24200000 0 0x3e00000>;
1522ecc0af6aSTinghan Shen
1523ecc0af6aSTinghan Shen			iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>;
1524ecc0af6aSTinghan Shen			iommu-map-mask = <0x0>;
1525ecc0af6aSTinghan Shen
1526ecc0af6aSTinghan Shen			clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>,
1527ecc0af6aSTinghan Shen				 <&clk26m>,
15281bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>,
1529ecc0af6aSTinghan Shen				 <&clk26m>,
15301bd1d10dSAngeloGioacchino Del Regno				 <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>,
1531ecc0af6aSTinghan Shen				 /* Designer has connect pcie1 with peri_mem_p0 clock */
1532ecc0af6aSTinghan Shen				 <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>;
1533ecc0af6aSTinghan Shen			clock-names = "pl_250m", "tl_26m", "tl_96m",
1534ecc0af6aSTinghan Shen				      "tl_32k", "peri_26m", "peri_mem";
1535ecc0af6aSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_TL_P1>;
1536ecc0af6aSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>;
1537ecc0af6aSTinghan Shen
1538ecc0af6aSTinghan Shen			phys = <&u3port1 PHY_TYPE_PCIE>;
1539ecc0af6aSTinghan Shen			phy-names = "pcie-phy";
1540ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>;
1541ecc0af6aSTinghan Shen
1542ecc0af6aSTinghan Shen			resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>;
1543ecc0af6aSTinghan Shen			reset-names = "mac";
1544ecc0af6aSTinghan Shen
1545ecc0af6aSTinghan Shen			#interrupt-cells = <1>;
1546ecc0af6aSTinghan Shen			interrupt-map-mask = <0 0 0 7>;
1547ecc0af6aSTinghan Shen			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
1548ecc0af6aSTinghan Shen					<0 0 0 2 &pcie_intc1 1>,
1549ecc0af6aSTinghan Shen					<0 0 0 3 &pcie_intc1 2>,
1550ecc0af6aSTinghan Shen					<0 0 0 4 &pcie_intc1 3>;
1551ecc0af6aSTinghan Shen			status = "disabled";
1552ecc0af6aSTinghan Shen
1553ecc0af6aSTinghan Shen			pcie_intc1: interrupt-controller {
1554ecc0af6aSTinghan Shen				interrupt-controller;
1555ecc0af6aSTinghan Shen				#address-cells = <0>;
1556ecc0af6aSTinghan Shen				#interrupt-cells = <1>;
1557ecc0af6aSTinghan Shen			};
1558ecc0af6aSTinghan Shen		};
1559ecc0af6aSTinghan Shen
156037f25828STinghan Shen		nor_flash: spi@1132c000 {
156137f25828STinghan Shen			compatible = "mediatek,mt8195-nor",
156237f25828STinghan Shen				     "mediatek,mt8173-nor";
156337f25828STinghan Shen			reg = <0 0x1132c000 0 0x1000>;
156437f25828STinghan Shen			interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>;
156537f25828STinghan Shen			clocks = <&topckgen CLK_TOP_SPINOR>,
156637f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>,
156737f25828STinghan Shen				 <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>;
156837f25828STinghan Shen			clock-names = "spi", "sf", "axi";
156937f25828STinghan Shen			#address-cells = <1>;
157037f25828STinghan Shen			#size-cells = <0>;
157137f25828STinghan Shen			status = "disabled";
157237f25828STinghan Shen		};
157337f25828STinghan Shen
1574ab43a84cSChunfeng Yun		efuse: efuse@11c10000 {
1575ab43a84cSChunfeng Yun			compatible = "mediatek,mt8195-efuse", "mediatek,efuse";
1576ab43a84cSChunfeng Yun			reg = <0 0x11c10000 0 0x1000>;
1577ab43a84cSChunfeng Yun			#address-cells = <1>;
1578ab43a84cSChunfeng Yun			#size-cells = <1>;
1579ab43a84cSChunfeng Yun			u3_tx_imp_p0: usb3-tx-imp@184,1 {
1580ab43a84cSChunfeng Yun				reg = <0x184 0x1>;
1581ab43a84cSChunfeng Yun				bits = <0 5>;
1582ab43a84cSChunfeng Yun			};
1583ab43a84cSChunfeng Yun			u3_rx_imp_p0: usb3-rx-imp@184,2 {
1584ab43a84cSChunfeng Yun				reg = <0x184 0x2>;
1585ab43a84cSChunfeng Yun				bits = <5 5>;
1586ab43a84cSChunfeng Yun			};
1587ab43a84cSChunfeng Yun			u3_intr_p0: usb3-intr@185 {
1588ab43a84cSChunfeng Yun				reg = <0x185 0x1>;
1589ab43a84cSChunfeng Yun				bits = <2 6>;
1590ab43a84cSChunfeng Yun			};
1591ab43a84cSChunfeng Yun			comb_tx_imp_p1: usb3-tx-imp@186,1 {
1592ab43a84cSChunfeng Yun				reg = <0x186 0x1>;
1593ab43a84cSChunfeng Yun				bits = <0 5>;
1594ab43a84cSChunfeng Yun			};
1595ab43a84cSChunfeng Yun			comb_rx_imp_p1: usb3-rx-imp@186,2 {
1596ab43a84cSChunfeng Yun				reg = <0x186 0x2>;
1597ab43a84cSChunfeng Yun				bits = <5 5>;
1598ab43a84cSChunfeng Yun			};
1599ab43a84cSChunfeng Yun			comb_intr_p1: usb3-intr@187 {
1600ab43a84cSChunfeng Yun				reg = <0x187 0x1>;
1601ab43a84cSChunfeng Yun				bits = <2 6>;
1602ab43a84cSChunfeng Yun			};
1603ab43a84cSChunfeng Yun			u2_intr_p0: usb2-intr-p0@188,1 {
1604ab43a84cSChunfeng Yun				reg = <0x188 0x1>;
1605ab43a84cSChunfeng Yun				bits = <0 5>;
1606ab43a84cSChunfeng Yun			};
1607ab43a84cSChunfeng Yun			u2_intr_p1: usb2-intr-p1@188,2 {
1608ab43a84cSChunfeng Yun				reg = <0x188 0x2>;
1609ab43a84cSChunfeng Yun				bits = <5 5>;
1610ab43a84cSChunfeng Yun			};
1611ab43a84cSChunfeng Yun			u2_intr_p2: usb2-intr-p2@189,1 {
1612ab43a84cSChunfeng Yun				reg = <0x189 0x1>;
1613ab43a84cSChunfeng Yun				bits = <2 5>;
1614ab43a84cSChunfeng Yun			};
1615ab43a84cSChunfeng Yun			u2_intr_p3: usb2-intr-p3@189,2 {
1616ab43a84cSChunfeng Yun				reg = <0x189 0x2>;
1617ab43a84cSChunfeng Yun				bits = <7 5>;
1618ab43a84cSChunfeng Yun			};
1619ecc0af6aSTinghan Shen			pciephy_rx_ln1: pciephy-rx-ln1@190,1 {
1620ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1621ecc0af6aSTinghan Shen				bits = <0 4>;
1622ecc0af6aSTinghan Shen			};
1623ecc0af6aSTinghan Shen			pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 {
1624ecc0af6aSTinghan Shen				reg = <0x190 0x1>;
1625ecc0af6aSTinghan Shen				bits = <4 4>;
1626ecc0af6aSTinghan Shen			};
1627ecc0af6aSTinghan Shen			pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 {
1628ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1629ecc0af6aSTinghan Shen				bits = <0 4>;
1630ecc0af6aSTinghan Shen			};
1631ecc0af6aSTinghan Shen			pciephy_rx_ln0: pciephy-rx-ln0@191,2 {
1632ecc0af6aSTinghan Shen				reg = <0x191 0x1>;
1633ecc0af6aSTinghan Shen				bits = <4 4>;
1634ecc0af6aSTinghan Shen			};
1635ecc0af6aSTinghan Shen			pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 {
1636ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1637ecc0af6aSTinghan Shen				bits = <0 4>;
1638ecc0af6aSTinghan Shen			};
1639ecc0af6aSTinghan Shen			pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 {
1640ecc0af6aSTinghan Shen				reg = <0x192 0x1>;
1641ecc0af6aSTinghan Shen				bits = <4 4>;
1642ecc0af6aSTinghan Shen			};
1643ecc0af6aSTinghan Shen			pciephy_glb_intr: pciephy-glb-intr@193 {
1644ecc0af6aSTinghan Shen				reg = <0x193 0x1>;
1645ecc0af6aSTinghan Shen				bits = <0 4>;
1646ecc0af6aSTinghan Shen			};
164764196979SBo-Chen Chen			dp_calibration: dp-data@1ac {
164864196979SBo-Chen Chen				reg = <0x1ac 0x10>;
164964196979SBo-Chen Chen			};
165089b045d3SBalsam CHIHI			lvts_efuse_data1: lvts1-calib@1bc {
165189b045d3SBalsam CHIHI				reg = <0x1bc 0x14>;
165289b045d3SBalsam CHIHI			};
165389b045d3SBalsam CHIHI			lvts_efuse_data2: lvts2-calib@1d0 {
165489b045d3SBalsam CHIHI				reg = <0x1d0 0x38>;
165589b045d3SBalsam CHIHI			};
1656ab43a84cSChunfeng Yun		};
1657ab43a84cSChunfeng Yun
165837f25828STinghan Shen		u3phy2: t-phy@11c40000 {
165937f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
166037f25828STinghan Shen			#address-cells = <1>;
166137f25828STinghan Shen			#size-cells = <1>;
166237f25828STinghan Shen			ranges = <0 0 0x11c40000 0x700>;
166337f25828STinghan Shen			status = "disabled";
166437f25828STinghan Shen
166537f25828STinghan Shen			u2port2: usb-phy@0 {
166637f25828STinghan Shen				reg = <0x0 0x700>;
166737f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>;
166837f25828STinghan Shen				clock-names = "ref";
166937f25828STinghan Shen				#phy-cells = <1>;
167037f25828STinghan Shen			};
167137f25828STinghan Shen		};
167237f25828STinghan Shen
167337f25828STinghan Shen		u3phy3: t-phy@11c50000 {
167437f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
167537f25828STinghan Shen			#address-cells = <1>;
167637f25828STinghan Shen			#size-cells = <1>;
167737f25828STinghan Shen			ranges = <0 0 0x11c50000 0x700>;
167837f25828STinghan Shen			status = "disabled";
167937f25828STinghan Shen
168037f25828STinghan Shen			u2port3: usb-phy@0 {
168137f25828STinghan Shen				reg = <0x0 0x700>;
168237f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>;
168337f25828STinghan Shen				clock-names = "ref";
168437f25828STinghan Shen				#phy-cells = <1>;
168537f25828STinghan Shen			};
168637f25828STinghan Shen		};
168737f25828STinghan Shen
168837f25828STinghan Shen		i2c5: i2c@11d00000 {
168937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
169037f25828STinghan Shen				     "mediatek,mt8192-i2c";
169137f25828STinghan Shen			reg = <0 0x11d00000 0 0x1000>,
169237f25828STinghan Shen			      <0 0x10220580 0 0x80>;
169337f25828STinghan Shen			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>;
169437f25828STinghan Shen			clock-div = <1>;
169537f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>,
169637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
169737f25828STinghan Shen			clock-names = "main", "dma";
169837f25828STinghan Shen			#address-cells = <1>;
169937f25828STinghan Shen			#size-cells = <0>;
170037f25828STinghan Shen			status = "disabled";
170137f25828STinghan Shen		};
170237f25828STinghan Shen
170337f25828STinghan Shen		i2c6: i2c@11d01000 {
170437f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
170537f25828STinghan Shen				     "mediatek,mt8192-i2c";
170637f25828STinghan Shen			reg = <0 0x11d01000 0 0x1000>,
170737f25828STinghan Shen			      <0 0x10220600 0 0x80>;
170837f25828STinghan Shen			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>;
170937f25828STinghan Shen			clock-div = <1>;
171037f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>,
171137f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
171237f25828STinghan Shen			clock-names = "main", "dma";
171337f25828STinghan Shen			#address-cells = <1>;
171437f25828STinghan Shen			#size-cells = <0>;
171537f25828STinghan Shen			status = "disabled";
171637f25828STinghan Shen		};
171737f25828STinghan Shen
171837f25828STinghan Shen		i2c7: i2c@11d02000 {
171937f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
172037f25828STinghan Shen				     "mediatek,mt8192-i2c";
172137f25828STinghan Shen			reg = <0 0x11d02000 0 0x1000>,
172237f25828STinghan Shen			      <0 0x10220680 0 0x80>;
172337f25828STinghan Shen			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>;
172437f25828STinghan Shen			clock-div = <1>;
172537f25828STinghan Shen			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
172637f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
172737f25828STinghan Shen			clock-names = "main", "dma";
172837f25828STinghan Shen			#address-cells = <1>;
172937f25828STinghan Shen			#size-cells = <0>;
173037f25828STinghan Shen			status = "disabled";
173137f25828STinghan Shen		};
173237f25828STinghan Shen
173337f25828STinghan Shen		imp_iic_wrap_s: clock-controller@11d03000 {
173437f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_s";
173537f25828STinghan Shen			reg = <0 0x11d03000 0 0x1000>;
173637f25828STinghan Shen			#clock-cells = <1>;
173737f25828STinghan Shen		};
173837f25828STinghan Shen
173937f25828STinghan Shen		i2c0: i2c@11e00000 {
174037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
174137f25828STinghan Shen				     "mediatek,mt8192-i2c";
174237f25828STinghan Shen			reg = <0 0x11e00000 0 0x1000>,
174337f25828STinghan Shen			      <0 0x10220080 0 0x80>;
174437f25828STinghan Shen			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>;
174537f25828STinghan Shen			clock-div = <1>;
174637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>,
174737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
174837f25828STinghan Shen			clock-names = "main", "dma";
174937f25828STinghan Shen			#address-cells = <1>;
175037f25828STinghan Shen			#size-cells = <0>;
1751a93f071aSTzung-Bi Shih			status = "disabled";
175237f25828STinghan Shen		};
175337f25828STinghan Shen
175437f25828STinghan Shen		i2c1: i2c@11e01000 {
175537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
175637f25828STinghan Shen				     "mediatek,mt8192-i2c";
175737f25828STinghan Shen			reg = <0 0x11e01000 0 0x1000>,
175837f25828STinghan Shen			      <0 0x10220200 0 0x80>;
175937f25828STinghan Shen			interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>;
176037f25828STinghan Shen			clock-div = <1>;
176137f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>,
176237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
176337f25828STinghan Shen			clock-names = "main", "dma";
176437f25828STinghan Shen			#address-cells = <1>;
176537f25828STinghan Shen			#size-cells = <0>;
176637f25828STinghan Shen			status = "disabled";
176737f25828STinghan Shen		};
176837f25828STinghan Shen
176937f25828STinghan Shen		i2c2: i2c@11e02000 {
177037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
177137f25828STinghan Shen				     "mediatek,mt8192-i2c";
177237f25828STinghan Shen			reg = <0 0x11e02000 0 0x1000>,
177337f25828STinghan Shen			      <0 0x10220380 0 0x80>;
177437f25828STinghan Shen			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>;
177537f25828STinghan Shen			clock-div = <1>;
177637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>,
177737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
177837f25828STinghan Shen			clock-names = "main", "dma";
177937f25828STinghan Shen			#address-cells = <1>;
178037f25828STinghan Shen			#size-cells = <0>;
178137f25828STinghan Shen			status = "disabled";
178237f25828STinghan Shen		};
178337f25828STinghan Shen
178437f25828STinghan Shen		i2c3: i2c@11e03000 {
178537f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
178637f25828STinghan Shen				     "mediatek,mt8192-i2c";
178737f25828STinghan Shen			reg = <0 0x11e03000 0 0x1000>,
178837f25828STinghan Shen			      <0 0x10220480 0 0x80>;
178937f25828STinghan Shen			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>;
179037f25828STinghan Shen			clock-div = <1>;
179137f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>,
179237f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
179337f25828STinghan Shen			clock-names = "main", "dma";
179437f25828STinghan Shen			#address-cells = <1>;
179537f25828STinghan Shen			#size-cells = <0>;
179637f25828STinghan Shen			status = "disabled";
179737f25828STinghan Shen		};
179837f25828STinghan Shen
179937f25828STinghan Shen		i2c4: i2c@11e04000 {
180037f25828STinghan Shen			compatible = "mediatek,mt8195-i2c",
180137f25828STinghan Shen				     "mediatek,mt8192-i2c";
180237f25828STinghan Shen			reg = <0 0x11e04000 0 0x1000>,
180337f25828STinghan Shen			      <0 0x10220500 0 0x80>;
180437f25828STinghan Shen			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>;
180537f25828STinghan Shen			clock-div = <1>;
180637f25828STinghan Shen			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>,
180737f25828STinghan Shen				 <&infracfg_ao CLK_INFRA_AO_APDMA_B>;
180837f25828STinghan Shen			clock-names = "main", "dma";
180937f25828STinghan Shen			#address-cells = <1>;
181037f25828STinghan Shen			#size-cells = <0>;
181137f25828STinghan Shen			status = "disabled";
181237f25828STinghan Shen		};
181337f25828STinghan Shen
181437f25828STinghan Shen		imp_iic_wrap_w: clock-controller@11e05000 {
181537f25828STinghan Shen			compatible = "mediatek,mt8195-imp_iic_wrap_w";
181637f25828STinghan Shen			reg = <0 0x11e05000 0 0x1000>;
181737f25828STinghan Shen			#clock-cells = <1>;
181837f25828STinghan Shen		};
181937f25828STinghan Shen
182037f25828STinghan Shen		u3phy1: t-phy@11e30000 {
182137f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
182237f25828STinghan Shen			#address-cells = <1>;
182337f25828STinghan Shen			#size-cells = <1>;
182437f25828STinghan Shen			ranges = <0 0 0x11e30000 0xe00>;
1825a9f6721aSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>;
182637f25828STinghan Shen			status = "disabled";
182737f25828STinghan Shen
182837f25828STinghan Shen			u2port1: usb-phy@0 {
182937f25828STinghan Shen				reg = <0x0 0x700>;
183037f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>,
183137f25828STinghan Shen					 <&clk26m>;
183237f25828STinghan Shen				clock-names = "ref", "da_ref";
183337f25828STinghan Shen				#phy-cells = <1>;
183437f25828STinghan Shen			};
183537f25828STinghan Shen
183637f25828STinghan Shen			u3port1: usb-phy@700 {
183737f25828STinghan Shen				reg = <0x700 0x700>;
183837f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
183937f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>;
184037f25828STinghan Shen				clock-names = "ref", "da_ref";
1841ab43a84cSChunfeng Yun				nvmem-cells = <&comb_intr_p1>,
1842ab43a84cSChunfeng Yun					      <&comb_rx_imp_p1>,
1843ab43a84cSChunfeng Yun					      <&comb_tx_imp_p1>;
1844ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
184537f25828STinghan Shen				#phy-cells = <1>;
184637f25828STinghan Shen			};
184737f25828STinghan Shen		};
184837f25828STinghan Shen
184937f25828STinghan Shen		u3phy0: t-phy@11e40000 {
185037f25828STinghan Shen			compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3";
185137f25828STinghan Shen			#address-cells = <1>;
185237f25828STinghan Shen			#size-cells = <1>;
185337f25828STinghan Shen			ranges = <0 0 0x11e40000 0xe00>;
185437f25828STinghan Shen			status = "disabled";
185537f25828STinghan Shen
185637f25828STinghan Shen			u2port0: usb-phy@0 {
185737f25828STinghan Shen				reg = <0x0 0x700>;
185837f25828STinghan Shen				clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>,
185937f25828STinghan Shen					 <&clk26m>;
186037f25828STinghan Shen				clock-names = "ref", "da_ref";
186137f25828STinghan Shen				#phy-cells = <1>;
186237f25828STinghan Shen			};
186337f25828STinghan Shen
186437f25828STinghan Shen			u3port0: usb-phy@700 {
186537f25828STinghan Shen				reg = <0x700 0x700>;
186637f25828STinghan Shen				clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>,
186737f25828STinghan Shen					 <&topckgen CLK_TOP_SSUSB_PHY_REF>;
186837f25828STinghan Shen				clock-names = "ref", "da_ref";
1869ab43a84cSChunfeng Yun				nvmem-cells = <&u3_intr_p0>,
1870ab43a84cSChunfeng Yun					      <&u3_rx_imp_p0>,
1871ab43a84cSChunfeng Yun					      <&u3_tx_imp_p0>;
1872ab43a84cSChunfeng Yun				nvmem-cell-names = "intr", "rx_imp", "tx_imp";
187337f25828STinghan Shen				#phy-cells = <1>;
187437f25828STinghan Shen			};
187537f25828STinghan Shen		};
187637f25828STinghan Shen
1877ecc0af6aSTinghan Shen		pciephy: phy@11e80000 {
1878ecc0af6aSTinghan Shen			compatible = "mediatek,mt8195-pcie-phy";
1879ecc0af6aSTinghan Shen			reg = <0 0x11e80000 0 0x10000>;
1880ecc0af6aSTinghan Shen			reg-names = "sif";
1881ecc0af6aSTinghan Shen			nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>,
1882ecc0af6aSTinghan Shen				      <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>,
1883ecc0af6aSTinghan Shen				      <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>,
1884ecc0af6aSTinghan Shen				      <&pciephy_rx_ln1>;
1885ecc0af6aSTinghan Shen			nvmem-cell-names = "glb_intr", "tx_ln0_pmos",
1886ecc0af6aSTinghan Shen					   "tx_ln0_nmos", "rx_ln0",
1887ecc0af6aSTinghan Shen					   "tx_ln1_pmos", "tx_ln1_nmos",
1888ecc0af6aSTinghan Shen					   "rx_ln1";
1889ecc0af6aSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>;
1890ecc0af6aSTinghan Shen			#phy-cells = <0>;
1891ecc0af6aSTinghan Shen			status = "disabled";
1892ecc0af6aSTinghan Shen		};
1893ecc0af6aSTinghan Shen
189437f25828STinghan Shen		ufsphy: ufs-phy@11fa0000 {
189537f25828STinghan Shen			compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy";
189637f25828STinghan Shen			reg = <0 0x11fa0000 0 0xc000>;
189737f25828STinghan Shen			clocks = <&clk26m>, <&clk26m>;
189837f25828STinghan Shen			clock-names = "unipro", "mp";
189937f25828STinghan Shen			#phy-cells = <0>;
190037f25828STinghan Shen			status = "disabled";
190137f25828STinghan Shen		};
190237f25828STinghan Shen
19039a512b4dSAngeloGioacchino Del Regno		gpu: gpu@13000000 {
19049a512b4dSAngeloGioacchino Del Regno			compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali",
19059a512b4dSAngeloGioacchino Del Regno				     "arm,mali-valhall-jm";
19069a512b4dSAngeloGioacchino Del Regno			reg = <0 0x13000000 0 0x4000>;
19079a512b4dSAngeloGioacchino Del Regno
19089a512b4dSAngeloGioacchino Del Regno			clocks = <&mfgcfg CLK_MFG_BG3D>;
19099a512b4dSAngeloGioacchino Del Regno			interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>,
19109a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>,
19119a512b4dSAngeloGioacchino Del Regno				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>;
19129a512b4dSAngeloGioacchino Del Regno			interrupt-names = "job", "mmu", "gpu";
19139a512b4dSAngeloGioacchino Del Regno			operating-points-v2 = <&gpu_opp_table>;
19149a512b4dSAngeloGioacchino Del Regno			power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>,
19159a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG3>,
19169a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG4>,
19179a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG5>,
19189a512b4dSAngeloGioacchino Del Regno					<&spm MT8195_POWER_DOMAIN_MFG6>;
19199a512b4dSAngeloGioacchino Del Regno			power-domain-names = "core0", "core1", "core2", "core3", "core4";
19209a512b4dSAngeloGioacchino Del Regno			status = "disabled";
19219a512b4dSAngeloGioacchino Del Regno		};
19229a512b4dSAngeloGioacchino Del Regno
192337f25828STinghan Shen		mfgcfg: clock-controller@13fbf000 {
192437f25828STinghan Shen			compatible = "mediatek,mt8195-mfgcfg";
192537f25828STinghan Shen			reg = <0 0x13fbf000 0 0x1000>;
192637f25828STinghan Shen			#clock-cells = <1>;
192737f25828STinghan Shen		};
192837f25828STinghan Shen
1929981f808eSRoy-CW.Yeh		vppsys0: syscon@14000000 {
1930981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys0", "syscon";
19316aa5b46dSTinghan Shen			reg = <0 0x14000000 0 0x1000>;
19326aa5b46dSTinghan Shen			#clock-cells = <1>;
19336aa5b46dSTinghan Shen		};
19346aa5b46dSTinghan Shen
1935018f1d4fSMoudy Ho		mutex@1400f000 {
1936018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
1937018f1d4fSMoudy Ho			reg = <0 0x1400f000 0 0x1000>;
1938018f1d4fSMoudy Ho			interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>;
1939018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>;
1940018f1d4fSMoudy Ho			clocks = <&vppsys0 CLK_VPP0_MUTEX>;
1941018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
1942018f1d4fSMoudy Ho		};
1943018f1d4fSMoudy Ho
19443b5838d1STinghan Shen		smi_sub_common_vpp0_vpp1_2x1: smi@14010000 {
19453b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19463b5838d1STinghan Shen			reg = <0 0x14010000 0 0x1000>;
19473b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19483b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19493b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
19503b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19513b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
19523b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19533b5838d1STinghan Shen		};
19543b5838d1STinghan Shen
19553b5838d1STinghan Shen		smi_sub_common_vdec_vpp0_2x1: smi@14011000 {
19563b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
19573b5838d1STinghan Shen			reg = <0 0x14011000 0 0x1000>;
19583b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
19593b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
19603b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>;
19613b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
19623b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
19633b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19643b5838d1STinghan Shen		};
19653b5838d1STinghan Shen
19663b5838d1STinghan Shen		smi_common_vpp: smi@14012000 {
19673b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vpp";
19683b5838d1STinghan Shen			reg = <0 0x14012000 0 0x1000>;
19693b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
19703b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>,
19713b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>,
19723b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_RSI>;
19733b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
19743b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19753b5838d1STinghan Shen		};
19763b5838d1STinghan Shen
19773b5838d1STinghan Shen		larb4: larb@14013000 {
19783b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
19793b5838d1STinghan Shen			reg = <0 0x14013000 0 0x1000>;
19803b5838d1STinghan Shen			mediatek,larb-id = <4>;
19813b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
19823b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>,
19833b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>;
19843b5838d1STinghan Shen			clock-names = "apb", "smi";
19853b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
19863b5838d1STinghan Shen		};
19873b5838d1STinghan Shen
19883b5838d1STinghan Shen		iommu_vpp: iommu@14018000 {
19893b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vpp";
19903b5838d1STinghan Shen			reg = <0 0x14018000 0 0x1000>;
19913b5838d1STinghan Shen			mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8
19923b5838d1STinghan Shen					  &larb12 &larb14 &larb16 &larb18
19933b5838d1STinghan Shen					  &larb20 &larb22 &larb23 &larb26
19943b5838d1STinghan Shen					  &larb27>;
19953b5838d1STinghan Shen			interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>;
19963b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>;
19973b5838d1STinghan Shen			clock-names = "bclk";
19983b5838d1STinghan Shen			#iommu-cells = <1>;
19993b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>;
20003b5838d1STinghan Shen		};
20013b5838d1STinghan Shen
200237f25828STinghan Shen		wpesys: clock-controller@14e00000 {
200337f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys";
200437f25828STinghan Shen			reg = <0 0x14e00000 0 0x1000>;
200537f25828STinghan Shen			#clock-cells = <1>;
200637f25828STinghan Shen		};
200737f25828STinghan Shen
200837f25828STinghan Shen		wpesys_vpp0: clock-controller@14e02000 {
200937f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp0";
201037f25828STinghan Shen			reg = <0 0x14e02000 0 0x1000>;
201137f25828STinghan Shen			#clock-cells = <1>;
201237f25828STinghan Shen		};
201337f25828STinghan Shen
201437f25828STinghan Shen		wpesys_vpp1: clock-controller@14e03000 {
201537f25828STinghan Shen			compatible = "mediatek,mt8195-wpesys_vpp1";
201637f25828STinghan Shen			reg = <0 0x14e03000 0 0x1000>;
201737f25828STinghan Shen			#clock-cells = <1>;
201837f25828STinghan Shen		};
201937f25828STinghan Shen
20203b5838d1STinghan Shen		larb7: larb@14e04000 {
20213b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20223b5838d1STinghan Shen			reg = <0 0x14e04000 0 0x1000>;
20233b5838d1STinghan Shen			mediatek,larb-id = <7>;
20243b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20253b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB7>,
20263b5838d1STinghan Shen				 <&wpesys CLK_WPE_SMI_LARB7>;
20273b5838d1STinghan Shen			clock-names = "apb", "smi";
20283b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
20293b5838d1STinghan Shen		};
20303b5838d1STinghan Shen
20313b5838d1STinghan Shen		larb8: larb@14e05000 {
20323b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20333b5838d1STinghan Shen			reg = <0 0x14e05000 0 0x1000>;
20343b5838d1STinghan Shen			mediatek,larb-id = <8>;
20353b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
20363b5838d1STinghan Shen			clocks = <&wpesys CLK_WPE_SMI_LARB8>,
20373b5838d1STinghan Shen			       <&wpesys CLK_WPE_SMI_LARB8>,
20383b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>;
20393b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20403b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>;
20413b5838d1STinghan Shen		};
20423b5838d1STinghan Shen
2043981f808eSRoy-CW.Yeh		vppsys1: syscon@14f00000 {
2044981f808eSRoy-CW.Yeh			compatible = "mediatek,mt8195-vppsys1", "syscon";
20456aa5b46dSTinghan Shen			reg = <0 0x14f00000 0 0x1000>;
20466aa5b46dSTinghan Shen			#clock-cells = <1>;
20476aa5b46dSTinghan Shen		};
20486aa5b46dSTinghan Shen
2049018f1d4fSMoudy Ho		mutex@14f01000 {
2050018f1d4fSMoudy Ho			compatible = "mediatek,mt8195-vpp-mutex";
2051018f1d4fSMoudy Ho			reg = <0 0x14f01000 0 0x1000>;
2052018f1d4fSMoudy Ho			interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>;
2053018f1d4fSMoudy Ho			mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>;
2054018f1d4fSMoudy Ho			clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>;
2055018f1d4fSMoudy Ho			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
2056018f1d4fSMoudy Ho		};
2057018f1d4fSMoudy Ho
20583b5838d1STinghan Shen		larb5: larb@14f02000 {
20593b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20603b5838d1STinghan Shen			reg = <0 0x14f02000 0 0x1000>;
20613b5838d1STinghan Shen			mediatek,larb-id = <5>;
20623b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
20633b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
20643b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
20653b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>;
20663b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20673b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
20683b5838d1STinghan Shen		};
20693b5838d1STinghan Shen
20703b5838d1STinghan Shen		larb6: larb@14f03000 {
20713b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20723b5838d1STinghan Shen			reg = <0 0x14f03000 0 0x1000>;
20733b5838d1STinghan Shen			mediatek,larb-id = <6>;
20743b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>;
20753b5838d1STinghan Shen			clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>,
20763b5838d1STinghan Shen			       <&vppsys1 CLK_VPP1_VPPSYS1_GALS>,
20773b5838d1STinghan Shen			       <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>;
20783b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20793b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>;
20803b5838d1STinghan Shen		};
20813b5838d1STinghan Shen
208237f25828STinghan Shen		imgsys: clock-controller@15000000 {
208337f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys";
208437f25828STinghan Shen			reg = <0 0x15000000 0 0x1000>;
208537f25828STinghan Shen			#clock-cells = <1>;
208637f25828STinghan Shen		};
208737f25828STinghan Shen
20883b5838d1STinghan Shen		larb9: larb@15001000 {
20893b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
20903b5838d1STinghan Shen			reg = <0 0x15001000 0 0x1000>;
20913b5838d1STinghan Shen			mediatek,larb-id = <9>;
20923b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
20933b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
20943b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
20953b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
20963b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
20973b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
20983b5838d1STinghan Shen		};
20993b5838d1STinghan Shen
21003b5838d1STinghan Shen		smi_sub_common_img0_3x1: smi@15002000 {
21013b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21023b5838d1STinghan Shen			reg = <0 0x15002000 0 0x1000>;
21033b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_IPE>,
21043b5838d1STinghan Shen				 <&imgsys CLK_IMG_IPE>,
21053b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
21063b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21073b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
21083b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
21093b5838d1STinghan Shen		};
21103b5838d1STinghan Shen
21113b5838d1STinghan Shen		smi_sub_common_img1_3x1: smi@15003000 {
21123b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
21133b5838d1STinghan Shen			reg = <0 0x15003000 0 0x1000>;
21143b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_LARB9>,
21153b5838d1STinghan Shen				 <&imgsys CLK_IMG_LARB9>,
21163b5838d1STinghan Shen				 <&imgsys CLK_IMG_GALS>;
21173b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
21183b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
21193b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IMG>;
21203b5838d1STinghan Shen		};
21213b5838d1STinghan Shen
212237f25828STinghan Shen		imgsys1_dip_top: clock-controller@15110000 {
212337f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_top";
212437f25828STinghan Shen			reg = <0 0x15110000 0 0x1000>;
212537f25828STinghan Shen			#clock-cells = <1>;
212637f25828STinghan Shen		};
212737f25828STinghan Shen
21283b5838d1STinghan Shen		larb10: larb@15120000 {
21293b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21303b5838d1STinghan Shen			reg = <0 0x15120000 0 0x1000>;
21313b5838d1STinghan Shen			mediatek,larb-id = <10>;
21323b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
21333b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_DIP0>,
21343b5838d1STinghan Shen			       <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>;
21353b5838d1STinghan Shen			clock-names = "apb", "smi";
21363b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
21373b5838d1STinghan Shen		};
21383b5838d1STinghan Shen
213937f25828STinghan Shen		imgsys1_dip_nr: clock-controller@15130000 {
214037f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_dip_nr";
214137f25828STinghan Shen			reg = <0 0x15130000 0 0x1000>;
214237f25828STinghan Shen			#clock-cells = <1>;
214337f25828STinghan Shen		};
214437f25828STinghan Shen
214537f25828STinghan Shen		imgsys1_wpe: clock-controller@15220000 {
214637f25828STinghan Shen			compatible = "mediatek,mt8195-imgsys1_wpe";
214737f25828STinghan Shen			reg = <0 0x15220000 0 0x1000>;
214837f25828STinghan Shen			#clock-cells = <1>;
214937f25828STinghan Shen		};
215037f25828STinghan Shen
21513b5838d1STinghan Shen		larb11: larb@15230000 {
21523b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21533b5838d1STinghan Shen			reg = <0 0x15230000 0 0x1000>;
21543b5838d1STinghan Shen			mediatek,larb-id = <11>;
21553b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img1_3x1>;
21563b5838d1STinghan Shen			clocks = <&imgsys CLK_IMG_WPE0>,
21573b5838d1STinghan Shen			       <&imgsys1_wpe CLK_IMG1_WPE_LARB11>;
21583b5838d1STinghan Shen			clock-names = "apb", "smi";
21593b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_DIP>;
21603b5838d1STinghan Shen		};
21613b5838d1STinghan Shen
216237f25828STinghan Shen		ipesys: clock-controller@15330000 {
216337f25828STinghan Shen			compatible = "mediatek,mt8195-ipesys";
216437f25828STinghan Shen			reg = <0 0x15330000 0 0x1000>;
216537f25828STinghan Shen			#clock-cells = <1>;
216637f25828STinghan Shen		};
216737f25828STinghan Shen
21683b5838d1STinghan Shen		larb12: larb@15340000 {
21693b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21703b5838d1STinghan Shen			reg = <0 0x15340000 0 0x1000>;
21713b5838d1STinghan Shen			mediatek,larb-id = <12>;
21723b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_img0_3x1>;
21733b5838d1STinghan Shen			clocks = <&ipesys CLK_IPE_SMI_LARB12>,
21743b5838d1STinghan Shen				 <&ipesys CLK_IPE_SMI_LARB12>;
21753b5838d1STinghan Shen			clock-names = "apb", "smi";
21763b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_IPE>;
21773b5838d1STinghan Shen		};
21783b5838d1STinghan Shen
217937f25828STinghan Shen		camsys: clock-controller@16000000 {
218037f25828STinghan Shen			compatible = "mediatek,mt8195-camsys";
218137f25828STinghan Shen			reg = <0 0x16000000 0 0x1000>;
218237f25828STinghan Shen			#clock-cells = <1>;
218337f25828STinghan Shen		};
218437f25828STinghan Shen
21853b5838d1STinghan Shen		larb13: larb@16001000 {
21863b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21873b5838d1STinghan Shen			reg = <0 0x16001000 0 0x1000>;
21883b5838d1STinghan Shen			mediatek,larb-id = <13>;
21893b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
21903b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
21913b5838d1STinghan Shen			       <&camsys CLK_CAM_LARB13>,
21923b5838d1STinghan Shen			       <&camsys CLK_CAM_CAM2MM0_GALS>;
21933b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
21943b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
21953b5838d1STinghan Shen		};
21963b5838d1STinghan Shen
21973b5838d1STinghan Shen		larb14: larb@16002000 {
21983b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
21993b5838d1STinghan Shen			reg = <0 0x16002000 0 0x1000>;
22003b5838d1STinghan Shen			mediatek,larb-id = <14>;
22013b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22023b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
22033b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB14>;
22043b5838d1STinghan Shen			clock-names = "apb", "smi";
22053b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
22063b5838d1STinghan Shen		};
22073b5838d1STinghan Shen
22083b5838d1STinghan Shen		smi_sub_common_cam_4x1: smi@16004000 {
22093b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
22103b5838d1STinghan Shen			reg = <0 0x16004000 0 0x1000>;
22113b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
22123b5838d1STinghan Shen				 <&camsys CLK_CAM_LARB13>,
22133b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
22143b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
22153b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
22163b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
22173b5838d1STinghan Shen		};
22183b5838d1STinghan Shen
22193b5838d1STinghan Shen		smi_sub_common_cam_7x1: smi@16005000 {
22203b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-sub-common";
22213b5838d1STinghan Shen			reg = <0 0x16005000 0 0x1000>;
22223b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB14>,
22233b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM1_GALS>,
22243b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>;
22253b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0";
22263b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
22273b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
22283b5838d1STinghan Shen		};
22293b5838d1STinghan Shen
22303b5838d1STinghan Shen		larb16: larb@16012000 {
22313b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22323b5838d1STinghan Shen			reg = <0 0x16012000 0 0x1000>;
22333b5838d1STinghan Shen			mediatek,larb-id = <16>;
22343b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22353b5838d1STinghan Shen			clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>,
22363b5838d1STinghan Shen				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
22373b5838d1STinghan Shen			clock-names = "apb", "smi";
22383b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
22393b5838d1STinghan Shen		};
22403b5838d1STinghan Shen
22413b5838d1STinghan Shen		larb17: larb@16013000 {
22423b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22433b5838d1STinghan Shen			reg = <0 0x16013000 0 0x1000>;
22443b5838d1STinghan Shen			mediatek,larb-id = <17>;
22453b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
22463b5838d1STinghan Shen			clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>,
22473b5838d1STinghan Shen				 <&camsys_yuva CLK_CAM_YUVA_LARBX>;
22483b5838d1STinghan Shen			clock-names = "apb", "smi";
22493b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>;
22503b5838d1STinghan Shen		};
22513b5838d1STinghan Shen
22523b5838d1STinghan Shen		larb27: larb@16014000 {
22533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22543b5838d1STinghan Shen			reg = <0 0x16014000 0 0x1000>;
22553b5838d1STinghan Shen			mediatek,larb-id = <27>;
22563b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
22573b5838d1STinghan Shen			clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>,
22583b5838d1STinghan Shen				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
22593b5838d1STinghan Shen			clock-names = "apb", "smi";
22603b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
22613b5838d1STinghan Shen		};
22623b5838d1STinghan Shen
22633b5838d1STinghan Shen		larb28: larb@16015000 {
22643b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
22653b5838d1STinghan Shen			reg = <0 0x16015000 0 0x1000>;
22663b5838d1STinghan Shen			mediatek,larb-id = <28>;
22673b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
22683b5838d1STinghan Shen			clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>,
22693b5838d1STinghan Shen				 <&camsys_yuvb CLK_CAM_YUVB_LARBX>;
22703b5838d1STinghan Shen			clock-names = "apb", "smi";
22713b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>;
22723b5838d1STinghan Shen		};
22733b5838d1STinghan Shen
227437f25828STinghan Shen		camsys_rawa: clock-controller@1604f000 {
227537f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawa";
227637f25828STinghan Shen			reg = <0 0x1604f000 0 0x1000>;
227737f25828STinghan Shen			#clock-cells = <1>;
227837f25828STinghan Shen		};
227937f25828STinghan Shen
228037f25828STinghan Shen		camsys_yuva: clock-controller@1606f000 {
228137f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuva";
228237f25828STinghan Shen			reg = <0 0x1606f000 0 0x1000>;
228337f25828STinghan Shen			#clock-cells = <1>;
228437f25828STinghan Shen		};
228537f25828STinghan Shen
228637f25828STinghan Shen		camsys_rawb: clock-controller@1608f000 {
228737f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_rawb";
228837f25828STinghan Shen			reg = <0 0x1608f000 0 0x1000>;
228937f25828STinghan Shen			#clock-cells = <1>;
229037f25828STinghan Shen		};
229137f25828STinghan Shen
229237f25828STinghan Shen		camsys_yuvb: clock-controller@160af000 {
229337f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_yuvb";
229437f25828STinghan Shen			reg = <0 0x160af000 0 0x1000>;
229537f25828STinghan Shen			#clock-cells = <1>;
229637f25828STinghan Shen		};
229737f25828STinghan Shen
229837f25828STinghan Shen		camsys_mraw: clock-controller@16140000 {
229937f25828STinghan Shen			compatible = "mediatek,mt8195-camsys_mraw";
230037f25828STinghan Shen			reg = <0 0x16140000 0 0x1000>;
230137f25828STinghan Shen			#clock-cells = <1>;
230237f25828STinghan Shen		};
230337f25828STinghan Shen
23043b5838d1STinghan Shen		larb25: larb@16141000 {
23053b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23063b5838d1STinghan Shen			reg = <0 0x16141000 0 0x1000>;
23073b5838d1STinghan Shen			mediatek,larb-id = <25>;
23083b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_4x1>;
23093b5838d1STinghan Shen			clocks = <&camsys CLK_CAM_LARB13>,
23103b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>,
23113b5838d1STinghan Shen				 <&camsys CLK_CAM_CAM2MM0_GALS>;
23123b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
23133b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
23143b5838d1STinghan Shen		};
23153b5838d1STinghan Shen
23163b5838d1STinghan Shen		larb26: larb@16142000 {
23173b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23183b5838d1STinghan Shen			reg = <0 0x16142000 0 0x1000>;
23193b5838d1STinghan Shen			mediatek,larb-id = <26>;
23203b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
23213b5838d1STinghan Shen			clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>,
23223b5838d1STinghan Shen				 <&camsys_mraw CLK_CAM_MRAW_LARBX>;
23233b5838d1STinghan Shen			clock-names = "apb", "smi";
23243b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>;
23253b5838d1STinghan Shen
23263b5838d1STinghan Shen		};
23273b5838d1STinghan Shen
232837f25828STinghan Shen		ccusys: clock-controller@17200000 {
232937f25828STinghan Shen			compatible = "mediatek,mt8195-ccusys";
233037f25828STinghan Shen			reg = <0 0x17200000 0 0x1000>;
233137f25828STinghan Shen			#clock-cells = <1>;
233237f25828STinghan Shen		};
233337f25828STinghan Shen
23343b5838d1STinghan Shen		larb18: larb@17201000 {
23353b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23363b5838d1STinghan Shen			reg = <0 0x17201000 0 0x1000>;
23373b5838d1STinghan Shen			mediatek,larb-id = <18>;
23383b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_cam_7x1>;
23393b5838d1STinghan Shen			clocks = <&ccusys CLK_CCU_LARB18>,
23403b5838d1STinghan Shen				 <&ccusys CLK_CCU_LARB18>;
23413b5838d1STinghan Shen			clock-names = "apb", "smi";
23423b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_CAM>;
23433b5838d1STinghan Shen		};
23443b5838d1STinghan Shen
23453b5838d1STinghan Shen		larb24: larb@1800d000 {
23463b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23473b5838d1STinghan Shen			reg = <0 0x1800d000 0 0x1000>;
23483b5838d1STinghan Shen			mediatek,larb-id = <24>;
23493b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
23503b5838d1STinghan Shen			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
23513b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
23523b5838d1STinghan Shen			clock-names = "apb", "smi";
23533b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
23543b5838d1STinghan Shen		};
23553b5838d1STinghan Shen
23563b5838d1STinghan Shen		larb23: larb@1800e000 {
23573b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23583b5838d1STinghan Shen			reg = <0 0x1800e000 0 0x1000>;
23593b5838d1STinghan Shen			mediatek,larb-id = <23>;
23603b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
23613b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
23623b5838d1STinghan Shen				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
23633b5838d1STinghan Shen			clock-names = "apb", "smi";
23643b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
23653b5838d1STinghan Shen		};
23663b5838d1STinghan Shen
236737f25828STinghan Shen		vdecsys_soc: clock-controller@1800f000 {
236837f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_soc";
236937f25828STinghan Shen			reg = <0 0x1800f000 0 0x1000>;
237037f25828STinghan Shen			#clock-cells = <1>;
237137f25828STinghan Shen		};
237237f25828STinghan Shen
23733b5838d1STinghan Shen		larb21: larb@1802e000 {
23743b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23753b5838d1STinghan Shen			reg = <0 0x1802e000 0 0x1000>;
23763b5838d1STinghan Shen			mediatek,larb-id = <21>;
23773b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
23783b5838d1STinghan Shen			clocks = <&vdecsys CLK_VDEC_LARB1>,
23793b5838d1STinghan Shen				 <&vdecsys CLK_VDEC_LARB1>;
23803b5838d1STinghan Shen			clock-names = "apb", "smi";
23813b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
23823b5838d1STinghan Shen		};
23833b5838d1STinghan Shen
238437f25828STinghan Shen		vdecsys: clock-controller@1802f000 {
238537f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys";
238637f25828STinghan Shen			reg = <0 0x1802f000 0 0x1000>;
238737f25828STinghan Shen			#clock-cells = <1>;
238837f25828STinghan Shen		};
238937f25828STinghan Shen
23903b5838d1STinghan Shen		larb22: larb@1803e000 {
23913b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
23923b5838d1STinghan Shen			reg = <0 0x1803e000 0 0x1000>;
23933b5838d1STinghan Shen			mediatek,larb-id = <22>;
23943b5838d1STinghan Shen			mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>;
23953b5838d1STinghan Shen			clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>,
23963b5838d1STinghan Shen				 <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>;
23973b5838d1STinghan Shen			clock-names = "apb", "smi";
23983b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
23993b5838d1STinghan Shen		};
24003b5838d1STinghan Shen
240137f25828STinghan Shen		vdecsys_core1: clock-controller@1803f000 {
240237f25828STinghan Shen			compatible = "mediatek,mt8195-vdecsys_core1";
240337f25828STinghan Shen			reg = <0 0x1803f000 0 0x1000>;
240437f25828STinghan Shen			#clock-cells = <1>;
240537f25828STinghan Shen		};
240637f25828STinghan Shen
240737f25828STinghan Shen		apusys_pll: clock-controller@190f3000 {
240837f25828STinghan Shen			compatible = "mediatek,mt8195-apusys_pll";
240937f25828STinghan Shen			reg = <0 0x190f3000 0 0x1000>;
241037f25828STinghan Shen			#clock-cells = <1>;
241137f25828STinghan Shen		};
241237f25828STinghan Shen
241337f25828STinghan Shen		vencsys: clock-controller@1a000000 {
241437f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys";
241537f25828STinghan Shen			reg = <0 0x1a000000 0 0x1000>;
241637f25828STinghan Shen			#clock-cells = <1>;
241737f25828STinghan Shen		};
241837f25828STinghan Shen
24193b5838d1STinghan Shen		larb19: larb@1a010000 {
24203b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
24213b5838d1STinghan Shen			reg = <0 0x1a010000 0 0x1000>;
24223b5838d1STinghan Shen			mediatek,larb-id = <19>;
24233b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
24243b5838d1STinghan Shen			clocks = <&vencsys CLK_VENC_VENC>,
24253b5838d1STinghan Shen				 <&vencsys CLK_VENC_GALS>;
24263b5838d1STinghan Shen			clock-names = "apb", "smi";
24273b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
24283b5838d1STinghan Shen		};
24293b5838d1STinghan Shen
2430ee3f54cfSTinghan Shen		venc: video-codec@1a020000 {
2431ee3f54cfSTinghan Shen			compatible = "mediatek,mt8195-vcodec-enc";
2432ee3f54cfSTinghan Shen			reg = <0 0x1a020000 0 0x10000>;
2433ee3f54cfSTinghan Shen			iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>,
2434ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REC>,
2435ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>,
2436ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>,
2437ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>,
2438ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>,
2439ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>,
2440ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>,
2441ee3f54cfSTinghan Shen				 <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>;
2442ee3f54cfSTinghan Shen			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>;
2443ee3f54cfSTinghan Shen			mediatek,scp = <&scp>;
2444ee3f54cfSTinghan Shen			clocks = <&vencsys CLK_VENC_VENC>;
2445ee3f54cfSTinghan Shen			clock-names = "venc_sel";
2446ee3f54cfSTinghan Shen			assigned-clocks = <&topckgen CLK_TOP_VENC>;
2447ee3f54cfSTinghan Shen			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
2448ee3f54cfSTinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2449ee3f54cfSTinghan Shen			#address-cells = <2>;
2450ee3f54cfSTinghan Shen			#size-cells = <2>;
2451ee3f54cfSTinghan Shen			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2452ee3f54cfSTinghan Shen		};
2453ee3f54cfSTinghan Shen
2454936f9741Skyrie wu		jpgdec-master {
2455936f9741Skyrie wu			compatible = "mediatek,mt8195-jpgdec";
2456936f9741Skyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2457936f9741Skyrie wu			iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2458936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2459936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2460936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2461936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2462936f9741Skyrie wu				 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2463936f9741Skyrie wu			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2464936f9741Skyrie wu			#address-cells = <2>;
2465936f9741Skyrie wu			#size-cells = <2>;
2466936f9741Skyrie wu			ranges;
2467936f9741Skyrie wu
2468936f9741Skyrie wu			jpgdec@1a040000 {
2469936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2470936f9741Skyrie wu				reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
2471936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2472936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2473936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2474936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2475936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2476936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2477936f9741Skyrie wu				interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
2478936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC>;
2479936f9741Skyrie wu				clock-names = "jpgdec";
2480936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
2481936f9741Skyrie wu			};
2482936f9741Skyrie wu
2483936f9741Skyrie wu			jpgdec@1a050000 {
2484936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2485936f9741Skyrie wu				reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
2486936f9741Skyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
2487936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
2488936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
2489936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
2490936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
2491936f9741Skyrie wu					 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
2492936f9741Skyrie wu				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
2493936f9741Skyrie wu				clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
2494936f9741Skyrie wu				clock-names = "jpgdec";
2495936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
2496936f9741Skyrie wu			};
2497936f9741Skyrie wu
2498936f9741Skyrie wu			jpgdec@1b040000 {
2499936f9741Skyrie wu				compatible = "mediatek,mt8195-jpgdec-hw";
2500936f9741Skyrie wu				reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
2501936f9741Skyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
2502936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
2503936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
2504936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
2505936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
2506936f9741Skyrie wu					 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
2507936f9741Skyrie wu				interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
2508936f9741Skyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
2509936f9741Skyrie wu				clock-names = "jpgdec";
2510936f9741Skyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
2511936f9741Skyrie wu			};
2512936f9741Skyrie wu		};
2513936f9741Skyrie wu
251437f25828STinghan Shen		vencsys_core1: clock-controller@1b000000 {
251537f25828STinghan Shen			compatible = "mediatek,mt8195-vencsys_core1";
251637f25828STinghan Shen			reg = <0 0x1b000000 0 0x1000>;
251737f25828STinghan Shen			#clock-cells = <1>;
251837f25828STinghan Shen		};
25196aa5b46dSTinghan Shen
25206aa5b46dSTinghan Shen		vdosys0: syscon@1c01a000 {
252197801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon";
25226aa5b46dSTinghan Shen			reg = <0 0x1c01a000 0 0x1000>;
2523b852ee68SJason-JH.Lin			mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
25246aa5b46dSTinghan Shen			#clock-cells = <1>;
25256aa5b46dSTinghan Shen		};
25266aa5b46dSTinghan Shen
2527a32a371fSkyrie wu
2528a32a371fSkyrie wu		jpgenc-master {
2529a32a371fSkyrie wu			compatible = "mediatek,mt8195-jpgenc";
2530a32a371fSkyrie wu			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2531a32a371fSkyrie wu			iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2532a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2533a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2534a32a371fSkyrie wu					<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2535a32a371fSkyrie wu			dma-ranges = <0x1 0x0 0x0 0x40000000 0x0 0xfff00000>;
2536a32a371fSkyrie wu			#address-cells = <2>;
2537a32a371fSkyrie wu			#size-cells = <2>;
2538a32a371fSkyrie wu			ranges;
2539a32a371fSkyrie wu
2540a32a371fSkyrie wu			jpgenc@1a030000 {
2541a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2542a32a371fSkyrie wu				reg = <0 0x1a030000 0 0x10000>;
2543a32a371fSkyrie wu				iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>,
2544a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>,
2545a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>,
2546a32a371fSkyrie wu						<&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>;
2547a32a371fSkyrie wu				interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>;
2548a32a371fSkyrie wu				clocks = <&vencsys CLK_VENC_JPGENC>;
2549a32a371fSkyrie wu				clock-names = "jpgenc";
2550a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC>;
2551a32a371fSkyrie wu			};
2552a32a371fSkyrie wu
2553a32a371fSkyrie wu			jpgenc@1b030000 {
2554a32a371fSkyrie wu				compatible = "mediatek,mt8195-jpgenc-hw";
2555a32a371fSkyrie wu				reg = <0 0x1b030000 0 0x10000>;
2556a32a371fSkyrie wu				iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>,
2557a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>,
2558a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>,
2559a32a371fSkyrie wu						<&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>;
2560a32a371fSkyrie wu				interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>;
2561a32a371fSkyrie wu				clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>;
2562a32a371fSkyrie wu				clock-names = "jpgenc";
2563a32a371fSkyrie wu				power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
2564a32a371fSkyrie wu			};
2565a32a371fSkyrie wu		};
2566a32a371fSkyrie wu
25673b5838d1STinghan Shen		larb20: larb@1b010000 {
25683b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
25693b5838d1STinghan Shen			reg = <0 0x1b010000 0 0x1000>;
25703b5838d1STinghan Shen			mediatek,larb-id = <20>;
25713b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
25723b5838d1STinghan Shen			clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>,
25733b5838d1STinghan Shen				 <&vencsys_core1 CLK_VENC_CORE1_GALS>,
25743b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
25753b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
25763b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
25773b5838d1STinghan Shen		};
25783b5838d1STinghan Shen
2579b852ee68SJason-JH.Lin		ovl0: ovl@1c000000 {
2580b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl";
2581b852ee68SJason-JH.Lin			reg = <0 0x1c000000 0 0x1000>;
2582b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
2583b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2584b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
2585b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
2586b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
2587b852ee68SJason-JH.Lin		};
2588b852ee68SJason-JH.Lin
2589b852ee68SJason-JH.Lin		rdma0: rdma@1c002000 {
2590b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-rdma";
2591b852ee68SJason-JH.Lin			reg = <0 0x1c002000 0 0x1000>;
2592b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
2593b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2594b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
2595b852ee68SJason-JH.Lin			iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
2596b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
2597b852ee68SJason-JH.Lin		};
2598b852ee68SJason-JH.Lin
2599b852ee68SJason-JH.Lin		color0: color@1c003000 {
2600b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color";
2601b852ee68SJason-JH.Lin			reg = <0 0x1c003000 0 0x1000>;
2602b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
2603b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2604b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
2605b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
2606b852ee68SJason-JH.Lin		};
2607b852ee68SJason-JH.Lin
2608b852ee68SJason-JH.Lin		ccorr0: ccorr@1c004000 {
2609b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr";
2610b852ee68SJason-JH.Lin			reg = <0 0x1c004000 0 0x1000>;
2611b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
2612b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2613b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
2614b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
2615b852ee68SJason-JH.Lin		};
2616b852ee68SJason-JH.Lin
2617b852ee68SJason-JH.Lin		aal0: aal@1c005000 {
2618b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal";
2619b852ee68SJason-JH.Lin			reg = <0 0x1c005000 0 0x1000>;
2620b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
2621b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2622b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
2623b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
2624b852ee68SJason-JH.Lin		};
2625b852ee68SJason-JH.Lin
2626b852ee68SJason-JH.Lin		gamma0: gamma@1c006000 {
2627b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma";
2628b852ee68SJason-JH.Lin			reg = <0 0x1c006000 0 0x1000>;
2629b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
2630b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2631b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
2632b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
2633b852ee68SJason-JH.Lin		};
2634b852ee68SJason-JH.Lin
2635b852ee68SJason-JH.Lin		dither0: dither@1c007000 {
2636b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither";
2637b852ee68SJason-JH.Lin			reg = <0 0x1c007000 0 0x1000>;
2638b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
2639b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2640b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
2641b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
2642b852ee68SJason-JH.Lin		};
2643b852ee68SJason-JH.Lin
2644b852ee68SJason-JH.Lin		dsc0: dsc@1c009000 {
2645b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-dsc";
2646b852ee68SJason-JH.Lin			reg = <0 0x1c009000 0 0x1000>;
2647b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
2648b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2649b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
2650b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
2651b852ee68SJason-JH.Lin		};
2652b852ee68SJason-JH.Lin
2653b852ee68SJason-JH.Lin		merge0: merge@1c014000 {
2654b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-merge";
2655b852ee68SJason-JH.Lin			reg = <0 0x1c014000 0 0x1000>;
2656b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
2657b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2658b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
2659b852ee68SJason-JH.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
2660b852ee68SJason-JH.Lin		};
2661b852ee68SJason-JH.Lin
26626c2503b5SBo-Chen Chen		dp_intf0: dp-intf@1c015000 {
26636c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
26646c2503b5SBo-Chen Chen			reg = <0 0x1c015000 0 0x1000>;
26656c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>;
26666c2503b5SBo-Chen Chen			clocks = <&vdosys0  CLK_VDO0_DP_INTF0>,
26676c2503b5SBo-Chen Chen				 <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>,
26686c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL1>;
26696c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
26706c2503b5SBo-Chen Chen			status = "disabled";
26716c2503b5SBo-Chen Chen		};
26726c2503b5SBo-Chen Chen
2673b852ee68SJason-JH.Lin		mutex: mutex@1c016000 {
2674b852ee68SJason-JH.Lin			compatible = "mediatek,mt8195-disp-mutex";
2675b852ee68SJason-JH.Lin			reg = <0 0x1c016000 0 0x1000>;
2676b852ee68SJason-JH.Lin			interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
2677b852ee68SJason-JH.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
2678b852ee68SJason-JH.Lin			clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
2679b852ee68SJason-JH.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
2680b852ee68SJason-JH.Lin		};
2681b852ee68SJason-JH.Lin
26823b5838d1STinghan Shen		larb0: larb@1c018000 {
26833b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26843b5838d1STinghan Shen			reg = <0 0x1c018000 0 0x1000>;
26853b5838d1STinghan Shen			mediatek,larb-id = <0>;
26863b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
26873b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
26883b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_LARB>,
26893b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>;
26903b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
26913b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
26923b5838d1STinghan Shen		};
26933b5838d1STinghan Shen
26943b5838d1STinghan Shen		larb1: larb@1c019000 {
26953b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
26963b5838d1STinghan Shen			reg = <0 0x1c019000 0 0x1000>;
26973b5838d1STinghan Shen			mediatek,larb-id = <1>;
26983b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
26993b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_LARB>,
27003b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>,
27013b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>;
27023b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27033b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
27043b5838d1STinghan Shen		};
27053b5838d1STinghan Shen
27066aa5b46dSTinghan Shen		vdosys1: syscon@1c100000 {
270797801cfcSChen-Yu Tsai			compatible = "mediatek,mt8195-vdosys1", "syscon";
27086aa5b46dSTinghan Shen			reg = <0 0x1c100000 0 0x1000>;
270992d2c23dSNancy.Lin			mboxes = <&gce0 1 CMDQ_THR_PRIO_4>;
271092d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>;
27116aa5b46dSTinghan Shen			#clock-cells = <1>;
271292d2c23dSNancy.Lin			#reset-cells = <1>;
27136aa5b46dSTinghan Shen		};
27143b5838d1STinghan Shen
27153b5838d1STinghan Shen		smi_common_vdo: smi@1c01b000 {
27163b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-common-vdo";
27173b5838d1STinghan Shen			reg = <0 0x1c01b000 0 0x1000>;
27183b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>,
27193b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_EMI>,
27203b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_RSI>,
27213b5838d1STinghan Shen				 <&vdosys0 CLK_VDO0_SMI_GALS>;
27223b5838d1STinghan Shen			clock-names = "apb", "smi", "gals0", "gals1";
27233b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
27243b5838d1STinghan Shen
27253b5838d1STinghan Shen		};
27263b5838d1STinghan Shen
27273b5838d1STinghan Shen		iommu_vdo: iommu@1c01f000 {
27283b5838d1STinghan Shen			compatible = "mediatek,mt8195-iommu-vdo";
27293b5838d1STinghan Shen			reg = <0 0x1c01f000 0 0x1000>;
27303b5838d1STinghan Shen			mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9
27313b5838d1STinghan Shen					  &larb10 &larb11 &larb13 &larb17
27323b5838d1STinghan Shen					  &larb19 &larb21 &larb24 &larb25
27333b5838d1STinghan Shen					  &larb28>;
27343b5838d1STinghan Shen			interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>;
27353b5838d1STinghan Shen			#iommu-cells = <1>;
27363b5838d1STinghan Shen			clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>;
27373b5838d1STinghan Shen			clock-names = "bclk";
27383b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
27393b5838d1STinghan Shen		};
27403b5838d1STinghan Shen
274192d2c23dSNancy.Lin		mutex1: mutex@1c101000 {
274292d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-mutex";
274392d2c23dSNancy.Lin			reg = <0 0x1c101000 0 0x1000>;
274492d2c23dSNancy.Lin			reg-names = "vdo1_mutex";
274592d2c23dSNancy.Lin			interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>;
274692d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
274792d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>;
274892d2c23dSNancy.Lin			clock-names = "vdo1_mutex";
274992d2c23dSNancy.Lin			mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>;
275092d2c23dSNancy.Lin		};
275192d2c23dSNancy.Lin
27523b5838d1STinghan Shen		larb2: larb@1c102000 {
27533b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27543b5838d1STinghan Shen			reg = <0 0x1c102000 0 0x1000>;
27553b5838d1STinghan Shen			mediatek,larb-id = <2>;
27563b5838d1STinghan Shen			mediatek,smi = <&smi_common_vdo>;
27573b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>,
27583b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_SMI_LARB2>,
27593b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>;
27603b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27613b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
27623b5838d1STinghan Shen		};
27633b5838d1STinghan Shen
27643b5838d1STinghan Shen		larb3: larb@1c103000 {
27653b5838d1STinghan Shen			compatible = "mediatek,mt8195-smi-larb";
27663b5838d1STinghan Shen			reg = <0 0x1c103000 0 0x1000>;
27673b5838d1STinghan Shen			mediatek,larb-id = <3>;
27683b5838d1STinghan Shen			mediatek,smi = <&smi_common_vpp>;
27693b5838d1STinghan Shen			clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>,
27703b5838d1STinghan Shen				 <&vdosys1 CLK_VDO1_GALS>,
27713b5838d1STinghan Shen				 <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>;
27723b5838d1STinghan Shen			clock-names = "apb", "smi", "gals";
27733b5838d1STinghan Shen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
27743b5838d1STinghan Shen		};
27756c2503b5SBo-Chen Chen
277692d2c23dSNancy.Lin		vdo1_rdma0: rdma@1c104000 {
277792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
277892d2c23dSNancy.Lin			reg = <0 0x1c104000 0 0x1000>;
277992d2c23dSNancy.Lin			interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>;
278092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>;
278192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
278292d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>;
278392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>;
278492d2c23dSNancy.Lin		};
278592d2c23dSNancy.Lin
278692d2c23dSNancy.Lin		vdo1_rdma1: rdma@1c105000 {
278792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
278892d2c23dSNancy.Lin			reg = <0 0x1c105000 0 0x1000>;
278992d2c23dSNancy.Lin			interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>;
279092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>;
279192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
279292d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>;
279392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>;
279492d2c23dSNancy.Lin		};
279592d2c23dSNancy.Lin
279692d2c23dSNancy.Lin		vdo1_rdma2: rdma@1c106000 {
279792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
279892d2c23dSNancy.Lin			reg = <0 0x1c106000 0 0x1000>;
279992d2c23dSNancy.Lin			interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>;
280092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>;
280192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
280292d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>;
280392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>;
280492d2c23dSNancy.Lin		};
280592d2c23dSNancy.Lin
280692d2c23dSNancy.Lin		vdo1_rdma3: rdma@1c107000 {
280792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
280892d2c23dSNancy.Lin			reg = <0 0x1c107000 0 0x1000>;
280992d2c23dSNancy.Lin			interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>;
281092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>;
281192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
281292d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>;
281392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>;
281492d2c23dSNancy.Lin		};
281592d2c23dSNancy.Lin
281692d2c23dSNancy.Lin		vdo1_rdma4: rdma@1c108000 {
281792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
281892d2c23dSNancy.Lin			reg = <0 0x1c108000 0 0x1000>;
281992d2c23dSNancy.Lin			interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>;
282092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>;
282192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
282292d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>;
282392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>;
282492d2c23dSNancy.Lin		};
282592d2c23dSNancy.Lin
282692d2c23dSNancy.Lin		vdo1_rdma5: rdma@1c109000 {
282792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
282892d2c23dSNancy.Lin			reg = <0 0x1c109000 0 0x1000>;
282992d2c23dSNancy.Lin			interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>;
283092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>;
283192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
283292d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>;
283392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>;
283492d2c23dSNancy.Lin		};
283592d2c23dSNancy.Lin
283692d2c23dSNancy.Lin		vdo1_rdma6: rdma@1c10a000 {
283792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
283892d2c23dSNancy.Lin			reg = <0 0x1c10a000 0 0x1000>;
283992d2c23dSNancy.Lin			interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>;
284092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>;
284192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
284292d2c23dSNancy.Lin			iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>;
284392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>;
284492d2c23dSNancy.Lin		};
284592d2c23dSNancy.Lin
284692d2c23dSNancy.Lin		vdo1_rdma7: rdma@1c10b000 {
284792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-vdo1-rdma";
284892d2c23dSNancy.Lin			reg = <0 0x1c10b000 0 0x1000>;
284992d2c23dSNancy.Lin			interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>;
285092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>;
285192d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
285292d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>;
285392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>;
285492d2c23dSNancy.Lin		};
285592d2c23dSNancy.Lin
285692d2c23dSNancy.Lin		merge1: vpp-merge@1c10c000 {
285792d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
285892d2c23dSNancy.Lin			reg = <0 0x1c10c000 0 0x1000>;
285992d2c23dSNancy.Lin			interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>;
286092d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>,
286192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>;
286292d2c23dSNancy.Lin			clock-names = "merge","merge_async";
286392d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
286492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>;
286592d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
286692d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>;
286792d2c23dSNancy.Lin		};
286892d2c23dSNancy.Lin
286992d2c23dSNancy.Lin		merge2: vpp-merge@1c10d000 {
287092d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
287192d2c23dSNancy.Lin			reg = <0 0x1c10d000 0 0x1000>;
287292d2c23dSNancy.Lin			interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>;
287392d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>,
287492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>;
287592d2c23dSNancy.Lin			clock-names = "merge","merge_async";
287692d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
287792d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>;
287892d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
287992d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>;
288092d2c23dSNancy.Lin		};
288192d2c23dSNancy.Lin
288292d2c23dSNancy.Lin		merge3: vpp-merge@1c10e000 {
288392d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
288492d2c23dSNancy.Lin			reg = <0 0x1c10e000 0 0x1000>;
288592d2c23dSNancy.Lin			interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>;
288692d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>,
288792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>;
288892d2c23dSNancy.Lin			clock-names = "merge","merge_async";
288992d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
289092d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>;
289192d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
289292d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>;
289392d2c23dSNancy.Lin		};
289492d2c23dSNancy.Lin
289592d2c23dSNancy.Lin		merge4: vpp-merge@1c10f000 {
289692d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
289792d2c23dSNancy.Lin			reg = <0 0x1c10f000 0 0x1000>;
289892d2c23dSNancy.Lin			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>;
289992d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>,
290092d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>;
290192d2c23dSNancy.Lin			clock-names = "merge","merge_async";
290292d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
290392d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>;
290492d2c23dSNancy.Lin			mediatek,merge-mute = <1>;
290592d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>;
290692d2c23dSNancy.Lin		};
290792d2c23dSNancy.Lin
290892d2c23dSNancy.Lin		merge5: vpp-merge@1c110000 {
290992d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-merge";
291092d2c23dSNancy.Lin			reg = <0 0x1c110000 0 0x1000>;
291192d2c23dSNancy.Lin			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>;
291292d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>,
291392d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>;
291492d2c23dSNancy.Lin			clock-names = "merge","merge_async";
291592d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
291692d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>;
291792d2c23dSNancy.Lin			mediatek,merge-fifo-en = <1>;
291892d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>;
291992d2c23dSNancy.Lin		};
292092d2c23dSNancy.Lin
29216c2503b5SBo-Chen Chen		dp_intf1: dp-intf@1c113000 {
29226c2503b5SBo-Chen Chen			compatible = "mediatek,mt8195-dp-intf";
29236c2503b5SBo-Chen Chen			reg = <0 0x1c113000 0 0x1000>;
29246c2503b5SBo-Chen Chen			interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>;
29256c2503b5SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
29266c2503b5SBo-Chen Chen			clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>,
29276c2503b5SBo-Chen Chen				 <&vdosys1 CLK_VDO1_DPINTF>,
29286c2503b5SBo-Chen Chen				 <&apmixedsys CLK_APMIXED_TVDPLL2>;
29296c2503b5SBo-Chen Chen			clock-names = "engine", "pixel", "pll";
29306c2503b5SBo-Chen Chen			status = "disabled";
29316c2503b5SBo-Chen Chen		};
293264196979SBo-Chen Chen
293392d2c23dSNancy.Lin		ethdr0: hdr-engine@1c114000 {
293492d2c23dSNancy.Lin			compatible = "mediatek,mt8195-disp-ethdr";
293592d2c23dSNancy.Lin			reg = <0 0x1c114000 0 0x1000>,
293692d2c23dSNancy.Lin			      <0 0x1c115000 0 0x1000>,
293792d2c23dSNancy.Lin			      <0 0x1c117000 0 0x1000>,
293892d2c23dSNancy.Lin			      <0 0x1c119000 0 0x1000>,
293992d2c23dSNancy.Lin			      <0 0x1c11a000 0 0x1000>,
294092d2c23dSNancy.Lin			      <0 0x1c11b000 0 0x1000>,
294192d2c23dSNancy.Lin			      <0 0x1c11c000 0 0x1000>;
294292d2c23dSNancy.Lin			reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
294392d2c23dSNancy.Lin				    "vdo_be", "adl_ds";
294492d2c23dSNancy.Lin			mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>,
294592d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>,
294692d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>,
294792d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>,
294892d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>,
294992d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>,
295092d2c23dSNancy.Lin						  <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>;
295192d2c23dSNancy.Lin			clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>,
295292d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0>,
295392d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1>,
295492d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0>,
295592d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1>,
295692d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE>,
295792d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_26M_SLOW>,
295892d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>,
295992d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>,
296092d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>,
296192d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>,
296292d2c23dSNancy.Lin				 <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>,
296392d2c23dSNancy.Lin				 <&topckgen CLK_TOP_ETHDR>;
296492d2c23dSNancy.Lin			clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1",
296592d2c23dSNancy.Lin				      "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async",
296692d2c23dSNancy.Lin				      "gfx_fe0_async", "gfx_fe1_async","vdo_be_async",
296792d2c23dSNancy.Lin				      "ethdr_top";
296892d2c23dSNancy.Lin			power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>;
296992d2c23dSNancy.Lin			iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>,
297092d2c23dSNancy.Lin				 <&iommu_vpp M4U_PORT_L3_HDR_ADL>;
297192d2c23dSNancy.Lin			interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */
297292d2c23dSNancy.Lin			resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>,
297392d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>,
297492d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>,
297592d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>,
297692d2c23dSNancy.Lin				 <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>;
297792d2c23dSNancy.Lin			reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async",
297892d2c23dSNancy.Lin				      "gfx_fe1_async", "vdo_be_async";
297992d2c23dSNancy.Lin		};
298092d2c23dSNancy.Lin
298164196979SBo-Chen Chen		edp_tx: edp-tx@1c500000 {
298264196979SBo-Chen Chen			compatible = "mediatek,mt8195-edp-tx";
298364196979SBo-Chen Chen			reg = <0 0x1c500000 0 0x8000>;
298464196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
298564196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
298664196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>;
298764196979SBo-Chen Chen			interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>;
298864196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
298964196979SBo-Chen Chen			status = "disabled";
299064196979SBo-Chen Chen		};
299164196979SBo-Chen Chen
299264196979SBo-Chen Chen		dp_tx: dp-tx@1c600000 {
299364196979SBo-Chen Chen			compatible = "mediatek,mt8195-dp-tx";
299464196979SBo-Chen Chen			reg = <0 0x1c600000 0 0x8000>;
299564196979SBo-Chen Chen			nvmem-cells = <&dp_calibration>;
299664196979SBo-Chen Chen			nvmem-cell-names = "dp_calibration_data";
299764196979SBo-Chen Chen			power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>;
299864196979SBo-Chen Chen			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>;
299964196979SBo-Chen Chen			max-linkrate-mhz = <8100>;
300064196979SBo-Chen Chen			status = "disabled";
300164196979SBo-Chen Chen		};
300237f25828STinghan Shen	};
3003fd1c6f13SBalsam CHIHI
3004fd1c6f13SBalsam CHIHI	thermal_zones: thermal-zones {
3005fd1c6f13SBalsam CHIHI		cpu0-thermal {
3006*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3007*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3008fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>;
3009*7f2fc184SBalsam CHIHI
3010fd1c6f13SBalsam CHIHI			trips {
3011*7f2fc184SBalsam CHIHI				cpu0_alert: trip-alert {
3012*7f2fc184SBalsam CHIHI					temperature = <85000>;
3013*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3014*7f2fc184SBalsam CHIHI					type = "passive";
3015*7f2fc184SBalsam CHIHI				};
3016*7f2fc184SBalsam CHIHI
3017fd1c6f13SBalsam CHIHI				cpu0_crit: trip-crit {
3018fd1c6f13SBalsam CHIHI					temperature = <100000>;
3019fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3020fd1c6f13SBalsam CHIHI					type = "critical";
3021fd1c6f13SBalsam CHIHI				};
3022fd1c6f13SBalsam CHIHI			};
3023*7f2fc184SBalsam CHIHI
3024*7f2fc184SBalsam CHIHI			cooling-maps {
3025*7f2fc184SBalsam CHIHI				map0 {
3026*7f2fc184SBalsam CHIHI					trip = <&cpu0_alert>;
3027*7f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3028*7f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3029*7f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3030*7f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3031*7f2fc184SBalsam CHIHI				};
3032*7f2fc184SBalsam CHIHI			};
3033fd1c6f13SBalsam CHIHI		};
3034fd1c6f13SBalsam CHIHI
3035fd1c6f13SBalsam CHIHI		cpu1-thermal {
3036*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3037*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3038fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>;
3039*7f2fc184SBalsam CHIHI
3040fd1c6f13SBalsam CHIHI			trips {
3041*7f2fc184SBalsam CHIHI				cpu1_alert: trip-alert {
3042*7f2fc184SBalsam CHIHI					temperature = <85000>;
3043*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3044*7f2fc184SBalsam CHIHI					type = "passive";
3045*7f2fc184SBalsam CHIHI				};
3046*7f2fc184SBalsam CHIHI
3047fd1c6f13SBalsam CHIHI				cpu1_crit: trip-crit {
3048fd1c6f13SBalsam CHIHI					temperature = <100000>;
3049fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3050fd1c6f13SBalsam CHIHI					type = "critical";
3051fd1c6f13SBalsam CHIHI				};
3052fd1c6f13SBalsam CHIHI			};
3053*7f2fc184SBalsam CHIHI
3054*7f2fc184SBalsam CHIHI			cooling-maps {
3055*7f2fc184SBalsam CHIHI				map0 {
3056*7f2fc184SBalsam CHIHI					trip = <&cpu1_alert>;
3057*7f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3058*7f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3059*7f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3060*7f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3061*7f2fc184SBalsam CHIHI				};
3062*7f2fc184SBalsam CHIHI			};
3063fd1c6f13SBalsam CHIHI		};
3064fd1c6f13SBalsam CHIHI
3065fd1c6f13SBalsam CHIHI		cpu2-thermal {
3066*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3067*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3068fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>;
3069*7f2fc184SBalsam CHIHI
3070fd1c6f13SBalsam CHIHI			trips {
3071*7f2fc184SBalsam CHIHI				cpu2_alert: trip-alert {
3072*7f2fc184SBalsam CHIHI					temperature = <85000>;
3073*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3074*7f2fc184SBalsam CHIHI					type = "passive";
3075*7f2fc184SBalsam CHIHI				};
3076*7f2fc184SBalsam CHIHI
3077fd1c6f13SBalsam CHIHI				cpu2_crit: trip-crit {
3078fd1c6f13SBalsam CHIHI					temperature = <100000>;
3079fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3080fd1c6f13SBalsam CHIHI					type = "critical";
3081fd1c6f13SBalsam CHIHI				};
3082fd1c6f13SBalsam CHIHI			};
3083*7f2fc184SBalsam CHIHI
3084*7f2fc184SBalsam CHIHI			cooling-maps {
3085*7f2fc184SBalsam CHIHI				map0 {
3086*7f2fc184SBalsam CHIHI					trip = <&cpu2_alert>;
3087*7f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3088*7f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3089*7f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3090*7f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3091*7f2fc184SBalsam CHIHI				};
3092*7f2fc184SBalsam CHIHI			};
3093fd1c6f13SBalsam CHIHI		};
3094fd1c6f13SBalsam CHIHI
3095fd1c6f13SBalsam CHIHI		cpu3-thermal {
3096*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3097*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3098fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>;
3099*7f2fc184SBalsam CHIHI
3100fd1c6f13SBalsam CHIHI			trips {
3101*7f2fc184SBalsam CHIHI				cpu3_alert: trip-alert {
3102*7f2fc184SBalsam CHIHI					temperature = <85000>;
3103*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3104*7f2fc184SBalsam CHIHI					type = "passive";
3105*7f2fc184SBalsam CHIHI				};
3106*7f2fc184SBalsam CHIHI
3107fd1c6f13SBalsam CHIHI				cpu3_crit: trip-crit {
3108fd1c6f13SBalsam CHIHI					temperature = <100000>;
3109fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3110fd1c6f13SBalsam CHIHI					type = "critical";
3111fd1c6f13SBalsam CHIHI				};
3112fd1c6f13SBalsam CHIHI			};
3113*7f2fc184SBalsam CHIHI
3114*7f2fc184SBalsam CHIHI			cooling-maps {
3115*7f2fc184SBalsam CHIHI				map0 {
3116*7f2fc184SBalsam CHIHI					trip = <&cpu3_alert>;
3117*7f2fc184SBalsam CHIHI					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3118*7f2fc184SBalsam CHIHI								<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3119*7f2fc184SBalsam CHIHI								<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3120*7f2fc184SBalsam CHIHI								<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3121*7f2fc184SBalsam CHIHI				};
3122*7f2fc184SBalsam CHIHI			};
3123fd1c6f13SBalsam CHIHI		};
3124fd1c6f13SBalsam CHIHI
3125fd1c6f13SBalsam CHIHI		cpu4-thermal {
3126*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3127*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3128fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>;
3129*7f2fc184SBalsam CHIHI
3130fd1c6f13SBalsam CHIHI			trips {
3131*7f2fc184SBalsam CHIHI				cpu4_alert: trip-alert {
3132*7f2fc184SBalsam CHIHI					temperature = <85000>;
3133*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3134*7f2fc184SBalsam CHIHI					type = "passive";
3135*7f2fc184SBalsam CHIHI				};
3136*7f2fc184SBalsam CHIHI
3137fd1c6f13SBalsam CHIHI				cpu4_crit: trip-crit {
3138fd1c6f13SBalsam CHIHI					temperature = <100000>;
3139fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3140fd1c6f13SBalsam CHIHI					type = "critical";
3141fd1c6f13SBalsam CHIHI				};
3142fd1c6f13SBalsam CHIHI			};
3143*7f2fc184SBalsam CHIHI
3144*7f2fc184SBalsam CHIHI			cooling-maps {
3145*7f2fc184SBalsam CHIHI				map0 {
3146*7f2fc184SBalsam CHIHI					trip = <&cpu4_alert>;
3147*7f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3148*7f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3149*7f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3150*7f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3151*7f2fc184SBalsam CHIHI				};
3152*7f2fc184SBalsam CHIHI			};
3153fd1c6f13SBalsam CHIHI		};
3154fd1c6f13SBalsam CHIHI
3155fd1c6f13SBalsam CHIHI		cpu5-thermal {
3156*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3157*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3158fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>;
3159*7f2fc184SBalsam CHIHI
3160fd1c6f13SBalsam CHIHI			trips {
3161*7f2fc184SBalsam CHIHI				cpu5_alert: trip-alert {
3162*7f2fc184SBalsam CHIHI					temperature = <85000>;
3163*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3164*7f2fc184SBalsam CHIHI					type = "passive";
3165*7f2fc184SBalsam CHIHI				};
3166*7f2fc184SBalsam CHIHI
3167fd1c6f13SBalsam CHIHI				cpu5_crit: trip-crit {
3168fd1c6f13SBalsam CHIHI					temperature = <100000>;
3169fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3170fd1c6f13SBalsam CHIHI					type = "critical";
3171fd1c6f13SBalsam CHIHI				};
3172fd1c6f13SBalsam CHIHI			};
3173*7f2fc184SBalsam CHIHI
3174*7f2fc184SBalsam CHIHI			cooling-maps {
3175*7f2fc184SBalsam CHIHI				map0 {
3176*7f2fc184SBalsam CHIHI					trip = <&cpu5_alert>;
3177*7f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3178*7f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3179*7f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3180*7f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3181*7f2fc184SBalsam CHIHI				};
3182*7f2fc184SBalsam CHIHI			};
3183fd1c6f13SBalsam CHIHI		};
3184fd1c6f13SBalsam CHIHI
3185fd1c6f13SBalsam CHIHI		cpu6-thermal {
3186*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3187*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3188fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>;
3189*7f2fc184SBalsam CHIHI
3190fd1c6f13SBalsam CHIHI			trips {
3191*7f2fc184SBalsam CHIHI				cpu6_alert: trip-alert {
3192*7f2fc184SBalsam CHIHI					temperature = <85000>;
3193*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3194*7f2fc184SBalsam CHIHI					type = "passive";
3195*7f2fc184SBalsam CHIHI				};
3196*7f2fc184SBalsam CHIHI
3197fd1c6f13SBalsam CHIHI				cpu6_crit: trip-crit {
3198fd1c6f13SBalsam CHIHI					temperature = <100000>;
3199fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3200fd1c6f13SBalsam CHIHI					type = "critical";
3201fd1c6f13SBalsam CHIHI				};
3202fd1c6f13SBalsam CHIHI			};
3203*7f2fc184SBalsam CHIHI
3204*7f2fc184SBalsam CHIHI			cooling-maps {
3205*7f2fc184SBalsam CHIHI				map0 {
3206*7f2fc184SBalsam CHIHI					trip = <&cpu6_alert>;
3207*7f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3208*7f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3209*7f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3210*7f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3211*7f2fc184SBalsam CHIHI				};
3212*7f2fc184SBalsam CHIHI			};
3213fd1c6f13SBalsam CHIHI		};
3214fd1c6f13SBalsam CHIHI
3215fd1c6f13SBalsam CHIHI		cpu7-thermal {
3216*7f2fc184SBalsam CHIHI			polling-delay = <1000>;
3217*7f2fc184SBalsam CHIHI			polling-delay-passive = <250>;
3218fd1c6f13SBalsam CHIHI			thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>;
3219*7f2fc184SBalsam CHIHI
3220fd1c6f13SBalsam CHIHI			trips {
3221*7f2fc184SBalsam CHIHI				cpu7_alert: trip-alert {
3222*7f2fc184SBalsam CHIHI					temperature = <85000>;
3223*7f2fc184SBalsam CHIHI					hysteresis = <2000>;
3224*7f2fc184SBalsam CHIHI					type = "passive";
3225*7f2fc184SBalsam CHIHI				};
3226*7f2fc184SBalsam CHIHI
3227fd1c6f13SBalsam CHIHI				cpu7_crit: trip-crit {
3228fd1c6f13SBalsam CHIHI					temperature = <100000>;
3229fd1c6f13SBalsam CHIHI					hysteresis = <2000>;
3230fd1c6f13SBalsam CHIHI					type = "critical";
3231fd1c6f13SBalsam CHIHI				};
3232fd1c6f13SBalsam CHIHI			};
3233*7f2fc184SBalsam CHIHI
3234*7f2fc184SBalsam CHIHI			cooling-maps {
3235*7f2fc184SBalsam CHIHI				map0 {
3236*7f2fc184SBalsam CHIHI					trip = <&cpu7_alert>;
3237*7f2fc184SBalsam CHIHI					cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3238*7f2fc184SBalsam CHIHI								<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3239*7f2fc184SBalsam CHIHI								<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
3240*7f2fc184SBalsam CHIHI								<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
3241*7f2fc184SBalsam CHIHI				};
3242*7f2fc184SBalsam CHIHI			};
3243fd1c6f13SBalsam CHIHI		};
3244fd1c6f13SBalsam CHIHI	};
324537f25828STinghan Shen};
3246