137f25828STinghan Shen// SPDX-License-Identifier: (GPL-2.0 OR MIT) 237f25828STinghan Shen/* 337f25828STinghan Shen * Copyright (c) 2021 MediaTek Inc. 437f25828STinghan Shen * Author: Seiya Wang <seiya.wang@mediatek.com> 537f25828STinghan Shen */ 637f25828STinghan Shen 737f25828STinghan Shen/dts-v1/; 837f25828STinghan Shen#include <dt-bindings/clock/mt8195-clk.h> 9329239a1SJason-JH.Lin#include <dt-bindings/gce/mt8195-gce.h> 1037f25828STinghan Shen#include <dt-bindings/interrupt-controller/arm-gic.h> 1137f25828STinghan Shen#include <dt-bindings/interrupt-controller/irq.h> 123b5838d1STinghan Shen#include <dt-bindings/memory/mt8195-memory-port.h> 1337f25828STinghan Shen#include <dt-bindings/phy/phy.h> 1437f25828STinghan Shen#include <dt-bindings/pinctrl/mt8195-pinfunc.h> 152b515194STinghan Shen#include <dt-bindings/power/mt8195-power.h> 16ecc0af6aSTinghan Shen#include <dt-bindings/reset/mt8195-resets.h> 177f2fc184SBalsam CHIHI#include <dt-bindings/thermal/thermal.h> 18fd1c6f13SBalsam CHIHI#include <dt-bindings/thermal/mediatek,lvts-thermal.h> 1937f25828STinghan Shen 2037f25828STinghan Shen/ { 2137f25828STinghan Shen compatible = "mediatek,mt8195"; 2237f25828STinghan Shen interrupt-parent = <&gic>; 2337f25828STinghan Shen #address-cells = <2>; 2437f25828STinghan Shen #size-cells = <2>; 2537f25828STinghan Shen 26329239a1SJason-JH.Lin aliases { 27f8fdf9edSAngeloGioacchino Del Regno dp-intf0 = &dp_intf0; 28f8fdf9edSAngeloGioacchino Del Regno dp-intf1 = &dp_intf1; 29329239a1SJason-JH.Lin gce0 = &gce0; 30329239a1SJason-JH.Lin gce1 = &gce1; 3192d2c23dSNancy.Lin ethdr0 = ðdr0; 3292d2c23dSNancy.Lin mutex0 = &mutex; 3392d2c23dSNancy.Lin mutex1 = &mutex1; 3492d2c23dSNancy.Lin merge1 = &merge1; 3592d2c23dSNancy.Lin merge2 = &merge2; 3692d2c23dSNancy.Lin merge3 = &merge3; 3792d2c23dSNancy.Lin merge4 = &merge4; 3892d2c23dSNancy.Lin merge5 = &merge5; 3992d2c23dSNancy.Lin vdo1-rdma0 = &vdo1_rdma0; 4092d2c23dSNancy.Lin vdo1-rdma1 = &vdo1_rdma1; 4192d2c23dSNancy.Lin vdo1-rdma2 = &vdo1_rdma2; 4292d2c23dSNancy.Lin vdo1-rdma3 = &vdo1_rdma3; 4392d2c23dSNancy.Lin vdo1-rdma4 = &vdo1_rdma4; 4492d2c23dSNancy.Lin vdo1-rdma5 = &vdo1_rdma5; 4592d2c23dSNancy.Lin vdo1-rdma6 = &vdo1_rdma6; 4692d2c23dSNancy.Lin vdo1-rdma7 = &vdo1_rdma7; 47329239a1SJason-JH.Lin }; 48329239a1SJason-JH.Lin 4937f25828STinghan Shen cpus { 5037f25828STinghan Shen #address-cells = <1>; 5137f25828STinghan Shen #size-cells = <0>; 5237f25828STinghan Shen 5337f25828STinghan Shen cpu0: cpu@0 { 5437f25828STinghan Shen device_type = "cpu"; 5537f25828STinghan Shen compatible = "arm,cortex-a55"; 5637f25828STinghan Shen reg = <0x000>; 5737f25828STinghan Shen enable-method = "psci"; 58e39e72cfSYT Lee performance-domains = <&performance 0>; 5937f25828STinghan Shen clock-frequency = <1701000000>; 60513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 6166fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 62b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 63b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 64b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 65b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 66b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 67b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 6837f25828STinghan Shen next-level-cache = <&l2_0>; 6937f25828STinghan Shen #cooling-cells = <2>; 7037f25828STinghan Shen }; 7137f25828STinghan Shen 7237f25828STinghan Shen cpu1: cpu@100 { 7337f25828STinghan Shen device_type = "cpu"; 7437f25828STinghan Shen compatible = "arm,cortex-a55"; 7537f25828STinghan Shen reg = <0x100>; 7637f25828STinghan Shen enable-method = "psci"; 77e39e72cfSYT Lee performance-domains = <&performance 0>; 7837f25828STinghan Shen clock-frequency = <1701000000>; 79513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 8066fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 81b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 82b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 83b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 84b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 85b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 86b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 8737f25828STinghan Shen next-level-cache = <&l2_0>; 8837f25828STinghan Shen #cooling-cells = <2>; 8937f25828STinghan Shen }; 9037f25828STinghan Shen 9137f25828STinghan Shen cpu2: cpu@200 { 9237f25828STinghan Shen device_type = "cpu"; 9337f25828STinghan Shen compatible = "arm,cortex-a55"; 9437f25828STinghan Shen reg = <0x200>; 9537f25828STinghan Shen enable-method = "psci"; 96e39e72cfSYT Lee performance-domains = <&performance 0>; 9737f25828STinghan Shen clock-frequency = <1701000000>; 98513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 9966fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 100b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 101b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 102b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 103b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 104b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 105b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 10637f25828STinghan Shen next-level-cache = <&l2_0>; 10737f25828STinghan Shen #cooling-cells = <2>; 10837f25828STinghan Shen }; 10937f25828STinghan Shen 11037f25828STinghan Shen cpu3: cpu@300 { 11137f25828STinghan Shen device_type = "cpu"; 11237f25828STinghan Shen compatible = "arm,cortex-a55"; 11337f25828STinghan Shen reg = <0x300>; 11437f25828STinghan Shen enable-method = "psci"; 115e39e72cfSYT Lee performance-domains = <&performance 0>; 11637f25828STinghan Shen clock-frequency = <1701000000>; 117513c4332SAngeloGioacchino Del Regno capacity-dmips-mhz = <308>; 11866fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_l &cpu_off_l>; 119b68188a7SAngeloGioacchino Del Regno i-cache-size = <32768>; 120b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 121b68188a7SAngeloGioacchino Del Regno i-cache-sets = <128>; 122b68188a7SAngeloGioacchino Del Regno d-cache-size = <32768>; 123b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 124b68188a7SAngeloGioacchino Del Regno d-cache-sets = <128>; 12537f25828STinghan Shen next-level-cache = <&l2_0>; 12637f25828STinghan Shen #cooling-cells = <2>; 12737f25828STinghan Shen }; 12837f25828STinghan Shen 12937f25828STinghan Shen cpu4: cpu@400 { 13037f25828STinghan Shen device_type = "cpu"; 13137f25828STinghan Shen compatible = "arm,cortex-a78"; 13237f25828STinghan Shen reg = <0x400>; 13337f25828STinghan Shen enable-method = "psci"; 134e39e72cfSYT Lee performance-domains = <&performance 1>; 13537f25828STinghan Shen clock-frequency = <2171000000>; 13637f25828STinghan Shen capacity-dmips-mhz = <1024>; 13766fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 138b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 139b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 140b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 141b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 142b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 143b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 14437f25828STinghan Shen next-level-cache = <&l2_1>; 14537f25828STinghan Shen #cooling-cells = <2>; 14637f25828STinghan Shen }; 14737f25828STinghan Shen 14837f25828STinghan Shen cpu5: cpu@500 { 14937f25828STinghan Shen device_type = "cpu"; 15037f25828STinghan Shen compatible = "arm,cortex-a78"; 15137f25828STinghan Shen reg = <0x500>; 15237f25828STinghan Shen enable-method = "psci"; 153e39e72cfSYT Lee performance-domains = <&performance 1>; 15437f25828STinghan Shen clock-frequency = <2171000000>; 15537f25828STinghan Shen capacity-dmips-mhz = <1024>; 15666fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 157b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 158b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 159b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 160b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 161b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 162b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 16337f25828STinghan Shen next-level-cache = <&l2_1>; 16437f25828STinghan Shen #cooling-cells = <2>; 16537f25828STinghan Shen }; 16637f25828STinghan Shen 16737f25828STinghan Shen cpu6: cpu@600 { 16837f25828STinghan Shen device_type = "cpu"; 16937f25828STinghan Shen compatible = "arm,cortex-a78"; 17037f25828STinghan Shen reg = <0x600>; 17137f25828STinghan Shen enable-method = "psci"; 172e39e72cfSYT Lee performance-domains = <&performance 1>; 17337f25828STinghan Shen clock-frequency = <2171000000>; 17437f25828STinghan Shen capacity-dmips-mhz = <1024>; 17566fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 176b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 177b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 178b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 179b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 180b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 181b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 18237f25828STinghan Shen next-level-cache = <&l2_1>; 18337f25828STinghan Shen #cooling-cells = <2>; 18437f25828STinghan Shen }; 18537f25828STinghan Shen 18637f25828STinghan Shen cpu7: cpu@700 { 18737f25828STinghan Shen device_type = "cpu"; 18837f25828STinghan Shen compatible = "arm,cortex-a78"; 18937f25828STinghan Shen reg = <0x700>; 19037f25828STinghan Shen enable-method = "psci"; 191e39e72cfSYT Lee performance-domains = <&performance 1>; 19237f25828STinghan Shen clock-frequency = <2171000000>; 19337f25828STinghan Shen capacity-dmips-mhz = <1024>; 19466fe2431SAngeloGioacchino Del Regno cpu-idle-states = <&cpu_ret_b &cpu_off_b>; 195b68188a7SAngeloGioacchino Del Regno i-cache-size = <65536>; 196b68188a7SAngeloGioacchino Del Regno i-cache-line-size = <64>; 197b68188a7SAngeloGioacchino Del Regno i-cache-sets = <256>; 198b68188a7SAngeloGioacchino Del Regno d-cache-size = <65536>; 199b68188a7SAngeloGioacchino Del Regno d-cache-line-size = <64>; 200b68188a7SAngeloGioacchino Del Regno d-cache-sets = <256>; 20137f25828STinghan Shen next-level-cache = <&l2_1>; 20237f25828STinghan Shen #cooling-cells = <2>; 20337f25828STinghan Shen }; 20437f25828STinghan Shen 20537f25828STinghan Shen cpu-map { 20637f25828STinghan Shen cluster0 { 20737f25828STinghan Shen core0 { 20837f25828STinghan Shen cpu = <&cpu0>; 20937f25828STinghan Shen }; 21037f25828STinghan Shen 21137f25828STinghan Shen core1 { 21237f25828STinghan Shen cpu = <&cpu1>; 21337f25828STinghan Shen }; 21437f25828STinghan Shen 21537f25828STinghan Shen core2 { 21637f25828STinghan Shen cpu = <&cpu2>; 21737f25828STinghan Shen }; 21837f25828STinghan Shen 21937f25828STinghan Shen core3 { 22037f25828STinghan Shen cpu = <&cpu3>; 22137f25828STinghan Shen }; 22237f25828STinghan Shen 223cc4f0b13SAngeloGioacchino Del Regno core4 { 22437f25828STinghan Shen cpu = <&cpu4>; 22537f25828STinghan Shen }; 22637f25828STinghan Shen 227cc4f0b13SAngeloGioacchino Del Regno core5 { 22837f25828STinghan Shen cpu = <&cpu5>; 22937f25828STinghan Shen }; 23037f25828STinghan Shen 231cc4f0b13SAngeloGioacchino Del Regno core6 { 23237f25828STinghan Shen cpu = <&cpu6>; 23337f25828STinghan Shen }; 23437f25828STinghan Shen 235cc4f0b13SAngeloGioacchino Del Regno core7 { 23637f25828STinghan Shen cpu = <&cpu7>; 23737f25828STinghan Shen }; 23837f25828STinghan Shen }; 23937f25828STinghan Shen }; 24037f25828STinghan Shen 24137f25828STinghan Shen idle-states { 24237f25828STinghan Shen entry-method = "psci"; 24337f25828STinghan Shen 24466fe2431SAngeloGioacchino Del Regno cpu_ret_l: cpu-retention-l { 24537f25828STinghan Shen compatible = "arm,idle-state"; 24637f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 24737f25828STinghan Shen local-timer-stop; 24837f25828STinghan Shen entry-latency-us = <50>; 24937f25828STinghan Shen exit-latency-us = <95>; 25037f25828STinghan Shen min-residency-us = <580>; 25137f25828STinghan Shen }; 25237f25828STinghan Shen 25366fe2431SAngeloGioacchino Del Regno cpu_ret_b: cpu-retention-b { 25437f25828STinghan Shen compatible = "arm,idle-state"; 25537f25828STinghan Shen arm,psci-suspend-param = <0x00010001>; 25637f25828STinghan Shen local-timer-stop; 25737f25828STinghan Shen entry-latency-us = <45>; 25837f25828STinghan Shen exit-latency-us = <140>; 25937f25828STinghan Shen min-residency-us = <740>; 26037f25828STinghan Shen }; 26137f25828STinghan Shen 26266fe2431SAngeloGioacchino Del Regno cpu_off_l: cpu-off-l { 26337f25828STinghan Shen compatible = "arm,idle-state"; 26437f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 26537f25828STinghan Shen local-timer-stop; 26637f25828STinghan Shen entry-latency-us = <55>; 26737f25828STinghan Shen exit-latency-us = <155>; 26837f25828STinghan Shen min-residency-us = <840>; 26937f25828STinghan Shen }; 27037f25828STinghan Shen 27166fe2431SAngeloGioacchino Del Regno cpu_off_b: cpu-off-b { 27237f25828STinghan Shen compatible = "arm,idle-state"; 27337f25828STinghan Shen arm,psci-suspend-param = <0x01010002>; 27437f25828STinghan Shen local-timer-stop; 27537f25828STinghan Shen entry-latency-us = <50>; 27637f25828STinghan Shen exit-latency-us = <200>; 27737f25828STinghan Shen min-residency-us = <1000>; 27837f25828STinghan Shen }; 27937f25828STinghan Shen }; 28037f25828STinghan Shen 28137f25828STinghan Shen l2_0: l2-cache0 { 28237f25828STinghan Shen compatible = "cache"; 283ce459b1dSPierre Gondois cache-level = <2>; 284b68188a7SAngeloGioacchino Del Regno cache-size = <131072>; 285b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 286b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 28737f25828STinghan Shen next-level-cache = <&l3_0>; 288492061bfSKrzysztof Kozlowski cache-unified; 28937f25828STinghan Shen }; 29037f25828STinghan Shen 29137f25828STinghan Shen l2_1: l2-cache1 { 29237f25828STinghan Shen compatible = "cache"; 293ce459b1dSPierre Gondois cache-level = <2>; 294b68188a7SAngeloGioacchino Del Regno cache-size = <262144>; 295b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 296b68188a7SAngeloGioacchino Del Regno cache-sets = <512>; 29737f25828STinghan Shen next-level-cache = <&l3_0>; 298492061bfSKrzysztof Kozlowski cache-unified; 29937f25828STinghan Shen }; 30037f25828STinghan Shen 30137f25828STinghan Shen l3_0: l3-cache { 30237f25828STinghan Shen compatible = "cache"; 303ce459b1dSPierre Gondois cache-level = <3>; 304b68188a7SAngeloGioacchino Del Regno cache-size = <2097152>; 305b68188a7SAngeloGioacchino Del Regno cache-line-size = <64>; 306b68188a7SAngeloGioacchino Del Regno cache-sets = <2048>; 307b68188a7SAngeloGioacchino Del Regno cache-unified; 30837f25828STinghan Shen }; 30937f25828STinghan Shen }; 31037f25828STinghan Shen 31137f25828STinghan Shen dsu-pmu { 31237f25828STinghan Shen compatible = "arm,dsu-pmu"; 31337f25828STinghan Shen interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 31437f25828STinghan Shen cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>, 31537f25828STinghan Shen <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 316d192615cSNícolas F. R. A. Prado status = "fail"; 31737f25828STinghan Shen }; 31837f25828STinghan Shen 3198903821cSTinghan Shen dmic_codec: dmic-codec { 3208903821cSTinghan Shen compatible = "dmic-codec"; 3218903821cSTinghan Shen num-channels = <2>; 3228903821cSTinghan Shen wakeup-delay-ms = <50>; 3238903821cSTinghan Shen }; 3248903821cSTinghan Shen 3258903821cSTinghan Shen sound: mt8195-sound { 3268903821cSTinghan Shen mediatek,platform = <&afe>; 3278903821cSTinghan Shen status = "disabled"; 3288903821cSTinghan Shen }; 3298903821cSTinghan Shen 3300f1c806bSChen-Yu Tsai clk13m: fixed-factor-clock-13m { 3310f1c806bSChen-Yu Tsai compatible = "fixed-factor-clock"; 3320f1c806bSChen-Yu Tsai #clock-cells = <0>; 3330f1c806bSChen-Yu Tsai clocks = <&clk26m>; 3340f1c806bSChen-Yu Tsai clock-div = <2>; 3350f1c806bSChen-Yu Tsai clock-mult = <1>; 3360f1c806bSChen-Yu Tsai clock-output-names = "clk13m"; 3370f1c806bSChen-Yu Tsai }; 3380f1c806bSChen-Yu Tsai 33937f25828STinghan Shen clk26m: oscillator-26m { 34037f25828STinghan Shen compatible = "fixed-clock"; 34137f25828STinghan Shen #clock-cells = <0>; 34237f25828STinghan Shen clock-frequency = <26000000>; 34337f25828STinghan Shen clock-output-names = "clk26m"; 34437f25828STinghan Shen }; 34537f25828STinghan Shen 34637f25828STinghan Shen clk32k: oscillator-32k { 34737f25828STinghan Shen compatible = "fixed-clock"; 34837f25828STinghan Shen #clock-cells = <0>; 34937f25828STinghan Shen clock-frequency = <32768>; 35037f25828STinghan Shen clock-output-names = "clk32k"; 35137f25828STinghan Shen }; 35237f25828STinghan Shen 353e39e72cfSYT Lee performance: performance-controller@11bc10 { 354e39e72cfSYT Lee compatible = "mediatek,cpufreq-hw"; 355e39e72cfSYT Lee reg = <0 0x0011bc10 0 0x120>, <0 0x0011bd30 0 0x120>; 356e39e72cfSYT Lee #performance-domain-cells = <1>; 357e39e72cfSYT Lee }; 358e39e72cfSYT Lee 3599a512b4dSAngeloGioacchino Del Regno gpu_opp_table: opp-table-gpu { 3609a512b4dSAngeloGioacchino Del Regno compatible = "operating-points-v2"; 3619a512b4dSAngeloGioacchino Del Regno opp-shared; 3629a512b4dSAngeloGioacchino Del Regno 3639a512b4dSAngeloGioacchino Del Regno opp-390000000 { 3649a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <390000000>; 3659a512b4dSAngeloGioacchino Del Regno opp-microvolt = <625000>; 3669a512b4dSAngeloGioacchino Del Regno }; 3679a512b4dSAngeloGioacchino Del Regno opp-410000000 { 3689a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <410000000>; 3699a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3709a512b4dSAngeloGioacchino Del Regno }; 3719a512b4dSAngeloGioacchino Del Regno opp-431000000 { 3729a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <431000000>; 3739a512b4dSAngeloGioacchino Del Regno opp-microvolt = <631250>; 3749a512b4dSAngeloGioacchino Del Regno }; 3759a512b4dSAngeloGioacchino Del Regno opp-473000000 { 3769a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <473000000>; 3779a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3789a512b4dSAngeloGioacchino Del Regno }; 3799a512b4dSAngeloGioacchino Del Regno opp-515000000 { 3809a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <515000000>; 3819a512b4dSAngeloGioacchino Del Regno opp-microvolt = <637500>; 3829a512b4dSAngeloGioacchino Del Regno }; 3839a512b4dSAngeloGioacchino Del Regno opp-556000000 { 3849a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <556000000>; 3859a512b4dSAngeloGioacchino Del Regno opp-microvolt = <643750>; 3869a512b4dSAngeloGioacchino Del Regno }; 3879a512b4dSAngeloGioacchino Del Regno opp-598000000 { 3889a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <598000000>; 3899a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3909a512b4dSAngeloGioacchino Del Regno }; 3919a512b4dSAngeloGioacchino Del Regno opp-640000000 { 3929a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <640000000>; 3939a512b4dSAngeloGioacchino Del Regno opp-microvolt = <650000>; 3949a512b4dSAngeloGioacchino Del Regno }; 3959a512b4dSAngeloGioacchino Del Regno opp-670000000 { 3969a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <670000000>; 3979a512b4dSAngeloGioacchino Del Regno opp-microvolt = <662500>; 3989a512b4dSAngeloGioacchino Del Regno }; 3999a512b4dSAngeloGioacchino Del Regno opp-700000000 { 4009a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <700000000>; 4019a512b4dSAngeloGioacchino Del Regno opp-microvolt = <675000>; 4029a512b4dSAngeloGioacchino Del Regno }; 4039a512b4dSAngeloGioacchino Del Regno opp-730000000 { 4049a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <730000000>; 4059a512b4dSAngeloGioacchino Del Regno opp-microvolt = <687500>; 4069a512b4dSAngeloGioacchino Del Regno }; 4079a512b4dSAngeloGioacchino Del Regno opp-760000000 { 4089a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <760000000>; 4099a512b4dSAngeloGioacchino Del Regno opp-microvolt = <700000>; 4109a512b4dSAngeloGioacchino Del Regno }; 4119a512b4dSAngeloGioacchino Del Regno opp-790000000 { 4129a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <790000000>; 4139a512b4dSAngeloGioacchino Del Regno opp-microvolt = <712500>; 4149a512b4dSAngeloGioacchino Del Regno }; 4159a512b4dSAngeloGioacchino Del Regno opp-820000000 { 4169a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <820000000>; 4179a512b4dSAngeloGioacchino Del Regno opp-microvolt = <725000>; 4189a512b4dSAngeloGioacchino Del Regno }; 4199a512b4dSAngeloGioacchino Del Regno opp-850000000 { 4209a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <850000000>; 4219a512b4dSAngeloGioacchino Del Regno opp-microvolt = <737500>; 4229a512b4dSAngeloGioacchino Del Regno }; 4239a512b4dSAngeloGioacchino Del Regno opp-880000000 { 4249a512b4dSAngeloGioacchino Del Regno opp-hz = /bits/ 64 <880000000>; 4259a512b4dSAngeloGioacchino Del Regno opp-microvolt = <750000>; 4269a512b4dSAngeloGioacchino Del Regno }; 4279a512b4dSAngeloGioacchino Del Regno }; 4289a512b4dSAngeloGioacchino Del Regno 42937f25828STinghan Shen pmu-a55 { 43037f25828STinghan Shen compatible = "arm,cortex-a55-pmu"; 43137f25828STinghan Shen interrupt-parent = <&gic>; 43237f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>; 43337f25828STinghan Shen }; 43437f25828STinghan Shen 43537f25828STinghan Shen pmu-a78 { 43637f25828STinghan Shen compatible = "arm,cortex-a78-pmu"; 43737f25828STinghan Shen interrupt-parent = <&gic>; 43837f25828STinghan Shen interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>; 43937f25828STinghan Shen }; 44037f25828STinghan Shen 44137f25828STinghan Shen psci { 44237f25828STinghan Shen compatible = "arm,psci-1.0"; 44337f25828STinghan Shen method = "smc"; 44437f25828STinghan Shen }; 44537f25828STinghan Shen 44637f25828STinghan Shen timer: timer { 44737f25828STinghan Shen compatible = "arm,armv8-timer"; 44837f25828STinghan Shen interrupt-parent = <&gic>; 44937f25828STinghan Shen interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>, 45037f25828STinghan Shen <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>, 45137f25828STinghan Shen <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>, 45237f25828STinghan Shen <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 45337f25828STinghan Shen }; 45437f25828STinghan Shen 45537f25828STinghan Shen soc { 45637f25828STinghan Shen #address-cells = <2>; 45737f25828STinghan Shen #size-cells = <2>; 45837f25828STinghan Shen compatible = "simple-bus"; 45937f25828STinghan Shen ranges; 46088c531b4SYong Wu dma-ranges = <0x0 0x0 0x0 0x0 0x4 0x0>; 46137f25828STinghan Shen 46237f25828STinghan Shen gic: interrupt-controller@c000000 { 46337f25828STinghan Shen compatible = "arm,gic-v3"; 46437f25828STinghan Shen #interrupt-cells = <4>; 46537f25828STinghan Shen #redistributor-regions = <1>; 46637f25828STinghan Shen interrupt-parent = <&gic>; 46737f25828STinghan Shen interrupt-controller; 46837f25828STinghan Shen reg = <0 0x0c000000 0 0x40000>, 46937f25828STinghan Shen <0 0x0c040000 0 0x200000>; 47037f25828STinghan Shen interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 47137f25828STinghan Shen 47237f25828STinghan Shen ppi-partitions { 47337f25828STinghan Shen ppi_cluster0: interrupt-partition-0 { 47437f25828STinghan Shen affinity = <&cpu0 &cpu1 &cpu2 &cpu3>; 47537f25828STinghan Shen }; 47637f25828STinghan Shen 47737f25828STinghan Shen ppi_cluster1: interrupt-partition-1 { 47837f25828STinghan Shen affinity = <&cpu4 &cpu5 &cpu6 &cpu7>; 47937f25828STinghan Shen }; 48037f25828STinghan Shen }; 48137f25828STinghan Shen }; 48237f25828STinghan Shen 48337f25828STinghan Shen topckgen: syscon@10000000 { 48437f25828STinghan Shen compatible = "mediatek,mt8195-topckgen", "syscon"; 48537f25828STinghan Shen reg = <0 0x10000000 0 0x1000>; 48637f25828STinghan Shen #clock-cells = <1>; 48737f25828STinghan Shen }; 48837f25828STinghan Shen 48937f25828STinghan Shen infracfg_ao: syscon@10001000 { 49037f25828STinghan Shen compatible = "mediatek,mt8195-infracfg_ao", "syscon", "simple-mfd"; 49137f25828STinghan Shen reg = <0 0x10001000 0 0x1000>; 49237f25828STinghan Shen #clock-cells = <1>; 49337f25828STinghan Shen #reset-cells = <1>; 49437f25828STinghan Shen }; 49537f25828STinghan Shen 49637f25828STinghan Shen pericfg: syscon@10003000 { 49737f25828STinghan Shen compatible = "mediatek,mt8195-pericfg", "syscon"; 49837f25828STinghan Shen reg = <0 0x10003000 0 0x1000>; 49937f25828STinghan Shen #clock-cells = <1>; 50037f25828STinghan Shen }; 50137f25828STinghan Shen 50237f25828STinghan Shen pio: pinctrl@10005000 { 50337f25828STinghan Shen compatible = "mediatek,mt8195-pinctrl"; 50437f25828STinghan Shen reg = <0 0x10005000 0 0x1000>, 50537f25828STinghan Shen <0 0x11d10000 0 0x1000>, 50637f25828STinghan Shen <0 0x11d30000 0 0x1000>, 50737f25828STinghan Shen <0 0x11d40000 0 0x1000>, 50837f25828STinghan Shen <0 0x11e20000 0 0x1000>, 50937f25828STinghan Shen <0 0x11eb0000 0 0x1000>, 51037f25828STinghan Shen <0 0x11f40000 0 0x1000>, 51137f25828STinghan Shen <0 0x1000b000 0 0x1000>; 51237f25828STinghan Shen reg-names = "iocfg0", "iocfg_bm", "iocfg_bl", 51337f25828STinghan Shen "iocfg_br", "iocfg_lm", "iocfg_rb", 51437f25828STinghan Shen "iocfg_tl", "eint"; 51537f25828STinghan Shen gpio-controller; 51637f25828STinghan Shen #gpio-cells = <2>; 51737f25828STinghan Shen gpio-ranges = <&pio 0 0 144>; 51837f25828STinghan Shen interrupt-controller; 51937f25828STinghan Shen interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH 0>; 52037f25828STinghan Shen #interrupt-cells = <2>; 52137f25828STinghan Shen }; 52237f25828STinghan Shen 5232b515194STinghan Shen scpsys: syscon@10006000 { 5242b515194STinghan Shen compatible = "mediatek,mt8195-scpsys", "syscon", "simple-mfd"; 5252b515194STinghan Shen reg = <0 0x10006000 0 0x1000>; 5262b515194STinghan Shen 5272b515194STinghan Shen /* System Power Manager */ 5282b515194STinghan Shen spm: power-controller { 5292b515194STinghan Shen compatible = "mediatek,mt8195-power-controller"; 5302b515194STinghan Shen #address-cells = <1>; 5312b515194STinghan Shen #size-cells = <0>; 5322b515194STinghan Shen #power-domain-cells = <1>; 5332b515194STinghan Shen 5342b515194STinghan Shen /* power domain of the SoC */ 5352b515194STinghan Shen mfg0: power-domain@MT8195_POWER_DOMAIN_MFG0 { 5362b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG0>; 5372b515194STinghan Shen #address-cells = <1>; 5382b515194STinghan Shen #size-cells = <0>; 5392b515194STinghan Shen #power-domain-cells = <1>; 5402b515194STinghan Shen 5412b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG1 { 5422b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG1>; 543d434abbbSAngeloGioacchino Del Regno clocks = <&apmixedsys CLK_APMIXED_MFGPLL>, 544d434abbbSAngeloGioacchino Del Regno <&topckgen CLK_TOP_MFG_CORE_TMP>; 545d434abbbSAngeloGioacchino Del Regno clock-names = "mfg", "alt"; 5462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 5472b515194STinghan Shen #address-cells = <1>; 5482b515194STinghan Shen #size-cells = <0>; 5492b515194STinghan Shen #power-domain-cells = <1>; 5502b515194STinghan Shen 5512b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG2 { 5522b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG2>; 5532b515194STinghan Shen #power-domain-cells = <0>; 5542b515194STinghan Shen }; 5552b515194STinghan Shen 5562b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG3 { 5572b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG3>; 5582b515194STinghan Shen #power-domain-cells = <0>; 5592b515194STinghan Shen }; 5602b515194STinghan Shen 5612b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG4 { 5622b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG4>; 5632b515194STinghan Shen #power-domain-cells = <0>; 5642b515194STinghan Shen }; 5652b515194STinghan Shen 5662b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG5 { 5672b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG5>; 5682b515194STinghan Shen #power-domain-cells = <0>; 5692b515194STinghan Shen }; 5702b515194STinghan Shen 5712b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_MFG6 { 5722b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_MFG6>; 5732b515194STinghan Shen #power-domain-cells = <0>; 5742b515194STinghan Shen }; 5752b515194STinghan Shen }; 5762b515194STinghan Shen }; 5772b515194STinghan Shen 5782b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS0 { 5792b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS0>; 5802b515194STinghan Shen clocks = <&topckgen CLK_TOP_VPP>, 5812b515194STinghan Shen <&topckgen CLK_TOP_CAM>, 5822b515194STinghan Shen <&topckgen CLK_TOP_CCU>, 5832b515194STinghan Shen <&topckgen CLK_TOP_IMG>, 5842b515194STinghan Shen <&topckgen CLK_TOP_VENC>, 5852b515194STinghan Shen <&topckgen CLK_TOP_VDEC>, 5862b515194STinghan Shen <&topckgen CLK_TOP_WPE_VPP>, 5872b515194STinghan Shen <&topckgen CLK_TOP_CFG_VPP0>, 5882b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON>, 5892b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>, 5902b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>, 5912b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS>, 5922b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VENCSYS_CORE1>, 5932b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_INFRA>, 5942b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_CAMSYS>, 5952b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>, 5962b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>, 5972b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_REORDER>, 5982b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_IOMMU>, 5992b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>, 6002b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_EMI0_EMI1>, 6012b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_SUB_COMMON_REORDER>, 6022b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 6032b515194STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 6042b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 6052b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 6062b515194STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 6072b515194STinghan Shen clock-names = "vppsys", "vppsys1", "vppsys2", "vppsys3", 6082b515194STinghan Shen "vppsys4", "vppsys5", "vppsys6", "vppsys7", 6092b515194STinghan Shen "vppsys0-0", "vppsys0-1", "vppsys0-2", "vppsys0-3", 6102b515194STinghan Shen "vppsys0-4", "vppsys0-5", "vppsys0-6", "vppsys0-7", 6112b515194STinghan Shen "vppsys0-8", "vppsys0-9", "vppsys0-10", "vppsys0-11", 6122b515194STinghan Shen "vppsys0-12", "vppsys0-13", "vppsys0-14", 6132b515194STinghan Shen "vppsys0-15", "vppsys0-16", "vppsys0-17", 6142b515194STinghan Shen "vppsys0-18"; 6152b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6162b515194STinghan Shen #address-cells = <1>; 6172b515194STinghan Shen #size-cells = <0>; 6182b515194STinghan Shen #power-domain-cells = <1>; 6192b515194STinghan Shen 6202b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC1 { 6212b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC1>; 6222b515194STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>; 6232b515194STinghan Shen clock-names = "vdec1-0"; 6242b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6252b515194STinghan Shen #power-domain-cells = <0>; 6262b515194STinghan Shen }; 6272b515194STinghan Shen 6282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC_CORE1 { 6292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC_CORE1>; 630*61b94d54SAngeloGioacchino Del Regno clocks = <&vencsys_core1 CLK_VENC_CORE1_LARB>; 631*61b94d54SAngeloGioacchino Del Regno clock-names = "venc1-larb"; 6322b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6332b515194STinghan Shen #power-domain-cells = <0>; 6342b515194STinghan Shen }; 6352b515194STinghan Shen 6362b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS0 { 6372b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS0>; 6382b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO0>, 6392b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>, 6402b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_COMMON>, 6412b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 6422b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_IOMMU>, 6432b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 6442b515194STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>; 6452b515194STinghan Shen clock-names = "vdosys0", "vdosys0-0", "vdosys0-1", 6462b515194STinghan Shen "vdosys0-2", "vdosys0-3", 6472b515194STinghan Shen "vdosys0-4", "vdosys0-5"; 6482b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6492b515194STinghan Shen #address-cells = <1>; 6502b515194STinghan Shen #size-cells = <0>; 6512b515194STinghan Shen #power-domain-cells = <1>; 6522b515194STinghan Shen 6532b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VPPSYS1 { 6542b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VPPSYS1>; 6552b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VPP1>, 6562b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 6572b515194STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_LARB>; 6582b515194STinghan Shen clock-names = "vppsys1", "vppsys1-0", 6592b515194STinghan Shen "vppsys1-1"; 6602b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6612b515194STinghan Shen #power-domain-cells = <0>; 6622b515194STinghan Shen }; 6632b515194STinghan Shen 6642b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_WPESYS { 6652b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_WPESYS>; 6662b515194STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 6672b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 6682b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB7_P>, 6692b515194STinghan Shen <&wpesys CLK_WPE_SMI_LARB8_P>; 6702b515194STinghan Shen clock-names = "wepsys-0", "wepsys-1", "wepsys-2", 6712b515194STinghan Shen "wepsys-3"; 6722b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6732b515194STinghan Shen #power-domain-cells = <0>; 6742b515194STinghan Shen }; 6752b515194STinghan Shen 6762b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC0 { 6772b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC0>; 6782b515194STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 6792b515194STinghan Shen clock-names = "vdec0-0"; 6802b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6812b515194STinghan Shen #power-domain-cells = <0>; 6822b515194STinghan Shen }; 6832b515194STinghan Shen 6842b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDEC2 { 6852b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDEC2>; 6862b515194STinghan Shen clocks = <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 6872b515194STinghan Shen clock-names = "vdec2-0"; 6882b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6892b515194STinghan Shen #power-domain-cells = <0>; 6902b515194STinghan Shen }; 6912b515194STinghan Shen 6922b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VENC { 6932b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VENC>; 694*61b94d54SAngeloGioacchino Del Regno clocks = <&vencsys CLK_VENC_LARB>; 695*61b94d54SAngeloGioacchino Del Regno clock-names = "venc0-larb"; 6962b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 6972b515194STinghan Shen #power-domain-cells = <0>; 6982b515194STinghan Shen }; 6992b515194STinghan Shen 7002b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_VDOSYS1 { 7012b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_VDOSYS1>; 7022b515194STinghan Shen clocks = <&topckgen CLK_TOP_CFG_VDO1>, 7032b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 7042b515194STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB3>, 7052b515194STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 7062b515194STinghan Shen clock-names = "vdosys1", "vdosys1-0", 7072b515194STinghan Shen "vdosys1-1", "vdosys1-2"; 7082b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7092b515194STinghan Shen #address-cells = <1>; 7102b515194STinghan Shen #size-cells = <0>; 7112b515194STinghan Shen #power-domain-cells = <1>; 7122b515194STinghan Shen 7132b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DP_TX { 7142b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DP_TX>; 7152b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7162b515194STinghan Shen #power-domain-cells = <0>; 7172b515194STinghan Shen }; 7182b515194STinghan Shen 7192b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_EPD_TX { 7202b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_EPD_TX>; 7212b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7222b515194STinghan Shen #power-domain-cells = <0>; 7232b515194STinghan Shen }; 7242b515194STinghan Shen 7252b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_HDMI_TX { 7262b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_HDMI_TX>; 7272b515194STinghan Shen clocks = <&topckgen CLK_TOP_HDMI_APB>; 7282b515194STinghan Shen clock-names = "hdmi_tx"; 7292b515194STinghan Shen #power-domain-cells = <0>; 7302b515194STinghan Shen }; 7312b515194STinghan Shen }; 7322b515194STinghan Shen 7332b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IMG { 7342b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IMG>; 7352b515194STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 7362b515194STinghan Shen <&imgsys CLK_IMG_GALS>; 7372b515194STinghan Shen clock-names = "img-0", "img-1"; 7382b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7392b515194STinghan Shen #address-cells = <1>; 7402b515194STinghan Shen #size-cells = <0>; 7412b515194STinghan Shen #power-domain-cells = <1>; 7422b515194STinghan Shen 7432b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_DIP { 7442b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_DIP>; 7452b515194STinghan Shen #power-domain-cells = <0>; 7462b515194STinghan Shen }; 7472b515194STinghan Shen 7482b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_IPE { 7492b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_IPE>; 7502b515194STinghan Shen clocks = <&topckgen CLK_TOP_IPE>, 7512b515194STinghan Shen <&imgsys CLK_IMG_IPE>, 7522b515194STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 7532b515194STinghan Shen clock-names = "ipe", "ipe-0", "ipe-1"; 7542b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7552b515194STinghan Shen #power-domain-cells = <0>; 7562b515194STinghan Shen }; 7572b515194STinghan Shen }; 7582b515194STinghan Shen 7592b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM { 7602b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM>; 7612b515194STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 7622b515194STinghan Shen <&camsys CLK_CAM_LARB14>, 7632b515194STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>, 7642b515194STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 7652b515194STinghan Shen <&camsys CLK_CAM_CAM2SYS_GALS>; 7662b515194STinghan Shen clock-names = "cam-0", "cam-1", "cam-2", "cam-3", 7672b515194STinghan Shen "cam-4"; 7682b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7692b515194STinghan Shen #address-cells = <1>; 7702b515194STinghan Shen #size-cells = <0>; 7712b515194STinghan Shen #power-domain-cells = <1>; 7722b515194STinghan Shen 7732b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWA { 7742b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWA>; 7752b515194STinghan Shen #power-domain-cells = <0>; 7762b515194STinghan Shen }; 7772b515194STinghan Shen 7782b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_RAWB { 7792b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_RAWB>; 7802b515194STinghan Shen #power-domain-cells = <0>; 7812b515194STinghan Shen }; 7822b515194STinghan Shen 7832b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CAM_MRAW { 7842b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CAM_MRAW>; 7852b515194STinghan Shen #power-domain-cells = <0>; 7862b515194STinghan Shen }; 7872b515194STinghan Shen }; 7882b515194STinghan Shen }; 7892b515194STinghan Shen }; 7902b515194STinghan Shen 7912b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P0 { 7922b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 7932b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 7942b515194STinghan Shen #power-domain-cells = <0>; 7952b515194STinghan Shen }; 7962b515194STinghan Shen 7972b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_MAC_P1 { 7982b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 7992b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8002b515194STinghan Shen #power-domain-cells = <0>; 8012b515194STinghan Shen }; 8022b515194STinghan Shen 8032b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_PCIE_PHY { 8042b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_PCIE_PHY>; 8052b515194STinghan Shen #power-domain-cells = <0>; 8062b515194STinghan Shen }; 8072b515194STinghan Shen 8082b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY { 8092b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 8102b515194STinghan Shen #power-domain-cells = <0>; 8112b515194STinghan Shen }; 8122b515194STinghan Shen 8132b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_CSI_RX_TOP { 8142b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_CSI_RX_TOP>; 8152b515194STinghan Shen clocks = <&topckgen CLK_TOP_SENINF>, 8162b515194STinghan Shen <&topckgen CLK_TOP_SENINF2>; 8172b515194STinghan Shen clock-names = "csi_rx_top", "csi_rx_top1"; 8182b515194STinghan Shen #power-domain-cells = <0>; 8192b515194STinghan Shen }; 8202b515194STinghan Shen 8212b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ETHER { 8222b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ETHER>; 8232b515194STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 8242b515194STinghan Shen clock-names = "ether"; 8252b515194STinghan Shen #power-domain-cells = <0>; 8262b515194STinghan Shen }; 8272b515194STinghan Shen 8282b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_ADSP { 8292b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_ADSP>; 8302b515194STinghan Shen clocks = <&topckgen CLK_TOP_ADSP>, 8312b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>; 8322b515194STinghan Shen clock-names = "adsp", "adsp1"; 8332b515194STinghan Shen #address-cells = <1>; 8342b515194STinghan Shen #size-cells = <0>; 8352b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8362b515194STinghan Shen #power-domain-cells = <1>; 8372b515194STinghan Shen 8382b515194STinghan Shen power-domain@MT8195_POWER_DOMAIN_AUDIO { 8392b515194STinghan Shen reg = <MT8195_POWER_DOMAIN_AUDIO>; 8402b515194STinghan Shen clocks = <&topckgen CLK_TOP_A1SYS_HP>, 8412b515194STinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 8422b515194STinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 8432b515194STinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>; 8442b515194STinghan Shen clock-names = "audio", "audio1", "audio2", 8452b515194STinghan Shen "audio3"; 8462b515194STinghan Shen mediatek,infracfg = <&infracfg_ao>; 8472b515194STinghan Shen #power-domain-cells = <0>; 8482b515194STinghan Shen }; 8492b515194STinghan Shen }; 8502b515194STinghan Shen }; 8512b515194STinghan Shen }; 8522b515194STinghan Shen 85337f25828STinghan Shen watchdog: watchdog@10007000 { 85402938f46SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-wdt"; 855a376a9a6STinghan Shen mediatek,disable-extrst; 85637f25828STinghan Shen reg = <0 0x10007000 0 0x100>; 85704cd9783STrevor Wu #reset-cells = <1>; 85837f25828STinghan Shen }; 85937f25828STinghan Shen 86037f25828STinghan Shen apmixedsys: syscon@1000c000 { 86137f25828STinghan Shen compatible = "mediatek,mt8195-apmixedsys", "syscon"; 86237f25828STinghan Shen reg = <0 0x1000c000 0 0x1000>; 86337f25828STinghan Shen #clock-cells = <1>; 86437f25828STinghan Shen }; 86537f25828STinghan Shen 86637f25828STinghan Shen systimer: timer@10017000 { 86737f25828STinghan Shen compatible = "mediatek,mt8195-timer", 86837f25828STinghan Shen "mediatek,mt6765-timer"; 86937f25828STinghan Shen reg = <0 0x10017000 0 0x1000>; 87037f25828STinghan Shen interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>; 8710f1c806bSChen-Yu Tsai clocks = <&clk13m>; 87237f25828STinghan Shen }; 87337f25828STinghan Shen 87437f25828STinghan Shen pwrap: pwrap@10024000 { 87537f25828STinghan Shen compatible = "mediatek,mt8195-pwrap", "syscon"; 87637f25828STinghan Shen reg = <0 0x10024000 0 0x1000>; 87737f25828STinghan Shen reg-names = "pwrap"; 87837f25828STinghan Shen interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH 0>; 87937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 88037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>; 88137f25828STinghan Shen clock-names = "spi", "wrap"; 88237f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 88337f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 88437f25828STinghan Shen }; 88537f25828STinghan Shen 886385e0eedSTinghan Shen spmi: spmi@10027000 { 887385e0eedSTinghan Shen compatible = "mediatek,mt8195-spmi"; 888385e0eedSTinghan Shen reg = <0 0x10027000 0 0x000e00>, 889385e0eedSTinghan Shen <0 0x10029000 0 0x000100>; 890385e0eedSTinghan Shen reg-names = "pmif", "spmimst"; 891385e0eedSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PMIC_AP>, 892385e0eedSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PMIC_TMR>, 893385e0eedSTinghan Shen <&topckgen CLK_TOP_SPMI_M_MST>; 894385e0eedSTinghan Shen clock-names = "pmif_sys_ck", 895385e0eedSTinghan Shen "pmif_tmr_ck", 896385e0eedSTinghan Shen "spmimst_clk_mux"; 897385e0eedSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC>; 898385e0eedSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_ULPOSC1_D10>; 899385e0eedSTinghan Shen }; 900385e0eedSTinghan Shen 9013b5838d1STinghan Shen iommu_infra: infra-iommu@10315000 { 9023b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-infra"; 9033b5838d1STinghan Shen reg = <0 0x10315000 0 0x5000>; 9043b5838d1STinghan Shen interrupts = <GIC_SPI 795 IRQ_TYPE_LEVEL_HIGH 0>, 9053b5838d1STinghan Shen <GIC_SPI 796 IRQ_TYPE_LEVEL_HIGH 0>, 9063b5838d1STinghan Shen <GIC_SPI 797 IRQ_TYPE_LEVEL_HIGH 0>, 9073b5838d1STinghan Shen <GIC_SPI 798 IRQ_TYPE_LEVEL_HIGH 0>, 9083b5838d1STinghan Shen <GIC_SPI 799 IRQ_TYPE_LEVEL_HIGH 0>; 9093b5838d1STinghan Shen #iommu-cells = <1>; 9103b5838d1STinghan Shen }; 9113b5838d1STinghan Shen 912329239a1SJason-JH.Lin gce0: mailbox@10320000 { 913329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 914329239a1SJason-JH.Lin reg = <0 0x10320000 0 0x4000>; 915329239a1SJason-JH.Lin interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH 0>; 916329239a1SJason-JH.Lin #mbox-cells = <2>; 917329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE>; 918329239a1SJason-JH.Lin }; 919329239a1SJason-JH.Lin 920329239a1SJason-JH.Lin gce1: mailbox@10330000 { 921329239a1SJason-JH.Lin compatible = "mediatek,mt8195-gce"; 922329239a1SJason-JH.Lin reg = <0 0x10330000 0 0x4000>; 923329239a1SJason-JH.Lin interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH 0>; 924329239a1SJason-JH.Lin #mbox-cells = <2>; 925329239a1SJason-JH.Lin clocks = <&infracfg_ao CLK_INFRA_AO_GCE2>; 926329239a1SJason-JH.Lin }; 927329239a1SJason-JH.Lin 928867477a5STinghan Shen scp: scp@10500000 { 929867477a5STinghan Shen compatible = "mediatek,mt8195-scp"; 930867477a5STinghan Shen reg = <0 0x10500000 0 0x100000>, 931867477a5STinghan Shen <0 0x10720000 0 0xe0000>, 932867477a5STinghan Shen <0 0x10700000 0 0x8000>; 933867477a5STinghan Shen reg-names = "sram", "cfg", "l1tcm"; 934867477a5STinghan Shen interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH 0>; 935867477a5STinghan Shen status = "disabled"; 936867477a5STinghan Shen }; 937867477a5STinghan Shen 93837f25828STinghan Shen scp_adsp: clock-controller@10720000 { 93937f25828STinghan Shen compatible = "mediatek,mt8195-scp_adsp"; 94037f25828STinghan Shen reg = <0 0x10720000 0 0x1000>; 94137f25828STinghan Shen #clock-cells = <1>; 94237f25828STinghan Shen }; 94337f25828STinghan Shen 9447dd5bc57SYC Hung adsp: dsp@10803000 { 9457dd5bc57SYC Hung compatible = "mediatek,mt8195-dsp"; 9467dd5bc57SYC Hung reg = <0 0x10803000 0 0x1000>, 9477dd5bc57SYC Hung <0 0x10840000 0 0x40000>; 9487dd5bc57SYC Hung reg-names = "cfg", "sram"; 9497dd5bc57SYC Hung clocks = <&topckgen CLK_TOP_ADSP>, 9507dd5bc57SYC Hung <&clk26m>, 9517dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 9527dd5bc57SYC Hung <&topckgen CLK_TOP_MAINPLL_D7_D2>, 9537dd5bc57SYC Hung <&scp_adsp CLK_SCP_ADSP_AUDIODSP>, 9547dd5bc57SYC Hung <&topckgen CLK_TOP_AUDIO_H>; 9557dd5bc57SYC Hung clock-names = "adsp_sel", 9567dd5bc57SYC Hung "clk26m_ck", 9577dd5bc57SYC Hung "audio_local_bus", 9587dd5bc57SYC Hung "mainpll_d7_d2", 9597dd5bc57SYC Hung "scp_adsp_audiodsp", 9607dd5bc57SYC Hung "audio_h"; 9617dd5bc57SYC Hung power-domains = <&spm MT8195_POWER_DOMAIN_ADSP>; 9627dd5bc57SYC Hung mbox-names = "rx", "tx"; 9637dd5bc57SYC Hung mboxes = <&adsp_mailbox0>, <&adsp_mailbox1>; 9647dd5bc57SYC Hung status = "disabled"; 9657dd5bc57SYC Hung }; 9667dd5bc57SYC Hung 9677dd5bc57SYC Hung adsp_mailbox0: mailbox@10816000 { 9687dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9697dd5bc57SYC Hung #mbox-cells = <0>; 9707dd5bc57SYC Hung reg = <0 0x10816000 0 0x1000>; 9717dd5bc57SYC Hung interrupts = <GIC_SPI 702 IRQ_TYPE_LEVEL_HIGH 0>; 9727dd5bc57SYC Hung }; 9737dd5bc57SYC Hung 9747dd5bc57SYC Hung adsp_mailbox1: mailbox@10817000 { 9757dd5bc57SYC Hung compatible = "mediatek,mt8195-adsp-mbox"; 9767dd5bc57SYC Hung #mbox-cells = <0>; 9777dd5bc57SYC Hung reg = <0 0x10817000 0 0x1000>; 9787dd5bc57SYC Hung interrupts = <GIC_SPI 703 IRQ_TYPE_LEVEL_HIGH 0>; 9797dd5bc57SYC Hung }; 9807dd5bc57SYC Hung 9818903821cSTinghan Shen afe: mt8195-afe-pcm@10890000 { 9828903821cSTinghan Shen compatible = "mediatek,mt8195-audio"; 9838903821cSTinghan Shen reg = <0 0x10890000 0 0x10000>; 9848903821cSTinghan Shen mediatek,topckgen = <&topckgen>; 9858903821cSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_AUDIO>; 9868903821cSTinghan Shen interrupts = <GIC_SPI 822 IRQ_TYPE_LEVEL_HIGH 0>; 98704cd9783STrevor Wu resets = <&watchdog 14>; 98804cd9783STrevor Wu reset-names = "audiosys"; 9898903821cSTinghan Shen clocks = <&clk26m>, 9908903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL1>, 9918903821cSTinghan Shen <&apmixedsys CLK_APMIXED_APLL2>, 9928903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV0>, 9938903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV1>, 9948903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV2>, 9958903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV3>, 9968903821cSTinghan Shen <&topckgen CLK_TOP_APLL12_DIV9>, 9978903821cSTinghan Shen <&topckgen CLK_TOP_A1SYS_HP>, 9988903821cSTinghan Shen <&topckgen CLK_TOP_AUD_INTBUS>, 9998903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_H>, 10008903821cSTinghan Shen <&topckgen CLK_TOP_AUDIO_LOCAL_BUS>, 10018903821cSTinghan Shen <&topckgen CLK_TOP_DPTX_MCK>, 10028903821cSTinghan Shen <&topckgen CLK_TOP_I2SO1_MCK>, 10038903821cSTinghan Shen <&topckgen CLK_TOP_I2SO2_MCK>, 10048903821cSTinghan Shen <&topckgen CLK_TOP_I2SI1_MCK>, 10058903821cSTinghan Shen <&topckgen CLK_TOP_I2SI2_MCK>, 10068903821cSTinghan Shen <&infracfg_ao CLK_INFRA_AO_AUDIO_26M_B>, 10078903821cSTinghan Shen <&scp_adsp CLK_SCP_ADSP_AUDIODSP>; 10088903821cSTinghan Shen clock-names = "clk26m", 10098903821cSTinghan Shen "apll1_ck", 10108903821cSTinghan Shen "apll2_ck", 10118903821cSTinghan Shen "apll12_div0", 10128903821cSTinghan Shen "apll12_div1", 10138903821cSTinghan Shen "apll12_div2", 10148903821cSTinghan Shen "apll12_div3", 10158903821cSTinghan Shen "apll12_div9", 10168903821cSTinghan Shen "a1sys_hp_sel", 10178903821cSTinghan Shen "aud_intbus_sel", 10188903821cSTinghan Shen "audio_h_sel", 10198903821cSTinghan Shen "audio_local_bus_sel", 10208903821cSTinghan Shen "dptx_m_sel", 10218903821cSTinghan Shen "i2so1_m_sel", 10228903821cSTinghan Shen "i2so2_m_sel", 10238903821cSTinghan Shen "i2si1_m_sel", 10248903821cSTinghan Shen "i2si2_m_sel", 10258903821cSTinghan Shen "infra_ao_audio_26m_b", 10268903821cSTinghan Shen "scp_adsp_audiodsp"; 10278903821cSTinghan Shen status = "disabled"; 10288903821cSTinghan Shen }; 10298903821cSTinghan Shen 103037f25828STinghan Shen uart0: serial@11001100 { 103137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 103237f25828STinghan Shen "mediatek,mt6577-uart"; 103337f25828STinghan Shen reg = <0 0x11001100 0 0x100>; 103437f25828STinghan Shen interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH 0>; 103537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART0>; 103637f25828STinghan Shen clock-names = "baud", "bus"; 103737f25828STinghan Shen status = "disabled"; 103837f25828STinghan Shen }; 103937f25828STinghan Shen 104037f25828STinghan Shen uart1: serial@11001200 { 104137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 104237f25828STinghan Shen "mediatek,mt6577-uart"; 104337f25828STinghan Shen reg = <0 0x11001200 0 0x100>; 104437f25828STinghan Shen interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH 0>; 104537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART1>; 104637f25828STinghan Shen clock-names = "baud", "bus"; 104737f25828STinghan Shen status = "disabled"; 104837f25828STinghan Shen }; 104937f25828STinghan Shen 105037f25828STinghan Shen uart2: serial@11001300 { 105137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 105237f25828STinghan Shen "mediatek,mt6577-uart"; 105337f25828STinghan Shen reg = <0 0x11001300 0 0x100>; 105437f25828STinghan Shen interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH 0>; 105537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART2>; 105637f25828STinghan Shen clock-names = "baud", "bus"; 105737f25828STinghan Shen status = "disabled"; 105837f25828STinghan Shen }; 105937f25828STinghan Shen 106037f25828STinghan Shen uart3: serial@11001400 { 106137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 106237f25828STinghan Shen "mediatek,mt6577-uart"; 106337f25828STinghan Shen reg = <0 0x11001400 0 0x100>; 106437f25828STinghan Shen interrupts = <GIC_SPI 723 IRQ_TYPE_LEVEL_HIGH 0>; 106537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART3>; 106637f25828STinghan Shen clock-names = "baud", "bus"; 106737f25828STinghan Shen status = "disabled"; 106837f25828STinghan Shen }; 106937f25828STinghan Shen 107037f25828STinghan Shen uart4: serial@11001500 { 107137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 107237f25828STinghan Shen "mediatek,mt6577-uart"; 107337f25828STinghan Shen reg = <0 0x11001500 0 0x100>; 107437f25828STinghan Shen interrupts = <GIC_SPI 724 IRQ_TYPE_LEVEL_HIGH 0>; 107537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART4>; 107637f25828STinghan Shen clock-names = "baud", "bus"; 107737f25828STinghan Shen status = "disabled"; 107837f25828STinghan Shen }; 107937f25828STinghan Shen 108037f25828STinghan Shen uart5: serial@11001600 { 108137f25828STinghan Shen compatible = "mediatek,mt8195-uart", 108237f25828STinghan Shen "mediatek,mt6577-uart"; 108337f25828STinghan Shen reg = <0 0x11001600 0 0x100>; 108437f25828STinghan Shen interrupts = <GIC_SPI 725 IRQ_TYPE_LEVEL_HIGH 0>; 108537f25828STinghan Shen clocks = <&clk26m>, <&infracfg_ao CLK_INFRA_AO_UART5>; 108637f25828STinghan Shen clock-names = "baud", "bus"; 108737f25828STinghan Shen status = "disabled"; 108837f25828STinghan Shen }; 108937f25828STinghan Shen 109037f25828STinghan Shen auxadc: auxadc@11002000 { 109137f25828STinghan Shen compatible = "mediatek,mt8195-auxadc", 109237f25828STinghan Shen "mediatek,mt8173-auxadc"; 109337f25828STinghan Shen reg = <0 0x11002000 0 0x1000>; 109437f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_AUXADC>; 109537f25828STinghan Shen clock-names = "main"; 109637f25828STinghan Shen #io-channel-cells = <1>; 109737f25828STinghan Shen status = "disabled"; 109837f25828STinghan Shen }; 109937f25828STinghan Shen 110037f25828STinghan Shen pericfg_ao: syscon@11003000 { 110137f25828STinghan Shen compatible = "mediatek,mt8195-pericfg_ao", "syscon"; 110237f25828STinghan Shen reg = <0 0x11003000 0 0x1000>; 110337f25828STinghan Shen #clock-cells = <1>; 110437f25828STinghan Shen }; 110537f25828STinghan Shen 110637f25828STinghan Shen spi0: spi@1100a000 { 110737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 110837f25828STinghan Shen "mediatek,mt6765-spi"; 110937f25828STinghan Shen #address-cells = <1>; 111037f25828STinghan Shen #size-cells = <0>; 111137f25828STinghan Shen reg = <0 0x1100a000 0 0x1000>; 111237f25828STinghan Shen interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH 0>; 111337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 111437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 111537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI0>; 111637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 111737f25828STinghan Shen status = "disabled"; 111837f25828STinghan Shen }; 111937f25828STinghan Shen 1120fd1c6f13SBalsam CHIHI lvts_ap: thermal-sensor@1100b000 { 1121fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-ap"; 1122fd1c6f13SBalsam CHIHI reg = <0 0x1100b000 0 0x1000>; 1123fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH 0>; 1124fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1125fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST0_THERM_CTRL_SWRST>; 1126fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1127fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1128fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1129fd1c6f13SBalsam CHIHI }; 1130fd1c6f13SBalsam CHIHI 1131b86b9464SAngeloGioacchino Del Regno disp_pwm0: pwm@1100e000 { 1132b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1133b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100e000 0 0x1000>; 1134b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW 0>; 1135b86b9464SAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 1136b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1137b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM0>, 1138b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM>; 1139b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1140b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1141b86b9464SAngeloGioacchino Del Regno }; 1142b86b9464SAngeloGioacchino Del Regno 1143b86b9464SAngeloGioacchino Del Regno disp_pwm1: pwm@1100f000 { 1144b86b9464SAngeloGioacchino Del Regno compatible = "mediatek,mt8195-disp-pwm", "mediatek,mt8183-disp-pwm"; 1145b86b9464SAngeloGioacchino Del Regno reg = <0 0x1100f000 0 0x1000>; 1146b86b9464SAngeloGioacchino Del Regno interrupts = <GIC_SPI 793 IRQ_TYPE_LEVEL_HIGH 0>; 1147b86b9464SAngeloGioacchino Del Regno #pwm-cells = <2>; 1148b86b9464SAngeloGioacchino Del Regno clocks = <&topckgen CLK_TOP_DISP_PWM1>, 1149b86b9464SAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_DISP_PWM1>; 1150b86b9464SAngeloGioacchino Del Regno clock-names = "main", "mm"; 1151b86b9464SAngeloGioacchino Del Regno status = "disabled"; 1152b86b9464SAngeloGioacchino Del Regno }; 1153b86b9464SAngeloGioacchino Del Regno 115437f25828STinghan Shen spi1: spi@11010000 { 115537f25828STinghan Shen compatible = "mediatek,mt8195-spi", 115637f25828STinghan Shen "mediatek,mt6765-spi"; 115737f25828STinghan Shen #address-cells = <1>; 115837f25828STinghan Shen #size-cells = <0>; 115937f25828STinghan Shen reg = <0 0x11010000 0 0x1000>; 116037f25828STinghan Shen interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH 0>; 116137f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 116237f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 116337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI1>; 116437f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 116537f25828STinghan Shen status = "disabled"; 116637f25828STinghan Shen }; 116737f25828STinghan Shen 116837f25828STinghan Shen spi2: spi@11012000 { 116937f25828STinghan Shen compatible = "mediatek,mt8195-spi", 117037f25828STinghan Shen "mediatek,mt6765-spi"; 117137f25828STinghan Shen #address-cells = <1>; 117237f25828STinghan Shen #size-cells = <0>; 117337f25828STinghan Shen reg = <0 0x11012000 0 0x1000>; 117437f25828STinghan Shen interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH 0>; 117537f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 117637f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 117737f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI2>; 117837f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 117937f25828STinghan Shen status = "disabled"; 118037f25828STinghan Shen }; 118137f25828STinghan Shen 118237f25828STinghan Shen spi3: spi@11013000 { 118337f25828STinghan Shen compatible = "mediatek,mt8195-spi", 118437f25828STinghan Shen "mediatek,mt6765-spi"; 118537f25828STinghan Shen #address-cells = <1>; 118637f25828STinghan Shen #size-cells = <0>; 118737f25828STinghan Shen reg = <0 0x11013000 0 0x1000>; 118837f25828STinghan Shen interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH 0>; 118937f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 119037f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 119137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI3>; 119237f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 119337f25828STinghan Shen status = "disabled"; 119437f25828STinghan Shen }; 119537f25828STinghan Shen 119637f25828STinghan Shen spi4: spi@11018000 { 119737f25828STinghan Shen compatible = "mediatek,mt8195-spi", 119837f25828STinghan Shen "mediatek,mt6765-spi"; 119937f25828STinghan Shen #address-cells = <1>; 120037f25828STinghan Shen #size-cells = <0>; 120137f25828STinghan Shen reg = <0 0x11018000 0 0x1000>; 120237f25828STinghan Shen interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH 0>; 120337f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 120437f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 120537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI4>; 120637f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 120737f25828STinghan Shen status = "disabled"; 120837f25828STinghan Shen }; 120937f25828STinghan Shen 121037f25828STinghan Shen spi5: spi@11019000 { 121137f25828STinghan Shen compatible = "mediatek,mt8195-spi", 121237f25828STinghan Shen "mediatek,mt6765-spi"; 121337f25828STinghan Shen #address-cells = <1>; 121437f25828STinghan Shen #size-cells = <0>; 121537f25828STinghan Shen reg = <0 0x11019000 0 0x1000>; 121637f25828STinghan Shen interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH 0>; 121737f25828STinghan Shen clocks = <&topckgen CLK_TOP_UNIVPLL_D6_D2>, 121837f25828STinghan Shen <&topckgen CLK_TOP_SPI>, 121937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SPI5>; 122037f25828STinghan Shen clock-names = "parent-clk", "sel-clk", "spi-clk"; 122137f25828STinghan Shen status = "disabled"; 122237f25828STinghan Shen }; 122337f25828STinghan Shen 122437f25828STinghan Shen spis0: spi@1101d000 { 122537f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 122637f25828STinghan Shen reg = <0 0x1101d000 0 0x1000>; 122737f25828STinghan Shen interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH 0>; 122837f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS0>; 122937f25828STinghan Shen clock-names = "spi"; 123037f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 123137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 123237f25828STinghan Shen status = "disabled"; 123337f25828STinghan Shen }; 123437f25828STinghan Shen 123537f25828STinghan Shen spis1: spi@1101e000 { 123637f25828STinghan Shen compatible = "mediatek,mt8195-spi-slave"; 123737f25828STinghan Shen reg = <0 0x1101e000 0 0x1000>; 123837f25828STinghan Shen interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH 0>; 123937f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SPIS1>; 124037f25828STinghan Shen clock-names = "spi"; 124137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_SPIS>; 124237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D6>; 124337f25828STinghan Shen status = "disabled"; 124437f25828STinghan Shen }; 124537f25828STinghan Shen 1246c5fe37e8SBiao Huang eth: ethernet@11021000 { 1247c5fe37e8SBiao Huang compatible = "mediatek,mt8195-gmac", "snps,dwmac-5.10a"; 1248c5fe37e8SBiao Huang reg = <0 0x11021000 0 0x4000>; 1249c5fe37e8SBiao Huang interrupts = <GIC_SPI 716 IRQ_TYPE_LEVEL_HIGH 0>; 1250c5fe37e8SBiao Huang interrupt-names = "macirq"; 1251c5fe37e8SBiao Huang clock-names = "axi", 1252c5fe37e8SBiao Huang "apb", 1253c5fe37e8SBiao Huang "mac_main", 1254c5fe37e8SBiao Huang "ptp_ref", 1255c5fe37e8SBiao Huang "rmii_internal", 1256c5fe37e8SBiao Huang "mac_cg"; 1257c5fe37e8SBiao Huang clocks = <&pericfg_ao CLK_PERI_AO_ETHERNET>, 1258c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_BUS>, 1259c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_250M>, 1260c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1261c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>, 1262c5fe37e8SBiao Huang <&pericfg_ao CLK_PERI_AO_ETHERNET_MAC>; 1263c5fe37e8SBiao Huang assigned-clocks = <&topckgen CLK_TOP_SNPS_ETH_250M>, 1264c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_62P4M_PTP>, 1265c5fe37e8SBiao Huang <&topckgen CLK_TOP_SNPS_ETH_50M_RMII>; 1266c5fe37e8SBiao Huang assigned-clock-parents = <&topckgen CLK_TOP_ETHPLL_D2>, 1267c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D8>, 1268c5fe37e8SBiao Huang <&topckgen CLK_TOP_ETHPLL_D10>; 1269c5fe37e8SBiao Huang power-domains = <&spm MT8195_POWER_DOMAIN_ETHER>; 1270c5fe37e8SBiao Huang mediatek,pericfg = <&infracfg_ao>; 1271c5fe37e8SBiao Huang snps,axi-config = <&stmmac_axi_setup>; 1272c5fe37e8SBiao Huang snps,mtl-rx-config = <&mtl_rx_setup>; 1273c5fe37e8SBiao Huang snps,mtl-tx-config = <&mtl_tx_setup>; 1274c5fe37e8SBiao Huang snps,txpbl = <16>; 1275c5fe37e8SBiao Huang snps,rxpbl = <16>; 1276c5fe37e8SBiao Huang snps,clk-csr = <0>; 1277c5fe37e8SBiao Huang status = "disabled"; 1278c5fe37e8SBiao Huang 1279c5fe37e8SBiao Huang mdio { 1280c5fe37e8SBiao Huang compatible = "snps,dwmac-mdio"; 1281c5fe37e8SBiao Huang #address-cells = <1>; 1282c5fe37e8SBiao Huang #size-cells = <0>; 1283c5fe37e8SBiao Huang }; 1284c5fe37e8SBiao Huang 1285c5fe37e8SBiao Huang stmmac_axi_setup: stmmac-axi-config { 1286c5fe37e8SBiao Huang snps,wr_osr_lmt = <0x7>; 1287c5fe37e8SBiao Huang snps,rd_osr_lmt = <0x7>; 1288c5fe37e8SBiao Huang snps,blen = <0 0 0 0 16 8 4>; 1289c5fe37e8SBiao Huang }; 1290c5fe37e8SBiao Huang 1291c5fe37e8SBiao Huang mtl_rx_setup: rx-queues-config { 1292c5fe37e8SBiao Huang snps,rx-queues-to-use = <4>; 1293c5fe37e8SBiao Huang snps,rx-sched-sp; 1294c5fe37e8SBiao Huang queue0 { 1295c5fe37e8SBiao Huang snps,dcb-algorithm; 1296c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1297c5fe37e8SBiao Huang }; 1298c5fe37e8SBiao Huang queue1 { 1299c5fe37e8SBiao Huang snps,dcb-algorithm; 1300c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1301c5fe37e8SBiao Huang }; 1302c5fe37e8SBiao Huang queue2 { 1303c5fe37e8SBiao Huang snps,dcb-algorithm; 1304c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1305c5fe37e8SBiao Huang }; 1306c5fe37e8SBiao Huang queue3 { 1307c5fe37e8SBiao Huang snps,dcb-algorithm; 1308c5fe37e8SBiao Huang snps,map-to-dma-channel = <0x0>; 1309c5fe37e8SBiao Huang }; 1310c5fe37e8SBiao Huang }; 1311c5fe37e8SBiao Huang 1312c5fe37e8SBiao Huang mtl_tx_setup: tx-queues-config { 1313c5fe37e8SBiao Huang snps,tx-queues-to-use = <4>; 1314c5fe37e8SBiao Huang snps,tx-sched-wrr; 1315c5fe37e8SBiao Huang queue0 { 1316c5fe37e8SBiao Huang snps,weight = <0x10>; 1317c5fe37e8SBiao Huang snps,dcb-algorithm; 1318c5fe37e8SBiao Huang snps,priority = <0x0>; 1319c5fe37e8SBiao Huang }; 1320c5fe37e8SBiao Huang queue1 { 1321c5fe37e8SBiao Huang snps,weight = <0x11>; 1322c5fe37e8SBiao Huang snps,dcb-algorithm; 1323c5fe37e8SBiao Huang snps,priority = <0x1>; 1324c5fe37e8SBiao Huang }; 1325c5fe37e8SBiao Huang queue2 { 1326c5fe37e8SBiao Huang snps,weight = <0x12>; 1327c5fe37e8SBiao Huang snps,dcb-algorithm; 1328c5fe37e8SBiao Huang snps,priority = <0x2>; 1329c5fe37e8SBiao Huang }; 1330c5fe37e8SBiao Huang queue3 { 1331c5fe37e8SBiao Huang snps,weight = <0x13>; 1332c5fe37e8SBiao Huang snps,dcb-algorithm; 1333c5fe37e8SBiao Huang snps,priority = <0x3>; 1334c5fe37e8SBiao Huang }; 1335c5fe37e8SBiao Huang }; 1336c5fe37e8SBiao Huang }; 1337c5fe37e8SBiao Huang 133837f25828STinghan Shen xhci0: usb@11200000 { 133937f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 134037f25828STinghan Shen "mediatek,mtk-xhci"; 134137f25828STinghan Shen reg = <0 0x11200000 0 0x1000>, 134237f25828STinghan Shen <0 0x11203e00 0 0x0100>; 134337f25828STinghan Shen reg-names = "mac", "ippc"; 134437f25828STinghan Shen interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH 0>; 134537f25828STinghan Shen phys = <&u2port0 PHY_TYPE_USB2>, 134637f25828STinghan Shen <&u3port0 PHY_TYPE_USB3>; 134737f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP>, 134837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI>; 134937f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 135037f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 135137f25828STinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_SSUSB>, 135237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_REF>, 135337f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 13546210fc2eSNícolas F. R. A. Prado <&clk26m>, 135537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_SSUSB_XHCI>; 13566210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 13576210fc2eSNícolas F. R. A. Prado "xhci_ck"; 135877d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 103>; 135977d30613SChunfeng Yun wakeup-source; 136037f25828STinghan Shen status = "disabled"; 136137f25828STinghan Shen }; 136237f25828STinghan Shen 136337f25828STinghan Shen mmc0: mmc@11230000 { 136437f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 136537f25828STinghan Shen "mediatek,mt8183-mmc"; 136637f25828STinghan Shen reg = <0 0x11230000 0 0x10000>, 136737f25828STinghan Shen <0 0x11f50000 0 0x1000>; 136837f25828STinghan Shen interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>; 136937f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC50_0>, 137037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0>, 137137f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC0_SRC>; 137237f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 137337f25828STinghan Shen status = "disabled"; 137437f25828STinghan Shen }; 137537f25828STinghan Shen 137637f25828STinghan Shen mmc1: mmc@11240000 { 137737f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 137837f25828STinghan Shen "mediatek,mt8183-mmc"; 137937f25828STinghan Shen reg = <0 0x11240000 0 0x1000>, 138037f25828STinghan Shen <0 0x11c70000 0 0x1000>; 138137f25828STinghan Shen interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>; 138237f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_1>, 138337f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1>, 138437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_MSDC1_SRC>; 138537f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 138637f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_1>; 138737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 138837f25828STinghan Shen status = "disabled"; 138937f25828STinghan Shen }; 139037f25828STinghan Shen 139137f25828STinghan Shen mmc2: mmc@11250000 { 139237f25828STinghan Shen compatible = "mediatek,mt8195-mmc", 139337f25828STinghan Shen "mediatek,mt8183-mmc"; 139437f25828STinghan Shen reg = <0 0x11250000 0 0x1000>, 139537f25828STinghan Shen <0 0x11e60000 0 0x1000>; 139637f25828STinghan Shen interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH 0>; 139737f25828STinghan Shen clocks = <&topckgen CLK_TOP_MSDC30_2>, 139837f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG1_MSDC2>, 139937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_CG3_MSDC2>; 140037f25828STinghan Shen clock-names = "source", "hclk", "source_cg"; 140137f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_MSDC30_2>; 140237f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; 140337f25828STinghan Shen status = "disabled"; 140437f25828STinghan Shen }; 140537f25828STinghan Shen 1406fd1c6f13SBalsam CHIHI lvts_mcu: thermal-sensor@11278000 { 1407fd1c6f13SBalsam CHIHI compatible = "mediatek,mt8195-lvts-mcu"; 1408fd1c6f13SBalsam CHIHI reg = <0 0x11278000 0 0x1000>; 1409fd1c6f13SBalsam CHIHI interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH 0>; 1410fd1c6f13SBalsam CHIHI clocks = <&infracfg_ao CLK_INFRA_AO_THERM>; 1411fd1c6f13SBalsam CHIHI resets = <&infracfg_ao MT8195_INFRA_RST4_THERM_CTRL_MCU_SWRST>; 1412fd1c6f13SBalsam CHIHI nvmem-cells = <&lvts_efuse_data1 &lvts_efuse_data2>; 1413fd1c6f13SBalsam CHIHI nvmem-cell-names = "lvts-calib-data-1", "lvts-calib-data-2"; 1414fd1c6f13SBalsam CHIHI #thermal-sensor-cells = <1>; 1415fd1c6f13SBalsam CHIHI }; 1416fd1c6f13SBalsam CHIHI 141737f25828STinghan Shen xhci1: usb@11290000 { 141837f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 141937f25828STinghan Shen "mediatek,mtk-xhci"; 142037f25828STinghan Shen reg = <0 0x11290000 0 0x1000>, 142137f25828STinghan Shen <0 0x11293e00 0 0x0100>; 142237f25828STinghan Shen reg-names = "mac", "ippc"; 142337f25828STinghan Shen interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH 0>; 142437f25828STinghan Shen phys = <&u2port1 PHY_TYPE_USB2>; 142537f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_1P>, 142637f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_1P>; 142737f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 142837f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 142937f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_1P_BUS>, 143037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P1_REF>, 143137f25828STinghan Shen <&apmixedsys CLK_APMIXED_USB1PLL>, 14326210fc2eSNícolas F. R. A. Prado <&clk26m>, 143337f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_1P_XHCI>; 14346210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14356210fc2eSNícolas F. R. A. Prado "xhci_ck"; 143677d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 104>; 143777d30613SChunfeng Yun wakeup-source; 143837f25828STinghan Shen status = "disabled"; 143937f25828STinghan Shen }; 144037f25828STinghan Shen 144137f25828STinghan Shen xhci2: usb@112a0000 { 144237f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 144337f25828STinghan Shen "mediatek,mtk-xhci"; 144437f25828STinghan Shen reg = <0 0x112a0000 0 0x1000>, 144537f25828STinghan Shen <0 0x112a3e00 0 0x0100>; 144637f25828STinghan Shen reg-names = "mac", "ippc"; 144737f25828STinghan Shen interrupts = <GIC_SPI 533 IRQ_TYPE_LEVEL_HIGH 0>; 144837f25828STinghan Shen phys = <&u2port2 PHY_TYPE_USB2>; 144937f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_2P>, 145037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_2P>; 145137f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 145237f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 145337f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_2P_BUS>, 145437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P2_REF>, 14556210fc2eSNícolas F. R. A. Prado <&clk26m>, 14566210fc2eSNícolas F. R. A. Prado <&clk26m>, 145737f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_2P_XHCI>; 14586210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14596210fc2eSNícolas F. R. A. Prado "xhci_ck"; 146077d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 105>; 146177d30613SChunfeng Yun wakeup-source; 146237f25828STinghan Shen status = "disabled"; 146337f25828STinghan Shen }; 146437f25828STinghan Shen 146537f25828STinghan Shen xhci3: usb@112b0000 { 146637f25828STinghan Shen compatible = "mediatek,mt8195-xhci", 146737f25828STinghan Shen "mediatek,mtk-xhci"; 146837f25828STinghan Shen reg = <0 0x112b0000 0 0x1000>, 146937f25828STinghan Shen <0 0x112b3e00 0 0x0100>; 147037f25828STinghan Shen reg-names = "mac", "ippc"; 147137f25828STinghan Shen interrupts = <GIC_SPI 536 IRQ_TYPE_LEVEL_HIGH 0>; 147237f25828STinghan Shen phys = <&u2port3 PHY_TYPE_USB2>; 147337f25828STinghan Shen assigned-clocks = <&topckgen CLK_TOP_USB_TOP_3P>, 147437f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_XHCI_3P>; 147537f25828STinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>, 147637f25828STinghan Shen <&topckgen CLK_TOP_UNIVPLL_D5_D4>; 147737f25828STinghan Shen clocks = <&pericfg_ao CLK_PERI_AO_SSUSB_3P_BUS>, 147837f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_P3_REF>, 14796210fc2eSNícolas F. R. A. Prado <&clk26m>, 14806210fc2eSNícolas F. R. A. Prado <&clk26m>, 148137f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_SSUSB_3P_XHCI>; 14826210fc2eSNícolas F. R. A. Prado clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck", 14836210fc2eSNícolas F. R. A. Prado "xhci_ck"; 148477d30613SChunfeng Yun mediatek,syscon-wakeup = <&pericfg 0x400 106>; 148577d30613SChunfeng Yun wakeup-source; 148637f25828STinghan Shen status = "disabled"; 148737f25828STinghan Shen }; 148837f25828STinghan Shen 1489ecc0af6aSTinghan Shen pcie0: pcie@112f0000 { 1490ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1491ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1492ecc0af6aSTinghan Shen device_type = "pci"; 1493ecc0af6aSTinghan Shen #address-cells = <3>; 1494ecc0af6aSTinghan Shen #size-cells = <2>; 1495ecc0af6aSTinghan Shen reg = <0 0x112f0000 0 0x4000>; 1496ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1497ecc0af6aSTinghan Shen interrupts = <GIC_SPI 791 IRQ_TYPE_LEVEL_HIGH 0>; 1498ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1499ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x20000000 1500ecc0af6aSTinghan Shen 0x0 0x20000000 0 0x200000>, 1501ecc0af6aSTinghan Shen <0x82000000 0 0x20200000 1502ecc0af6aSTinghan Shen 0x0 0x20200000 0 0x3e00000>; 1503ecc0af6aSTinghan Shen 1504ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE0 0x2>; 1505ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1506ecc0af6aSTinghan Shen 1507ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P0>, 1508ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_26M>, 1509ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_96M>, 1510ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_TL_32K>, 1511ecc0af6aSTinghan Shen <&infracfg_ao CLK_INFRA_AO_PCIE_PERI_26M>, 1512ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1513ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1514ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1515ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL>; 1516ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1517ecc0af6aSTinghan Shen 1518ecc0af6aSTinghan Shen phys = <&pciephy>; 1519ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1520ecc0af6aSTinghan Shen 1521ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P0>; 1522ecc0af6aSTinghan Shen 1523ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P0_SWRST>; 1524ecc0af6aSTinghan Shen reset-names = "mac"; 1525ecc0af6aSTinghan Shen 1526ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1527ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1528ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc0 0>, 1529ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc0 1>, 1530ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc0 2>, 1531ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc0 3>; 1532ecc0af6aSTinghan Shen status = "disabled"; 1533ecc0af6aSTinghan Shen 1534ecc0af6aSTinghan Shen pcie_intc0: interrupt-controller { 1535ecc0af6aSTinghan Shen interrupt-controller; 1536ecc0af6aSTinghan Shen #address-cells = <0>; 1537ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1538ecc0af6aSTinghan Shen }; 1539ecc0af6aSTinghan Shen }; 1540ecc0af6aSTinghan Shen 1541ecc0af6aSTinghan Shen pcie1: pcie@112f8000 { 1542ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie", 1543ecc0af6aSTinghan Shen "mediatek,mt8192-pcie"; 1544ecc0af6aSTinghan Shen device_type = "pci"; 1545ecc0af6aSTinghan Shen #address-cells = <3>; 1546ecc0af6aSTinghan Shen #size-cells = <2>; 1547ecc0af6aSTinghan Shen reg = <0 0x112f8000 0 0x4000>; 1548ecc0af6aSTinghan Shen reg-names = "pcie-mac"; 1549ecc0af6aSTinghan Shen interrupts = <GIC_SPI 792 IRQ_TYPE_LEVEL_HIGH 0>; 1550ecc0af6aSTinghan Shen bus-range = <0x00 0xff>; 1551ecc0af6aSTinghan Shen ranges = <0x81000000 0 0x24000000 1552ecc0af6aSTinghan Shen 0x0 0x24000000 0 0x200000>, 1553ecc0af6aSTinghan Shen <0x82000000 0 0x24200000 1554ecc0af6aSTinghan Shen 0x0 0x24200000 0 0x3e00000>; 1555ecc0af6aSTinghan Shen 1556ecc0af6aSTinghan Shen iommu-map = <0 &iommu_infra IOMMU_PORT_INFRA_PCIE1 0x2>; 1557ecc0af6aSTinghan Shen iommu-map-mask = <0x0>; 1558ecc0af6aSTinghan Shen 1559ecc0af6aSTinghan Shen clocks = <&infracfg_ao CLK_INFRA_AO_PCIE_PL_P_250M_P1>, 1560ecc0af6aSTinghan Shen <&clk26m>, 15611bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_TL_96M>, 1562ecc0af6aSTinghan Shen <&clk26m>, 15631bd1d10dSAngeloGioacchino Del Regno <&infracfg_ao CLK_INFRA_AO_PCIE_P1_PERI_26M>, 1564ecc0af6aSTinghan Shen /* Designer has connect pcie1 with peri_mem_p0 clock */ 1565ecc0af6aSTinghan Shen <&pericfg_ao CLK_PERI_AO_PCIE_P0_MEM>; 1566ecc0af6aSTinghan Shen clock-names = "pl_250m", "tl_26m", "tl_96m", 1567ecc0af6aSTinghan Shen "tl_32k", "peri_26m", "peri_mem"; 1568ecc0af6aSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_TL_P1>; 1569ecc0af6aSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D4_D4>; 1570ecc0af6aSTinghan Shen 1571ecc0af6aSTinghan Shen phys = <&u3port1 PHY_TYPE_PCIE>; 1572ecc0af6aSTinghan Shen phy-names = "pcie-phy"; 1573ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_MAC_P1>; 1574ecc0af6aSTinghan Shen 1575ecc0af6aSTinghan Shen resets = <&infracfg_ao MT8195_INFRA_RST2_PCIE_P1_SWRST>; 1576ecc0af6aSTinghan Shen reset-names = "mac"; 1577ecc0af6aSTinghan Shen 1578ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1579ecc0af6aSTinghan Shen interrupt-map-mask = <0 0 0 7>; 1580ecc0af6aSTinghan Shen interrupt-map = <0 0 0 1 &pcie_intc1 0>, 1581ecc0af6aSTinghan Shen <0 0 0 2 &pcie_intc1 1>, 1582ecc0af6aSTinghan Shen <0 0 0 3 &pcie_intc1 2>, 1583ecc0af6aSTinghan Shen <0 0 0 4 &pcie_intc1 3>; 1584ecc0af6aSTinghan Shen status = "disabled"; 1585ecc0af6aSTinghan Shen 1586ecc0af6aSTinghan Shen pcie_intc1: interrupt-controller { 1587ecc0af6aSTinghan Shen interrupt-controller; 1588ecc0af6aSTinghan Shen #address-cells = <0>; 1589ecc0af6aSTinghan Shen #interrupt-cells = <1>; 1590ecc0af6aSTinghan Shen }; 1591ecc0af6aSTinghan Shen }; 1592ecc0af6aSTinghan Shen 159337f25828STinghan Shen nor_flash: spi@1132c000 { 159437f25828STinghan Shen compatible = "mediatek,mt8195-nor", 159537f25828STinghan Shen "mediatek,mt8173-nor"; 159637f25828STinghan Shen reg = <0 0x1132c000 0 0x1000>; 159737f25828STinghan Shen interrupts = <GIC_SPI 825 IRQ_TYPE_LEVEL_HIGH 0>; 159837f25828STinghan Shen clocks = <&topckgen CLK_TOP_SPINOR>, 159937f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_FLASH>, 160037f25828STinghan Shen <&pericfg_ao CLK_PERI_AO_FLASHIF_BUS>; 160137f25828STinghan Shen clock-names = "spi", "sf", "axi"; 160237f25828STinghan Shen #address-cells = <1>; 160337f25828STinghan Shen #size-cells = <0>; 160437f25828STinghan Shen status = "disabled"; 160537f25828STinghan Shen }; 160637f25828STinghan Shen 1607ab43a84cSChunfeng Yun efuse: efuse@11c10000 { 1608ab43a84cSChunfeng Yun compatible = "mediatek,mt8195-efuse", "mediatek,efuse"; 1609ab43a84cSChunfeng Yun reg = <0 0x11c10000 0 0x1000>; 1610ab43a84cSChunfeng Yun #address-cells = <1>; 1611ab43a84cSChunfeng Yun #size-cells = <1>; 1612ab43a84cSChunfeng Yun u3_tx_imp_p0: usb3-tx-imp@184,1 { 1613ab43a84cSChunfeng Yun reg = <0x184 0x1>; 1614ab43a84cSChunfeng Yun bits = <0 5>; 1615ab43a84cSChunfeng Yun }; 1616ab43a84cSChunfeng Yun u3_rx_imp_p0: usb3-rx-imp@184,2 { 1617ab43a84cSChunfeng Yun reg = <0x184 0x2>; 1618ab43a84cSChunfeng Yun bits = <5 5>; 1619ab43a84cSChunfeng Yun }; 1620ab43a84cSChunfeng Yun u3_intr_p0: usb3-intr@185 { 1621ab43a84cSChunfeng Yun reg = <0x185 0x1>; 1622ab43a84cSChunfeng Yun bits = <2 6>; 1623ab43a84cSChunfeng Yun }; 1624ab43a84cSChunfeng Yun comb_tx_imp_p1: usb3-tx-imp@186,1 { 1625ab43a84cSChunfeng Yun reg = <0x186 0x1>; 1626ab43a84cSChunfeng Yun bits = <0 5>; 1627ab43a84cSChunfeng Yun }; 1628ab43a84cSChunfeng Yun comb_rx_imp_p1: usb3-rx-imp@186,2 { 1629ab43a84cSChunfeng Yun reg = <0x186 0x2>; 1630ab43a84cSChunfeng Yun bits = <5 5>; 1631ab43a84cSChunfeng Yun }; 1632ab43a84cSChunfeng Yun comb_intr_p1: usb3-intr@187 { 1633ab43a84cSChunfeng Yun reg = <0x187 0x1>; 1634ab43a84cSChunfeng Yun bits = <2 6>; 1635ab43a84cSChunfeng Yun }; 1636ab43a84cSChunfeng Yun u2_intr_p0: usb2-intr-p0@188,1 { 1637ab43a84cSChunfeng Yun reg = <0x188 0x1>; 1638ab43a84cSChunfeng Yun bits = <0 5>; 1639ab43a84cSChunfeng Yun }; 1640ab43a84cSChunfeng Yun u2_intr_p1: usb2-intr-p1@188,2 { 1641ab43a84cSChunfeng Yun reg = <0x188 0x2>; 1642ab43a84cSChunfeng Yun bits = <5 5>; 1643ab43a84cSChunfeng Yun }; 1644ab43a84cSChunfeng Yun u2_intr_p2: usb2-intr-p2@189,1 { 1645ab43a84cSChunfeng Yun reg = <0x189 0x1>; 1646ab43a84cSChunfeng Yun bits = <2 5>; 1647ab43a84cSChunfeng Yun }; 1648ab43a84cSChunfeng Yun u2_intr_p3: usb2-intr-p3@189,2 { 1649ab43a84cSChunfeng Yun reg = <0x189 0x2>; 1650ab43a84cSChunfeng Yun bits = <7 5>; 1651ab43a84cSChunfeng Yun }; 1652ecc0af6aSTinghan Shen pciephy_rx_ln1: pciephy-rx-ln1@190,1 { 1653ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1654ecc0af6aSTinghan Shen bits = <0 4>; 1655ecc0af6aSTinghan Shen }; 1656ecc0af6aSTinghan Shen pciephy_tx_ln1_nmos: pciephy-tx-ln1-nmos@190,2 { 1657ecc0af6aSTinghan Shen reg = <0x190 0x1>; 1658ecc0af6aSTinghan Shen bits = <4 4>; 1659ecc0af6aSTinghan Shen }; 1660ecc0af6aSTinghan Shen pciephy_tx_ln1_pmos: pciephy-tx-ln1-pmos@191,1 { 1661ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1662ecc0af6aSTinghan Shen bits = <0 4>; 1663ecc0af6aSTinghan Shen }; 1664ecc0af6aSTinghan Shen pciephy_rx_ln0: pciephy-rx-ln0@191,2 { 1665ecc0af6aSTinghan Shen reg = <0x191 0x1>; 1666ecc0af6aSTinghan Shen bits = <4 4>; 1667ecc0af6aSTinghan Shen }; 1668ecc0af6aSTinghan Shen pciephy_tx_ln0_nmos: pciephy-tx-ln0-nmos@192,1 { 1669ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1670ecc0af6aSTinghan Shen bits = <0 4>; 1671ecc0af6aSTinghan Shen }; 1672ecc0af6aSTinghan Shen pciephy_tx_ln0_pmos: pciephy-tx-ln0-pmos@192,2 { 1673ecc0af6aSTinghan Shen reg = <0x192 0x1>; 1674ecc0af6aSTinghan Shen bits = <4 4>; 1675ecc0af6aSTinghan Shen }; 1676ecc0af6aSTinghan Shen pciephy_glb_intr: pciephy-glb-intr@193 { 1677ecc0af6aSTinghan Shen reg = <0x193 0x1>; 1678ecc0af6aSTinghan Shen bits = <0 4>; 1679ecc0af6aSTinghan Shen }; 168064196979SBo-Chen Chen dp_calibration: dp-data@1ac { 168164196979SBo-Chen Chen reg = <0x1ac 0x10>; 168264196979SBo-Chen Chen }; 168389b045d3SBalsam CHIHI lvts_efuse_data1: lvts1-calib@1bc { 168489b045d3SBalsam CHIHI reg = <0x1bc 0x14>; 168589b045d3SBalsam CHIHI }; 168689b045d3SBalsam CHIHI lvts_efuse_data2: lvts2-calib@1d0 { 168789b045d3SBalsam CHIHI reg = <0x1d0 0x38>; 168889b045d3SBalsam CHIHI }; 1689ab43a84cSChunfeng Yun }; 1690ab43a84cSChunfeng Yun 169137f25828STinghan Shen u3phy2: t-phy@11c40000 { 169237f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 169337f25828STinghan Shen #address-cells = <1>; 169437f25828STinghan Shen #size-cells = <1>; 169537f25828STinghan Shen ranges = <0 0 0x11c40000 0x700>; 169637f25828STinghan Shen status = "disabled"; 169737f25828STinghan Shen 169837f25828STinghan Shen u2port2: usb-phy@0 { 169937f25828STinghan Shen reg = <0x0 0x700>; 170037f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P2_REF>; 170137f25828STinghan Shen clock-names = "ref"; 170237f25828STinghan Shen #phy-cells = <1>; 170337f25828STinghan Shen }; 170437f25828STinghan Shen }; 170537f25828STinghan Shen 170637f25828STinghan Shen u3phy3: t-phy@11c50000 { 170737f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 170837f25828STinghan Shen #address-cells = <1>; 170937f25828STinghan Shen #size-cells = <1>; 171037f25828STinghan Shen ranges = <0 0 0x11c50000 0x700>; 171137f25828STinghan Shen status = "disabled"; 171237f25828STinghan Shen 171337f25828STinghan Shen u2port3: usb-phy@0 { 171437f25828STinghan Shen reg = <0x0 0x700>; 171537f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P3_REF>; 171637f25828STinghan Shen clock-names = "ref"; 171737f25828STinghan Shen #phy-cells = <1>; 171837f25828STinghan Shen }; 171937f25828STinghan Shen }; 172037f25828STinghan Shen 172137f25828STinghan Shen i2c5: i2c@11d00000 { 172237f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 172337f25828STinghan Shen "mediatek,mt8192-i2c"; 172437f25828STinghan Shen reg = <0 0x11d00000 0 0x1000>, 172537f25828STinghan Shen <0 0x10220580 0 0x80>; 172637f25828STinghan Shen interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH 0>; 172737f25828STinghan Shen clock-div = <1>; 172837f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C5>, 172937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 173037f25828STinghan Shen clock-names = "main", "dma"; 173137f25828STinghan Shen #address-cells = <1>; 173237f25828STinghan Shen #size-cells = <0>; 173337f25828STinghan Shen status = "disabled"; 173437f25828STinghan Shen }; 173537f25828STinghan Shen 173637f25828STinghan Shen i2c6: i2c@11d01000 { 173737f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 173837f25828STinghan Shen "mediatek,mt8192-i2c"; 173937f25828STinghan Shen reg = <0 0x11d01000 0 0x1000>, 174037f25828STinghan Shen <0 0x10220600 0 0x80>; 174137f25828STinghan Shen interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH 0>; 174237f25828STinghan Shen clock-div = <1>; 174337f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C6>, 174437f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 174537f25828STinghan Shen clock-names = "main", "dma"; 174637f25828STinghan Shen #address-cells = <1>; 174737f25828STinghan Shen #size-cells = <0>; 174837f25828STinghan Shen status = "disabled"; 174937f25828STinghan Shen }; 175037f25828STinghan Shen 175137f25828STinghan Shen i2c7: i2c@11d02000 { 175237f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 175337f25828STinghan Shen "mediatek,mt8192-i2c"; 175437f25828STinghan Shen reg = <0 0x11d02000 0 0x1000>, 175537f25828STinghan Shen <0 0x10220680 0 0x80>; 175637f25828STinghan Shen interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH 0>; 175737f25828STinghan Shen clock-div = <1>; 175837f25828STinghan Shen clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>, 175937f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 176037f25828STinghan Shen clock-names = "main", "dma"; 176137f25828STinghan Shen #address-cells = <1>; 176237f25828STinghan Shen #size-cells = <0>; 176337f25828STinghan Shen status = "disabled"; 176437f25828STinghan Shen }; 176537f25828STinghan Shen 176637f25828STinghan Shen imp_iic_wrap_s: clock-controller@11d03000 { 176737f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_s"; 176837f25828STinghan Shen reg = <0 0x11d03000 0 0x1000>; 176937f25828STinghan Shen #clock-cells = <1>; 177037f25828STinghan Shen }; 177137f25828STinghan Shen 177237f25828STinghan Shen i2c0: i2c@11e00000 { 177337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 177437f25828STinghan Shen "mediatek,mt8192-i2c"; 177537f25828STinghan Shen reg = <0 0x11e00000 0 0x1000>, 177637f25828STinghan Shen <0 0x10220080 0 0x80>; 177737f25828STinghan Shen interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH 0>; 177837f25828STinghan Shen clock-div = <1>; 177937f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C0>, 178037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 178137f25828STinghan Shen clock-names = "main", "dma"; 178237f25828STinghan Shen #address-cells = <1>; 178337f25828STinghan Shen #size-cells = <0>; 1784a93f071aSTzung-Bi Shih status = "disabled"; 178537f25828STinghan Shen }; 178637f25828STinghan Shen 178737f25828STinghan Shen i2c1: i2c@11e01000 { 178837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 178937f25828STinghan Shen "mediatek,mt8192-i2c"; 179037f25828STinghan Shen reg = <0 0x11e01000 0 0x1000>, 179137f25828STinghan Shen <0 0x10220200 0 0x80>; 179237f25828STinghan Shen interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH 0>; 179337f25828STinghan Shen clock-div = <1>; 179437f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C1>, 179537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 179637f25828STinghan Shen clock-names = "main", "dma"; 179737f25828STinghan Shen #address-cells = <1>; 179837f25828STinghan Shen #size-cells = <0>; 179937f25828STinghan Shen status = "disabled"; 180037f25828STinghan Shen }; 180137f25828STinghan Shen 180237f25828STinghan Shen i2c2: i2c@11e02000 { 180337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 180437f25828STinghan Shen "mediatek,mt8192-i2c"; 180537f25828STinghan Shen reg = <0 0x11e02000 0 0x1000>, 180637f25828STinghan Shen <0 0x10220380 0 0x80>; 180737f25828STinghan Shen interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH 0>; 180837f25828STinghan Shen clock-div = <1>; 180937f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C2>, 181037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 181137f25828STinghan Shen clock-names = "main", "dma"; 181237f25828STinghan Shen #address-cells = <1>; 181337f25828STinghan Shen #size-cells = <0>; 181437f25828STinghan Shen status = "disabled"; 181537f25828STinghan Shen }; 181637f25828STinghan Shen 181737f25828STinghan Shen i2c3: i2c@11e03000 { 181837f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 181937f25828STinghan Shen "mediatek,mt8192-i2c"; 182037f25828STinghan Shen reg = <0 0x11e03000 0 0x1000>, 182137f25828STinghan Shen <0 0x10220480 0 0x80>; 182237f25828STinghan Shen interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH 0>; 182337f25828STinghan Shen clock-div = <1>; 182437f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C3>, 182537f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 182637f25828STinghan Shen clock-names = "main", "dma"; 182737f25828STinghan Shen #address-cells = <1>; 182837f25828STinghan Shen #size-cells = <0>; 182937f25828STinghan Shen status = "disabled"; 183037f25828STinghan Shen }; 183137f25828STinghan Shen 183237f25828STinghan Shen i2c4: i2c@11e04000 { 183337f25828STinghan Shen compatible = "mediatek,mt8195-i2c", 183437f25828STinghan Shen "mediatek,mt8192-i2c"; 183537f25828STinghan Shen reg = <0 0x11e04000 0 0x1000>, 183637f25828STinghan Shen <0 0x10220500 0 0x80>; 183737f25828STinghan Shen interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH 0>; 183837f25828STinghan Shen clock-div = <1>; 183937f25828STinghan Shen clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C4>, 184037f25828STinghan Shen <&infracfg_ao CLK_INFRA_AO_APDMA_B>; 184137f25828STinghan Shen clock-names = "main", "dma"; 184237f25828STinghan Shen #address-cells = <1>; 184337f25828STinghan Shen #size-cells = <0>; 184437f25828STinghan Shen status = "disabled"; 184537f25828STinghan Shen }; 184637f25828STinghan Shen 184737f25828STinghan Shen imp_iic_wrap_w: clock-controller@11e05000 { 184837f25828STinghan Shen compatible = "mediatek,mt8195-imp_iic_wrap_w"; 184937f25828STinghan Shen reg = <0 0x11e05000 0 0x1000>; 185037f25828STinghan Shen #clock-cells = <1>; 185137f25828STinghan Shen }; 185237f25828STinghan Shen 185337f25828STinghan Shen u3phy1: t-phy@11e30000 { 185437f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 185537f25828STinghan Shen #address-cells = <1>; 185637f25828STinghan Shen #size-cells = <1>; 185737f25828STinghan Shen ranges = <0 0 0x11e30000 0xe00>; 1858a9f6721aSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_SSUSB_PCIE_PHY>; 185937f25828STinghan Shen status = "disabled"; 186037f25828STinghan Shen 186137f25828STinghan Shen u2port1: usb-phy@0 { 186237f25828STinghan Shen reg = <0x0 0x700>; 186337f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>, 186437f25828STinghan Shen <&clk26m>; 186537f25828STinghan Shen clock-names = "ref", "da_ref"; 186637f25828STinghan Shen #phy-cells = <1>; 186737f25828STinghan Shen }; 186837f25828STinghan Shen 186937f25828STinghan Shen u3port1: usb-phy@700 { 187037f25828STinghan Shen reg = <0x700 0x700>; 187137f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 187237f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_P1_REF>; 187337f25828STinghan Shen clock-names = "ref", "da_ref"; 1874ab43a84cSChunfeng Yun nvmem-cells = <&comb_intr_p1>, 1875ab43a84cSChunfeng Yun <&comb_rx_imp_p1>, 1876ab43a84cSChunfeng Yun <&comb_tx_imp_p1>; 1877ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 187837f25828STinghan Shen #phy-cells = <1>; 187937f25828STinghan Shen }; 188037f25828STinghan Shen }; 188137f25828STinghan Shen 188237f25828STinghan Shen u3phy0: t-phy@11e40000 { 188337f25828STinghan Shen compatible = "mediatek,mt8195-tphy", "mediatek,generic-tphy-v3"; 188437f25828STinghan Shen #address-cells = <1>; 188537f25828STinghan Shen #size-cells = <1>; 188637f25828STinghan Shen ranges = <0 0 0x11e40000 0xe00>; 188737f25828STinghan Shen status = "disabled"; 188837f25828STinghan Shen 188937f25828STinghan Shen u2port0: usb-phy@0 { 189037f25828STinghan Shen reg = <0x0 0x700>; 189137f25828STinghan Shen clocks = <&topckgen CLK_TOP_SSUSB_PHY_REF>, 189237f25828STinghan Shen <&clk26m>; 189337f25828STinghan Shen clock-names = "ref", "da_ref"; 189437f25828STinghan Shen #phy-cells = <1>; 189537f25828STinghan Shen }; 189637f25828STinghan Shen 189737f25828STinghan Shen u3port0: usb-phy@700 { 189837f25828STinghan Shen reg = <0x700 0x700>; 189937f25828STinghan Shen clocks = <&apmixedsys CLK_APMIXED_PLL_SSUSB26M>, 190037f25828STinghan Shen <&topckgen CLK_TOP_SSUSB_PHY_REF>; 190137f25828STinghan Shen clock-names = "ref", "da_ref"; 1902ab43a84cSChunfeng Yun nvmem-cells = <&u3_intr_p0>, 1903ab43a84cSChunfeng Yun <&u3_rx_imp_p0>, 1904ab43a84cSChunfeng Yun <&u3_tx_imp_p0>; 1905ab43a84cSChunfeng Yun nvmem-cell-names = "intr", "rx_imp", "tx_imp"; 190637f25828STinghan Shen #phy-cells = <1>; 190737f25828STinghan Shen }; 190837f25828STinghan Shen }; 190937f25828STinghan Shen 1910ecc0af6aSTinghan Shen pciephy: phy@11e80000 { 1911ecc0af6aSTinghan Shen compatible = "mediatek,mt8195-pcie-phy"; 1912ecc0af6aSTinghan Shen reg = <0 0x11e80000 0 0x10000>; 1913ecc0af6aSTinghan Shen reg-names = "sif"; 1914ecc0af6aSTinghan Shen nvmem-cells = <&pciephy_glb_intr>, <&pciephy_tx_ln0_pmos>, 1915ecc0af6aSTinghan Shen <&pciephy_tx_ln0_nmos>, <&pciephy_rx_ln0>, 1916ecc0af6aSTinghan Shen <&pciephy_tx_ln1_pmos>, <&pciephy_tx_ln1_nmos>, 1917ecc0af6aSTinghan Shen <&pciephy_rx_ln1>; 1918ecc0af6aSTinghan Shen nvmem-cell-names = "glb_intr", "tx_ln0_pmos", 1919ecc0af6aSTinghan Shen "tx_ln0_nmos", "rx_ln0", 1920ecc0af6aSTinghan Shen "tx_ln1_pmos", "tx_ln1_nmos", 1921ecc0af6aSTinghan Shen "rx_ln1"; 1922ecc0af6aSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_PCIE_PHY>; 1923ecc0af6aSTinghan Shen #phy-cells = <0>; 1924ecc0af6aSTinghan Shen status = "disabled"; 1925ecc0af6aSTinghan Shen }; 1926ecc0af6aSTinghan Shen 192737f25828STinghan Shen ufsphy: ufs-phy@11fa0000 { 192837f25828STinghan Shen compatible = "mediatek,mt8195-ufsphy", "mediatek,mt8183-ufsphy"; 192937f25828STinghan Shen reg = <0 0x11fa0000 0 0xc000>; 193037f25828STinghan Shen clocks = <&clk26m>, <&clk26m>; 193137f25828STinghan Shen clock-names = "unipro", "mp"; 193237f25828STinghan Shen #phy-cells = <0>; 193337f25828STinghan Shen status = "disabled"; 193437f25828STinghan Shen }; 193537f25828STinghan Shen 19369a512b4dSAngeloGioacchino Del Regno gpu: gpu@13000000 { 19379a512b4dSAngeloGioacchino Del Regno compatible = "mediatek,mt8195-mali", "mediatek,mt8192-mali", 19389a512b4dSAngeloGioacchino Del Regno "arm,mali-valhall-jm"; 19399a512b4dSAngeloGioacchino Del Regno reg = <0 0x13000000 0 0x4000>; 19409a512b4dSAngeloGioacchino Del Regno 19419a512b4dSAngeloGioacchino Del Regno clocks = <&mfgcfg CLK_MFG_BG3D>; 19429a512b4dSAngeloGioacchino Del Regno interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH 0>, 19439a512b4dSAngeloGioacchino Del Regno <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH 0>, 19449a512b4dSAngeloGioacchino Del Regno <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH 0>; 19459a512b4dSAngeloGioacchino Del Regno interrupt-names = "job", "mmu", "gpu"; 19469a512b4dSAngeloGioacchino Del Regno operating-points-v2 = <&gpu_opp_table>; 19479a512b4dSAngeloGioacchino Del Regno power-domains = <&spm MT8195_POWER_DOMAIN_MFG2>, 19489a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG3>, 19499a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG4>, 19509a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG5>, 19519a512b4dSAngeloGioacchino Del Regno <&spm MT8195_POWER_DOMAIN_MFG6>; 19529a512b4dSAngeloGioacchino Del Regno power-domain-names = "core0", "core1", "core2", "core3", "core4"; 19539a512b4dSAngeloGioacchino Del Regno status = "disabled"; 19549a512b4dSAngeloGioacchino Del Regno }; 19559a512b4dSAngeloGioacchino Del Regno 195637f25828STinghan Shen mfgcfg: clock-controller@13fbf000 { 195737f25828STinghan Shen compatible = "mediatek,mt8195-mfgcfg"; 195837f25828STinghan Shen reg = <0 0x13fbf000 0 0x1000>; 195937f25828STinghan Shen #clock-cells = <1>; 196037f25828STinghan Shen }; 196137f25828STinghan Shen 1962981f808eSRoy-CW.Yeh vppsys0: syscon@14000000 { 1963981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys0", "syscon"; 19646aa5b46dSTinghan Shen reg = <0 0x14000000 0 0x1000>; 19656aa5b46dSTinghan Shen #clock-cells = <1>; 19666aa5b46dSTinghan Shen }; 19676aa5b46dSTinghan Shen 1968018f1d4fSMoudy Ho mutex@1400f000 { 1969018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 1970018f1d4fSMoudy Ho reg = <0 0x1400f000 0 0x1000>; 1971018f1d4fSMoudy Ho interrupts = <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH 0>; 1972018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_1400XXXX 0xf000 0x1000>; 1973018f1d4fSMoudy Ho clocks = <&vppsys0 CLK_VPP0_MUTEX>; 1974018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 1975018f1d4fSMoudy Ho }; 1976018f1d4fSMoudy Ho 19773b5838d1STinghan Shen smi_sub_common_vpp0_vpp1_2x1: smi@14010000 { 19783b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19793b5838d1STinghan Shen reg = <0 0x14010000 0 0x1000>; 19803b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19813b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 19823b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 19833b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19843b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19853b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19863b5838d1STinghan Shen }; 19873b5838d1STinghan Shen 19883b5838d1STinghan Shen smi_sub_common_vdec_vpp0_2x1: smi@14011000 { 19893b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 19903b5838d1STinghan Shen reg = <0 0x14011000 0 0x1000>; 19913b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19923b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 19933b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>; 19943b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 19953b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 19963b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 19973b5838d1STinghan Shen }; 19983b5838d1STinghan Shen 19993b5838d1STinghan Shen smi_common_vpp: smi@14012000 { 20003b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vpp"; 20013b5838d1STinghan Shen reg = <0 0x14012000 0 0x1000>; 20023b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 20033b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>, 20043b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>, 20053b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_RSI>; 20063b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 20073b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20083b5838d1STinghan Shen }; 20093b5838d1STinghan Shen 20103b5838d1STinghan Shen larb4: larb@14013000 { 20113b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20123b5838d1STinghan Shen reg = <0 0x14013000 0 0x1000>; 20133b5838d1STinghan Shen mediatek,larb-id = <4>; 20143b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 20153b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>, 20163b5838d1STinghan Shen <&vppsys0 CLK_VPP0_SMI_COMMON_LARB4>; 20173b5838d1STinghan Shen clock-names = "apb", "smi"; 20183b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20193b5838d1STinghan Shen }; 20203b5838d1STinghan Shen 20213b5838d1STinghan Shen iommu_vpp: iommu@14018000 { 20223b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vpp"; 20233b5838d1STinghan Shen reg = <0 0x14018000 0 0x1000>; 20243b5838d1STinghan Shen mediatek,larbs = <&larb1 &larb3 &larb4 &larb6 &larb8 20253b5838d1STinghan Shen &larb12 &larb14 &larb16 &larb18 20263b5838d1STinghan Shen &larb20 &larb22 &larb23 &larb26 20273b5838d1STinghan Shen &larb27>; 20283b5838d1STinghan Shen interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH 0>; 20293b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_SMI_IOMMU>; 20303b5838d1STinghan Shen clock-names = "bclk"; 20313b5838d1STinghan Shen #iommu-cells = <1>; 20323b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS0>; 20333b5838d1STinghan Shen }; 20343b5838d1STinghan Shen 203537f25828STinghan Shen wpesys: clock-controller@14e00000 { 203637f25828STinghan Shen compatible = "mediatek,mt8195-wpesys"; 203737f25828STinghan Shen reg = <0 0x14e00000 0 0x1000>; 203837f25828STinghan Shen #clock-cells = <1>; 203937f25828STinghan Shen }; 204037f25828STinghan Shen 204137f25828STinghan Shen wpesys_vpp0: clock-controller@14e02000 { 204237f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp0"; 204337f25828STinghan Shen reg = <0 0x14e02000 0 0x1000>; 204437f25828STinghan Shen #clock-cells = <1>; 204537f25828STinghan Shen }; 204637f25828STinghan Shen 204737f25828STinghan Shen wpesys_vpp1: clock-controller@14e03000 { 204837f25828STinghan Shen compatible = "mediatek,mt8195-wpesys_vpp1"; 204937f25828STinghan Shen reg = <0 0x14e03000 0 0x1000>; 205037f25828STinghan Shen #clock-cells = <1>; 205137f25828STinghan Shen }; 205237f25828STinghan Shen 20533b5838d1STinghan Shen larb7: larb@14e04000 { 20543b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20553b5838d1STinghan Shen reg = <0 0x14e04000 0 0x1000>; 20563b5838d1STinghan Shen mediatek,larb-id = <7>; 20573b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20583b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB7>, 20593b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB7>; 20603b5838d1STinghan Shen clock-names = "apb", "smi"; 20613b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20623b5838d1STinghan Shen }; 20633b5838d1STinghan Shen 20643b5838d1STinghan Shen larb8: larb@14e05000 { 20653b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20663b5838d1STinghan Shen reg = <0 0x14e05000 0 0x1000>; 20673b5838d1STinghan Shen mediatek,larb-id = <8>; 20683b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 20693b5838d1STinghan Shen clocks = <&wpesys CLK_WPE_SMI_LARB8>, 20703b5838d1STinghan Shen <&wpesys CLK_WPE_SMI_LARB8>, 20713b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_WPE>; 20723b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 20733b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_WPESYS>; 20743b5838d1STinghan Shen }; 20753b5838d1STinghan Shen 2076981f808eSRoy-CW.Yeh vppsys1: syscon@14f00000 { 2077981f808eSRoy-CW.Yeh compatible = "mediatek,mt8195-vppsys1", "syscon"; 20786aa5b46dSTinghan Shen reg = <0 0x14f00000 0 0x1000>; 20796aa5b46dSTinghan Shen #clock-cells = <1>; 20806aa5b46dSTinghan Shen }; 20816aa5b46dSTinghan Shen 2082018f1d4fSMoudy Ho mutex@14f01000 { 2083018f1d4fSMoudy Ho compatible = "mediatek,mt8195-vpp-mutex"; 2084018f1d4fSMoudy Ho reg = <0 0x14f01000 0 0x1000>; 2085018f1d4fSMoudy Ho interrupts = <GIC_SPI 635 IRQ_TYPE_LEVEL_HIGH 0>; 2086018f1d4fSMoudy Ho mediatek,gce-client-reg = <&gce1 SUBSYS_14f0XXXX 0x1000 0x1000>; 2087018f1d4fSMoudy Ho clocks = <&vppsys1 CLK_VPP1_DISP_MUTEX>; 2088018f1d4fSMoudy Ho power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 2089018f1d4fSMoudy Ho }; 2090018f1d4fSMoudy Ho 20913b5838d1STinghan Shen larb5: larb@14f02000 { 20923b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 20933b5838d1STinghan Shen reg = <0 0x14f02000 0 0x1000>; 20943b5838d1STinghan Shen mediatek,larb-id = <5>; 20953b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 20963b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 20973b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 20983b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB5>; 20993b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21003b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 21013b5838d1STinghan Shen }; 21023b5838d1STinghan Shen 21033b5838d1STinghan Shen larb6: larb@14f03000 { 21043b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21053b5838d1STinghan Shen reg = <0 0x14f03000 0 0x1000>; 21063b5838d1STinghan Shen mediatek,larb-id = <6>; 21073b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vpp0_vpp1_2x1>; 21083b5838d1STinghan Shen clocks = <&vppsys1 CLK_VPP1_VPPSYS1_LARB>, 21093b5838d1STinghan Shen <&vppsys1 CLK_VPP1_VPPSYS1_GALS>, 21103b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VPP1_LARB6>; 21113b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21123b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VPPSYS1>; 21133b5838d1STinghan Shen }; 21143b5838d1STinghan Shen 211537f25828STinghan Shen imgsys: clock-controller@15000000 { 211637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys"; 211737f25828STinghan Shen reg = <0 0x15000000 0 0x1000>; 211837f25828STinghan Shen #clock-cells = <1>; 211937f25828STinghan Shen }; 212037f25828STinghan Shen 21213b5838d1STinghan Shen larb9: larb@15001000 { 21223b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21233b5838d1STinghan Shen reg = <0 0x15001000 0 0x1000>; 21243b5838d1STinghan Shen mediatek,larb-id = <9>; 21253b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21263b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 21273b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 21283b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 21293b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 21303b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21313b5838d1STinghan Shen }; 21323b5838d1STinghan Shen 21333b5838d1STinghan Shen smi_sub_common_img0_3x1: smi@15002000 { 21343b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21353b5838d1STinghan Shen reg = <0 0x15002000 0 0x1000>; 21363b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_IPE>, 21373b5838d1STinghan Shen <&imgsys CLK_IMG_IPE>, 21383b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 21393b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21403b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 21413b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21423b5838d1STinghan Shen }; 21433b5838d1STinghan Shen 21443b5838d1STinghan Shen smi_sub_common_img1_3x1: smi@15003000 { 21453b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 21463b5838d1STinghan Shen reg = <0 0x15003000 0 0x1000>; 21473b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_LARB9>, 21483b5838d1STinghan Shen <&imgsys CLK_IMG_LARB9>, 21493b5838d1STinghan Shen <&imgsys CLK_IMG_GALS>; 21503b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 21513b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 21523b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IMG>; 21533b5838d1STinghan Shen }; 21543b5838d1STinghan Shen 215537f25828STinghan Shen imgsys1_dip_top: clock-controller@15110000 { 215637f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_top"; 215737f25828STinghan Shen reg = <0 0x15110000 0 0x1000>; 215837f25828STinghan Shen #clock-cells = <1>; 215937f25828STinghan Shen }; 216037f25828STinghan Shen 21613b5838d1STinghan Shen larb10: larb@15120000 { 21623b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21633b5838d1STinghan Shen reg = <0 0x15120000 0 0x1000>; 21643b5838d1STinghan Shen mediatek,larb-id = <10>; 21653b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21663b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_DIP0>, 21673b5838d1STinghan Shen <&imgsys1_dip_top CLK_IMG1_DIP_TOP_LARB10>; 21683b5838d1STinghan Shen clock-names = "apb", "smi"; 21693b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21703b5838d1STinghan Shen }; 21713b5838d1STinghan Shen 217237f25828STinghan Shen imgsys1_dip_nr: clock-controller@15130000 { 217337f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_dip_nr"; 217437f25828STinghan Shen reg = <0 0x15130000 0 0x1000>; 217537f25828STinghan Shen #clock-cells = <1>; 217637f25828STinghan Shen }; 217737f25828STinghan Shen 217837f25828STinghan Shen imgsys1_wpe: clock-controller@15220000 { 217937f25828STinghan Shen compatible = "mediatek,mt8195-imgsys1_wpe"; 218037f25828STinghan Shen reg = <0 0x15220000 0 0x1000>; 218137f25828STinghan Shen #clock-cells = <1>; 218237f25828STinghan Shen }; 218337f25828STinghan Shen 21843b5838d1STinghan Shen larb11: larb@15230000 { 21853b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 21863b5838d1STinghan Shen reg = <0 0x15230000 0 0x1000>; 21873b5838d1STinghan Shen mediatek,larb-id = <11>; 21883b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img1_3x1>; 21893b5838d1STinghan Shen clocks = <&imgsys CLK_IMG_WPE0>, 21903b5838d1STinghan Shen <&imgsys1_wpe CLK_IMG1_WPE_LARB11>; 21913b5838d1STinghan Shen clock-names = "apb", "smi"; 21923b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_DIP>; 21933b5838d1STinghan Shen }; 21943b5838d1STinghan Shen 219537f25828STinghan Shen ipesys: clock-controller@15330000 { 219637f25828STinghan Shen compatible = "mediatek,mt8195-ipesys"; 219737f25828STinghan Shen reg = <0 0x15330000 0 0x1000>; 219837f25828STinghan Shen #clock-cells = <1>; 219937f25828STinghan Shen }; 220037f25828STinghan Shen 22013b5838d1STinghan Shen larb12: larb@15340000 { 22023b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22033b5838d1STinghan Shen reg = <0 0x15340000 0 0x1000>; 22043b5838d1STinghan Shen mediatek,larb-id = <12>; 22053b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_img0_3x1>; 22063b5838d1STinghan Shen clocks = <&ipesys CLK_IPE_SMI_LARB12>, 22073b5838d1STinghan Shen <&ipesys CLK_IPE_SMI_LARB12>; 22083b5838d1STinghan Shen clock-names = "apb", "smi"; 22093b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_IPE>; 22103b5838d1STinghan Shen }; 22113b5838d1STinghan Shen 221237f25828STinghan Shen camsys: clock-controller@16000000 { 221337f25828STinghan Shen compatible = "mediatek,mt8195-camsys"; 221437f25828STinghan Shen reg = <0 0x16000000 0 0x1000>; 221537f25828STinghan Shen #clock-cells = <1>; 221637f25828STinghan Shen }; 221737f25828STinghan Shen 22183b5838d1STinghan Shen larb13: larb@16001000 { 22193b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22203b5838d1STinghan Shen reg = <0 0x16001000 0 0x1000>; 22213b5838d1STinghan Shen mediatek,larb-id = <13>; 22223b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22233b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22243b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 22253b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22263b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 22273b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22283b5838d1STinghan Shen }; 22293b5838d1STinghan Shen 22303b5838d1STinghan Shen larb14: larb@16002000 { 22313b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22323b5838d1STinghan Shen reg = <0 0x16002000 0 0x1000>; 22333b5838d1STinghan Shen mediatek,larb-id = <14>; 22343b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22353b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22363b5838d1STinghan Shen <&camsys CLK_CAM_LARB14>; 22373b5838d1STinghan Shen clock-names = "apb", "smi"; 22383b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22393b5838d1STinghan Shen }; 22403b5838d1STinghan Shen 22413b5838d1STinghan Shen smi_sub_common_cam_4x1: smi@16004000 { 22423b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22433b5838d1STinghan Shen reg = <0 0x16004000 0 0x1000>; 22443b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 22453b5838d1STinghan Shen <&camsys CLK_CAM_LARB13>, 22463b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 22473b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22483b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 22493b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22503b5838d1STinghan Shen }; 22513b5838d1STinghan Shen 22523b5838d1STinghan Shen smi_sub_common_cam_7x1: smi@16005000 { 22533b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-sub-common"; 22543b5838d1STinghan Shen reg = <0 0x16005000 0 0x1000>; 22553b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB14>, 22563b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM1_GALS>, 22573b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_IMGSYS_CAMSYS>; 22583b5838d1STinghan Shen clock-names = "apb", "smi", "gals0"; 22593b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 22603b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 22613b5838d1STinghan Shen }; 22623b5838d1STinghan Shen 22633b5838d1STinghan Shen larb16: larb@16012000 { 22643b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22653b5838d1STinghan Shen reg = <0 0x16012000 0 0x1000>; 22663b5838d1STinghan Shen mediatek,larb-id = <16>; 22673b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22683b5838d1STinghan Shen clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>, 22693b5838d1STinghan Shen <&camsys_rawa CLK_CAM_RAWA_LARBX>; 22703b5838d1STinghan Shen clock-names = "apb", "smi"; 22713b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22723b5838d1STinghan Shen }; 22733b5838d1STinghan Shen 22743b5838d1STinghan Shen larb17: larb@16013000 { 22753b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22763b5838d1STinghan Shen reg = <0 0x16013000 0 0x1000>; 22773b5838d1STinghan Shen mediatek,larb-id = <17>; 22783b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 22793b5838d1STinghan Shen clocks = <&camsys_yuva CLK_CAM_YUVA_LARBX>, 22803b5838d1STinghan Shen <&camsys_yuva CLK_CAM_YUVA_LARBX>; 22813b5838d1STinghan Shen clock-names = "apb", "smi"; 22823b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWA>; 22833b5838d1STinghan Shen }; 22843b5838d1STinghan Shen 22853b5838d1STinghan Shen larb27: larb@16014000 { 22863b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22873b5838d1STinghan Shen reg = <0 0x16014000 0 0x1000>; 22883b5838d1STinghan Shen mediatek,larb-id = <27>; 22893b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 22903b5838d1STinghan Shen clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>, 22913b5838d1STinghan Shen <&camsys_rawb CLK_CAM_RAWB_LARBX>; 22923b5838d1STinghan Shen clock-names = "apb", "smi"; 22933b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 22943b5838d1STinghan Shen }; 22953b5838d1STinghan Shen 22963b5838d1STinghan Shen larb28: larb@16015000 { 22973b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 22983b5838d1STinghan Shen reg = <0 0x16015000 0 0x1000>; 22993b5838d1STinghan Shen mediatek,larb-id = <28>; 23003b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 23013b5838d1STinghan Shen clocks = <&camsys_yuvb CLK_CAM_YUVB_LARBX>, 23023b5838d1STinghan Shen <&camsys_yuvb CLK_CAM_YUVB_LARBX>; 23033b5838d1STinghan Shen clock-names = "apb", "smi"; 23043b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_RAWB>; 23053b5838d1STinghan Shen }; 23063b5838d1STinghan Shen 230737f25828STinghan Shen camsys_rawa: clock-controller@1604f000 { 230837f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawa"; 230937f25828STinghan Shen reg = <0 0x1604f000 0 0x1000>; 231037f25828STinghan Shen #clock-cells = <1>; 231137f25828STinghan Shen }; 231237f25828STinghan Shen 231337f25828STinghan Shen camsys_yuva: clock-controller@1606f000 { 231437f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuva"; 231537f25828STinghan Shen reg = <0 0x1606f000 0 0x1000>; 231637f25828STinghan Shen #clock-cells = <1>; 231737f25828STinghan Shen }; 231837f25828STinghan Shen 231937f25828STinghan Shen camsys_rawb: clock-controller@1608f000 { 232037f25828STinghan Shen compatible = "mediatek,mt8195-camsys_rawb"; 232137f25828STinghan Shen reg = <0 0x1608f000 0 0x1000>; 232237f25828STinghan Shen #clock-cells = <1>; 232337f25828STinghan Shen }; 232437f25828STinghan Shen 232537f25828STinghan Shen camsys_yuvb: clock-controller@160af000 { 232637f25828STinghan Shen compatible = "mediatek,mt8195-camsys_yuvb"; 232737f25828STinghan Shen reg = <0 0x160af000 0 0x1000>; 232837f25828STinghan Shen #clock-cells = <1>; 232937f25828STinghan Shen }; 233037f25828STinghan Shen 233137f25828STinghan Shen camsys_mraw: clock-controller@16140000 { 233237f25828STinghan Shen compatible = "mediatek,mt8195-camsys_mraw"; 233337f25828STinghan Shen reg = <0 0x16140000 0 0x1000>; 233437f25828STinghan Shen #clock-cells = <1>; 233537f25828STinghan Shen }; 233637f25828STinghan Shen 23373b5838d1STinghan Shen larb25: larb@16141000 { 23383b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23393b5838d1STinghan Shen reg = <0 0x16141000 0 0x1000>; 23403b5838d1STinghan Shen mediatek,larb-id = <25>; 23413b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_4x1>; 23423b5838d1STinghan Shen clocks = <&camsys CLK_CAM_LARB13>, 23433b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23443b5838d1STinghan Shen <&camsys CLK_CAM_CAM2MM0_GALS>; 23453b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 23463b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23473b5838d1STinghan Shen }; 23483b5838d1STinghan Shen 23493b5838d1STinghan Shen larb26: larb@16142000 { 23503b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23513b5838d1STinghan Shen reg = <0 0x16142000 0 0x1000>; 23523b5838d1STinghan Shen mediatek,larb-id = <26>; 23533b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23543b5838d1STinghan Shen clocks = <&camsys_mraw CLK_CAM_MRAW_LARBX>, 23553b5838d1STinghan Shen <&camsys_mraw CLK_CAM_MRAW_LARBX>; 23563b5838d1STinghan Shen clock-names = "apb", "smi"; 23573b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM_MRAW>; 23583b5838d1STinghan Shen 23593b5838d1STinghan Shen }; 23603b5838d1STinghan Shen 236137f25828STinghan Shen ccusys: clock-controller@17200000 { 236237f25828STinghan Shen compatible = "mediatek,mt8195-ccusys"; 236337f25828STinghan Shen reg = <0 0x17200000 0 0x1000>; 236437f25828STinghan Shen #clock-cells = <1>; 236537f25828STinghan Shen }; 236637f25828STinghan Shen 23673b5838d1STinghan Shen larb18: larb@17201000 { 23683b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 23693b5838d1STinghan Shen reg = <0 0x17201000 0 0x1000>; 23703b5838d1STinghan Shen mediatek,larb-id = <18>; 23713b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_cam_7x1>; 23723b5838d1STinghan Shen clocks = <&ccusys CLK_CCU_LARB18>, 23733b5838d1STinghan Shen <&ccusys CLK_CCU_LARB18>; 23743b5838d1STinghan Shen clock-names = "apb", "smi"; 23753b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_CAM>; 23763b5838d1STinghan Shen }; 23773b5838d1STinghan Shen 237864bceed3SYunfei Dong video-codec@18000000 { 237964bceed3SYunfei Dong compatible = "mediatek,mt8195-vcodec-dec"; 238064bceed3SYunfei Dong mediatek,scp = <&scp>; 238164bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>; 238264bceed3SYunfei Dong #address-cells = <2>; 238364bceed3SYunfei Dong #size-cells = <2>; 238464bceed3SYunfei Dong reg = <0 0x18000000 0 0x1000>, 238564bceed3SYunfei Dong <0 0x18004000 0 0x1000>; 238664bceed3SYunfei Dong ranges = <0 0 0 0x18000000 0 0x26000>; 238764bceed3SYunfei Dong 238864bceed3SYunfei Dong video-codec@2000 { 238964bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-lat-soc"; 239064bceed3SYunfei Dong reg = <0 0x2000 0 0x800>; 239164bceed3SYunfei Dong iommus = <&iommu_vpp M4U_PORT_L23_VDEC_UFO_ENC_EXT>, 239264bceed3SYunfei Dong <&iommu_vpp M4U_PORT_L23_VDEC_RDMA_EXT>; 239364bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 239464bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_VDEC>, 239564bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_LAT>, 239664bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 239764bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 239864bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 239964bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 240064bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 240164bceed3SYunfei Dong }; 240264bceed3SYunfei Dong 240364bceed3SYunfei Dong video-codec@10000 { 240464bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-lat"; 240564bceed3SYunfei Dong reg = <0 0x10000 0 0x800>; 240664bceed3SYunfei Dong interrupts = <GIC_SPI 708 IRQ_TYPE_LEVEL_HIGH 0>; 240764bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD_EXT>, 240864bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_VLD2_EXT>, 240964bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_AVC_MC_EXT>, 241064bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_PRED_RD_EXT>, 241164bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_TILE_EXT>, 241264bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L24_VDEC_LAT0_WDMA_EXT>; 241364bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 241464bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_VDEC>, 241564bceed3SYunfei Dong <&vdecsys_soc CLK_VDEC_SOC_LAT>, 241664bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 241764bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 241864bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 241964bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 242064bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 242164bceed3SYunfei Dong }; 242264bceed3SYunfei Dong 242364bceed3SYunfei Dong video-codec@25000 { 242464bceed3SYunfei Dong compatible = "mediatek,mtk-vcodec-core"; 242564bceed3SYunfei Dong reg = <0 0x25000 0 0x1000>; /* VDEC_CORE_MISC */ 242664bceed3SYunfei Dong interrupts = <GIC_SPI 707 IRQ_TYPE_LEVEL_HIGH 0>; 242764bceed3SYunfei Dong iommus = <&iommu_vdo M4U_PORT_L21_VDEC_MC_EXT>, 242864bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_UFO_EXT>, 242964bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PP_EXT>, 243064bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PRED_RD_EXT>, 243164bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PRED_WR_EXT>, 243264bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_PPWRAP_EXT>, 243364bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_TILE_EXT>, 243464bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_VLD_EXT>, 243564bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_VLD2_EXT>, 243664bceed3SYunfei Dong <&iommu_vdo M4U_PORT_L21_VDEC_AVC_MV_EXT>; 243764bceed3SYunfei Dong clocks = <&topckgen CLK_TOP_VDEC>, 243864bceed3SYunfei Dong <&vdecsys CLK_VDEC_VDEC>, 243964bceed3SYunfei Dong <&vdecsys CLK_VDEC_LAT>, 244064bceed3SYunfei Dong <&topckgen CLK_TOP_UNIVPLL_D4>; 244164bceed3SYunfei Dong clock-names = "sel", "vdec", "lat", "top"; 244264bceed3SYunfei Dong assigned-clocks = <&topckgen CLK_TOP_VDEC>; 244364bceed3SYunfei Dong assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 244464bceed3SYunfei Dong power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 244564bceed3SYunfei Dong }; 244664bceed3SYunfei Dong }; 244764bceed3SYunfei Dong 24483b5838d1STinghan Shen larb24: larb@1800d000 { 24493b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24503b5838d1STinghan Shen reg = <0 0x1800d000 0 0x1000>; 24513b5838d1STinghan Shen mediatek,larb-id = <24>; 24523b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 24533b5838d1STinghan Shen clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>, 24543b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 24553b5838d1STinghan Shen clock-names = "apb", "smi"; 24563b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 24573b5838d1STinghan Shen }; 24583b5838d1STinghan Shen 24593b5838d1STinghan Shen larb23: larb@1800e000 { 24603b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24613b5838d1STinghan Shen reg = <0 0x1800e000 0 0x1000>; 24623b5838d1STinghan Shen mediatek,larb-id = <23>; 24633b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 24643b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 24653b5838d1STinghan Shen <&vdecsys_soc CLK_VDEC_SOC_LARB1>; 24663b5838d1STinghan Shen clock-names = "apb", "smi"; 24673b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 24683b5838d1STinghan Shen }; 24693b5838d1STinghan Shen 247037f25828STinghan Shen vdecsys_soc: clock-controller@1800f000 { 247137f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_soc"; 247237f25828STinghan Shen reg = <0 0x1800f000 0 0x1000>; 247337f25828STinghan Shen #clock-cells = <1>; 247437f25828STinghan Shen }; 247537f25828STinghan Shen 24763b5838d1STinghan Shen larb21: larb@1802e000 { 24773b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24783b5838d1STinghan Shen reg = <0 0x1802e000 0 0x1000>; 24793b5838d1STinghan Shen mediatek,larb-id = <21>; 24803b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 24813b5838d1STinghan Shen clocks = <&vdecsys CLK_VDEC_LARB1>, 24823b5838d1STinghan Shen <&vdecsys CLK_VDEC_LARB1>; 24833b5838d1STinghan Shen clock-names = "apb", "smi"; 24843b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 24853b5838d1STinghan Shen }; 24863b5838d1STinghan Shen 248737f25828STinghan Shen vdecsys: clock-controller@1802f000 { 248837f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys"; 248937f25828STinghan Shen reg = <0 0x1802f000 0 0x1000>; 249037f25828STinghan Shen #clock-cells = <1>; 249137f25828STinghan Shen }; 249237f25828STinghan Shen 24933b5838d1STinghan Shen larb22: larb@1803e000 { 24943b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 24953b5838d1STinghan Shen reg = <0 0x1803e000 0 0x1000>; 24963b5838d1STinghan Shen mediatek,larb-id = <22>; 24973b5838d1STinghan Shen mediatek,smi = <&smi_sub_common_vdec_vpp0_2x1>; 24983b5838d1STinghan Shen clocks = <&vppsys0 CLK_VPP0_GALS_VDEC_VDEC_CORE1>, 24993b5838d1STinghan Shen <&vdecsys_core1 CLK_VDEC_CORE1_LARB1>; 25003b5838d1STinghan Shen clock-names = "apb", "smi"; 25013b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 25023b5838d1STinghan Shen }; 25033b5838d1STinghan Shen 250437f25828STinghan Shen vdecsys_core1: clock-controller@1803f000 { 250537f25828STinghan Shen compatible = "mediatek,mt8195-vdecsys_core1"; 250637f25828STinghan Shen reg = <0 0x1803f000 0 0x1000>; 250737f25828STinghan Shen #clock-cells = <1>; 250837f25828STinghan Shen }; 250937f25828STinghan Shen 251037f25828STinghan Shen apusys_pll: clock-controller@190f3000 { 251137f25828STinghan Shen compatible = "mediatek,mt8195-apusys_pll"; 251237f25828STinghan Shen reg = <0 0x190f3000 0 0x1000>; 251337f25828STinghan Shen #clock-cells = <1>; 251437f25828STinghan Shen }; 251537f25828STinghan Shen 251637f25828STinghan Shen vencsys: clock-controller@1a000000 { 251737f25828STinghan Shen compatible = "mediatek,mt8195-vencsys"; 251837f25828STinghan Shen reg = <0 0x1a000000 0 0x1000>; 251937f25828STinghan Shen #clock-cells = <1>; 252037f25828STinghan Shen }; 252137f25828STinghan Shen 25223b5838d1STinghan Shen larb19: larb@1a010000 { 25233b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 25243b5838d1STinghan Shen reg = <0 0x1a010000 0 0x1000>; 25253b5838d1STinghan Shen mediatek,larb-id = <19>; 25263b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 25273b5838d1STinghan Shen clocks = <&vencsys CLK_VENC_VENC>, 25283b5838d1STinghan Shen <&vencsys CLK_VENC_GALS>; 25293b5838d1STinghan Shen clock-names = "apb", "smi"; 25303b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 25313b5838d1STinghan Shen }; 25323b5838d1STinghan Shen 2533ee3f54cfSTinghan Shen venc: video-codec@1a020000 { 2534ee3f54cfSTinghan Shen compatible = "mediatek,mt8195-vcodec-enc"; 2535ee3f54cfSTinghan Shen reg = <0 0x1a020000 0 0x10000>; 2536ee3f54cfSTinghan Shen iommus = <&iommu_vdo M4U_PORT_L19_VENC_RCPU>, 2537ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REC>, 2538ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_BSDMA>, 2539ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_SV_COMV>, 2540ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_RD_COMV>, 2541ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_LUMA>, 2542ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_CUR_CHROMA>, 2543ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_LUMA>, 2544ee3f54cfSTinghan Shen <&iommu_vdo M4U_PORT_L19_VENC_REF_CHROMA>; 2545ee3f54cfSTinghan Shen interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH 0>; 2546ee3f54cfSTinghan Shen mediatek,scp = <&scp>; 2547ee3f54cfSTinghan Shen clocks = <&vencsys CLK_VENC_VENC>; 2548ee3f54cfSTinghan Shen clock-names = "venc_sel"; 2549ee3f54cfSTinghan Shen assigned-clocks = <&topckgen CLK_TOP_VENC>; 2550ee3f54cfSTinghan Shen assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>; 2551ee3f54cfSTinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2552ee3f54cfSTinghan Shen #address-cells = <2>; 2553ee3f54cfSTinghan Shen #size-cells = <2>; 2554ee3f54cfSTinghan Shen }; 2555ee3f54cfSTinghan Shen 2556936f9741Skyrie wu jpgdec-master { 2557936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec"; 2558936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2559936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2560936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2561936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2562936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2563936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2564936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2565936f9741Skyrie wu #address-cells = <2>; 2566936f9741Skyrie wu #size-cells = <2>; 2567936f9741Skyrie wu ranges; 2568936f9741Skyrie wu 2569936f9741Skyrie wu jpgdec@1a040000 { 2570936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2571936f9741Skyrie wu reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */ 2572936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2573936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2574936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2575936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2576936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2577936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2578936f9741Skyrie wu interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>; 2579936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC>; 2580936f9741Skyrie wu clock-names = "jpgdec"; 2581936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>; 2582936f9741Skyrie wu }; 2583936f9741Skyrie wu 2584936f9741Skyrie wu jpgdec@1a050000 { 2585936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2586936f9741Skyrie wu reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */ 2587936f9741Skyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>, 2588936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>, 2589936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>, 2590936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>, 2591936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>, 2592936f9741Skyrie wu <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>; 2593936f9741Skyrie wu interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>; 2594936f9741Skyrie wu clocks = <&vencsys CLK_VENC_JPGDEC_C1>; 2595936f9741Skyrie wu clock-names = "jpgdec"; 2596936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>; 2597936f9741Skyrie wu }; 2598936f9741Skyrie wu 2599936f9741Skyrie wu jpgdec@1b040000 { 2600936f9741Skyrie wu compatible = "mediatek,mt8195-jpgdec-hw"; 2601936f9741Skyrie wu reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */ 2602936f9741Skyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>, 2603936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>, 2604936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>, 2605936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>, 2606936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>, 2607936f9741Skyrie wu <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>; 2608936f9741Skyrie wu interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>; 2609936f9741Skyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>; 2610936f9741Skyrie wu clock-names = "jpgdec"; 2611936f9741Skyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>; 2612936f9741Skyrie wu }; 2613936f9741Skyrie wu }; 2614936f9741Skyrie wu 261537f25828STinghan Shen vencsys_core1: clock-controller@1b000000 { 261637f25828STinghan Shen compatible = "mediatek,mt8195-vencsys_core1"; 261737f25828STinghan Shen reg = <0 0x1b000000 0 0x1000>; 261837f25828STinghan Shen #clock-cells = <1>; 261937f25828STinghan Shen }; 26206aa5b46dSTinghan Shen 26216aa5b46dSTinghan Shen vdosys0: syscon@1c01a000 { 262297801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys0", "mediatek,mt8195-mmsys", "syscon"; 26236aa5b46dSTinghan Shen reg = <0 0x1c01a000 0 0x1000>; 2624b852ee68SJason-JH.Lin mboxes = <&gce0 0 CMDQ_THR_PRIO_4>; 26256aa5b46dSTinghan Shen #clock-cells = <1>; 26266aa5b46dSTinghan Shen }; 26276aa5b46dSTinghan Shen 2628a32a371fSkyrie wu 2629a32a371fSkyrie wu jpgenc-master { 2630a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc"; 2631a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2632a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2633a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2634a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2635a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2636a32a371fSkyrie wu #address-cells = <2>; 2637a32a371fSkyrie wu #size-cells = <2>; 2638a32a371fSkyrie wu ranges; 2639a32a371fSkyrie wu 2640a32a371fSkyrie wu jpgenc@1a030000 { 2641a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2642a32a371fSkyrie wu reg = <0 0x1a030000 0 0x10000>; 2643a32a371fSkyrie wu iommus = <&iommu_vdo M4U_PORT_L19_JPGENC_Y_RDMA>, 2644a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_C_RDMA>, 2645a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_Q_TABLE>, 2646a32a371fSkyrie wu <&iommu_vdo M4U_PORT_L19_JPGENC_BSDMA>; 2647a32a371fSkyrie wu interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH 0>; 2648a32a371fSkyrie wu clocks = <&vencsys CLK_VENC_JPGENC>; 2649a32a371fSkyrie wu clock-names = "jpgenc"; 2650a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC>; 2651a32a371fSkyrie wu }; 2652a32a371fSkyrie wu 2653a32a371fSkyrie wu jpgenc@1b030000 { 2654a32a371fSkyrie wu compatible = "mediatek,mt8195-jpgenc-hw"; 2655a32a371fSkyrie wu reg = <0 0x1b030000 0 0x10000>; 2656a32a371fSkyrie wu iommus = <&iommu_vpp M4U_PORT_L20_JPGENC_Y_RDMA>, 2657a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_C_RDMA>, 2658a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_Q_TABLE>, 2659a32a371fSkyrie wu <&iommu_vpp M4U_PORT_L20_JPGENC_BSDMA>; 2660a32a371fSkyrie wu interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH 0>; 2661a32a371fSkyrie wu clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGENC>; 2662a32a371fSkyrie wu clock-names = "jpgenc"; 2663a32a371fSkyrie wu power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 2664a32a371fSkyrie wu }; 2665a32a371fSkyrie wu }; 2666a32a371fSkyrie wu 26673b5838d1STinghan Shen larb20: larb@1b010000 { 26683b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 26693b5838d1STinghan Shen reg = <0 0x1b010000 0 0x1000>; 26703b5838d1STinghan Shen mediatek,larb-id = <20>; 26713b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 2672*61b94d54SAngeloGioacchino Del Regno clocks = <&vencsys_core1 CLK_VENC_CORE1_VENC>, 26733b5838d1STinghan Shen <&vencsys_core1 CLK_VENC_CORE1_GALS>, 26743b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 26753b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 26763b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>; 26773b5838d1STinghan Shen }; 26783b5838d1STinghan Shen 2679b852ee68SJason-JH.Lin ovl0: ovl@1c000000 { 2680b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ovl", "mediatek,mt8183-disp-ovl"; 2681b852ee68SJason-JH.Lin reg = <0 0x1c000000 0 0x1000>; 2682b852ee68SJason-JH.Lin interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>; 2683b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2684b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>; 2685b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>; 2686b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>; 2687b852ee68SJason-JH.Lin }; 2688b852ee68SJason-JH.Lin 2689b852ee68SJason-JH.Lin rdma0: rdma@1c002000 { 2690b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-rdma"; 2691b852ee68SJason-JH.Lin reg = <0 0x1c002000 0 0x1000>; 2692b852ee68SJason-JH.Lin interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>; 2693b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2694b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>; 2695b852ee68SJason-JH.Lin iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>; 2696b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>; 2697b852ee68SJason-JH.Lin }; 2698b852ee68SJason-JH.Lin 2699b852ee68SJason-JH.Lin color0: color@1c003000 { 2700b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-color", "mediatek,mt8173-disp-color"; 2701b852ee68SJason-JH.Lin reg = <0 0x1c003000 0 0x1000>; 2702b852ee68SJason-JH.Lin interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>; 2703b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2704b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>; 2705b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>; 2706b852ee68SJason-JH.Lin }; 2707b852ee68SJason-JH.Lin 2708b852ee68SJason-JH.Lin ccorr0: ccorr@1c004000 { 2709b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-ccorr", "mediatek,mt8192-disp-ccorr"; 2710b852ee68SJason-JH.Lin reg = <0 0x1c004000 0 0x1000>; 2711b852ee68SJason-JH.Lin interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>; 2712b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2713b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>; 2714b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>; 2715b852ee68SJason-JH.Lin }; 2716b852ee68SJason-JH.Lin 2717b852ee68SJason-JH.Lin aal0: aal@1c005000 { 2718b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-aal", "mediatek,mt8183-disp-aal"; 2719b852ee68SJason-JH.Lin reg = <0 0x1c005000 0 0x1000>; 2720b852ee68SJason-JH.Lin interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>; 2721b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2722b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>; 2723b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>; 2724b852ee68SJason-JH.Lin }; 2725b852ee68SJason-JH.Lin 2726b852ee68SJason-JH.Lin gamma0: gamma@1c006000 { 2727b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-gamma", "mediatek,mt8183-disp-gamma"; 2728b852ee68SJason-JH.Lin reg = <0 0x1c006000 0 0x1000>; 2729b852ee68SJason-JH.Lin interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>; 2730b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2731b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>; 2732b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>; 2733b852ee68SJason-JH.Lin }; 2734b852ee68SJason-JH.Lin 2735b852ee68SJason-JH.Lin dither0: dither@1c007000 { 2736b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dither", "mediatek,mt8183-disp-dither"; 2737b852ee68SJason-JH.Lin reg = <0 0x1c007000 0 0x1000>; 2738b852ee68SJason-JH.Lin interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>; 2739b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2740b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>; 2741b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>; 2742b852ee68SJason-JH.Lin }; 2743b852ee68SJason-JH.Lin 2744b852ee68SJason-JH.Lin dsc0: dsc@1c009000 { 2745b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-dsc"; 2746b852ee68SJason-JH.Lin reg = <0 0x1c009000 0 0x1000>; 2747b852ee68SJason-JH.Lin interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>; 2748b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2749b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>; 2750b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>; 2751b852ee68SJason-JH.Lin }; 2752b852ee68SJason-JH.Lin 2753b852ee68SJason-JH.Lin merge0: merge@1c014000 { 2754b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-merge"; 2755b852ee68SJason-JH.Lin reg = <0 0x1c014000 0 0x1000>; 2756b852ee68SJason-JH.Lin interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>; 2757b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2758b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>; 2759b852ee68SJason-JH.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>; 2760b852ee68SJason-JH.Lin }; 2761b852ee68SJason-JH.Lin 27626c2503b5SBo-Chen Chen dp_intf0: dp-intf@1c015000 { 27636c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 27646c2503b5SBo-Chen Chen reg = <0 0x1c015000 0 0x1000>; 27656c2503b5SBo-Chen Chen interrupts = <GIC_SPI 657 IRQ_TYPE_LEVEL_HIGH 0>; 27666c2503b5SBo-Chen Chen clocks = <&vdosys0 CLK_VDO0_DP_INTF0>, 27676c2503b5SBo-Chen Chen <&vdosys0 CLK_VDO0_DP_INTF0_DP_INTF>, 27686c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL1>; 27696c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 27706c2503b5SBo-Chen Chen status = "disabled"; 27716c2503b5SBo-Chen Chen }; 27726c2503b5SBo-Chen Chen 2773b852ee68SJason-JH.Lin mutex: mutex@1c016000 { 2774b852ee68SJason-JH.Lin compatible = "mediatek,mt8195-disp-mutex"; 2775b852ee68SJason-JH.Lin reg = <0 0x1c016000 0 0x1000>; 2776b852ee68SJason-JH.Lin interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>; 2777b852ee68SJason-JH.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 2778b852ee68SJason-JH.Lin clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>; 2779b852ee68SJason-JH.Lin mediatek,gce-events = <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>; 2780b852ee68SJason-JH.Lin }; 2781b852ee68SJason-JH.Lin 27823b5838d1STinghan Shen larb0: larb@1c018000 { 27833b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27843b5838d1STinghan Shen reg = <0 0x1c018000 0 0x1000>; 27853b5838d1STinghan Shen mediatek,larb-id = <0>; 27863b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 27873b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 27883b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_LARB>, 27893b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB0>; 27903b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 27913b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 27923b5838d1STinghan Shen }; 27933b5838d1STinghan Shen 27943b5838d1STinghan Shen larb1: larb@1c019000 { 27953b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 27963b5838d1STinghan Shen reg = <0 0x1c019000 0 0x1000>; 27973b5838d1STinghan Shen mediatek,larb-id = <1>; 27983b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 27993b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_LARB>, 28003b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>, 28013b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_LARB1>; 28023b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 28033b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 28043b5838d1STinghan Shen }; 28053b5838d1STinghan Shen 28066aa5b46dSTinghan Shen vdosys1: syscon@1c100000 { 280797801cfcSChen-Yu Tsai compatible = "mediatek,mt8195-vdosys1", "syscon"; 28086aa5b46dSTinghan Shen reg = <0 0x1c100000 0 0x1000>; 280992d2c23dSNancy.Lin mboxes = <&gce0 1 CMDQ_THR_PRIO_4>; 281092d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x0000 0x1000>; 28116aa5b46dSTinghan Shen #clock-cells = <1>; 281292d2c23dSNancy.Lin #reset-cells = <1>; 28136aa5b46dSTinghan Shen }; 28143b5838d1STinghan Shen 28153b5838d1STinghan Shen smi_common_vdo: smi@1c01b000 { 28163b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-common-vdo"; 28173b5838d1STinghan Shen reg = <0 0x1c01b000 0 0x1000>; 28183b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_COMMON>, 28193b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_EMI>, 28203b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_RSI>, 28213b5838d1STinghan Shen <&vdosys0 CLK_VDO0_SMI_GALS>; 28223b5838d1STinghan Shen clock-names = "apb", "smi", "gals0", "gals1"; 28233b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 28243b5838d1STinghan Shen 28253b5838d1STinghan Shen }; 28263b5838d1STinghan Shen 28273b5838d1STinghan Shen iommu_vdo: iommu@1c01f000 { 28283b5838d1STinghan Shen compatible = "mediatek,mt8195-iommu-vdo"; 28293b5838d1STinghan Shen reg = <0 0x1c01f000 0 0x1000>; 28303b5838d1STinghan Shen mediatek,larbs = <&larb0 &larb2 &larb5 &larb7 &larb9 28313b5838d1STinghan Shen &larb10 &larb11 &larb13 &larb17 28323b5838d1STinghan Shen &larb19 &larb21 &larb24 &larb25 28333b5838d1STinghan Shen &larb28>; 28343b5838d1STinghan Shen interrupts = <GIC_SPI 669 IRQ_TYPE_LEVEL_HIGH 0>; 28353b5838d1STinghan Shen #iommu-cells = <1>; 28363b5838d1STinghan Shen clocks = <&vdosys0 CLK_VDO0_SMI_IOMMU>; 28373b5838d1STinghan Shen clock-names = "bclk"; 28383b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>; 28393b5838d1STinghan Shen }; 28403b5838d1STinghan Shen 284192d2c23dSNancy.Lin mutex1: mutex@1c101000 { 284292d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-mutex"; 284392d2c23dSNancy.Lin reg = <0 0x1c101000 0 0x1000>; 284492d2c23dSNancy.Lin reg-names = "vdo1_mutex"; 284592d2c23dSNancy.Lin interrupts = <GIC_SPI 494 IRQ_TYPE_LEVEL_HIGH 0>; 284692d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 284792d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MUTEX>; 284892d2c23dSNancy.Lin clock-names = "vdo1_mutex"; 284992d2c23dSNancy.Lin mediatek,gce-events = <CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0>; 285092d2c23dSNancy.Lin }; 285192d2c23dSNancy.Lin 28523b5838d1STinghan Shen larb2: larb@1c102000 { 28533b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 28543b5838d1STinghan Shen reg = <0 0x1c102000 0 0x1000>; 28553b5838d1STinghan Shen mediatek,larb-id = <2>; 28563b5838d1STinghan Shen mediatek,smi = <&smi_common_vdo>; 28573b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB2>, 28583b5838d1STinghan Shen <&vdosys1 CLK_VDO1_SMI_LARB2>, 28593b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>; 28603b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 28613b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 28623b5838d1STinghan Shen }; 28633b5838d1STinghan Shen 28643b5838d1STinghan Shen larb3: larb@1c103000 { 28653b5838d1STinghan Shen compatible = "mediatek,mt8195-smi-larb"; 28663b5838d1STinghan Shen reg = <0 0x1c103000 0 0x1000>; 28673b5838d1STinghan Shen mediatek,larb-id = <3>; 28683b5838d1STinghan Shen mediatek,smi = <&smi_common_vpp>; 28693b5838d1STinghan Shen clocks = <&vdosys1 CLK_VDO1_SMI_LARB3>, 28703b5838d1STinghan Shen <&vdosys1 CLK_VDO1_GALS>, 28713b5838d1STinghan Shen <&vppsys0 CLK_VPP0_GALS_VDO0_VDO1_VENCSYS_CORE1>; 28723b5838d1STinghan Shen clock-names = "apb", "smi", "gals"; 28733b5838d1STinghan Shen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 28743b5838d1STinghan Shen }; 28756c2503b5SBo-Chen Chen 287692d2c23dSNancy.Lin vdo1_rdma0: rdma@1c104000 { 287792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 287892d2c23dSNancy.Lin reg = <0 0x1c104000 0 0x1000>; 287992d2c23dSNancy.Lin interrupts = <GIC_SPI 495 IRQ_TYPE_LEVEL_HIGH 0>; 288092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA0>; 288192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 288292d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA0>; 288392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x4000 0x1000>; 288492d2c23dSNancy.Lin }; 288592d2c23dSNancy.Lin 288692d2c23dSNancy.Lin vdo1_rdma1: rdma@1c105000 { 288792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 288892d2c23dSNancy.Lin reg = <0 0x1c105000 0 0x1000>; 288992d2c23dSNancy.Lin interrupts = <GIC_SPI 496 IRQ_TYPE_LEVEL_HIGH 0>; 289092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA1>; 289192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 289292d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA1>; 289392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x5000 0x1000>; 289492d2c23dSNancy.Lin }; 289592d2c23dSNancy.Lin 289692d2c23dSNancy.Lin vdo1_rdma2: rdma@1c106000 { 289792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 289892d2c23dSNancy.Lin reg = <0 0x1c106000 0 0x1000>; 289992d2c23dSNancy.Lin interrupts = <GIC_SPI 497 IRQ_TYPE_LEVEL_HIGH 0>; 290092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA2>; 290192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 290292d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA2>; 290392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x6000 0x1000>; 290492d2c23dSNancy.Lin }; 290592d2c23dSNancy.Lin 290692d2c23dSNancy.Lin vdo1_rdma3: rdma@1c107000 { 290792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 290892d2c23dSNancy.Lin reg = <0 0x1c107000 0 0x1000>; 290992d2c23dSNancy.Lin interrupts = <GIC_SPI 498 IRQ_TYPE_LEVEL_HIGH 0>; 291092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA3>; 291192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 291292d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA3>; 291392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x7000 0x1000>; 291492d2c23dSNancy.Lin }; 291592d2c23dSNancy.Lin 291692d2c23dSNancy.Lin vdo1_rdma4: rdma@1c108000 { 291792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 291892d2c23dSNancy.Lin reg = <0 0x1c108000 0 0x1000>; 291992d2c23dSNancy.Lin interrupts = <GIC_SPI 499 IRQ_TYPE_LEVEL_HIGH 0>; 292092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA4>; 292192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 292292d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA4>; 292392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x8000 0x1000>; 292492d2c23dSNancy.Lin }; 292592d2c23dSNancy.Lin 292692d2c23dSNancy.Lin vdo1_rdma5: rdma@1c109000 { 292792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 292892d2c23dSNancy.Lin reg = <0 0x1c109000 0 0x1000>; 292992d2c23dSNancy.Lin interrupts = <GIC_SPI 500 IRQ_TYPE_LEVEL_HIGH 0>; 293092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA5>; 293192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 293292d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA5>; 293392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0x9000 0x1000>; 293492d2c23dSNancy.Lin }; 293592d2c23dSNancy.Lin 293692d2c23dSNancy.Lin vdo1_rdma6: rdma@1c10a000 { 293792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 293892d2c23dSNancy.Lin reg = <0 0x1c10a000 0 0x1000>; 293992d2c23dSNancy.Lin interrupts = <GIC_SPI 501 IRQ_TYPE_LEVEL_HIGH 0>; 294092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA6>; 294192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 294292d2c23dSNancy.Lin iommus = <&iommu_vdo M4U_PORT_L2_MDP_RDMA6>; 294392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xa000 0x1000>; 294492d2c23dSNancy.Lin }; 294592d2c23dSNancy.Lin 294692d2c23dSNancy.Lin vdo1_rdma7: rdma@1c10b000 { 294792d2c23dSNancy.Lin compatible = "mediatek,mt8195-vdo1-rdma"; 294892d2c23dSNancy.Lin reg = <0 0x1c10b000 0 0x1000>; 294992d2c23dSNancy.Lin interrupts = <GIC_SPI 502 IRQ_TYPE_LEVEL_HIGH 0>; 295092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_MDP_RDMA7>; 295192d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 295292d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_MDP_RDMA7>; 295392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xb000 0x1000>; 295492d2c23dSNancy.Lin }; 295592d2c23dSNancy.Lin 295692d2c23dSNancy.Lin merge1: vpp-merge@1c10c000 { 295792d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 295892d2c23dSNancy.Lin reg = <0 0x1c10c000 0 0x1000>; 295992d2c23dSNancy.Lin interrupts = <GIC_SPI 503 IRQ_TYPE_LEVEL_HIGH 0>; 296092d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE0>, 296192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE0_DL_ASYNC>; 296292d2c23dSNancy.Lin clock-names = "merge","merge_async"; 296392d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 296492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xc000 0x1000>; 29655f8456b1SRob Herring mediatek,merge-mute; 296692d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE0_DL_ASYNC>; 296792d2c23dSNancy.Lin }; 296892d2c23dSNancy.Lin 296992d2c23dSNancy.Lin merge2: vpp-merge@1c10d000 { 297092d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 297192d2c23dSNancy.Lin reg = <0 0x1c10d000 0 0x1000>; 297292d2c23dSNancy.Lin interrupts = <GIC_SPI 504 IRQ_TYPE_LEVEL_HIGH 0>; 297392d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE1>, 297492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE1_DL_ASYNC>; 297592d2c23dSNancy.Lin clock-names = "merge","merge_async"; 297692d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 297792d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xd000 0x1000>; 29785f8456b1SRob Herring mediatek,merge-mute; 297992d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE1_DL_ASYNC>; 298092d2c23dSNancy.Lin }; 298192d2c23dSNancy.Lin 298292d2c23dSNancy.Lin merge3: vpp-merge@1c10e000 { 298392d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 298492d2c23dSNancy.Lin reg = <0 0x1c10e000 0 0x1000>; 298592d2c23dSNancy.Lin interrupts = <GIC_SPI 505 IRQ_TYPE_LEVEL_HIGH 0>; 298692d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE2>, 298792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE2_DL_ASYNC>; 298892d2c23dSNancy.Lin clock-names = "merge","merge_async"; 298992d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 299092d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xe000 0x1000>; 29915f8456b1SRob Herring mediatek,merge-mute; 299292d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE2_DL_ASYNC>; 299392d2c23dSNancy.Lin }; 299492d2c23dSNancy.Lin 299592d2c23dSNancy.Lin merge4: vpp-merge@1c10f000 { 299692d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 299792d2c23dSNancy.Lin reg = <0 0x1c10f000 0 0x1000>; 299892d2c23dSNancy.Lin interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH 0>; 299992d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE3>, 300092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE3_DL_ASYNC>; 300192d2c23dSNancy.Lin clock-names = "merge","merge_async"; 300292d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 300392d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c10XXXX 0xf000 0x1000>; 30045f8456b1SRob Herring mediatek,merge-mute; 300592d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE3_DL_ASYNC>; 300692d2c23dSNancy.Lin }; 300792d2c23dSNancy.Lin 300892d2c23dSNancy.Lin merge5: vpp-merge@1c110000 { 300992d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-merge"; 301092d2c23dSNancy.Lin reg = <0 0x1c110000 0 0x1000>; 301192d2c23dSNancy.Lin interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH 0>; 301292d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_VPP_MERGE4>, 301392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_MERGE4_DL_ASYNC>; 301492d2c23dSNancy.Lin clock-names = "merge","merge_async"; 301592d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 301692d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x0000 0x1000>; 30175f8456b1SRob Herring mediatek,merge-fifo-en; 301892d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW0_RST_B_MERGE4_DL_ASYNC>; 301992d2c23dSNancy.Lin }; 302092d2c23dSNancy.Lin 30216c2503b5SBo-Chen Chen dp_intf1: dp-intf@1c113000 { 30226c2503b5SBo-Chen Chen compatible = "mediatek,mt8195-dp-intf"; 30236c2503b5SBo-Chen Chen reg = <0 0x1c113000 0 0x1000>; 30246c2503b5SBo-Chen Chen interrupts = <GIC_SPI 513 IRQ_TYPE_LEVEL_HIGH 0>; 30256c2503b5SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 30266c2503b5SBo-Chen Chen clocks = <&vdosys1 CLK_VDO1_DP_INTF0_MM>, 30276c2503b5SBo-Chen Chen <&vdosys1 CLK_VDO1_DPINTF>, 30286c2503b5SBo-Chen Chen <&apmixedsys CLK_APMIXED_TVDPLL2>; 30296c2503b5SBo-Chen Chen clock-names = "engine", "pixel", "pll"; 30306c2503b5SBo-Chen Chen status = "disabled"; 30316c2503b5SBo-Chen Chen }; 303264196979SBo-Chen Chen 303392d2c23dSNancy.Lin ethdr0: hdr-engine@1c114000 { 303492d2c23dSNancy.Lin compatible = "mediatek,mt8195-disp-ethdr"; 303592d2c23dSNancy.Lin reg = <0 0x1c114000 0 0x1000>, 303692d2c23dSNancy.Lin <0 0x1c115000 0 0x1000>, 303792d2c23dSNancy.Lin <0 0x1c117000 0 0x1000>, 303892d2c23dSNancy.Lin <0 0x1c119000 0 0x1000>, 303992d2c23dSNancy.Lin <0 0x1c11a000 0 0x1000>, 304092d2c23dSNancy.Lin <0 0x1c11b000 0 0x1000>, 304192d2c23dSNancy.Lin <0 0x1c11c000 0 0x1000>; 304292d2c23dSNancy.Lin reg-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 304392d2c23dSNancy.Lin "vdo_be", "adl_ds"; 304492d2c23dSNancy.Lin mediatek,gce-client-reg = <&gce0 SUBSYS_1c11XXXX 0x4000 0x1000>, 304592d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x5000 0x1000>, 304692d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x7000 0x1000>, 304792d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0x9000 0x1000>, 304892d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xa000 0x1000>, 304992d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xb000 0x1000>, 305092d2c23dSNancy.Lin <&gce0 SUBSYS_1c11XXXX 0xc000 0x1000>; 305192d2c23dSNancy.Lin clocks = <&vdosys1 CLK_VDO1_DISP_MIXER>, 305292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0>, 305392d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1>, 305492d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0>, 305592d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1>, 305692d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE>, 305792d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_26M_SLOW>, 305892d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE0_DL_ASYNC>, 305992d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_FE1_DL_ASYNC>, 306092d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE0_DL_ASYNC>, 306192d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_GFX_FE1_DL_ASYNC>, 306292d2c23dSNancy.Lin <&vdosys1 CLK_VDO1_HDR_VDO_BE_DL_ASYNC>, 306392d2c23dSNancy.Lin <&topckgen CLK_TOP_ETHDR>; 306492d2c23dSNancy.Lin clock-names = "mixer", "vdo_fe0", "vdo_fe1", "gfx_fe0", "gfx_fe1", 306592d2c23dSNancy.Lin "vdo_be", "adl_ds", "vdo_fe0_async", "vdo_fe1_async", 306692d2c23dSNancy.Lin "gfx_fe0_async", "gfx_fe1_async","vdo_be_async", 306792d2c23dSNancy.Lin "ethdr_top"; 306892d2c23dSNancy.Lin power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS1>; 306992d2c23dSNancy.Lin iommus = <&iommu_vpp M4U_PORT_L3_HDR_DS>, 307092d2c23dSNancy.Lin <&iommu_vpp M4U_PORT_L3_HDR_ADL>; 307192d2c23dSNancy.Lin interrupts = <GIC_SPI 517 IRQ_TYPE_LEVEL_HIGH 0>; /* disp mixer */ 307292d2c23dSNancy.Lin resets = <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE0_DL_ASYNC>, 307392d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_FE1_DL_ASYNC>, 307492d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE0_DL_ASYNC>, 307592d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_GFX_FE1_DL_ASYNC>, 307692d2c23dSNancy.Lin <&vdosys1 MT8195_VDOSYS1_SW1_RST_B_HDR_VDO_BE_DL_ASYNC>; 307792d2c23dSNancy.Lin reset-names = "vdo_fe0_async", "vdo_fe1_async", "gfx_fe0_async", 307892d2c23dSNancy.Lin "gfx_fe1_async", "vdo_be_async"; 307992d2c23dSNancy.Lin }; 308092d2c23dSNancy.Lin 308164196979SBo-Chen Chen edp_tx: edp-tx@1c500000 { 308264196979SBo-Chen Chen compatible = "mediatek,mt8195-edp-tx"; 308364196979SBo-Chen Chen reg = <0 0x1c500000 0 0x8000>; 308464196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 308564196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 308664196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_EPD_TX>; 308764196979SBo-Chen Chen interrupts = <GIC_SPI 676 IRQ_TYPE_LEVEL_HIGH 0>; 308864196979SBo-Chen Chen max-linkrate-mhz = <8100>; 308964196979SBo-Chen Chen status = "disabled"; 309064196979SBo-Chen Chen }; 309164196979SBo-Chen Chen 309264196979SBo-Chen Chen dp_tx: dp-tx@1c600000 { 309364196979SBo-Chen Chen compatible = "mediatek,mt8195-dp-tx"; 309464196979SBo-Chen Chen reg = <0 0x1c600000 0 0x8000>; 309564196979SBo-Chen Chen nvmem-cells = <&dp_calibration>; 309664196979SBo-Chen Chen nvmem-cell-names = "dp_calibration_data"; 309764196979SBo-Chen Chen power-domains = <&spm MT8195_POWER_DOMAIN_DP_TX>; 309864196979SBo-Chen Chen interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH 0>; 309964196979SBo-Chen Chen max-linkrate-mhz = <8100>; 310064196979SBo-Chen Chen status = "disabled"; 310164196979SBo-Chen Chen }; 310237f25828STinghan Shen }; 3103fd1c6f13SBalsam CHIHI 3104fd1c6f13SBalsam CHIHI thermal_zones: thermal-zones { 3105fd1c6f13SBalsam CHIHI cpu0-thermal { 31067f2fc184SBalsam CHIHI polling-delay = <1000>; 31077f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3108fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU0>; 31097f2fc184SBalsam CHIHI 3110fd1c6f13SBalsam CHIHI trips { 31117f2fc184SBalsam CHIHI cpu0_alert: trip-alert { 31127f2fc184SBalsam CHIHI temperature = <85000>; 31137f2fc184SBalsam CHIHI hysteresis = <2000>; 31147f2fc184SBalsam CHIHI type = "passive"; 31157f2fc184SBalsam CHIHI }; 31167f2fc184SBalsam CHIHI 3117fd1c6f13SBalsam CHIHI cpu0_crit: trip-crit { 3118fd1c6f13SBalsam CHIHI temperature = <100000>; 3119fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3120fd1c6f13SBalsam CHIHI type = "critical"; 3121fd1c6f13SBalsam CHIHI }; 3122fd1c6f13SBalsam CHIHI }; 31237f2fc184SBalsam CHIHI 31247f2fc184SBalsam CHIHI cooling-maps { 31257f2fc184SBalsam CHIHI map0 { 31267f2fc184SBalsam CHIHI trip = <&cpu0_alert>; 31277f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31287f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31297f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31307f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31317f2fc184SBalsam CHIHI }; 31327f2fc184SBalsam CHIHI }; 3133fd1c6f13SBalsam CHIHI }; 3134fd1c6f13SBalsam CHIHI 3135fd1c6f13SBalsam CHIHI cpu1-thermal { 31367f2fc184SBalsam CHIHI polling-delay = <1000>; 31377f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3138fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU1>; 31397f2fc184SBalsam CHIHI 3140fd1c6f13SBalsam CHIHI trips { 31417f2fc184SBalsam CHIHI cpu1_alert: trip-alert { 31427f2fc184SBalsam CHIHI temperature = <85000>; 31437f2fc184SBalsam CHIHI hysteresis = <2000>; 31447f2fc184SBalsam CHIHI type = "passive"; 31457f2fc184SBalsam CHIHI }; 31467f2fc184SBalsam CHIHI 3147fd1c6f13SBalsam CHIHI cpu1_crit: trip-crit { 3148fd1c6f13SBalsam CHIHI temperature = <100000>; 3149fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3150fd1c6f13SBalsam CHIHI type = "critical"; 3151fd1c6f13SBalsam CHIHI }; 3152fd1c6f13SBalsam CHIHI }; 31537f2fc184SBalsam CHIHI 31547f2fc184SBalsam CHIHI cooling-maps { 31557f2fc184SBalsam CHIHI map0 { 31567f2fc184SBalsam CHIHI trip = <&cpu1_alert>; 31577f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31587f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31597f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31607f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31617f2fc184SBalsam CHIHI }; 31627f2fc184SBalsam CHIHI }; 3163fd1c6f13SBalsam CHIHI }; 3164fd1c6f13SBalsam CHIHI 3165fd1c6f13SBalsam CHIHI cpu2-thermal { 31667f2fc184SBalsam CHIHI polling-delay = <1000>; 31677f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3168fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU2>; 31697f2fc184SBalsam CHIHI 3170fd1c6f13SBalsam CHIHI trips { 31717f2fc184SBalsam CHIHI cpu2_alert: trip-alert { 31727f2fc184SBalsam CHIHI temperature = <85000>; 31737f2fc184SBalsam CHIHI hysteresis = <2000>; 31747f2fc184SBalsam CHIHI type = "passive"; 31757f2fc184SBalsam CHIHI }; 31767f2fc184SBalsam CHIHI 3177fd1c6f13SBalsam CHIHI cpu2_crit: trip-crit { 3178fd1c6f13SBalsam CHIHI temperature = <100000>; 3179fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3180fd1c6f13SBalsam CHIHI type = "critical"; 3181fd1c6f13SBalsam CHIHI }; 3182fd1c6f13SBalsam CHIHI }; 31837f2fc184SBalsam CHIHI 31847f2fc184SBalsam CHIHI cooling-maps { 31857f2fc184SBalsam CHIHI map0 { 31867f2fc184SBalsam CHIHI trip = <&cpu2_alert>; 31877f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31887f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31897f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 31907f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 31917f2fc184SBalsam CHIHI }; 31927f2fc184SBalsam CHIHI }; 3193fd1c6f13SBalsam CHIHI }; 3194fd1c6f13SBalsam CHIHI 3195fd1c6f13SBalsam CHIHI cpu3-thermal { 31967f2fc184SBalsam CHIHI polling-delay = <1000>; 31977f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3198fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_LITTLE_CPU3>; 31997f2fc184SBalsam CHIHI 3200fd1c6f13SBalsam CHIHI trips { 32017f2fc184SBalsam CHIHI cpu3_alert: trip-alert { 32027f2fc184SBalsam CHIHI temperature = <85000>; 32037f2fc184SBalsam CHIHI hysteresis = <2000>; 32047f2fc184SBalsam CHIHI type = "passive"; 32057f2fc184SBalsam CHIHI }; 32067f2fc184SBalsam CHIHI 3207fd1c6f13SBalsam CHIHI cpu3_crit: trip-crit { 3208fd1c6f13SBalsam CHIHI temperature = <100000>; 3209fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3210fd1c6f13SBalsam CHIHI type = "critical"; 3211fd1c6f13SBalsam CHIHI }; 3212fd1c6f13SBalsam CHIHI }; 32137f2fc184SBalsam CHIHI 32147f2fc184SBalsam CHIHI cooling-maps { 32157f2fc184SBalsam CHIHI map0 { 32167f2fc184SBalsam CHIHI trip = <&cpu3_alert>; 32177f2fc184SBalsam CHIHI cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32187f2fc184SBalsam CHIHI <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32197f2fc184SBalsam CHIHI <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32207f2fc184SBalsam CHIHI <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32217f2fc184SBalsam CHIHI }; 32227f2fc184SBalsam CHIHI }; 3223fd1c6f13SBalsam CHIHI }; 3224fd1c6f13SBalsam CHIHI 3225fd1c6f13SBalsam CHIHI cpu4-thermal { 32267f2fc184SBalsam CHIHI polling-delay = <1000>; 32277f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3228fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU0>; 32297f2fc184SBalsam CHIHI 3230fd1c6f13SBalsam CHIHI trips { 32317f2fc184SBalsam CHIHI cpu4_alert: trip-alert { 32327f2fc184SBalsam CHIHI temperature = <85000>; 32337f2fc184SBalsam CHIHI hysteresis = <2000>; 32347f2fc184SBalsam CHIHI type = "passive"; 32357f2fc184SBalsam CHIHI }; 32367f2fc184SBalsam CHIHI 3237fd1c6f13SBalsam CHIHI cpu4_crit: trip-crit { 3238fd1c6f13SBalsam CHIHI temperature = <100000>; 3239fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3240fd1c6f13SBalsam CHIHI type = "critical"; 3241fd1c6f13SBalsam CHIHI }; 3242fd1c6f13SBalsam CHIHI }; 32437f2fc184SBalsam CHIHI 32447f2fc184SBalsam CHIHI cooling-maps { 32457f2fc184SBalsam CHIHI map0 { 32467f2fc184SBalsam CHIHI trip = <&cpu4_alert>; 32477f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32487f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32497f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32507f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32517f2fc184SBalsam CHIHI }; 32527f2fc184SBalsam CHIHI }; 3253fd1c6f13SBalsam CHIHI }; 3254fd1c6f13SBalsam CHIHI 3255fd1c6f13SBalsam CHIHI cpu5-thermal { 32567f2fc184SBalsam CHIHI polling-delay = <1000>; 32577f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3258fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU1>; 32597f2fc184SBalsam CHIHI 3260fd1c6f13SBalsam CHIHI trips { 32617f2fc184SBalsam CHIHI cpu5_alert: trip-alert { 32627f2fc184SBalsam CHIHI temperature = <85000>; 32637f2fc184SBalsam CHIHI hysteresis = <2000>; 32647f2fc184SBalsam CHIHI type = "passive"; 32657f2fc184SBalsam CHIHI }; 32667f2fc184SBalsam CHIHI 3267fd1c6f13SBalsam CHIHI cpu5_crit: trip-crit { 3268fd1c6f13SBalsam CHIHI temperature = <100000>; 3269fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3270fd1c6f13SBalsam CHIHI type = "critical"; 3271fd1c6f13SBalsam CHIHI }; 3272fd1c6f13SBalsam CHIHI }; 32737f2fc184SBalsam CHIHI 32747f2fc184SBalsam CHIHI cooling-maps { 32757f2fc184SBalsam CHIHI map0 { 32767f2fc184SBalsam CHIHI trip = <&cpu5_alert>; 32777f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32787f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32797f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 32807f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 32817f2fc184SBalsam CHIHI }; 32827f2fc184SBalsam CHIHI }; 3283fd1c6f13SBalsam CHIHI }; 3284fd1c6f13SBalsam CHIHI 3285fd1c6f13SBalsam CHIHI cpu6-thermal { 32867f2fc184SBalsam CHIHI polling-delay = <1000>; 32877f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3288fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU2>; 32897f2fc184SBalsam CHIHI 3290fd1c6f13SBalsam CHIHI trips { 32917f2fc184SBalsam CHIHI cpu6_alert: trip-alert { 32927f2fc184SBalsam CHIHI temperature = <85000>; 32937f2fc184SBalsam CHIHI hysteresis = <2000>; 32947f2fc184SBalsam CHIHI type = "passive"; 32957f2fc184SBalsam CHIHI }; 32967f2fc184SBalsam CHIHI 3297fd1c6f13SBalsam CHIHI cpu6_crit: trip-crit { 3298fd1c6f13SBalsam CHIHI temperature = <100000>; 3299fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3300fd1c6f13SBalsam CHIHI type = "critical"; 3301fd1c6f13SBalsam CHIHI }; 3302fd1c6f13SBalsam CHIHI }; 33037f2fc184SBalsam CHIHI 33047f2fc184SBalsam CHIHI cooling-maps { 33057f2fc184SBalsam CHIHI map0 { 33067f2fc184SBalsam CHIHI trip = <&cpu6_alert>; 33077f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33087f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33097f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33107f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 33117f2fc184SBalsam CHIHI }; 33127f2fc184SBalsam CHIHI }; 3313fd1c6f13SBalsam CHIHI }; 3314fd1c6f13SBalsam CHIHI 3315fd1c6f13SBalsam CHIHI cpu7-thermal { 33167f2fc184SBalsam CHIHI polling-delay = <1000>; 33177f2fc184SBalsam CHIHI polling-delay-passive = <250>; 3318fd1c6f13SBalsam CHIHI thermal-sensors = <&lvts_mcu MT8195_MCU_BIG_CPU3>; 33197f2fc184SBalsam CHIHI 3320fd1c6f13SBalsam CHIHI trips { 33217f2fc184SBalsam CHIHI cpu7_alert: trip-alert { 33227f2fc184SBalsam CHIHI temperature = <85000>; 33237f2fc184SBalsam CHIHI hysteresis = <2000>; 33247f2fc184SBalsam CHIHI type = "passive"; 33257f2fc184SBalsam CHIHI }; 33267f2fc184SBalsam CHIHI 3327fd1c6f13SBalsam CHIHI cpu7_crit: trip-crit { 3328fd1c6f13SBalsam CHIHI temperature = <100000>; 3329fd1c6f13SBalsam CHIHI hysteresis = <2000>; 3330fd1c6f13SBalsam CHIHI type = "critical"; 3331fd1c6f13SBalsam CHIHI }; 3332fd1c6f13SBalsam CHIHI }; 33337f2fc184SBalsam CHIHI 33347f2fc184SBalsam CHIHI cooling-maps { 33357f2fc184SBalsam CHIHI map0 { 33367f2fc184SBalsam CHIHI trip = <&cpu7_alert>; 33377f2fc184SBalsam CHIHI cooling-device = <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33387f2fc184SBalsam CHIHI <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33397f2fc184SBalsam CHIHI <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 33407f2fc184SBalsam CHIHI <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 33417f2fc184SBalsam CHIHI }; 33427f2fc184SBalsam CHIHI }; 3343fd1c6f13SBalsam CHIHI }; 33441e5b6725SBalsam CHIHI 33451e5b6725SBalsam CHIHI vpu0-thermal { 33461e5b6725SBalsam CHIHI polling-delay = <1000>; 33471e5b6725SBalsam CHIHI polling-delay-passive = <250>; 33481e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU0>; 33491e5b6725SBalsam CHIHI 33501e5b6725SBalsam CHIHI trips { 33511e5b6725SBalsam CHIHI vpu0_alert: trip-alert { 33521e5b6725SBalsam CHIHI temperature = <85000>; 33531e5b6725SBalsam CHIHI hysteresis = <2000>; 33541e5b6725SBalsam CHIHI type = "passive"; 33551e5b6725SBalsam CHIHI }; 33561e5b6725SBalsam CHIHI 33571e5b6725SBalsam CHIHI vpu0_crit: trip-crit { 33581e5b6725SBalsam CHIHI temperature = <100000>; 33591e5b6725SBalsam CHIHI hysteresis = <2000>; 33601e5b6725SBalsam CHIHI type = "critical"; 33611e5b6725SBalsam CHIHI }; 33621e5b6725SBalsam CHIHI }; 33631e5b6725SBalsam CHIHI }; 33641e5b6725SBalsam CHIHI 33651e5b6725SBalsam CHIHI vpu1-thermal { 33661e5b6725SBalsam CHIHI polling-delay = <1000>; 33671e5b6725SBalsam CHIHI polling-delay-passive = <250>; 33681e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VPU1>; 33691e5b6725SBalsam CHIHI 33701e5b6725SBalsam CHIHI trips { 33711e5b6725SBalsam CHIHI vpu1_alert: trip-alert { 33721e5b6725SBalsam CHIHI temperature = <85000>; 33731e5b6725SBalsam CHIHI hysteresis = <2000>; 33741e5b6725SBalsam CHIHI type = "passive"; 33751e5b6725SBalsam CHIHI }; 33761e5b6725SBalsam CHIHI 33771e5b6725SBalsam CHIHI vpu1_crit: trip-crit { 33781e5b6725SBalsam CHIHI temperature = <100000>; 33791e5b6725SBalsam CHIHI hysteresis = <2000>; 33801e5b6725SBalsam CHIHI type = "critical"; 33811e5b6725SBalsam CHIHI }; 33821e5b6725SBalsam CHIHI }; 33831e5b6725SBalsam CHIHI }; 33841e5b6725SBalsam CHIHI 33851e5b6725SBalsam CHIHI gpu0-thermal { 33861e5b6725SBalsam CHIHI polling-delay = <1000>; 33871e5b6725SBalsam CHIHI polling-delay-passive = <250>; 33881e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU0>; 33891e5b6725SBalsam CHIHI 33901e5b6725SBalsam CHIHI trips { 33911e5b6725SBalsam CHIHI gpu0_alert: trip-alert { 33921e5b6725SBalsam CHIHI temperature = <85000>; 33931e5b6725SBalsam CHIHI hysteresis = <2000>; 33941e5b6725SBalsam CHIHI type = "passive"; 33951e5b6725SBalsam CHIHI }; 33961e5b6725SBalsam CHIHI 33971e5b6725SBalsam CHIHI gpu0_crit: trip-crit { 33981e5b6725SBalsam CHIHI temperature = <100000>; 33991e5b6725SBalsam CHIHI hysteresis = <2000>; 34001e5b6725SBalsam CHIHI type = "critical"; 34011e5b6725SBalsam CHIHI }; 34021e5b6725SBalsam CHIHI }; 34031e5b6725SBalsam CHIHI }; 34041e5b6725SBalsam CHIHI 34051e5b6725SBalsam CHIHI gpu1-thermal { 34061e5b6725SBalsam CHIHI polling-delay = <1000>; 34071e5b6725SBalsam CHIHI polling-delay-passive = <250>; 34081e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_GPU1>; 34091e5b6725SBalsam CHIHI 34101e5b6725SBalsam CHIHI trips { 34111e5b6725SBalsam CHIHI gpu1_alert: trip-alert { 34121e5b6725SBalsam CHIHI temperature = <85000>; 34131e5b6725SBalsam CHIHI hysteresis = <2000>; 34141e5b6725SBalsam CHIHI type = "passive"; 34151e5b6725SBalsam CHIHI }; 34161e5b6725SBalsam CHIHI 34171e5b6725SBalsam CHIHI gpu1_crit: trip-crit { 34181e5b6725SBalsam CHIHI temperature = <100000>; 34191e5b6725SBalsam CHIHI hysteresis = <2000>; 34201e5b6725SBalsam CHIHI type = "critical"; 34211e5b6725SBalsam CHIHI }; 34221e5b6725SBalsam CHIHI }; 34231e5b6725SBalsam CHIHI }; 34241e5b6725SBalsam CHIHI 34251e5b6725SBalsam CHIHI vdec-thermal { 34261e5b6725SBalsam CHIHI polling-delay = <1000>; 34271e5b6725SBalsam CHIHI polling-delay-passive = <250>; 34281e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_VDEC>; 34291e5b6725SBalsam CHIHI 34301e5b6725SBalsam CHIHI trips { 34311e5b6725SBalsam CHIHI vdec_alert: trip-alert { 34321e5b6725SBalsam CHIHI temperature = <85000>; 34331e5b6725SBalsam CHIHI hysteresis = <2000>; 34341e5b6725SBalsam CHIHI type = "passive"; 34351e5b6725SBalsam CHIHI }; 34361e5b6725SBalsam CHIHI 34371e5b6725SBalsam CHIHI vdec_crit: trip-crit { 34381e5b6725SBalsam CHIHI temperature = <100000>; 34391e5b6725SBalsam CHIHI hysteresis = <2000>; 34401e5b6725SBalsam CHIHI type = "critical"; 34411e5b6725SBalsam CHIHI }; 34421e5b6725SBalsam CHIHI }; 34431e5b6725SBalsam CHIHI }; 34441e5b6725SBalsam CHIHI 34451e5b6725SBalsam CHIHI img-thermal { 34461e5b6725SBalsam CHIHI polling-delay = <1000>; 34471e5b6725SBalsam CHIHI polling-delay-passive = <250>; 34481e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_IMG>; 34491e5b6725SBalsam CHIHI 34501e5b6725SBalsam CHIHI trips { 34511e5b6725SBalsam CHIHI img_alert: trip-alert { 34521e5b6725SBalsam CHIHI temperature = <85000>; 34531e5b6725SBalsam CHIHI hysteresis = <2000>; 34541e5b6725SBalsam CHIHI type = "passive"; 34551e5b6725SBalsam CHIHI }; 34561e5b6725SBalsam CHIHI 34571e5b6725SBalsam CHIHI img_crit: trip-crit { 34581e5b6725SBalsam CHIHI temperature = <100000>; 34591e5b6725SBalsam CHIHI hysteresis = <2000>; 34601e5b6725SBalsam CHIHI type = "critical"; 34611e5b6725SBalsam CHIHI }; 34621e5b6725SBalsam CHIHI }; 34631e5b6725SBalsam CHIHI }; 34641e5b6725SBalsam CHIHI 34651e5b6725SBalsam CHIHI infra-thermal { 34661e5b6725SBalsam CHIHI polling-delay = <1000>; 34671e5b6725SBalsam CHIHI polling-delay-passive = <250>; 34681e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_INFRA>; 34691e5b6725SBalsam CHIHI 34701e5b6725SBalsam CHIHI trips { 34711e5b6725SBalsam CHIHI infra_alert: trip-alert { 34721e5b6725SBalsam CHIHI temperature = <85000>; 34731e5b6725SBalsam CHIHI hysteresis = <2000>; 34741e5b6725SBalsam CHIHI type = "passive"; 34751e5b6725SBalsam CHIHI }; 34761e5b6725SBalsam CHIHI 34771e5b6725SBalsam CHIHI infra_crit: trip-crit { 34781e5b6725SBalsam CHIHI temperature = <100000>; 34791e5b6725SBalsam CHIHI hysteresis = <2000>; 34801e5b6725SBalsam CHIHI type = "critical"; 34811e5b6725SBalsam CHIHI }; 34821e5b6725SBalsam CHIHI }; 34831e5b6725SBalsam CHIHI }; 34841e5b6725SBalsam CHIHI 34851e5b6725SBalsam CHIHI cam0-thermal { 34861e5b6725SBalsam CHIHI polling-delay = <1000>; 34871e5b6725SBalsam CHIHI polling-delay-passive = <250>; 34881e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM0>; 34891e5b6725SBalsam CHIHI 34901e5b6725SBalsam CHIHI trips { 34911e5b6725SBalsam CHIHI cam0_alert: trip-alert { 34921e5b6725SBalsam CHIHI temperature = <85000>; 34931e5b6725SBalsam CHIHI hysteresis = <2000>; 34941e5b6725SBalsam CHIHI type = "passive"; 34951e5b6725SBalsam CHIHI }; 34961e5b6725SBalsam CHIHI 34971e5b6725SBalsam CHIHI cam0_crit: trip-crit { 34981e5b6725SBalsam CHIHI temperature = <100000>; 34991e5b6725SBalsam CHIHI hysteresis = <2000>; 35001e5b6725SBalsam CHIHI type = "critical"; 35011e5b6725SBalsam CHIHI }; 35021e5b6725SBalsam CHIHI }; 35031e5b6725SBalsam CHIHI }; 35041e5b6725SBalsam CHIHI 35051e5b6725SBalsam CHIHI cam1-thermal { 35061e5b6725SBalsam CHIHI polling-delay = <1000>; 35071e5b6725SBalsam CHIHI polling-delay-passive = <250>; 35081e5b6725SBalsam CHIHI thermal-sensors = <&lvts_ap MT8195_AP_CAM1>; 35091e5b6725SBalsam CHIHI 35101e5b6725SBalsam CHIHI trips { 35111e5b6725SBalsam CHIHI cam1_alert: trip-alert { 35121e5b6725SBalsam CHIHI temperature = <85000>; 35131e5b6725SBalsam CHIHI hysteresis = <2000>; 35141e5b6725SBalsam CHIHI type = "passive"; 35151e5b6725SBalsam CHIHI }; 35161e5b6725SBalsam CHIHI 35171e5b6725SBalsam CHIHI cam1_crit: trip-crit { 35181e5b6725SBalsam CHIHI temperature = <100000>; 35191e5b6725SBalsam CHIHI hysteresis = <2000>; 35201e5b6725SBalsam CHIHI type = "critical"; 35211e5b6725SBalsam CHIHI }; 35221e5b6725SBalsam CHIHI }; 35231e5b6725SBalsam CHIHI }; 3524fd1c6f13SBalsam CHIHI }; 352537f25828STinghan Shen}; 3526